blob: 20205ea51ab728197b7ab70affe61e8a64db3bb9 [file] [log] [blame]
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07001/* Copyright (c) 2012, The Linux Foundation. All rights reserved.
Praveen Chidambaram78499012011-11-01 17:15:17 -06002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070016#include <asm/io.h>
Arun Menonaabf2632012-02-24 15:30:47 -080017#include <linux/ion.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060018#include <mach/msm_iomap.h>
19#include <mach/irqs-8930.h>
20#include <mach/rpm.h>
Arun Menonaabf2632012-02-24 15:30:47 -080021#include <mach/msm_bus.h>
Gagan Maccd5b3272012-02-09 18:13:10 -070022#include <mach/msm_bus_board.h>
Arun Menonaabf2632012-02-24 15:30:47 -080023#include <mach/board.h>
24#include <mach/socinfo.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070025#include <mach/iommu_domains.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070026#include <mach/msm_rtb.h>
Laura Abbottf3173042012-05-29 15:23:18 -070027#include <mach/msm_cache_dump.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060028
29#include "devices.h"
30#include "rpm_log.h"
31#include "rpm_stats.h"
Girish Mahadevan898c56d2012-06-05 16:09:19 -060032#include "rpm_rbcpr_stats.h"
Matt Wagantall1f65d9d2012-04-25 14:24:20 -070033#include "footswitch.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060034
35#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053036#include <mach/mpm.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060037#endif
38
39struct msm_rpm_platform_data msm8930_rpm_data __initdata = {
40 .reg_base_addrs = {
41 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
42 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
43 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
44 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
45 },
46 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -080047 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -060048 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -060049 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
50 .ipc_rpm_val = 4,
51 .target_id = {
52 MSM_RPM_MAP(8930, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
53 MSM_RPM_MAP(8930, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
54 MSM_RPM_MAP(8930, INVALIDATE_0, INVALIDATE, 8),
Mahesh Sivasubramanianef2a0fa2012-01-24 15:57:01 -070055 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
56 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -060057 MSM_RPM_MAP(8930, RPM_CTL, RPM_CTL, 1),
58 MSM_RPM_MAP(8930, CXO_CLK, CXO_CLK, 1),
59 MSM_RPM_MAP(8930, PXO_CLK, PXO_CLK, 1),
60 MSM_RPM_MAP(8930, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
61 MSM_RPM_MAP(8930, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
62 MSM_RPM_MAP(8930, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
63 MSM_RPM_MAP(8930, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
64 MSM_RPM_MAP(8930, SFPB_CLK, SFPB_CLK, 1),
65 MSM_RPM_MAP(8930, CFPB_CLK, CFPB_CLK, 1),
66 MSM_RPM_MAP(8930, MMFPB_CLK, MMFPB_CLK, 1),
67 MSM_RPM_MAP(8930, EBI1_CLK, EBI1_CLK, 1),
68 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_HALT_0,
69 APPS_FABRIC_CFG_HALT, 2),
70 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_CLKMOD_0,
71 APPS_FABRIC_CFG_CLKMOD, 3),
72 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_IOCTL,
73 APPS_FABRIC_CFG_IOCTL, 1),
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060074 MSM_RPM_MAP(8930, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
Praveen Chidambaram78499012011-11-01 17:15:17 -060075 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_HALT_0,
76 SYS_FABRIC_CFG_HALT, 2),
77 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_CLKMOD_0,
78 SYS_FABRIC_CFG_CLKMOD, 3),
79 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_IOCTL,
80 SYS_FABRIC_CFG_IOCTL, 1),
81 MSM_RPM_MAP(8930, SYSTEM_FABRIC_ARB_0,
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060082 SYSTEM_FABRIC_ARB, 20),
Praveen Chidambaram78499012011-11-01 17:15:17 -060083 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_HALT_0,
84 MMSS_FABRIC_CFG_HALT, 2),
85 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_CLKMOD_0,
86 MMSS_FABRIC_CFG_CLKMOD, 3),
87 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_IOCTL,
88 MMSS_FABRIC_CFG_IOCTL, 1),
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060089 MSM_RPM_MAP(8930, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 11),
Praveen Chidambaram78499012011-11-01 17:15:17 -060090 MSM_RPM_MAP(8930, PM8038_S1_0, PM8038_S1, 2),
91 MSM_RPM_MAP(8930, PM8038_S2_0, PM8038_S2, 2),
92 MSM_RPM_MAP(8930, PM8038_S3_0, PM8038_S3, 2),
93 MSM_RPM_MAP(8930, PM8038_S4_0, PM8038_S4, 2),
94 MSM_RPM_MAP(8930, PM8038_S5_0, PM8038_S5, 2),
95 MSM_RPM_MAP(8930, PM8038_S6_0, PM8038_S6, 2),
96 MSM_RPM_MAP(8930, PM8038_L1_0, PM8038_L1, 2),
97 MSM_RPM_MAP(8930, PM8038_L2_0, PM8038_L2, 2),
98 MSM_RPM_MAP(8930, PM8038_L3_0, PM8038_L3, 2),
99 MSM_RPM_MAP(8930, PM8038_L4_0, PM8038_L4, 2),
100 MSM_RPM_MAP(8930, PM8038_L5_0, PM8038_L5, 2),
101 MSM_RPM_MAP(8930, PM8038_L6_0, PM8038_L6, 2),
102 MSM_RPM_MAP(8930, PM8038_L7_0, PM8038_L7, 2),
103 MSM_RPM_MAP(8930, PM8038_L8_0, PM8038_L8, 2),
104 MSM_RPM_MAP(8930, PM8038_L9_0, PM8038_L9, 2),
105 MSM_RPM_MAP(8930, PM8038_L10_0, PM8038_L10, 2),
106 MSM_RPM_MAP(8930, PM8038_L11_0, PM8038_L11, 2),
107 MSM_RPM_MAP(8930, PM8038_L12_0, PM8038_L12, 2),
108 MSM_RPM_MAP(8930, PM8038_L13_0, PM8038_L13, 2),
109 MSM_RPM_MAP(8930, PM8038_L14_0, PM8038_L14, 2),
110 MSM_RPM_MAP(8930, PM8038_L15_0, PM8038_L15, 2),
111 MSM_RPM_MAP(8930, PM8038_L16_0, PM8038_L16, 2),
112 MSM_RPM_MAP(8930, PM8038_L17_0, PM8038_L17, 2),
113 MSM_RPM_MAP(8930, PM8038_L18_0, PM8038_L18, 2),
114 MSM_RPM_MAP(8930, PM8038_L19_0, PM8038_L19, 2),
115 MSM_RPM_MAP(8930, PM8038_L20_0, PM8038_L20, 2),
116 MSM_RPM_MAP(8930, PM8038_L21_0, PM8038_L21, 2),
117 MSM_RPM_MAP(8930, PM8038_L22_0, PM8038_L22, 2),
118 MSM_RPM_MAP(8930, PM8038_L23_0, PM8038_L23, 2),
119 MSM_RPM_MAP(8930, PM8038_L24_0, PM8038_L24, 2),
120 MSM_RPM_MAP(8930, PM8038_L25_0, PM8038_L25, 2),
121 MSM_RPM_MAP(8930, PM8038_L26_0, PM8038_L26, 2),
122 MSM_RPM_MAP(8930, PM8038_L27_0, PM8038_L27, 2),
123 MSM_RPM_MAP(8930, PM8038_CLK1_0, PM8038_CLK1, 2),
124 MSM_RPM_MAP(8930, PM8038_CLK2_0, PM8038_CLK2, 2),
125 MSM_RPM_MAP(8930, PM8038_LVS1, PM8038_LVS1, 1),
126 MSM_RPM_MAP(8930, PM8038_LVS2, PM8038_LVS2, 1),
127 MSM_RPM_MAP(8930, NCP_0, NCP, 2),
128 MSM_RPM_MAP(8930, CXO_BUFFERS, CXO_BUFFERS, 1),
129 MSM_RPM_MAP(8930, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
130 MSM_RPM_MAP(8930, HDMI_SWITCH, HDMI_SWITCH, 1),
131 MSM_RPM_MAP(8930, QDSS_CLK, QDSS_CLK, 1),
Mahesh Sivasubramanian9e52ce42012-02-01 16:00:19 -0700132 MSM_RPM_MAP(8930, VOLTAGE_CORNER, VOLTAGE_CORNER, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600133 },
134 .target_status = {
135 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MAJOR),
136 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MINOR),
137 MSM_RPM_STATUS_ID_MAP(8930, VERSION_BUILD),
138 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_0),
139 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_1),
140 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_2),
141 MSM_RPM_STATUS_ID_MAP(8930, RESERVED_SUPPORTED_RESOURCES_0),
142 MSM_RPM_STATUS_ID_MAP(8930, SEQUENCE),
143 MSM_RPM_STATUS_ID_MAP(8930, RPM_CTL),
144 MSM_RPM_STATUS_ID_MAP(8930, CXO_CLK),
145 MSM_RPM_STATUS_ID_MAP(8930, PXO_CLK),
146 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CLK),
147 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_CLK),
148 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_CLK),
149 MSM_RPM_STATUS_ID_MAP(8930, DAYTONA_FABRIC_CLK),
150 MSM_RPM_STATUS_ID_MAP(8930, SFPB_CLK),
151 MSM_RPM_STATUS_ID_MAP(8930, CFPB_CLK),
152 MSM_RPM_STATUS_ID_MAP(8930, MMFPB_CLK),
153 MSM_RPM_STATUS_ID_MAP(8930, EBI1_CLK),
154 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_HALT),
155 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_CLKMOD),
156 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_IOCTL),
157 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_ARB),
158 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_HALT),
159 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_CLKMOD),
160 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_IOCTL),
161 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_ARB),
162 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_HALT),
163 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_CLKMOD),
164 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_IOCTL),
165 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_ARB),
166 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S1_0),
167 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S1_1),
168 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S2_0),
169 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S2_1),
170 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S3_0),
171 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S3_1),
172 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S4_0),
173 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S4_1),
174 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L1_0),
175 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L1_1),
176 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L2_0),
177 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L2_1),
178 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L3_0),
179 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L3_1),
180 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L4_0),
181 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L4_1),
182 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L5_0),
183 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L5_1),
184 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L6_0),
185 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L6_1),
186 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L7_0),
187 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L7_1),
188 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L8_0),
189 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L8_1),
190 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L9_0),
191 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L9_1),
192 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L10_0),
193 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L10_1),
194 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L11_0),
195 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L11_1),
196 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L12_0),
197 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L12_1),
198 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L13_0),
199 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L13_1),
200 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L14_0),
201 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L14_1),
202 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L15_0),
203 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L15_1),
204 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L16_0),
205 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L16_1),
206 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L17_0),
207 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L17_1),
208 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L18_0),
209 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L18_1),
210 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L19_0),
211 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L19_1),
212 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L20_0),
213 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L20_1),
214 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L21_0),
215 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L21_1),
216 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L22_0),
217 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L22_1),
218 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L23_0),
219 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L23_1),
220 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L24_0),
221 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L24_1),
222 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L25_0),
223 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L25_1),
224 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK1_0),
225 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK1_1),
226 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK2_0),
227 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK2_1),
228 MSM_RPM_STATUS_ID_MAP(8930, PM8038_LVS1),
229 MSM_RPM_STATUS_ID_MAP(8930, PM8038_LVS2),
230 MSM_RPM_STATUS_ID_MAP(8930, NCP_0),
231 MSM_RPM_STATUS_ID_MAP(8930, NCP_1),
232 MSM_RPM_STATUS_ID_MAP(8930, CXO_BUFFERS),
233 MSM_RPM_STATUS_ID_MAP(8930, USB_OTG_SWITCH),
234 MSM_RPM_STATUS_ID_MAP(8930, HDMI_SWITCH),
Mahesh Sivasubramanianef2a0fa2012-01-24 15:57:01 -0700235 MSM_RPM_STATUS_ID_MAP(8930, QDSS_CLK),
Mahesh Sivasubramanian9e52ce42012-02-01 16:00:19 -0700236 MSM_RPM_STATUS_ID_MAP(8930, VOLTAGE_CORNER),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600237 },
238 .target_ctrl_id = {
239 MSM_RPM_CTRL_MAP(8930, VERSION_MAJOR),
240 MSM_RPM_CTRL_MAP(8930, VERSION_MINOR),
241 MSM_RPM_CTRL_MAP(8930, VERSION_BUILD),
242 MSM_RPM_CTRL_MAP(8930, REQ_CTX_0),
243 MSM_RPM_CTRL_MAP(8930, REQ_SEL_0),
244 MSM_RPM_CTRL_MAP(8930, ACK_CTX_0),
245 MSM_RPM_CTRL_MAP(8930, ACK_SEL_0),
246 },
247 .sel_invalidate = MSM_RPM_8930_SEL_INVALIDATE,
248 .sel_notification = MSM_RPM_8930_SEL_NOTIFICATION,
249 .sel_last = MSM_RPM_8930_SEL_LAST,
250 .ver = {3, 0, 0},
251};
252
253struct platform_device msm8930_rpm_device = {
254 .name = "msm_rpm",
255 .id = -1,
256};
257
258static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
259 .phys_addr_base = 0x0010C000,
260 .reg_offsets = {
261 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
262 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
263 },
264 .phys_size = SZ_8K,
265 .log_len = 4096, /* log's buffer length in bytes */
266 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
267};
268
269struct platform_device msm8930_rpm_log_device = {
270 .name = "msm_rpm_log",
271 .id = -1,
272 .dev = {
273 .platform_data = &msm_rpm_log_pdata,
274 },
275};
276
277static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +0530278 .phys_addr_base = 0x0010DD04,
279 .phys_size = SZ_256,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600280};
281
282struct platform_device msm8930_rpm_stat_device = {
283 .name = "msm_rpm_stat",
284 .id = -1,
285 .dev = {
286 .platform_data = &msm_rpm_stat_pdata,
287 },
288};
289
Girish Mahadevan898c56d2012-06-05 16:09:19 -0600290static struct resource msm_rpm_rbcpr_resource = {
291 .start = 0x0010CB00,
292 .end = 0x0010CB00 + SZ_8K - 1,
293 .flags = IORESOURCE_MEM,
294};
295
296static struct msm_rpmrbcpr_platform_data msm_rpm_rbcpr_pdata = {
297 .rbcpr_data = {
298 .upside_steps = 1,
299 .downside_steps = 2,
300 .svs_voltage = 1050000,
301 .nominal_voltage = 1162500,
302 .turbo_voltage = 1287500,
303 },
304};
305
306struct platform_device msm8930_rpm_rbcpr_device = {
307 .name = "msm_rpm_rbcpr",
308 .id = -1,
309 .dev = {
310 .platform_data = &msm_rpm_rbcpr_pdata,
311 },
312 .resource = &msm_rpm_rbcpr_resource,
313};
314
Gagan Maccd5b3272012-02-09 18:13:10 -0700315struct platform_device msm_bus_8930_sys_fabric = {
316 .name = "msm_bus_fabric",
317 .id = MSM_BUS_FAB_SYSTEM,
318};
319struct platform_device msm_bus_8930_apps_fabric = {
320 .name = "msm_bus_fabric",
321 .id = MSM_BUS_FAB_APPSS,
322};
323struct platform_device msm_bus_8930_mm_fabric = {
324 .name = "msm_bus_fabric",
325 .id = MSM_BUS_FAB_MMSS,
326};
327struct platform_device msm_bus_8930_sys_fpb = {
328 .name = "msm_bus_fabric",
329 .id = MSM_BUS_FAB_SYSTEM_FPB,
330};
331struct platform_device msm_bus_8930_cpss_fpb = {
332 .name = "msm_bus_fabric",
333 .id = MSM_BUS_FAB_CPSS_FPB,
334};
335
Matt Wagantallab730bd2012-06-07 20:13:51 -0700336struct platform_device msm8627_device_acpuclk = {
337 .name = "acpuclk-8627",
338 .id = -1,
339};
340
Matt Wagantall6dcfa922012-06-07 20:13:51 -0700341struct platform_device msm8930_device_acpuclk = {
342 .name = "acpuclk-8930",
343 .id = -1,
344};
345
Tianyi Gou12370f12012-07-23 19:13:57 -0700346struct platform_device msm8930aa_device_acpuclk = {
347 .name = "acpuclk-8930aa",
348 .id = -1,
349};
350
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700351static struct fs_driver_data gfx3d_fs_data = {
352 .clks = (struct fs_clk_data[]){
353 { .name = "core_clk", .reset_rate = 27000000 },
354 { .name = "iface_clk" },
355 { .name = "bus_clk" },
356 { 0 }
357 },
358 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
359};
360
361static struct fs_driver_data ijpeg_fs_data = {
362 .clks = (struct fs_clk_data[]){
363 { .name = "core_clk" },
364 { .name = "iface_clk" },
365 { .name = "bus_clk" },
366 { 0 }
367 },
368 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
369};
370
Tianyi Gou723843b2012-06-13 15:24:56 -0700371static struct fs_driver_data mdp_fs_data_8930 = {
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700372 .clks = (struct fs_clk_data[]){
373 { .name = "core_clk" },
374 { .name = "iface_clk" },
375 { .name = "bus_clk" },
376 { .name = "vsync_clk" },
377 { .name = "lut_clk" },
378 { .name = "tv_src_clk" },
379 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -0700380 { .name = "reset1_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700381 { 0 }
382 },
383 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
384 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
385};
386
Tianyi Gou723843b2012-06-13 15:24:56 -0700387static struct fs_driver_data mdp_fs_data_8627 = {
388 .clks = (struct fs_clk_data[]){
389 { .name = "core_clk" },
390 { .name = "iface_clk" },
391 { .name = "bus_clk" },
392 { .name = "vsync_clk" },
393 { .name = "lut_clk" },
394 { .name = "reset1_clk" },
395 { 0 }
396 },
397 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
398 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
399};
400
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700401static struct fs_driver_data rot_fs_data = {
402 .clks = (struct fs_clk_data[]){
403 { .name = "core_clk" },
404 { .name = "iface_clk" },
405 { .name = "bus_clk" },
406 { 0 }
407 },
408 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
409};
410
411static struct fs_driver_data ved_fs_data = {
412 .clks = (struct fs_clk_data[]){
413 { .name = "core_clk" },
414 { .name = "iface_clk" },
415 { .name = "bus_clk" },
416 { 0 }
417 },
418 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
419 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
420};
421
422static struct fs_driver_data vfe_fs_data = {
423 .clks = (struct fs_clk_data[]){
424 { .name = "core_clk" },
425 { .name = "iface_clk" },
426 { .name = "bus_clk" },
427 { 0 }
428 },
429 .bus_port0 = MSM_BUS_MASTER_VFE,
430};
431
432static struct fs_driver_data vpe_fs_data = {
433 .clks = (struct fs_clk_data[]){
434 { .name = "core_clk" },
435 { .name = "iface_clk" },
436 { .name = "bus_clk" },
437 { 0 }
438 },
439 .bus_port0 = MSM_BUS_MASTER_VPE,
440};
441
442struct platform_device *msm8930_footswitch[] __initdata = {
Tianyi Gou723843b2012-06-13 15:24:56 -0700443 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8930),
Matt Wagantall316f2fc2012-05-03 20:41:42 -0700444 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -0700445 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -0700446 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
447 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -0700448 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -0700449 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700450};
451unsigned msm8930_num_footswitch __initdata = ARRAY_SIZE(msm8930_footswitch);
452
Tianyi Gou723843b2012-06-13 15:24:56 -0700453struct platform_device *msm8627_footswitch[] __initdata = {
454 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8627),
455 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
456 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
457 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
458 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
459 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
460 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
461};
462unsigned msm8627_num_footswitch __initdata = ARRAY_SIZE(msm8627_footswitch);
463
Arun Menonaabf2632012-02-24 15:30:47 -0800464/* MSM Video core device */
465#ifdef CONFIG_MSM_BUS_SCALING
466static struct msm_bus_vectors vidc_init_vectors[] = {
467 {
468 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
469 .dst = MSM_BUS_SLAVE_EBI_CH0,
470 .ab = 0,
471 .ib = 0,
472 },
473 {
474 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
475 .dst = MSM_BUS_SLAVE_EBI_CH0,
476 .ab = 0,
477 .ib = 0,
478 },
479 {
480 .src = MSM_BUS_MASTER_AMPSS_M0,
481 .dst = MSM_BUS_SLAVE_EBI_CH0,
482 .ab = 0,
483 .ib = 0,
484 },
485 {
486 .src = MSM_BUS_MASTER_AMPSS_M0,
487 .dst = MSM_BUS_SLAVE_EBI_CH0,
488 .ab = 0,
489 .ib = 0,
490 },
491};
492static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
493 {
494 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
495 .dst = MSM_BUS_SLAVE_EBI_CH0,
496 .ab = 54525952,
497 .ib = 436207616,
498 },
499 {
500 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
501 .dst = MSM_BUS_SLAVE_EBI_CH0,
502 .ab = 72351744,
503 .ib = 289406976,
504 },
505 {
506 .src = MSM_BUS_MASTER_AMPSS_M0,
507 .dst = MSM_BUS_SLAVE_EBI_CH0,
508 .ab = 500000,
509 .ib = 1000000,
510 },
511 {
512 .src = MSM_BUS_MASTER_AMPSS_M0,
513 .dst = MSM_BUS_SLAVE_EBI_CH0,
514 .ab = 500000,
515 .ib = 1000000,
516 },
517};
518static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
519 {
520 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
521 .dst = MSM_BUS_SLAVE_EBI_CH0,
522 .ab = 40894464,
523 .ib = 327155712,
524 },
525 {
526 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
527 .dst = MSM_BUS_SLAVE_EBI_CH0,
528 .ab = 48234496,
529 .ib = 192937984,
530 },
531 {
532 .src = MSM_BUS_MASTER_AMPSS_M0,
533 .dst = MSM_BUS_SLAVE_EBI_CH0,
534 .ab = 500000,
535 .ib = 2000000,
536 },
537 {
538 .src = MSM_BUS_MASTER_AMPSS_M0,
539 .dst = MSM_BUS_SLAVE_EBI_CH0,
540 .ab = 500000,
541 .ib = 2000000,
542 },
543};
544static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
545 {
546 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
547 .dst = MSM_BUS_SLAVE_EBI_CH0,
548 .ab = 163577856,
549 .ib = 1308622848,
550 },
551 {
552 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
553 .dst = MSM_BUS_SLAVE_EBI_CH0,
554 .ab = 219152384,
555 .ib = 876609536,
556 },
557 {
558 .src = MSM_BUS_MASTER_AMPSS_M0,
559 .dst = MSM_BUS_SLAVE_EBI_CH0,
560 .ab = 1750000,
561 .ib = 3500000,
562 },
563 {
564 .src = MSM_BUS_MASTER_AMPSS_M0,
565 .dst = MSM_BUS_SLAVE_EBI_CH0,
566 .ab = 1750000,
567 .ib = 3500000,
568 },
569};
570static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
571 {
572 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
573 .dst = MSM_BUS_SLAVE_EBI_CH0,
574 .ab = 121634816,
575 .ib = 973078528,
576 },
577 {
578 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
579 .dst = MSM_BUS_SLAVE_EBI_CH0,
580 .ab = 155189248,
581 .ib = 620756992,
582 },
583 {
584 .src = MSM_BUS_MASTER_AMPSS_M0,
585 .dst = MSM_BUS_SLAVE_EBI_CH0,
586 .ab = 1750000,
587 .ib = 7000000,
588 },
589 {
590 .src = MSM_BUS_MASTER_AMPSS_M0,
591 .dst = MSM_BUS_SLAVE_EBI_CH0,
592 .ab = 1750000,
593 .ib = 7000000,
594 },
595};
596static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
597 {
598 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
599 .dst = MSM_BUS_SLAVE_EBI_CH0,
600 .ab = 372244480,
601 .ib = 2560000000U,
602 },
603 {
604 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
605 .dst = MSM_BUS_SLAVE_EBI_CH0,
606 .ab = 501219328,
607 .ib = 2560000000U,
608 },
609 {
610 .src = MSM_BUS_MASTER_AMPSS_M0,
611 .dst = MSM_BUS_SLAVE_EBI_CH0,
612 .ab = 2500000,
613 .ib = 5000000,
614 },
615 {
616 .src = MSM_BUS_MASTER_AMPSS_M0,
617 .dst = MSM_BUS_SLAVE_EBI_CH0,
618 .ab = 2500000,
619 .ib = 5000000,
620 },
621};
622static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
623 {
624 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
625 .dst = MSM_BUS_SLAVE_EBI_CH0,
626 .ab = 222298112,
627 .ib = 2560000000U,
628 },
629 {
630 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
631 .dst = MSM_BUS_SLAVE_EBI_CH0,
632 .ab = 330301440,
633 .ib = 2560000000U,
634 },
635 {
636 .src = MSM_BUS_MASTER_AMPSS_M0,
637 .dst = MSM_BUS_SLAVE_EBI_CH0,
638 .ab = 2500000,
639 .ib = 700000000,
640 },
641 {
642 .src = MSM_BUS_MASTER_AMPSS_M0,
643 .dst = MSM_BUS_SLAVE_EBI_CH0,
644 .ab = 2500000,
645 .ib = 10000000,
646 },
647};
Arun Menonb31fefd2012-07-19 14:02:13 -0700648static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
649 {
650 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
651 .dst = MSM_BUS_SLAVE_EBI_CH0,
652 .ab = 222298112,
653 .ib = 3522000000U,
654 },
655 {
656 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
657 .dst = MSM_BUS_SLAVE_EBI_CH0,
658 .ab = 330301440,
659 .ib = 3522000000U,
660 },
661 {
662 .src = MSM_BUS_MASTER_AMPSS_M0,
663 .dst = MSM_BUS_SLAVE_EBI_CH0,
664 .ab = 2500000,
665 .ib = 700000000,
666 },
667 {
668 .src = MSM_BUS_MASTER_AMPSS_M0,
669 .dst = MSM_BUS_SLAVE_EBI_CH0,
670 .ab = 2500000,
671 .ib = 10000000,
672 },
673};
674static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
675 {
676 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
677 .dst = MSM_BUS_SLAVE_EBI_CH0,
678 .ab = 222298112,
679 .ib = 3522000000U,
680 },
681 {
682 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
683 .dst = MSM_BUS_SLAVE_EBI_CH0,
684 .ab = 330301440,
685 .ib = 3522000000U,
686 },
687 {
688 .src = MSM_BUS_MASTER_AMPSS_M0,
689 .dst = MSM_BUS_SLAVE_EBI_CH0,
690 .ab = 2500000,
691 .ib = 700000000,
692 },
693 {
694 .src = MSM_BUS_MASTER_AMPSS_M0,
695 .dst = MSM_BUS_SLAVE_EBI_CH0,
696 .ab = 2500000,
697 .ib = 10000000,
698 },
699};
Arun Menonaabf2632012-02-24 15:30:47 -0800700
701static struct msm_bus_paths vidc_bus_client_config[] = {
702 {
703 ARRAY_SIZE(vidc_init_vectors),
704 vidc_init_vectors,
705 },
706 {
707 ARRAY_SIZE(vidc_venc_vga_vectors),
708 vidc_venc_vga_vectors,
709 },
710 {
711 ARRAY_SIZE(vidc_vdec_vga_vectors),
712 vidc_vdec_vga_vectors,
713 },
714 {
715 ARRAY_SIZE(vidc_venc_720p_vectors),
716 vidc_venc_720p_vectors,
717 },
718 {
719 ARRAY_SIZE(vidc_vdec_720p_vectors),
720 vidc_vdec_720p_vectors,
721 },
722 {
723 ARRAY_SIZE(vidc_venc_1080p_vectors),
724 vidc_venc_1080p_vectors,
725 },
726 {
727 ARRAY_SIZE(vidc_vdec_1080p_vectors),
728 vidc_vdec_1080p_vectors,
729 },
Arun Menonb31fefd2012-07-19 14:02:13 -0700730 {
731 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
732 vidc_vdec_1080p_turbo_vectors,
733 },
734 {
735 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
736 vidc_vdec_1080p_turbo_vectors,
737 },
Arun Menonaabf2632012-02-24 15:30:47 -0800738};
739
740static struct msm_bus_scale_pdata vidc_bus_client_data = {
741 vidc_bus_client_config,
742 ARRAY_SIZE(vidc_bus_client_config),
743 .name = "vidc",
744};
745#endif
746
747#define MSM_VIDC_BASE_PHYS 0x04400000
748#define MSM_VIDC_BASE_SIZE 0x00100000
749
750static struct resource apq8930_device_vidc_resources[] = {
751 {
752 .start = MSM_VIDC_BASE_PHYS,
753 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
754 .flags = IORESOURCE_MEM,
755 },
756 {
757 .start = VCODEC_IRQ,
758 .end = VCODEC_IRQ,
759 .flags = IORESOURCE_IRQ,
760 },
761};
762
763struct msm_vidc_platform_data apq8930_vidc_platform_data = {
764#ifdef CONFIG_MSM_BUS_SCALING
765 .vidc_bus_client_pdata = &vidc_bus_client_data,
766#endif
767#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
768 .memtype = ION_CP_MM_HEAP_ID,
769 .enable_ion = 1,
Deepak Kotur8097f782012-05-14 14:13:06 -0700770 .cp_enabled = 1,
Arun Menonaabf2632012-02-24 15:30:47 -0800771#else
772 .memtype = MEMTYPE_EBI1,
773 .enable_ion = 0,
774#endif
Anil Gahlotd0ce26d2012-05-08 17:58:46 -0700775 .disable_dmx = 1,
Arun Menonaabf2632012-02-24 15:30:47 -0800776 .disable_fullhd = 0,
Riaz Rahaman84f8c682012-05-30 13:32:10 +0530777 .fw_addr = 0x9fe00000,
Arun Menonaabf2632012-02-24 15:30:47 -0800778};
779
780struct platform_device apq8930_msm_device_vidc = {
781 .name = "msm_vidc",
782 .id = 0,
783 .num_resources = ARRAY_SIZE(apq8930_device_vidc_resources),
784 .resource = apq8930_device_vidc_resources,
785 .dev = {
786 .platform_data = &apq8930_vidc_platform_data,
787 },
788};
789
790struct platform_device *vidc_device[] __initdata = {
791 &apq8930_msm_device_vidc
792};
793
794void __init msm8930_add_vidc_device(void)
795{
796 if (cpu_is_msm8627()) {
797 struct msm_vidc_platform_data *pdata;
798 pdata = (struct msm_vidc_platform_data *)
799 apq8930_msm_device_vidc.dev.platform_data;
800 pdata->disable_fullhd = 1;
801 }
802 platform_add_devices(vidc_device, ARRAY_SIZE(vidc_device));
803}
Laura Abbott0577d7b2012-04-17 11:14:30 -0700804
805struct msm_iommu_domain_name msm8930_iommu_ctx_names[] = {
806 /* Camera */
807 {
808 .name = "vpe_src",
809 .domain = CAMERA_DOMAIN,
810 },
811 /* Camera */
812 {
813 .name = "vpe_dst",
814 .domain = CAMERA_DOMAIN,
815 },
816 /* Camera */
817 {
818 .name = "vfe_imgwr",
819 .domain = CAMERA_DOMAIN,
820 },
821 /* Camera */
822 {
823 .name = "vfe_misc",
824 .domain = CAMERA_DOMAIN,
825 },
826 /* Camera */
827 {
828 .name = "ijpeg_src",
829 .domain = CAMERA_DOMAIN,
830 },
831 /* Camera */
832 {
833 .name = "ijpeg_dst",
834 .domain = CAMERA_DOMAIN,
835 },
836 /* Camera */
837 {
838 .name = "jpegd_src",
839 .domain = CAMERA_DOMAIN,
840 },
841 /* Camera */
842 {
843 .name = "jpegd_dst",
844 .domain = CAMERA_DOMAIN,
845 },
846 /* Rotator */
847 {
848 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -0700849 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -0700850 },
851 /* Rotator */
852 {
853 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -0700854 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -0700855 },
856 /* Video */
857 {
858 .name = "vcodec_a_mm1",
859 .domain = VIDEO_DOMAIN,
860 },
861 /* Video */
862 {
863 .name = "vcodec_b_mm2",
864 .domain = VIDEO_DOMAIN,
865 },
866 /* Video */
867 {
868 .name = "vcodec_a_stream",
869 .domain = VIDEO_DOMAIN,
870 },
871};
872
873static struct mem_pool msm8930_video_pools[] = {
874 /*
875 * Video hardware has the following requirements:
876 * 1. All video addresses used by the video hardware must be at a higher
877 * address than video firmware address.
878 * 2. Video hardware can only access a range of 256MB from the base of
879 * the video firmware.
880 */
881 [VIDEO_FIRMWARE_POOL] =
882 /* Low addresses, intended for video firmware */
883 {
884 .paddr = SZ_128K,
885 .size = SZ_16M - SZ_128K,
886 },
887 [VIDEO_MAIN_POOL] =
888 /* Main video pool */
889 {
890 .paddr = SZ_16M,
891 .size = SZ_256M - SZ_16M,
892 },
893 [GEN_POOL] =
894 /* Remaining address space up to 2G */
895 {
896 .paddr = SZ_256M,
897 .size = SZ_2G - SZ_256M,
898 },
899};
900
901static struct mem_pool msm8930_camera_pools[] = {
902 [GEN_POOL] =
903 /* One address space for camera */
904 {
905 .paddr = SZ_128K,
906 .size = SZ_2G - SZ_128K,
907 },
908};
909
Olav Hauganef95ae32012-05-15 09:50:30 -0700910static struct mem_pool msm8930_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -0700911 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -0700912 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -0700913 {
914 .paddr = SZ_128K,
915 .size = SZ_2G - SZ_128K,
916 },
917};
918
Olav Hauganef95ae32012-05-15 09:50:30 -0700919static struct mem_pool msm8930_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -0700920 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -0700921 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -0700922 {
923 .paddr = SZ_128K,
924 .size = SZ_2G - SZ_128K,
925 },
926};
927
928static struct msm_iommu_domain msm8930_iommu_domains[] = {
929 [VIDEO_DOMAIN] = {
930 .iova_pools = msm8930_video_pools,
931 .npools = ARRAY_SIZE(msm8930_video_pools),
932 },
933 [CAMERA_DOMAIN] = {
934 .iova_pools = msm8930_camera_pools,
935 .npools = ARRAY_SIZE(msm8930_camera_pools),
936 },
Olav Hauganef95ae32012-05-15 09:50:30 -0700937 [DISPLAY_READ_DOMAIN] = {
938 .iova_pools = msm8930_display_read_pools,
939 .npools = ARRAY_SIZE(msm8930_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -0700940 },
Olav Hauganef95ae32012-05-15 09:50:30 -0700941 [ROTATOR_SRC_DOMAIN] = {
942 .iova_pools = msm8930_rotator_src_pools,
943 .npools = ARRAY_SIZE(msm8930_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -0700944 },
945};
946
947struct iommu_domains_pdata msm8930_iommu_domain_pdata = {
948 .domains = msm8930_iommu_domains,
949 .ndomains = ARRAY_SIZE(msm8930_iommu_domains),
950 .domain_names = msm8930_iommu_ctx_names,
951 .nnames = ARRAY_SIZE(msm8930_iommu_ctx_names),
952 .domain_alloc_flags = 0,
953};
954
955struct platform_device msm8930_iommu_domain_device = {
956 .name = "iommu_domains",
957 .id = -1,
958 .dev = {
959 .platform_data = &msm8930_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -0700960 }
961};
962
963struct msm_rtb_platform_data msm8930_rtb_pdata = {
964 .size = SZ_1M,
965};
966
967static int __init msm_rtb_set_buffer_size(char *p)
968{
969 int s;
970
971 s = memparse(p, NULL);
972 msm8930_rtb_pdata.size = ALIGN(s, SZ_4K);
973 return 0;
974}
975early_param("msm_rtb_size", msm_rtb_set_buffer_size);
976
977
978struct platform_device msm8930_rtb_device = {
979 .name = "msm_rtb",
980 .id = -1,
981 .dev = {
982 .platform_data = &msm8930_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -0700983 },
984};
Laura Abbottf3173042012-05-29 15:23:18 -0700985
986#define MSM8930_L1_SIZE SZ_1M
987/*
988 * The actual L2 size is smaller but we need a larger buffer
989 * size to store other dump information
990 */
991#define MSM8930_L2_SIZE SZ_4M
992
993struct msm_cache_dump_platform_data msm8930_cache_dump_pdata = {
994 .l2_size = MSM8930_L2_SIZE,
995 .l1_size = MSM8930_L1_SIZE,
996};
997
998struct platform_device msm8930_cache_dump_device = {
999 .name = "msm_cache_dump",
1000 .id = -1,
1001 .dev = {
1002 .platform_data = &msm8930_cache_dump_pdata,
1003 },
1004};