blob: 2bd285074e42407c31316af9d2c0c843d5d1e3cd [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/*
2 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#ifndef __MFD_PM8XXX_MISC_H__
15#define __MFD_PM8XXX_MISC_H__
16
17#include <linux/err.h>
18
19#define PM8XXX_MISC_DEV_NAME "pm8xxx-misc"
20
21/**
22 * struct pm8xxx_misc_platform_data - PM8xxx misc driver platform data
23 * @priority: PMIC prority level in a multi-PMIC system. Lower value means
24 * greater priority. Actions are performed from highest to lowest
25 * priority PMIC.
26 */
27struct pm8xxx_misc_platform_data {
28 int priority;
29};
30
Anirudh Ghayal5213eb82011-10-24 14:44:58 +053031enum pm8xxx_uart_path_sel {
32 UART_NONE,
33 UART_TX1_RX1,
34 UART_TX2_RX2,
35 UART_TX3_RX3,
36};
37
Anirudh Ghayal7b382292011-11-01 14:08:34 +053038enum pm8xxx_coincell_chg_voltage {
39 PM8XXX_COINCELL_VOLTAGE_3p2V = 1,
40 PM8XXX_COINCELL_VOLTAGE_3p1V,
41 PM8XXX_COINCELL_VOLTAGE_3p0V,
42 PM8XXX_COINCELL_VOLTAGE_2p5V = 16
43};
44
45enum pm8xxx_coincell_chg_resistor {
46 PM8XXX_COINCELL_RESISTOR_2100_OHMS,
47 PM8XXX_COINCELL_RESISTOR_1700_OHMS,
48 PM8XXX_COINCELL_RESISTOR_1200_OHMS,
49 PM8XXX_COINCELL_RESISTOR_800_OHMS
50};
51
52enum pm8xxx_coincell_chg_state {
53 PM8XXX_COINCELL_CHG_DISABLE,
54 PM8XXX_COINCELL_CHG_ENABLE
55};
56
57struct pm8xxx_coincell_chg {
58 enum pm8xxx_coincell_chg_state state;
59 enum pm8xxx_coincell_chg_voltage voltage;
60 enum pm8xxx_coincell_chg_resistor resistor;
61};
62
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +053063enum pm8xxx_smpl_delay {
64 PM8XXX_SMPL_DELAY_0p5,
65 PM8XXX_SMPL_DELAY_1p0,
66 PM8XXX_SMPL_DELAY_1p5,
67 PM8XXX_SMPL_DELAY_2p0,
68};
69
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070#if defined(CONFIG_MFD_PM8XXX_MISC) || defined(CONFIG_MFD_PM8XXX_MISC_MODULE)
71
72/**
73 * pm8xxx_reset_pwr_off - switch all PM8XXX PMIC chips attached to the system to
74 * either reset or shutdown when they are turned off
75 * @reset: 0 = shudown the PMICs, 1 = shutdown and then restart the PMICs
76 *
77 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
78 */
79int pm8xxx_reset_pwr_off(int reset);
80
Anirudh Ghayal5213eb82011-10-24 14:44:58 +053081int pm8xxx_uart_gpio_mux_ctrl(enum pm8xxx_uart_path_sel uart_path_sel);
82
Anirudh Ghayal7b382292011-11-01 14:08:34 +053083/**
84 * pm8xxx_coincell_chg_config - Disables or enables the coincell charger, and
85 * configures its voltage and resistor settings.
86 * @chg_config: Holds both voltage and resistor values, and a
87 * switch to change the state of charger.
88 * If state is to disable the charger then
89 * both voltage and resistor are disregarded.
90 *
91 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
92 */
93int pm8xxx_coincell_chg_config(struct pm8xxx_coincell_chg *chg_config);
94
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +053095/**
96 * pm8xxx_smpl_control - enables/disables SMPL detection
97 * @enable: 0 = shutdown PMIC on power loss, 1 = reset PMIC on power loss
98 *
99 * This function enables or disables the Sudden Momentary Power Loss detection
100 * module. If SMPL detection is enabled, then when a sufficiently long power
101 * loss event occurs, the PMIC will automatically reset itself. If SMPL
102 * detection is disabled, then the PMIC will shutdown when power loss occurs.
103 *
104 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
105 */
106int pm8xxx_smpl_control(int enable);
107
108/**
109 * pm8xxx_smpl_set_delay - sets the SMPL detection time delay
110 * @delay: enum value corresponding to delay time
111 *
112 * This function sets the time delay of the SMPL detection module. If power
113 * is reapplied within this interval, then the PMIC reset automatically. The
114 * SMPL detection module must be enabled for this delay time to take effect.
115 *
116 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
117 */
118int pm8xxx_smpl_set_delay(enum pm8xxx_smpl_delay delay);
119
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530120/**
121 * pm8xxx_watchdog_reset_control - enables/disables watchdog reset detection
122 * @enable: 0 = shutdown when PS_HOLD goes low, 1 = reset when PS_HOLD goes low
123 *
124 * This function enables or disables the PMIC watchdog reset detection feature.
125 * If watchdog reset detection is enabled, then the PMIC will reset itself
126 * when PS_HOLD goes low. If it is not enabled, then the PMIC will shutdown
127 * when PS_HOLD goes low.
128 *
129 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
130 */
131int pm8xxx_watchdog_reset_control(int enable);
132
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133#else
134
135static inline int pm8xxx_reset_pwr_off(int reset)
136{
137 return -ENODEV;
138}
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530139static inline int
140pm8xxx_uart_gpio_mux_ctrl(enum pm8xxx_uart_path_sel uart_path_sel)
141{
142 return -ENODEV;
143}
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530144static inline int
145pm8xxx_coincell_chg_config(struct pm8xxx_coincell_chg *chg_config)
146{
147 return -ENODEV;
148}
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530149static inline int pm8xxx_smpl_set_delay(enum pm8xxx_smpl_delay delay)
150{
151 return -ENODEV;
152}
153static inline int pm8xxx_smpl_control(int enable)
154{
155 return -ENODEV;
156}
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530157static inline int pm8xxx_watchdog_reset_control(int enable)
158{
159 return -ENODEV;
160}
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530161
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162#endif
163
164#endif