blob: 0e4c66ecc0f25ed14c6e40e9226e639b4c631513 [file] [log] [blame]
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/gpio.h>
16#include <linux/mfd/pm8xxx/pm8018.h>
17#include <linux/platform_device.h>
18#include <linux/slab.h>
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -070019#include <linux/io.h>
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -080020#include <sound/core.h>
21#include <sound/soc.h>
22#include <sound/soc-dapm.h>
23#include <sound/soc-dsp.h>
24#include <sound/pcm.h>
25#include <sound/jack.h>
26#include <asm/mach-types.h>
27#include <mach/socinfo.h>
28#include "msm-pcm-routing.h"
29#include "../codecs/wcd9310.h"
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -070030#include <mach/gpiomux.h>
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -080031
32/* 9615 machine driver */
33
34#define PM8018_GPIO_BASE NR_GPIO_IRQS
35#define PM8018_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio - 1 + PM8018_GPIO_BASE)
36
37#define MDM9615_SPK_ON 1
38#define MDM9615_SPK_OFF 0
39
40#define MDM9615_SLIM_0_RX_MAX_CHANNELS 2
41#define MDM9615_SLIM_0_TX_MAX_CHANNELS 4
42
43#define BTSCO_RATE_8KHZ 8000
44#define BTSCO_RATE_16KHZ 16000
45
46#define BOTTOM_SPK_AMP_POS 0x1
47#define BOTTOM_SPK_AMP_NEG 0x2
48#define TOP_SPK_AMP_POS 0x4
49#define TOP_SPK_AMP_NEG 0x8
50
Shiv Maliyappanahallia23ea702012-06-01 15:19:46 -070051#define GPIO_AUX_PCM_DOUT 23
52#define GPIO_AUX_PCM_DIN 22
53#define GPIO_AUX_PCM_SYNC 21
54#define GPIO_AUX_PCM_CLK 20
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -080055
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -070056#define GPIO_SEC_AUX_PCM_DOUT 28
57#define GPIO_SEC_AUX_PCM_DIN 27
58#define GPIO_SEC_AUX_PCM_SYNC 26
59#define GPIO_SEC_AUX_PCM_CLK 25
60
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -080061#define TABLA_EXT_CLK_RATE 12288000
62
63#define TABLA_MBHC_DEF_BUTTONS 8
64#define TABLA_MBHC_DEF_RLOADS 5
65
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -070066/*
67 * Added for I2S
68 */
69#define GPIO_SPKR_I2S_MCLK 24
70#define GPIO_PRIM_I2S_SCK 20
71#define GPIO_PRIM_I2S_DOUT 23
72#define GPIO_PRIM_I2S_WS 21
73#define GPIO_PRIM_I2S_DIN 22
74#define GPIO_SEC_I2S_SCK 25
75#define GPIO_SEC_I2S_WS 26
76#define GPIO_SEC_I2S_DOUT 28
77#define GPIO_SEC_I2S_DIN 27
78
79static struct gpiomux_setting cdc_i2s_mclk = {
80 .func = GPIOMUX_FUNC_1,
81 .drv = GPIOMUX_DRV_8MA,
82 .pull = GPIOMUX_PULL_NONE,
83};
84
85static struct gpiomux_setting cdc_i2s_sclk = {
86 .func = GPIOMUX_FUNC_1,
87 .drv = GPIOMUX_DRV_8MA,
88 .pull = GPIOMUX_PULL_NONE,
89};
90
91static struct gpiomux_setting cdc_i2s_dout = {
92 .func = GPIOMUX_FUNC_1,
93 .drv = GPIOMUX_DRV_8MA,
94 .pull = GPIOMUX_PULL_NONE,
95};
96
97static struct gpiomux_setting cdc_i2s_ws = {
98 .func = GPIOMUX_FUNC_1,
99 .drv = GPIOMUX_DRV_8MA,
100 .pull = GPIOMUX_PULL_NONE,
101};
102
103static struct gpiomux_setting cdc_i2s_din = {
104 .func = GPIOMUX_FUNC_1,
105 .drv = GPIOMUX_DRV_8MA,
106 .pull = GPIOMUX_PULL_NONE,
107};
108
109
110static struct msm_gpiomux_config msm9615_audio_prim_i2s_codec_configs[] = {
111 {
112 .gpio = GPIO_SPKR_I2S_MCLK,
113 .settings = {
114 [GPIOMUX_SUSPENDED] = &cdc_i2s_mclk,
115 },
116 },
117 {
118 .gpio = GPIO_PRIM_I2S_SCK,
119 .settings = {
120 [GPIOMUX_SUSPENDED] = &cdc_i2s_sclk,
121 },
122 },
123 {
124 .gpio = GPIO_PRIM_I2S_DOUT,
125 .settings = {
126 [GPIOMUX_SUSPENDED] = &cdc_i2s_dout,
127 },
128 },
129 {
130 .gpio = GPIO_PRIM_I2S_WS,
131 .settings = {
132 [GPIOMUX_SUSPENDED] = &cdc_i2s_ws,
133 },
134 },
135 {
136 .gpio = GPIO_PRIM_I2S_DIN,
137 .settings = {
138 [GPIOMUX_SUSPENDED] = &cdc_i2s_din,
139 },
140 },
141};
142
143/* Physical address for LPA CSR
144 * LPA SIF mux registers. These are
145 * ioremap( ) for Virtual address.
146 */
147#define LPASS_CSR_BASE 0x28000000
148#define LPA_IF_BASE 0x28100000
149#define SIF_MUX_REG_BASE (LPASS_CSR_BASE + 0x00000000)
150#define LPA_IF_REG_BASE (LPA_IF_BASE + 0x00000000)
151#define LPASS_SIF_MUX_ADDR (SIF_MUX_REG_BASE + 0x00004000)
152#define LPAIF_SPARE_ADDR (LPA_IF_REG_BASE + 0x00000070)
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -0700153#define SEC_PCM_PORT_SLC_ADDR 0x00802074
154/* bits 2:0 should be updated with 100 to select SDC2 */
155#define SEC_PCM_PORT_SLC_VALUE 0x4
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -0700156/* SIF & SPARE MUX Values */
157#define MSM_SIF_FUNC_PCM 0
158#define MSM_SIF_FUNC_I2S_MIC 1
159#define MSM_SIF_FUNC_I2S_SPKR 2
160#define MSM_LPAIF_SPARE_DISABLE 0x0
161#define MSM_LPAIF_SPARE_BOTH_ENABLE 0x3
162
163/* I2S INTF CTL */
164#define MSM_INTF_PRIM 0
165#define MSM_INTF_SECN 1
166#define MSM_INTF_BOTH 2
167
168/* I2S Dir CTL */
169#define MSM_DIR_RX 0
170#define MSM_DIR_TX 1
171#define MSM_DIR_BOTH 2
172#define MSM_DIR_MAX 3
173
174/* I2S HW Params */
175#define NO_OF_BITS_PER_SAMPLE 16
176#define I2S_MIC_SCLK_RATE 1536000
177static int msm9615_i2s_rx_ch = 1;
178static int msm9615_i2s_tx_ch = 1;
179static int msm9615_i2s_spk_control;
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -0700180
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -0700181/* SIF mux bit mask & shift */
182#define LPASS_SIF_MUX_CTL_PRI_MUX_SEL_BMSK 0x30000
183#define LPASS_SIF_MUX_CTL_PRI_MUX_SEL_SHFT 0x10
184#define LPASS_SIF_MUX_CTL_SEC_MUX_SEL_BMSK 0x3
185#define LPASS_SIF_MUX_CTL_SEC_MUX_SEL_SHFT 0x0
186
187#define LPAIF_SPARE_MUX_CTL_SEC_MUX_SEL_BMSK 0x3
188#define LPAIF_SPARE_MUX_CTL_SEC_MUX_SEL_SHFT 0x2
189#define LPAIF_SPARE_MUX_CTL_PRI_MUX_SEL_BMSK 0x3
190#define LPAIF_SPARE_MUX_CTL_PRI_MUX_SEL_SHFT 0x0
191
192static u32 spare_shadow;
193static u32 sif_shadow;
194
Shiv Maliyappanahallia23ea702012-06-01 15:19:46 -0700195static atomic_t msm9615_auxpcm_ref;
196static atomic_t msm9615_sec_auxpcm_ref;
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -0700197
198struct msm_i2s_mux_ctl {
199 const u8 sifconfig;
200 const u8 spareconfig;
201};
202struct msm_clk {
203 struct clk *osr_clk;
204 struct clk *bit_clk;
205 int clk_enable;
206};
207struct msm_i2s_clk {
208 struct msm_clk rx_clk;
209 struct msm_clk tx_clk;
210};
211struct msm_i2s_ctl {
212 struct msm_i2s_clk prim_clk;
213 struct msm_i2s_clk sec_clk;
214 struct msm_i2s_mux_ctl mux_ctl[MSM_DIR_MAX];
215 u8 intf_status[MSM_INTF_BOTH][MSM_DIR_BOTH];
216 void *sif_virt_addr;
217 void *spare_virt_addr;
218};
219static struct msm_i2s_ctl msm9x15_i2s_ctl = {
220 {{NULL, NULL, 0}, {NULL, NULL, 0} }, /* prim_clk */
221 {{NULL, NULL, 0}, {NULL, NULL, 0} }, /* sec_clk */
222 /* mux_ctl */
223 {
224 /* Rx path only */
225 { MSM_SIF_FUNC_I2S_SPKR, MSM_LPAIF_SPARE_DISABLE },
226 /* Tx path only */
227 { MSM_SIF_FUNC_I2S_MIC, MSM_LPAIF_SPARE_DISABLE },
228 /* Rx + Tx path only */
229 { MSM_SIF_FUNC_I2S_SPKR, MSM_LPAIF_SPARE_BOTH_ENABLE },
230 },
231 /* intf_status */
232 {
233 /* Prim I2S */
234 {0, 0},
235 /* Sec I2S */
236 {0, 0}
237 },
238 /* sif_virt_addr */
239 NULL,
240 /* spare_virt_addr */
241 NULL,
242};
243
244enum msm9x15_set_i2s_clk {
245 MSM_I2S_CLK_SET_FALSE,
246 MSM_I2S_CLK_SET_TRUE,
247 MSM_I2S_CLK_SET_RATE0,
248};
249/*
250 * Added for I2S
251 */
252
253static u32 top_spk_pamp_gpio = PM8018_GPIO_PM_TO_SYS(3);
254static u32 bottom_spk_pamp_gpio = PM8018_GPIO_PM_TO_SYS(5);
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -0700255
256void *sif_virt_addr;
257void *secpcm_portslc_virt_addr;
258
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800259static int mdm9615_spk_control;
260static int mdm9615_ext_bottom_spk_pamp;
261static int mdm9615_ext_top_spk_pamp;
262static int mdm9615_slim_0_rx_ch = 1;
263static int mdm9615_slim_0_tx_ch = 1;
264
265static int mdm9615_btsco_rate = BTSCO_RATE_8KHZ;
266static int mdm9615_btsco_ch = 1;
267
268static struct clk *codec_clk;
269static int clk_users;
270
271static int mdm9615_headset_gpios_configured;
272
273static struct snd_soc_jack hs_jack;
274static struct snd_soc_jack button_jack;
275
Joonwoo Parkd7cf2e92012-03-19 19:38:23 -0700276static int mdm9615_enable_codec_ext_clk(struct snd_soc_codec *codec, int enable,
277 bool dapm);
278static struct tabla_mbhc_config mbhc_cfg = {
279 .headset_jack = &hs_jack,
280 .button_jack = &button_jack,
281 .read_fw_bin = false,
282 .calibration = NULL,
283 .micbias = TABLA_MICBIAS2,
284 .mclk_cb_fn = mdm9615_enable_codec_ext_clk,
285 .mclk_rate = TABLA_EXT_CLK_RATE,
286 .gpio = 0,
287 .gpio_irq = 0,
288 .gpio_level_insert = 1,
289};
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800290
291static void mdm9615_enable_ext_spk_amp_gpio(u32 spk_amp_gpio)
292{
293 int ret = 0;
294
295 struct pm_gpio param = {
296 .direction = PM_GPIO_DIR_OUT,
297 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
298 .output_value = 1,
299 .pull = PM_GPIO_PULL_NO,
300 .vin_sel = PM_GPIO_VIN_S4,
301 .out_strength = PM_GPIO_STRENGTH_MED,
302 .function = PM_GPIO_FUNC_NORMAL,
303 };
304
305 if (spk_amp_gpio == bottom_spk_pamp_gpio) {
306
307 ret = gpio_request(bottom_spk_pamp_gpio, "BOTTOM_SPK_AMP");
308 if (ret) {
309 pr_err("%s: Error requesting BOTTOM SPK AMP GPIO %u\n",
310 __func__, bottom_spk_pamp_gpio);
311 return;
312 }
313 ret = pm8xxx_gpio_config(bottom_spk_pamp_gpio, &param);
314 if (ret)
315 pr_err("%s: Failed to configure Bottom Spk Ampl"
316 " gpio %u\n", __func__, bottom_spk_pamp_gpio);
317 else {
318 pr_debug("%s: enable Bottom spkr amp gpio\n", __func__);
319 gpio_direction_output(bottom_spk_pamp_gpio, 1);
320 }
321
322 } else if (spk_amp_gpio == top_spk_pamp_gpio) {
323
324 ret = gpio_request(top_spk_pamp_gpio, "TOP_SPK_AMP");
325 if (ret) {
326 pr_err("%s: Error requesting GPIO %d\n", __func__,
327 top_spk_pamp_gpio);
328 return;
329 }
330 ret = pm8xxx_gpio_config(top_spk_pamp_gpio, &param);
331 if (ret)
332 pr_err("%s: Failed to configure Top Spk Ampl"
333 " gpio %u\n", __func__, top_spk_pamp_gpio);
334 else {
335 pr_debug("%s: enable Top spkr amp gpio\n", __func__);
336 gpio_direction_output(top_spk_pamp_gpio, 1);
337 }
338 } else {
339 pr_err("%s: ERROR : Invalid External Speaker Ampl GPIO."
340 " gpio = %u\n", __func__, spk_amp_gpio);
341 return;
342 }
343}
344
345static void mdm9615_ext_spk_power_amp_on(u32 spk)
346{
347 if (spk & (BOTTOM_SPK_AMP_POS | BOTTOM_SPK_AMP_NEG)) {
348
349 if ((mdm9615_ext_bottom_spk_pamp & BOTTOM_SPK_AMP_POS) &&
350 (mdm9615_ext_bottom_spk_pamp & BOTTOM_SPK_AMP_NEG)) {
351
352 pr_debug("%s() External Bottom Speaker Ampl already "
353 "turned on. spk = 0x%08x\n", __func__, spk);
354 return;
355 }
356
357 mdm9615_ext_bottom_spk_pamp |= spk;
358
359 if ((mdm9615_ext_bottom_spk_pamp & BOTTOM_SPK_AMP_POS) &&
360 (mdm9615_ext_bottom_spk_pamp & BOTTOM_SPK_AMP_NEG)) {
361
362 mdm9615_enable_ext_spk_amp_gpio(bottom_spk_pamp_gpio);
363 pr_debug("%s: slepping 4 ms after turning on external "
364 " Bottom Speaker Ampl\n", __func__);
365 usleep_range(4000, 4000);
366 }
367
368 } else if (spk & (TOP_SPK_AMP_POS | TOP_SPK_AMP_NEG)) {
369
370 if ((mdm9615_ext_top_spk_pamp & TOP_SPK_AMP_POS) &&
371 (mdm9615_ext_top_spk_pamp & TOP_SPK_AMP_NEG)) {
372
373 pr_debug("%s() External Top Speaker Ampl already"
374 "turned on. spk = 0x%08x\n", __func__, spk);
375 return;
376 }
377
378 mdm9615_ext_top_spk_pamp |= spk;
379
380 if ((mdm9615_ext_top_spk_pamp & TOP_SPK_AMP_POS) &&
381 (mdm9615_ext_top_spk_pamp & TOP_SPK_AMP_NEG)) {
382
383 mdm9615_enable_ext_spk_amp_gpio(top_spk_pamp_gpio);
384 pr_debug("%s: sleeping 4 ms after turning on "
385 " external Top Speaker Ampl\n", __func__);
386 usleep_range(4000, 4000);
387 }
388 } else {
389
390 pr_err("%s: ERROR : Invalid External Speaker Ampl. spk = 0x%08x\n",
391 __func__, spk);
392 return;
393 }
394}
395
396static void mdm9615_ext_spk_power_amp_off(u32 spk)
397{
398 if (spk & (BOTTOM_SPK_AMP_POS | BOTTOM_SPK_AMP_NEG)) {
399
400 if (!mdm9615_ext_bottom_spk_pamp)
401 return;
402
403 gpio_direction_output(bottom_spk_pamp_gpio, 0);
404 gpio_free(bottom_spk_pamp_gpio);
405 mdm9615_ext_bottom_spk_pamp = 0;
406
407 pr_debug("%s: sleeping 4 ms after turning off external Bottom"
408 " Speaker Ampl\n", __func__);
409
410 usleep_range(4000, 4000);
411
412 } else if (spk & (TOP_SPK_AMP_POS | TOP_SPK_AMP_NEG)) {
413
414 if (!mdm9615_ext_top_spk_pamp)
415 return;
416
417 gpio_direction_output(top_spk_pamp_gpio, 0);
418 gpio_free(top_spk_pamp_gpio);
419 mdm9615_ext_top_spk_pamp = 0;
420
421 pr_debug("%s: sleeping 4 ms after turning off external Top"
422 " Spkaker Ampl\n", __func__);
423
424 usleep_range(4000, 4000);
425 } else {
426
427 pr_err("%s: ERROR : Invalid Ext Spk Ampl. spk = 0x%08x\n",
428 __func__, spk);
429 return;
430 }
431}
432
433static void mdm9615_ext_control(struct snd_soc_codec *codec)
434{
435 struct snd_soc_dapm_context *dapm = &codec->dapm;
436
437 pr_debug("%s: mdm9615_spk_control = %d", __func__, mdm9615_spk_control);
438 if (mdm9615_spk_control == MDM9615_SPK_ON) {
439 snd_soc_dapm_enable_pin(dapm, "Ext Spk Bottom Pos");
440 snd_soc_dapm_enable_pin(dapm, "Ext Spk Bottom Neg");
441 snd_soc_dapm_enable_pin(dapm, "Ext Spk Top Pos");
442 snd_soc_dapm_enable_pin(dapm, "Ext Spk Top Neg");
443 } else {
444 snd_soc_dapm_disable_pin(dapm, "Ext Spk Bottom Pos");
445 snd_soc_dapm_disable_pin(dapm, "Ext Spk Bottom Neg");
446 snd_soc_dapm_disable_pin(dapm, "Ext Spk Top Pos");
447 snd_soc_dapm_disable_pin(dapm, "Ext Spk Top Neg");
448 }
449
450 snd_soc_dapm_sync(dapm);
451}
452
453static int mdm9615_get_spk(struct snd_kcontrol *kcontrol,
454 struct snd_ctl_elem_value *ucontrol)
455{
456 pr_debug("%s: mdm9615_spk_control = %d", __func__, mdm9615_spk_control);
457 ucontrol->value.integer.value[0] = mdm9615_spk_control;
458 return 0;
459}
460static int mdm9615_set_spk(struct snd_kcontrol *kcontrol,
461 struct snd_ctl_elem_value *ucontrol)
462{
463 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
464
465 pr_debug("%s()\n", __func__);
466 if (mdm9615_spk_control == ucontrol->value.integer.value[0])
467 return 0;
468
469 mdm9615_spk_control = ucontrol->value.integer.value[0];
470 mdm9615_ext_control(codec);
471 return 1;
472}
473static int mdm9615_spkramp_event(struct snd_soc_dapm_widget *w,
474 struct snd_kcontrol *k, int event)
475{
476 pr_debug("%s() %x\n", __func__, SND_SOC_DAPM_EVENT_ON(event));
477
478 if (SND_SOC_DAPM_EVENT_ON(event)) {
479 if (!strncmp(w->name, "Ext Spk Bottom Pos", 18))
480 mdm9615_ext_spk_power_amp_on(BOTTOM_SPK_AMP_POS);
481 else if (!strncmp(w->name, "Ext Spk Bottom Neg", 18))
482 mdm9615_ext_spk_power_amp_on(BOTTOM_SPK_AMP_NEG);
483 else if (!strncmp(w->name, "Ext Spk Top Pos", 15))
484 mdm9615_ext_spk_power_amp_on(TOP_SPK_AMP_POS);
485 else if (!strncmp(w->name, "Ext Spk Top Neg", 15))
486 mdm9615_ext_spk_power_amp_on(TOP_SPK_AMP_NEG);
487 else {
488 pr_err("%s() Invalid Speaker Widget = %s\n",
489 __func__, w->name);
490 return -EINVAL;
491 }
492
493 } else {
494 if (!strncmp(w->name, "Ext Spk Bottom Pos", 18))
495 mdm9615_ext_spk_power_amp_off(BOTTOM_SPK_AMP_POS);
496 else if (!strncmp(w->name, "Ext Spk Bottom Neg", 18))
497 mdm9615_ext_spk_power_amp_off(BOTTOM_SPK_AMP_NEG);
498 else if (!strncmp(w->name, "Ext Spk Top Pos", 15))
499 mdm9615_ext_spk_power_amp_off(TOP_SPK_AMP_POS);
500 else if (!strncmp(w->name, "Ext Spk Top Neg", 15))
501 mdm9615_ext_spk_power_amp_off(TOP_SPK_AMP_NEG);
502 else {
503 pr_err("%s() Invalid Speaker Widget = %s\n",
504 __func__, w->name);
505 return -EINVAL;
506 }
507 }
508 return 0;
509}
Joonwoo Parkd7cf2e92012-03-19 19:38:23 -0700510static int mdm9615_enable_codec_ext_clk(struct snd_soc_codec *codec, int enable,
511 bool dapm)
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800512{
513 pr_debug("%s: enable = %d\n", __func__, enable);
514 if (enable) {
515 clk_users++;
516 pr_debug("%s: clk_users = %d\n", __func__, clk_users);
517 if (clk_users != 1)
518 return 0;
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -0700519 if (IS_ERR(codec_clk)) {
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800520
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800521 pr_err("%s: Error setting Tabla MCLK\n", __func__);
522 clk_users--;
523 return -EINVAL;
524 }
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -0700525 clk_set_rate(codec_clk, TABLA_EXT_CLK_RATE);
526 clk_prepare_enable(codec_clk);
527 tabla_mclk_enable(codec, 1, dapm);
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800528 } else {
529 pr_debug("%s: clk_users = %d\n", __func__, clk_users);
530 if (clk_users == 0)
531 return 0;
532 clk_users--;
533 if (!clk_users) {
534 pr_debug("%s: disabling MCLK. clk_users = %d\n",
535 __func__, clk_users);
Joonwoo Parkd7cf2e92012-03-19 19:38:23 -0700536 tabla_mclk_enable(codec, 0, dapm);
Asish Bhattacharya4776d962012-04-25 12:08:09 +0530537 clk_disable_unprepare(codec_clk);
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800538 }
539 }
540 return 0;
541}
542
543static int mdm9615_mclk_event(struct snd_soc_dapm_widget *w,
544 struct snd_kcontrol *kcontrol, int event)
545{
546 pr_debug("%s: event = %d\n", __func__, event);
547
548 switch (event) {
549 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parkd7cf2e92012-03-19 19:38:23 -0700550 return mdm9615_enable_codec_ext_clk(w->codec, 1, true);
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800551 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parkd7cf2e92012-03-19 19:38:23 -0700552 return mdm9615_enable_codec_ext_clk(w->codec, 0, true);
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800553 }
554 return 0;
555}
556
557static const struct snd_soc_dapm_widget mdm9615_dapm_widgets[] = {
558
559 SND_SOC_DAPM_SUPPLY("MCLK", SND_SOC_NOPM, 0, 0,
560 mdm9615_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
561
562 SND_SOC_DAPM_SPK("Ext Spk Bottom Pos", mdm9615_spkramp_event),
563 SND_SOC_DAPM_SPK("Ext Spk Bottom Neg", mdm9615_spkramp_event),
564
565 SND_SOC_DAPM_SPK("Ext Spk Top Pos", mdm9615_spkramp_event),
566 SND_SOC_DAPM_SPK("Ext Spk Top Neg", mdm9615_spkramp_event),
567
568 SND_SOC_DAPM_MIC("Handset Mic", NULL),
569 SND_SOC_DAPM_MIC("Headset Mic", NULL),
570 SND_SOC_DAPM_MIC("Digital Mic1", NULL),
571 SND_SOC_DAPM_MIC("ANCRight Headset Mic", NULL),
572 SND_SOC_DAPM_MIC("ANCLeft Headset Mic", NULL),
573
574 SND_SOC_DAPM_MIC("Digital Mic1", NULL),
575 SND_SOC_DAPM_MIC("Digital Mic2", NULL),
576 SND_SOC_DAPM_MIC("Digital Mic3", NULL),
577 SND_SOC_DAPM_MIC("Digital Mic4", NULL),
578 SND_SOC_DAPM_MIC("Digital Mic5", NULL),
579 SND_SOC_DAPM_MIC("Digital Mic6", NULL),
580
581};
582
583static const struct snd_soc_dapm_route common_audio_map[] = {
584
585 {"RX_BIAS", NULL, "MCLK"},
586 {"LDO_H", NULL, "MCLK"},
587
588 /* Speaker path */
589 {"Ext Spk Bottom Pos", NULL, "LINEOUT1"},
590 {"Ext Spk Bottom Neg", NULL, "LINEOUT3"},
591
592 {"Ext Spk Top Pos", NULL, "LINEOUT2"},
593 {"Ext Spk Top Neg", NULL, "LINEOUT4"},
594
595 /* Microphone path */
596 {"AMIC1", NULL, "MIC BIAS1 External"},
597 {"MIC BIAS1 External", NULL, "Handset Mic"},
598
599 {"AMIC2", NULL, "MIC BIAS2 External"},
600 {"MIC BIAS2 External", NULL, "Headset Mic"},
601
602 /**
603 * AMIC3 and AMIC4 inputs are connected to ANC microphones
604 * These mics are biased differently on CDP and FLUID
605 * routing entries below are based on bias arrangement
606 * on FLUID.
607 */
608 {"AMIC3", NULL, "MIC BIAS3 Internal1"},
609 {"MIC BIAS3 Internal1", NULL, "ANCRight Headset Mic"},
610
611 {"AMIC4", NULL, "MIC BIAS1 Internal2"},
612 {"MIC BIAS1 Internal2", NULL, "ANCLeft Headset Mic"},
613
614 {"HEADPHONE", NULL, "LDO_H"},
615
616 /**
617 * The digital Mic routes are setup considering
618 * fluid as default device.
619 */
620
621 /**
622 * Digital Mic1. Front Bottom left Digital Mic on Fluid and MTP.
623 * Digital Mic GM5 on CDP mainboard.
624 * Conncted to DMIC2 Input on Tabla codec.
625 */
626 {"DMIC2", NULL, "MIC BIAS1 External"},
627 {"MIC BIAS1 External", NULL, "Digital Mic1"},
628
629 /**
630 * Digital Mic2. Front Bottom right Digital Mic on Fluid and MTP.
631 * Digital Mic GM6 on CDP mainboard.
632 * Conncted to DMIC1 Input on Tabla codec.
633 */
634 {"DMIC1", NULL, "MIC BIAS1 External"},
635 {"MIC BIAS1 External", NULL, "Digital Mic2"},
636
637 /**
638 * Digital Mic3. Back Bottom Digital Mic on Fluid.
639 * Digital Mic GM1 on CDP mainboard.
640 * Conncted to DMIC4 Input on Tabla codec.
641 */
642 {"DMIC4", NULL, "MIC BIAS3 External"},
643 {"MIC BIAS3 External", NULL, "Digital Mic3"},
644
645 /**
646 * Digital Mic4. Back top Digital Mic on Fluid.
647 * Digital Mic GM2 on CDP mainboard.
648 * Conncted to DMIC3 Input on Tabla codec.
649 */
650 {"DMIC3", NULL, "MIC BIAS3 External"},
651 {"MIC BIAS3 External", NULL, "Digital Mic4"},
652
653 /**
654 * Digital Mic5. Front top Digital Mic on Fluid.
655 * Digital Mic GM3 on CDP mainboard.
656 * Conncted to DMIC5 Input on Tabla codec.
657 */
658 {"DMIC5", NULL, "MIC BIAS4 External"},
659 {"MIC BIAS4 External", NULL, "Digital Mic5"},
660
661 /* Tabla digital Mic6 - back bottom digital Mic on Liquid and
662 * bottom mic on CDP. FLUID/MTP do not have dmic6 installed.
663 */
664 {"DMIC6", NULL, "MIC BIAS4 External"},
665 {"MIC BIAS4 External", NULL, "Digital Mic6"},
666};
667
668static const char *spk_function[] = {"Off", "On"};
669static const char *slim0_rx_ch_text[] = {"One", "Two"};
670static const char *slim0_tx_ch_text[] = {"One", "Two", "Three", "Four"};
671
672static const struct soc_enum mdm9615_enum[] = {
673 SOC_ENUM_SINGLE_EXT(2, spk_function),
674 SOC_ENUM_SINGLE_EXT(2, slim0_rx_ch_text),
675 SOC_ENUM_SINGLE_EXT(4, slim0_tx_ch_text),
676};
677
678static const char *btsco_rate_text[] = {"8000", "16000"};
679static const struct soc_enum mdm9615_btsco_enum[] = {
680 SOC_ENUM_SINGLE_EXT(2, btsco_rate_text),
681};
682
683static int mdm9615_slim_0_rx_ch_get(struct snd_kcontrol *kcontrol,
684 struct snd_ctl_elem_value *ucontrol)
685{
686 pr_debug("%s: mdm9615_slim_0_rx_ch = %d\n", __func__,
687 mdm9615_slim_0_rx_ch);
688 ucontrol->value.integer.value[0] = mdm9615_slim_0_rx_ch - 1;
689 return 0;
690}
691
692static int mdm9615_slim_0_rx_ch_put(struct snd_kcontrol *kcontrol,
693 struct snd_ctl_elem_value *ucontrol)
694{
695 mdm9615_slim_0_rx_ch = ucontrol->value.integer.value[0] + 1;
696
697 pr_debug("%s: mdm9615_slim_0_rx_ch = %d\n", __func__,
698 mdm9615_slim_0_rx_ch);
699 return 1;
700}
701
702static int mdm9615_slim_0_tx_ch_get(struct snd_kcontrol *kcontrol,
703 struct snd_ctl_elem_value *ucontrol)
704{
705 pr_debug("%s: mdm9615_slim_0_tx_ch = %d\n", __func__,
706 mdm9615_slim_0_tx_ch);
707 ucontrol->value.integer.value[0] = mdm9615_slim_0_tx_ch - 1;
708 return 0;
709}
710
711static int mdm9615_slim_0_tx_ch_put(struct snd_kcontrol *kcontrol,
712 struct snd_ctl_elem_value *ucontrol)
713{
714 mdm9615_slim_0_tx_ch = ucontrol->value.integer.value[0] + 1;
715
716 pr_debug("%s: mdm9615_slim_0_tx_ch = %d\n", __func__,
717 mdm9615_slim_0_tx_ch);
718 return 1;
719}
720
721static int mdm9615_btsco_rate_get(struct snd_kcontrol *kcontrol,
722 struct snd_ctl_elem_value *ucontrol)
723{
724 pr_debug("%s: mdm9615_btsco_rate = %d", __func__, mdm9615_btsco_rate);
725 ucontrol->value.integer.value[0] = mdm9615_btsco_rate;
726 return 0;
727}
728
729static int mdm9615_btsco_rate_put(struct snd_kcontrol *kcontrol,
730 struct snd_ctl_elem_value *ucontrol)
731{
732 switch (ucontrol->value.integer.value[0]) {
733 case 0:
734 mdm9615_btsco_rate = BTSCO_RATE_8KHZ;
735 break;
736 case 1:
737 mdm9615_btsco_rate = BTSCO_RATE_16KHZ;
738 break;
739 default:
740 mdm9615_btsco_rate = BTSCO_RATE_8KHZ;
741 break;
742 }
743 pr_debug("%s: mdm9615_btsco_rate = %d\n", __func__, mdm9615_btsco_rate);
744 return 0;
745}
746
747static const struct snd_kcontrol_new tabla_mdm9615_controls[] = {
748 SOC_ENUM_EXT("Speaker Function", mdm9615_enum[0], mdm9615_get_spk,
749 mdm9615_set_spk),
750 SOC_ENUM_EXT("SLIM_0_RX Channels", mdm9615_enum[1],
751 mdm9615_slim_0_rx_ch_get, mdm9615_slim_0_rx_ch_put),
752 SOC_ENUM_EXT("SLIM_0_TX Channels", mdm9615_enum[2],
753 mdm9615_slim_0_tx_ch_get, mdm9615_slim_0_tx_ch_put),
754};
755
756static const struct snd_kcontrol_new int_btsco_rate_mixer_controls[] = {
757 SOC_ENUM_EXT("Internal BTSCO SampleRate", mdm9615_btsco_enum[0],
758 mdm9615_btsco_rate_get, mdm9615_btsco_rate_put),
759};
760
761static int mdm9615_btsco_init(struct snd_soc_pcm_runtime *rtd)
762{
763 int err = 0;
764 struct snd_soc_platform *platform = rtd->platform;
765
766 err = snd_soc_add_platform_controls(platform,
767 int_btsco_rate_mixer_controls,
768 ARRAY_SIZE(int_btsco_rate_mixer_controls));
769 if (err < 0)
770 return err;
771 return 0;
772}
773
774static void *def_tabla_mbhc_cal(void)
775{
776 void *tabla_cal;
777 struct tabla_mbhc_btn_detect_cfg *btn_cfg;
778 u16 *btn_low, *btn_high;
779 u8 *n_ready, *n_cic, *gain;
780
781 tabla_cal = kzalloc(TABLA_MBHC_CAL_SIZE(TABLA_MBHC_DEF_BUTTONS,
782 TABLA_MBHC_DEF_RLOADS),
783 GFP_KERNEL);
784 if (!tabla_cal) {
785 pr_err("%s: out of memory\n", __func__);
786 return NULL;
787 }
788
789#define S(X, Y) ((TABLA_MBHC_CAL_GENERAL_PTR(tabla_cal)->X) = (Y))
790 S(t_ldoh, 100);
791 S(t_bg_fast_settle, 100);
792 S(t_shutdown_plug_rem, 255);
793 S(mbhc_nsa, 4);
794 S(mbhc_navg, 4);
795#undef S
796#define S(X, Y) ((TABLA_MBHC_CAL_PLUG_DET_PTR(tabla_cal)->X) = (Y))
797 S(mic_current, TABLA_PID_MIC_5_UA);
798 S(hph_current, TABLA_PID_MIC_5_UA);
799 S(t_mic_pid, 100);
800 S(t_ins_complete, 250);
801 S(t_ins_retry, 200);
802#undef S
803#define S(X, Y) ((TABLA_MBHC_CAL_PLUG_TYPE_PTR(tabla_cal)->X) = (Y))
804 S(v_no_mic, 30);
805 S(v_hs_max, 1550);
806#undef S
807#define S(X, Y) ((TABLA_MBHC_CAL_BTN_DET_PTR(tabla_cal)->X) = (Y))
808 S(c[0], 62);
809 S(c[1], 124);
810 S(nc, 1);
811 S(n_meas, 3);
812 S(mbhc_nsc, 11);
813 S(n_btn_meas, 1);
814 S(n_btn_con, 2);
815 S(num_btn, TABLA_MBHC_DEF_BUTTONS);
816 S(v_btn_press_delta_sta, 100);
817 S(v_btn_press_delta_cic, 50);
818#undef S
819 btn_cfg = TABLA_MBHC_CAL_BTN_DET_PTR(tabla_cal);
820 btn_low = tabla_mbhc_cal_btn_det_mp(btn_cfg, TABLA_BTN_DET_V_BTN_LOW);
821 btn_high = tabla_mbhc_cal_btn_det_mp(btn_cfg, TABLA_BTN_DET_V_BTN_HIGH);
822 btn_low[0] = -50;
823 btn_high[0] = 10;
824 btn_low[1] = 11;
825 btn_high[1] = 38;
826 btn_low[2] = 39;
827 btn_high[2] = 64;
828 btn_low[3] = 65;
829 btn_high[3] = 91;
830 btn_low[4] = 92;
831 btn_high[4] = 115;
832 btn_low[5] = 116;
833 btn_high[5] = 141;
834 btn_low[6] = 142;
835 btn_high[6] = 163;
836 btn_low[7] = 164;
837 btn_high[7] = 250;
838 n_ready = tabla_mbhc_cal_btn_det_mp(btn_cfg, TABLA_BTN_DET_N_READY);
839 n_ready[0] = 48;
840 n_ready[1] = 38;
841 n_cic = tabla_mbhc_cal_btn_det_mp(btn_cfg, TABLA_BTN_DET_N_CIC);
842 n_cic[0] = 60;
843 n_cic[1] = 47;
844 gain = tabla_mbhc_cal_btn_det_mp(btn_cfg, TABLA_BTN_DET_GAIN);
845 gain[0] = 11;
846 gain[1] = 9;
847
848 return tabla_cal;
849}
850
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -0700851static int msm9615_i2s_set_spk(struct snd_kcontrol *kcontrol,
852 struct snd_ctl_elem_value *ucontrol)
853{
854 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
855
856 pr_debug("%s()\n", __func__);
857 if (msm9615_i2s_spk_control == ucontrol->value.integer.value[0])
858 return 0;
859
860 msm9615_i2s_spk_control = ucontrol->value.integer.value[0];
861 mdm9615_ext_control(codec);
862 return 1;
863}
864
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800865static int mdm9615_hw_params(struct snd_pcm_substream *substream,
866 struct snd_pcm_hw_params *params)
867{
868 struct snd_soc_pcm_runtime *rtd = substream->private_data;
869 struct snd_soc_dai *codec_dai = rtd->codec_dai;
870 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
871 int ret = 0;
872 unsigned int rx_ch[SLIM_MAX_RX_PORTS], tx_ch[SLIM_MAX_TX_PORTS];
873 unsigned int rx_ch_cnt = 0, tx_ch_cnt = 0;
874
875 pr_debug("%s: ch=%d\n", __func__,
876 mdm9615_slim_0_rx_ch);
877 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
878 ret = snd_soc_dai_get_channel_map(codec_dai,
879 &tx_ch_cnt, tx_ch, &rx_ch_cnt , rx_ch);
880 if (ret < 0) {
881 pr_err("%s: failed to get codec chan map\n", __func__);
882 goto end;
883 }
884
885 ret = snd_soc_dai_set_channel_map(cpu_dai, 0, 0,
886 mdm9615_slim_0_rx_ch, rx_ch);
887 if (ret < 0) {
888 pr_err("%s: failed to set cpu chan map\n", __func__);
889 goto end;
890 }
891 ret = snd_soc_dai_set_channel_map(codec_dai, 0, 0,
892 mdm9615_slim_0_rx_ch, rx_ch);
893 if (ret < 0) {
894 pr_err("%s: failed to set codec channel map\n",
895 __func__);
896 goto end;
897 }
898 } else {
899 ret = snd_soc_dai_get_channel_map(codec_dai,
900 &tx_ch_cnt, tx_ch, &rx_ch_cnt , rx_ch);
901 if (ret < 0) {
902 pr_err("%s: failed to get codec chan map\n", __func__);
903 goto end;
904 }
905 ret = snd_soc_dai_set_channel_map(cpu_dai,
906 mdm9615_slim_0_tx_ch, tx_ch, 0 , 0);
907 if (ret < 0) {
908 pr_err("%s: failed to set cpu chan map\n", __func__);
909 goto end;
910 }
911 ret = snd_soc_dai_set_channel_map(codec_dai,
912 mdm9615_slim_0_tx_ch, tx_ch, 0, 0);
913 if (ret < 0) {
914 pr_err("%s: failed to set codec channel map\n",
915 __func__);
916 goto end;
917 }
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -0800918 }
919end:
920 return ret;
921}
922
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -0700923static int msm9615_i2s_rx_ch_get(struct snd_kcontrol *kcontrol,
924 struct snd_ctl_elem_value *ucontrol)
925{
926 pr_debug("%s: msm9615_i2s_rx_ch = %d\n", __func__,
927 msm9615_i2s_rx_ch);
928 ucontrol->value.integer.value[0] = msm9615_i2s_rx_ch - 1;
929 return 0;
930}
931
932static int msm9615_i2s_rx_ch_put(struct snd_kcontrol *kcontrol,
933 struct snd_ctl_elem_value *ucontrol)
934{
935 msm9615_i2s_rx_ch = ucontrol->value.integer.value[0] + 1;
936
937 pr_debug("%s: msm9615_i2s_rx_ch = %d\n", __func__,
938 msm9615_i2s_rx_ch);
939 return 1;
940}
941
942static int msm9615_i2s_tx_ch_get(struct snd_kcontrol *kcontrol,
943 struct snd_ctl_elem_value *ucontrol)
944{
945 pr_debug("%s: msm9615_i2s_tx_ch = %d\n", __func__,
946 msm9615_i2s_tx_ch);
947 ucontrol->value.integer.value[0] = msm9615_i2s_tx_ch - 1;
948 return 0;
949}
950
951static int msm9615_i2s_tx_ch_put(struct snd_kcontrol *kcontrol,
952 struct snd_ctl_elem_value *ucontrol)
953{
954 msm9615_i2s_tx_ch = ucontrol->value.integer.value[0] + 1;
955
956 pr_debug("%s: msm9615_i2s_tx_ch = %d\n", __func__,
957 msm9615_i2s_tx_ch);
958 return 1;
959}
960
961static int msm9615_i2s_get_spk(struct snd_kcontrol *kcontrol,
962 struct snd_ctl_elem_value *ucontrol)
963{
964 pr_debug("%s: msm9615_spk_control = %d", __func__, mdm9615_spk_control);
965 ucontrol->value.integer.value[0] = msm9615_i2s_spk_control;
966 return 0;
967}
968
969static const struct snd_kcontrol_new tabla_msm9615_i2s_controls[] = {
970 SOC_ENUM_EXT("Speaker Function", mdm9615_enum[0], msm9615_i2s_get_spk,
971 msm9615_i2s_set_spk),
972 SOC_ENUM_EXT("PRI_RX Channels", mdm9615_enum[1],
973 msm9615_i2s_rx_ch_get, msm9615_i2s_rx_ch_put),
974 SOC_ENUM_EXT("PRI_TX Channels", mdm9615_enum[2],
975 msm9615_i2s_tx_ch_get, msm9615_i2s_tx_ch_put),
976};
977
978static int msm9615_i2s_audrx_init(struct snd_soc_pcm_runtime *rtd)
979{
980 int err;
981 struct snd_soc_codec *codec = rtd->codec;
982 struct snd_soc_dapm_context *dapm = &codec->dapm;
983 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
984 err = snd_soc_add_controls(codec, tabla_msm9615_i2s_controls,
985 ARRAY_SIZE(tabla_msm9615_i2s_controls));
986 if (err < 0) {
987 pr_err("returning loc 1 err = %d\n", err);
988 return err;
989 }
990
991 snd_soc_dapm_new_controls(dapm, mdm9615_dapm_widgets,
992 ARRAY_SIZE(mdm9615_dapm_widgets));
993
994 snd_soc_dapm_add_routes(dapm, common_audio_map,
995 ARRAY_SIZE(common_audio_map));
996 snd_soc_dapm_enable_pin(dapm, "Ext Spk Bottom Pos");
997 snd_soc_dapm_enable_pin(dapm, "Ext Spk Bottom Neg");
998 snd_soc_dapm_enable_pin(dapm, "Ext Spk Top Pos");
999 snd_soc_dapm_enable_pin(dapm, "Ext Spk Top Neg");
1000
1001 snd_soc_dapm_sync(dapm);
1002
1003 err = snd_soc_jack_new(codec, "Headset Jack",
1004 (SND_JACK_HEADSET | SND_JACK_OC_HPHL|
1005 SND_JACK_OC_HPHR), &hs_jack);
1006 if (err) {
1007 pr_err("failed to create new jack\n");
1008 return err;
1009 }
1010 err = snd_soc_jack_new(codec, "Button Jack",
1011 TABLA_JACK_BUTTON_MASK, &button_jack);
1012 if (err) {
1013 pr_err("failed to create new jack\n");
1014 return err;
1015 }
1016 codec_clk = clk_get(cpu_dai->dev, "osr_clk");
1017 err = tabla_hs_detect(codec, &mbhc_cfg);
1018 return err;
1019}
1020
1021static int msm9615_i2s_rx_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
1022 struct snd_pcm_hw_params *params)
1023{
1024 struct snd_interval *rate = hw_param_interval(params,
1025 SNDRV_PCM_HW_PARAM_RATE);
1026 struct snd_interval *channels = hw_param_interval(params,
1027 SNDRV_PCM_HW_PARAM_CHANNELS);
1028 rate->min = rate->max = 48000;
1029 channels->min = channels->max = msm9615_i2s_rx_ch;
1030
1031 return 0;
1032}
1033
1034static int msm9615_i2s_tx_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
1035 struct snd_pcm_hw_params *params)
1036{
1037 struct snd_interval *rate = hw_param_interval(params,
1038 SNDRV_PCM_HW_PARAM_RATE);
1039
1040 struct snd_interval *channels = hw_param_interval(params,
1041 SNDRV_PCM_HW_PARAM_CHANNELS);
1042 rate->min = rate->max = 48000;
1043
1044 channels->min = channels->max = msm9615_i2s_tx_ch;
1045
1046 return 0;
1047}
1048
1049static int mdm9615_i2s_free_gpios(u8 i2s_intf, u8 i2s_dir)
1050{
1051 struct msm_i2s_ctl *pintf = &msm9x15_i2s_ctl;
1052 if (i2s_intf == MSM_INTF_PRIM) {
1053 if (i2s_dir == MSM_DIR_RX)
1054 gpio_free(GPIO_PRIM_I2S_DOUT);
1055 if (i2s_dir == MSM_DIR_TX)
1056 gpio_free(GPIO_PRIM_I2S_DIN);
1057 if (pintf->intf_status[i2s_intf][MSM_DIR_TX] == 0 &&
1058 pintf->intf_status[i2s_intf][MSM_DIR_RX] == 0) {
1059 gpio_free(GPIO_PRIM_I2S_SCK);
1060 gpio_free(GPIO_PRIM_I2S_WS);
1061 }
1062 } else if (i2s_intf == MSM_INTF_SECN) {
1063 if (i2s_dir == MSM_DIR_RX)
1064 gpio_free(GPIO_SEC_I2S_DOUT);
1065 if (i2s_dir == MSM_DIR_TX)
1066 gpio_free(GPIO_SEC_I2S_DIN);
1067 if (pintf->intf_status[i2s_intf][MSM_DIR_TX] == 0 &&
1068 pintf->intf_status[i2s_intf][MSM_DIR_RX] == 0) {
1069 gpio_free(GPIO_SEC_I2S_WS);
1070 gpio_free(GPIO_SEC_I2S_SCK);
1071 }
1072 }
1073 return 0;
1074}
1075
1076int msm9615_i2s_intf_dir_sel(const char *cpu_dai_name,
1077 u8 *i2s_intf, u8 *i2s_dir)
1078{
1079 int ret = 0;
1080 if (i2s_intf == NULL || i2s_dir == NULL || cpu_dai_name == NULL) {
1081 ret = 1;
1082 goto err;
1083 }
1084 if (!strncmp(cpu_dai_name, "msm-dai-q6.0", 12)) {
1085 *i2s_intf = MSM_INTF_PRIM;
1086 *i2s_dir = MSM_DIR_RX;
1087 } else if (!strncmp(cpu_dai_name, "msm-dai-q6.1", 12)) {
1088 *i2s_intf = MSM_INTF_PRIM;
1089 *i2s_dir = MSM_DIR_TX;
1090 } else if (!strncmp(cpu_dai_name, "msm-dai-q6.4", 12)) {
1091 *i2s_intf = MSM_INTF_SECN;
1092 *i2s_dir = MSM_DIR_RX;
1093 } else if (!strncmp(cpu_dai_name, "msm-dai-q6.5", 12)) {
1094 *i2s_intf = MSM_INTF_SECN;
1095 *i2s_dir = MSM_DIR_TX;
1096 } else {
1097 pr_err("Error in I2S cpu dai name\n");
1098 ret = 1;
1099 }
1100err:
1101 return ret;
1102}
1103
1104int msm9615_enable_i2s_gpio(u8 i2s_intf, u8 i2s_dir)
1105{
1106 u8 ret = 0;
1107 struct msm_i2s_ctl *pintf = &msm9x15_i2s_ctl;
1108 if (i2s_intf == MSM_INTF_PRIM) {
1109 if (i2s_dir == MSM_DIR_TX) {
1110 ret = gpio_request(GPIO_PRIM_I2S_DIN, "I2S_PRIM_DIN");
1111 if (ret) {
1112 pr_err("%s: Failed to request gpio %d\n",
1113 __func__, GPIO_PRIM_I2S_DIN);
1114 goto err;
1115 }
1116 } else if (i2s_dir == MSM_DIR_RX) {
1117 ret = gpio_request(GPIO_PRIM_I2S_DOUT,
1118 "I2S_PRIM_DOUT");
1119 if (ret) {
1120 pr_err("%s: Failed to request gpio %d\n",
1121 __func__, GPIO_PRIM_I2S_DOUT);
1122 goto err;
1123 }
1124 } else if (pintf->intf_status[i2s_intf][MSM_DIR_TX] == 0 &&
1125 pintf->intf_status[i2s_intf][MSM_DIR_RX] == 0) {
1126 ret = gpio_request(GPIO_PRIM_I2S_SCK, "I2S_PRIM_SCK");
1127 if (ret) {
1128 pr_err("%s: Failed to request gpio %d\n",
1129 __func__, GPIO_PRIM_I2S_SCK);
1130 goto err;
1131 }
1132 ret = gpio_request(GPIO_PRIM_I2S_WS, "I2S_PRIM_WS");
1133 if (ret) {
1134 pr_err("%s: Failed to request gpio %d\n",
1135 __func__, GPIO_PRIM_I2S_WS);
1136 goto err;
1137 }
1138 }
1139 } else if (i2s_intf == MSM_INTF_SECN) {
1140 if (i2s_dir == MSM_DIR_RX) {
1141 ret = gpio_request(GPIO_SEC_I2S_DOUT, "I2S_SEC_DOUT");
1142 if (ret) {
1143 pr_err("%s: Failed to request gpio %d\n",
1144 __func__, GPIO_SEC_I2S_DOUT);
1145 goto err;
1146 }
1147 } else if (i2s_dir == MSM_DIR_TX) {
1148 ret = gpio_request(GPIO_SEC_I2S_DIN, "I2S_SEC_DIN");
1149 if (ret) {
1150 pr_err("%s: Failed to request gpio %d\n",
1151 __func__, GPIO_SEC_I2S_DIN);
1152 goto err;
1153 }
1154 } else if (pintf->intf_status[i2s_intf][MSM_DIR_TX] == 0 &&
1155 pintf->intf_status[i2s_intf][MSM_DIR_RX] == 0) {
1156 ret = gpio_request(GPIO_SEC_I2S_SCK, "I2S_SEC_SCK");
1157 if (ret) {
1158 pr_err("%s: Failed to request gpio %d\n",
1159 __func__, GPIO_SEC_I2S_SCK);
1160 goto err;
1161 }
1162 ret = gpio_request(GPIO_SEC_I2S_WS, "I2S_SEC_WS");
1163 if (ret) {
1164 pr_err("%s: Failed to request gpio %d\n",
1165 __func__, GPIO_SEC_I2S_WS);
1166 goto err;
1167 }
1168 }
1169 }
1170err:
1171 return ret;
1172}
1173
1174static int msm9615_set_i2s_osr_bit_clk(struct snd_soc_dai *cpu_dai,
1175 u8 i2s_intf, u8 i2s_dir,
1176 enum msm9x15_set_i2s_clk enable)
1177{
1178
1179 struct msm_i2s_ctl *pintf = &msm9x15_i2s_ctl;
1180 struct msm_i2s_clk *pclk = &pintf->prim_clk;
1181 struct msm_clk *clk_ctl = &pclk->rx_clk;
1182 u8 ret = 0;
1183 pr_debug("Dev name %s Intf =%d, Dir = %d, Enable=%d\n",
1184 cpu_dai->name, i2s_intf, i2s_dir, enable);
1185 if (i2s_intf == MSM_INTF_PRIM)
1186 pclk = &pintf->prim_clk;
1187 else if (i2s_intf == MSM_INTF_SECN)
1188 pclk = &pintf->sec_clk;
1189
1190 if (i2s_dir == MSM_DIR_TX)
1191 clk_ctl = &pclk->tx_clk;
1192 else if (i2s_dir == MSM_DIR_RX)
1193 clk_ctl = &pclk->rx_clk;
1194
1195 if (enable == MSM_I2S_CLK_SET_TRUE ||
1196 enable == MSM_I2S_CLK_SET_RATE0) {
1197 if (clk_ctl->clk_enable != 0) {
1198 pr_info("%s: I2S Clk is already enabled"
1199 "clk users %d\n", __func__,
1200 clk_ctl->clk_enable);
1201 ret = 0;
1202 goto err;
1203 }
1204 clk_ctl->osr_clk = clk_get(cpu_dai->dev, "osr_clk");
1205 if (IS_ERR(clk_ctl->osr_clk)) {
1206 pr_err("%s: Fail to get OSR CLK\n", __func__);
1207 ret = -EINVAL;
1208 goto err;
1209 }
1210 ret = clk_prepare(clk_ctl->osr_clk);
1211 if (ret != 0) {
1212 pr_err("Unable to prepare i2s_spkr_osr_clk\n");
1213 goto err;
1214 }
1215 clk_set_rate(clk_ctl->osr_clk, TABLA_EXT_CLK_RATE);
1216 ret = clk_enable(clk_ctl->osr_clk);
1217 if (ret != 0) {
1218 pr_err("Fail to enable i2s_spkr_osr_clk\n");
1219 clk_unprepare(clk_ctl->osr_clk);
1220 goto err;
1221 }
1222 clk_ctl->bit_clk = clk_get(cpu_dai->dev, "bit_clk");
1223 if (IS_ERR(clk_ctl->bit_clk)) {
1224 pr_err("Fail to get i2s_spkr_bit_clk\n");
1225 clk_disable(clk_ctl->osr_clk);
1226 clk_unprepare(clk_ctl->osr_clk);
1227 clk_put(clk_ctl->osr_clk);
1228 ret = -EINVAL;
1229 goto err;
1230 }
1231 ret = clk_prepare(clk_ctl->bit_clk);
1232 if (ret != 0) {
1233 clk_disable(clk_ctl->osr_clk);
1234 clk_unprepare(clk_ctl->osr_clk);
1235 clk_put(clk_ctl->osr_clk);
1236 pr_err("Fail to prepare i2s_spkr_osr_clk\n");
1237 goto err;
1238 }
1239 if (enable == MSM_I2S_CLK_SET_RATE0)
1240 clk_set_rate(clk_ctl->bit_clk, 0);
1241 else
1242 clk_set_rate(clk_ctl->bit_clk, 8);
1243 ret = clk_enable(clk_ctl->bit_clk);
1244 if (ret != 0) {
1245 clk_disable(clk_ctl->osr_clk);
1246 clk_unprepare(clk_ctl->osr_clk);
1247 clk_put(clk_ctl->osr_clk);
1248 clk_unprepare(clk_ctl->bit_clk);
1249 pr_err("Unable to enable i2s_spkr_osr_clk\n");
1250 goto err;
1251 }
1252 clk_ctl->clk_enable++;
1253 } else if (enable == MSM_I2S_CLK_SET_FALSE &&
1254 clk_ctl->clk_enable != 0) {
1255 clk_disable(clk_ctl->osr_clk);
1256 clk_disable(clk_ctl->bit_clk);
1257 clk_unprepare(clk_ctl->osr_clk);
1258 clk_unprepare(clk_ctl->bit_clk);
1259 clk_put(clk_ctl->bit_clk);
1260 clk_put(clk_ctl->osr_clk);
1261 clk_ctl->bit_clk = NULL;
1262 clk_ctl->osr_clk = NULL;
1263 clk_ctl->clk_enable--;
1264 ret = 0;
1265 }
1266err:
1267 return ret;
1268}
1269
1270void msm9615_config_i2s_sif_mux(u8 value)
1271{
1272 struct msm_i2s_ctl *pintf = &msm9x15_i2s_ctl;
1273 sif_shadow = 0x00000;
1274 sif_shadow = (sif_shadow & LPASS_SIF_MUX_CTL_PRI_MUX_SEL_BMSK) |
1275 (value << LPASS_SIF_MUX_CTL_PRI_MUX_SEL_SHFT);
1276 iowrite32(sif_shadow, pintf->sif_virt_addr);
1277 /* Dont read SIF register. Device crashes. */
1278 pr_debug("%s() SIF Reg = 0x%x\n", __func__, sif_shadow);
1279}
1280
1281void msm9615_config_i2s_spare_mux(u8 value, u8 i2s_intf)
1282{
1283 struct msm_i2s_ctl *pintf = &msm9x15_i2s_ctl;
1284 if (i2s_intf == MSM_INTF_PRIM) {
1285 /* Configure Primary SIF */
1286 spare_shadow = (spare_shadow & LPAIF_SPARE_MUX_CTL_PRI_MUX_SEL_BMSK
1287 ) | (value << LPAIF_SPARE_MUX_CTL_PRI_MUX_SEL_SHFT);
1288 }
1289 if (i2s_intf == MSM_INTF_SECN) {
1290 /*Secondary interface configuration*/
1291 spare_shadow = (spare_shadow & LPAIF_SPARE_MUX_CTL_SEC_MUX_SEL_BMSK
1292 ) | (value << LPAIF_SPARE_MUX_CTL_SEC_MUX_SEL_SHFT);
1293 }
1294 iowrite32(spare_shadow, pintf->spare_virt_addr);
1295 /* Dont read SPARE register. Device crashes. */
1296 pr_debug("%s( ): SPARE Reg =0x%x\n", __func__, spare_shadow);
1297}
1298
1299static int msm9615_i2s_hw_params(struct snd_pcm_substream *substream,
1300 struct snd_pcm_hw_params *params)
1301{
1302 int rate = params_rate(params);
1303 struct snd_soc_pcm_runtime *rtd = substream->private_data;
1304 struct msm_i2s_ctl *pintf = &msm9x15_i2s_ctl;
1305 struct msm_i2s_clk *pclk = &pintf->prim_clk;
1306 struct msm_clk *clk_ctl = &pclk->rx_clk;
1307 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
1308 int bit_clk_set = 0;
1309 u8 i2s_intf, i2s_dir;
1310 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1311 if (!msm9615_i2s_intf_dir_sel(cpu_dai->name,
1312 &i2s_intf, &i2s_dir)) {
1313 bit_clk_set = TABLA_EXT_CLK_RATE /
1314 (rate * 2 * NO_OF_BITS_PER_SAMPLE);
1315 if (bit_clk_set != 8) {
1316 if (i2s_intf == MSM_INTF_PRIM)
1317 pclk = &pintf->prim_clk;
1318 else if (i2s_intf == MSM_INTF_SECN)
1319 pclk = &pintf->sec_clk;
1320 clk_ctl = &pclk->rx_clk;
1321 pr_debug("%s( ): New rate = %d",
1322 __func__, bit_clk_set);
1323 clk_set_rate(clk_ctl->bit_clk, bit_clk_set);
1324 }
1325 }
1326 } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
1327 bit_clk_set = I2S_MIC_SCLK_RATE / (rate * 2 *
1328 NO_OF_BITS_PER_SAMPLE);
1329 /* Not required to modify TX rate.
1330 * Speaker clock are looped back
1331 * to Mic.
1332 */
1333 }
1334 return 1;
1335}
1336
1337static int msm9615_i2s_startup(struct snd_pcm_substream *substream)
1338{
1339 u8 ret = 0;
1340 struct snd_soc_pcm_runtime *rtd = substream->private_data;
1341 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
1342 struct snd_soc_dai *codec_dai = rtd->codec_dai;
1343 struct msm_i2s_ctl *pintf = &msm9x15_i2s_ctl;
1344 u8 i2s_intf, i2s_dir;
1345 if (!msm9615_i2s_intf_dir_sel(cpu_dai->name, &i2s_intf, &i2s_dir)) {
1346 pr_debug("%s( ): cpu name = %s intf =%d dir = %d\n",
1347 __func__, cpu_dai->name, i2s_intf, i2s_dir);
1348 pr_debug("%s( ): Enable status Rx =%d Tx = %d\n", __func__,
1349 pintf->intf_status[i2s_intf][MSM_DIR_RX],
1350 pintf->intf_status[i2s_intf][MSM_DIR_TX]);
1351 msm9615_enable_i2s_gpio(i2s_intf, i2s_dir);
1352 if (i2s_dir == MSM_DIR_TX) {
1353 if (pintf->intf_status[i2s_intf][MSM_DIR_RX] > 0) {
1354 /* This means that Rx is enabled before */
1355 ret = msm9615_set_i2s_osr_bit_clk(cpu_dai,
1356 i2s_intf, i2s_dir,
1357 MSM_I2S_CLK_SET_RATE0);
1358 if (ret != 0) {
1359 pr_err("%s: Fail enable I2S clock\n",
1360 __func__);
1361 return -EINVAL;
1362 }
1363 msm9615_config_i2s_sif_mux(
1364 pintf->mux_ctl[MSM_DIR_BOTH].sifconfig);
1365 msm9615_config_i2s_spare_mux(
1366 pintf->mux_ctl[MSM_DIR_BOTH].spareconfig,
1367 i2s_intf);
1368 ret = snd_soc_dai_set_fmt(cpu_dai,
1369 SND_SOC_DAIFMT_CBM_CFM);
1370 if (ret < 0)
1371 pr_err("set fmt cpu dai failed\n");
1372 ret = snd_soc_dai_set_fmt(codec_dai,
1373 SND_SOC_DAIFMT_CBS_CFS);
1374 if (ret < 0)
1375 pr_err("set fmt codec dai failed\n");
1376 } else if (pintf->intf_status[i2s_intf][i2s_dir] == 0) {
1377 /* This means that Rx is
1378 * not enabled before.
1379 * only Tx will be used.
1380 */
1381 ret = msm9615_set_i2s_osr_bit_clk(cpu_dai,
1382 i2s_intf, i2s_dir,
1383 MSM_I2S_CLK_SET_TRUE);
1384 if (ret != 0) {
1385 pr_err("%s: Fail Tx I2S clock\n",
1386 __func__);
1387 return -EINVAL;
1388 }
1389 msm9615_config_i2s_sif_mux(
1390 pintf->mux_ctl[MSM_DIR_TX].sifconfig);
1391 msm9615_config_i2s_spare_mux(
1392 pintf->mux_ctl[MSM_DIR_TX].spareconfig,
1393 i2s_intf);
1394 ret = snd_soc_dai_set_fmt(cpu_dai,
1395 SND_SOC_DAIFMT_CBS_CFS);
1396 if (ret < 0)
1397 pr_err("set fmt cpu dai failed\n");
1398 ret = snd_soc_dai_set_fmt(codec_dai,
1399 SND_SOC_DAIFMT_CBS_CFS);
1400 if (ret < 0)
1401 pr_err("set fmt codec dai failed\n");
1402 }
1403 } else if (i2s_dir == MSM_DIR_RX) {
1404 if (pintf->intf_status[i2s_intf][MSM_DIR_TX] > 0) {
1405 pr_err("%s: Error shutdown Tx first\n",
1406 __func__);
1407 return -EINVAL;
1408 } else if (pintf->intf_status[i2s_intf][i2s_dir]
1409 == 0) {
1410 ret = msm9615_set_i2s_osr_bit_clk(cpu_dai,
1411 i2s_intf, i2s_dir,
1412 MSM_I2S_CLK_SET_TRUE);
1413 if (ret != 0) {
1414 pr_err("%s: Fail Rx I2S clock\n",
1415 __func__);
1416 return -EINVAL;
1417 }
1418 msm9615_config_i2s_sif_mux(
1419 pintf->mux_ctl[MSM_DIR_RX].sifconfig);
1420 msm9615_config_i2s_spare_mux(
1421 pintf->mux_ctl[MSM_DIR_RX].spareconfig,
1422 i2s_intf);
1423 ret = snd_soc_dai_set_fmt(cpu_dai,
1424 SND_SOC_DAIFMT_CBS_CFS);
1425 if (ret < 0)
1426 pr_err("set fmt cpu dai failed\n");
1427 ret = snd_soc_dai_set_fmt(codec_dai,
1428 SND_SOC_DAIFMT_CBS_CFS);
1429 if (ret < 0)
1430 pr_err("set fmt codec dai failed\n");
1431 }
1432 }
1433 pintf->intf_status[i2s_intf][i2s_dir]++;
1434 } else {
1435 pr_err("%s: Err in i2s_intf_dir_sel\n", __func__);
1436 return -EINVAL;
1437 }
1438 pr_debug("Exit %s() Enable status Rx =%d Tx = %d\n", __func__,
1439 pintf->intf_status[i2s_intf][MSM_DIR_RX],
1440 pintf->intf_status[i2s_intf][MSM_DIR_TX]);
1441 return ret;
1442}
1443
1444static void msm9615_i2s_shutdown(struct snd_pcm_substream *substream)
1445{
1446 struct snd_soc_pcm_runtime *rtd = substream->private_data;
1447 struct msm_i2s_ctl *pintf = &msm9x15_i2s_ctl;
1448 u8 i2s_intf = 0, i2s_dir = 0, ret = 0;
1449 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
1450 pr_debug("%s( ): Enable status Rx =%d Tx = %d\n",
1451 __func__, pintf->intf_status[i2s_intf][MSM_DIR_RX],
1452 pintf->intf_status[i2s_intf][MSM_DIR_TX]);
1453 if (!msm9615_i2s_intf_dir_sel(cpu_dai->name, &i2s_intf, &i2s_dir)) {
1454 pr_debug("%s( ): intf =%d dir = %d\n", __func__,
1455 i2s_intf, i2s_dir);
1456 if (i2s_dir == MSM_DIR_RX)
1457 if (pintf->intf_status[i2s_intf][MSM_DIR_TX] > 0)
1458 pr_err("%s: Shutdown Tx First then by RX\n",
1459 __func__);
1460 ret = msm9615_set_i2s_osr_bit_clk(cpu_dai, i2s_intf, i2s_dir,
1461 MSM_I2S_CLK_SET_FALSE);
1462 if (ret != 0)
1463 pr_err("%s: Cannot disable I2S clock\n",
1464 __func__);
1465 pintf->intf_status[i2s_intf][i2s_dir]--;
1466 mdm9615_i2s_free_gpios(i2s_intf, i2s_dir);
1467 }
1468 pr_debug("%s( ): Enable status Rx =%d Tx = %d\n", __func__,
1469 pintf->intf_status[i2s_intf][MSM_DIR_RX],
1470 pintf->intf_status[i2s_intf][MSM_DIR_TX]);
1471}
1472
1473static struct snd_soc_ops msm9615_i2s_be_ops = {
1474 .startup = msm9615_i2s_startup,
1475 .shutdown = msm9615_i2s_shutdown,
1476 .hw_params = msm9615_i2s_hw_params,
1477};
1478
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001479static int mdm9615_audrx_init(struct snd_soc_pcm_runtime *rtd)
1480{
1481 int err;
1482 struct snd_soc_codec *codec = rtd->codec;
1483 struct snd_soc_dapm_context *dapm = &codec->dapm;
1484 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
1485
1486 pr_debug("%s(), dev_name%s\n", __func__, dev_name(cpu_dai->dev));
1487
1488 rtd->pmdown_time = 0;
1489 err = snd_soc_add_controls(codec, tabla_mdm9615_controls,
1490 ARRAY_SIZE(tabla_mdm9615_controls));
1491 if (err < 0)
1492 return err;
1493
1494 snd_soc_dapm_new_controls(dapm, mdm9615_dapm_widgets,
1495 ARRAY_SIZE(mdm9615_dapm_widgets));
1496
1497 snd_soc_dapm_add_routes(dapm, common_audio_map,
1498 ARRAY_SIZE(common_audio_map));
1499
1500 snd_soc_dapm_enable_pin(dapm, "Ext Spk Bottom Pos");
1501 snd_soc_dapm_enable_pin(dapm, "Ext Spk Bottom Neg");
1502 snd_soc_dapm_enable_pin(dapm, "Ext Spk Top Pos");
1503 snd_soc_dapm_enable_pin(dapm, "Ext Spk Top Neg");
1504
1505 snd_soc_dapm_sync(dapm);
1506
1507 err = snd_soc_jack_new(codec, "Headset Jack",
1508 (SND_JACK_HEADSET | SND_JACK_OC_HPHL |
1509 SND_JACK_OC_HPHR),
1510 &hs_jack);
1511 if (err) {
1512 pr_err("failed to create new jack\n");
1513 return err;
1514 }
1515
1516 err = snd_soc_jack_new(codec, "Button Jack",
1517 TABLA_JACK_BUTTON_MASK, &button_jack);
1518 if (err) {
1519 pr_err("failed to create new jack\n");
1520 return err;
1521 }
1522 codec_clk = clk_get(cpu_dai->dev, "osr_clk");
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001523
Joonwoo Parkd7cf2e92012-03-19 19:38:23 -07001524 err = tabla_hs_detect(codec, &mbhc_cfg);
1525
1526 return err;
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001527}
1528
1529static struct snd_soc_dsp_link fe_media = {
1530 .playback = true,
1531 .capture = true,
1532 .trigger = {
1533 SND_SOC_DSP_TRIGGER_POST,
1534 SND_SOC_DSP_TRIGGER_POST
1535 },
1536};
1537
1538/* bi-directional media definition for hostless PCM device */
1539static struct snd_soc_dsp_link bidir_hl_media = {
1540 .playback = true,
1541 .capture = true,
1542 .trigger = {
1543 SND_SOC_DSP_TRIGGER_POST,
1544 SND_SOC_DSP_TRIGGER_POST
1545 },
1546};
1547
1548static int mdm9615_slim_0_rx_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
1549 struct snd_pcm_hw_params *params)
1550{
1551 struct snd_interval *rate = hw_param_interval(params,
1552 SNDRV_PCM_HW_PARAM_RATE);
1553
1554 struct snd_interval *channels = hw_param_interval(params,
1555 SNDRV_PCM_HW_PARAM_CHANNELS);
1556
1557 pr_debug("%s()\n", __func__);
1558 rate->min = rate->max = 48000;
1559 channels->min = channels->max = mdm9615_slim_0_rx_ch;
1560
1561 return 0;
1562}
1563
1564static int mdm9615_slim_0_tx_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
1565 struct snd_pcm_hw_params *params)
1566{
1567 struct snd_interval *rate = hw_param_interval(params,
1568 SNDRV_PCM_HW_PARAM_RATE);
1569
1570 struct snd_interval *channels = hw_param_interval(params,
1571 SNDRV_PCM_HW_PARAM_CHANNELS);
1572
1573 pr_debug("%s()\n", __func__);
1574 rate->min = rate->max = 48000;
1575 channels->min = channels->max = mdm9615_slim_0_tx_ch;
1576
1577 return 0;
1578}
1579
1580static int mdm9615_btsco_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
1581 struct snd_pcm_hw_params *params)
1582{
1583 struct snd_interval *rate = hw_param_interval(params,
1584 SNDRV_PCM_HW_PARAM_RATE);
1585
1586 struct snd_interval *channels = hw_param_interval(params,
1587 SNDRV_PCM_HW_PARAM_CHANNELS);
1588
1589 rate->min = rate->max = mdm9615_btsco_rate;
1590 channels->min = channels->max = mdm9615_btsco_ch;
1591
1592 return 0;
1593}
1594static int mdm9615_auxpcm_be_params_fixup(struct snd_soc_pcm_runtime *rtd,
1595 struct snd_pcm_hw_params *params)
1596{
1597 struct snd_interval *rate = hw_param_interval(params,
1598 SNDRV_PCM_HW_PARAM_RATE);
1599
1600 struct snd_interval *channels = hw_param_interval(params,
1601 SNDRV_PCM_HW_PARAM_CHANNELS);
1602
1603 /* PCM only supports mono output with 8khz sample rate */
1604 rate->min = rate->max = 8000;
1605 channels->min = channels->max = 1;
1606
1607 return 0;
1608}
1609static int mdm9615_aux_pcm_get_gpios(void)
1610{
1611 int ret = 0;
1612
1613 pr_debug("%s\n", __func__);
1614
1615 ret = gpio_request(GPIO_AUX_PCM_DOUT, "AUX PCM DOUT");
1616 if (ret < 0) {
1617 pr_err("%s: Failed to request gpio(%d): AUX PCM DOUT",
1618 __func__, GPIO_AUX_PCM_DOUT);
1619 goto fail_dout;
1620 }
1621
1622 ret = gpio_request(GPIO_AUX_PCM_DIN, "AUX PCM DIN");
1623 if (ret < 0) {
1624 pr_err("%s: Failed to request gpio(%d): AUX PCM DIN",
1625 __func__, GPIO_AUX_PCM_DIN);
1626 goto fail_din;
1627 }
1628
1629 ret = gpio_request(GPIO_AUX_PCM_SYNC, "AUX PCM SYNC");
1630 if (ret < 0) {
1631 pr_err("%s: Failed to request gpio(%d): AUX PCM SYNC",
1632 __func__, GPIO_AUX_PCM_SYNC);
1633 goto fail_sync;
1634 }
1635 ret = gpio_request(GPIO_AUX_PCM_CLK, "AUX PCM CLK");
1636 if (ret < 0) {
1637 pr_err("%s: Failed to request gpio(%d): AUX PCM CLK",
1638 __func__, GPIO_AUX_PCM_CLK);
1639 goto fail_clk;
1640 }
1641
1642 return 0;
1643
1644fail_clk:
1645 gpio_free(GPIO_AUX_PCM_SYNC);
1646fail_sync:
1647 gpio_free(GPIO_AUX_PCM_DIN);
1648fail_din:
1649 gpio_free(GPIO_AUX_PCM_DOUT);
1650fail_dout:
1651
1652 return ret;
1653}
1654
1655static int mdm9615_aux_pcm_free_gpios(void)
1656{
1657 gpio_free(GPIO_AUX_PCM_DIN);
1658 gpio_free(GPIO_AUX_PCM_DOUT);
1659 gpio_free(GPIO_AUX_PCM_SYNC);
1660 gpio_free(GPIO_AUX_PCM_CLK);
1661
1662 return 0;
1663}
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07001664
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -07001665static int mdm9615_sec_aux_pcm_get_gpios(void)
1666{
1667 int ret = 0;
1668
1669 pr_debug("%s\n", __func__);
1670
1671 ret = gpio_request(GPIO_SEC_AUX_PCM_DOUT, "SEC_AUX PCM DOUT");
1672 if (ret < 0) {
1673 pr_err("%s: Failed to request gpio(%d): SEC_AUX PCM DOUT",
1674 __func__, GPIO_SEC_AUX_PCM_DOUT);
1675 goto fail_dout;
1676 }
1677
1678 ret = gpio_request(GPIO_SEC_AUX_PCM_DIN, "SEC_AUX PCM DIN");
1679 if (ret < 0) {
1680 pr_err("%s: Failed to request gpio(%d): SEC_AUX PCM DIN",
1681 __func__, GPIO_SEC_AUX_PCM_DIN);
1682 goto fail_din;
1683 }
1684
1685 ret = gpio_request(GPIO_SEC_AUX_PCM_SYNC, "SEC_AUX PCM SYNC");
1686 if (ret < 0) {
1687 pr_err("%s: Failed to request gpio(%d): SEC_AUX PCM SYNC",
1688 __func__, GPIO_SEC_AUX_PCM_SYNC);
1689 goto fail_sync;
1690 }
1691
1692 ret = gpio_request(GPIO_SEC_AUX_PCM_CLK, "SEC_AUX PCM CLK");
1693 if (ret < 0) {
1694 pr_err("%s: Failed to request gpio(%d): SEC_AUX PCM CLK",
1695 __func__, GPIO_SEC_AUX_PCM_CLK);
1696 goto fail_clk;
1697 }
1698
1699 return 0;
1700
1701fail_clk:
1702 gpio_free(GPIO_SEC_AUX_PCM_SYNC);
1703fail_sync:
1704 gpio_free(GPIO_SEC_AUX_PCM_DIN);
1705fail_din:
1706 gpio_free(GPIO_SEC_AUX_PCM_DOUT);
1707fail_dout:
1708
1709 return ret;
1710}
1711
1712static int mdm9615_sec_aux_pcm_free_gpios(void)
1713{
1714 gpio_free(GPIO_SEC_AUX_PCM_DIN);
1715 gpio_free(GPIO_SEC_AUX_PCM_DOUT);
1716 gpio_free(GPIO_SEC_AUX_PCM_SYNC);
1717 gpio_free(GPIO_SEC_AUX_PCM_CLK);
1718
1719 return 0;
1720}
1721
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001722static int mdm9615_startup(struct snd_pcm_substream *substream)
1723{
1724 pr_debug("%s(): substream = %s stream = %d\n", __func__,
1725 substream->name, substream->stream);
1726 return 0;
1727}
1728
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -07001729void msm9615_config_sif_mux(u8 value)
1730{
1731 u32 sif_shadow = 0x00000;
1732
1733 sif_shadow = (sif_shadow & LPASS_SIF_MUX_CTL_SEC_MUX_SEL_BMSK) |
1734 (value << LPASS_SIF_MUX_CTL_SEC_MUX_SEL_SHFT);
1735 iowrite32(sif_shadow, sif_virt_addr);
1736 /* Dont read SIF register. Device crashes. */
1737 pr_debug("%s() SIF Reg = 0x%x\n", __func__, sif_shadow);
1738}
1739
1740void msm9615_config_port_select(void)
1741{
1742 pr_debug("%s() port select defualt = 0x%x\n",
1743 __func__, ioread32(secpcm_portslc_virt_addr));
1744 iowrite32(SEC_PCM_PORT_SLC_VALUE, secpcm_portslc_virt_addr);
1745 pr_debug("%s() port select after updating = 0x%x\n",
1746 __func__, ioread32(secpcm_portslc_virt_addr));
1747}
1748
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001749static int mdm9615_auxpcm_startup(struct snd_pcm_substream *substream)
1750{
1751 int ret = 0;
1752
1753 pr_debug("%s(): substream = %s\n", __func__, substream->name);
Shiv Maliyappanahallia23ea702012-06-01 15:19:46 -07001754 if (atomic_inc_return(&msm9615_auxpcm_ref) == 1) {
1755 ret = mdm9615_aux_pcm_get_gpios();
1756 if (ret < 0) {
1757 pr_err("%s: Aux PCM GPIO request failed\n", __func__);
1758 return -EINVAL;
1759 }
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001760 }
1761 return 0;
1762}
1763
1764static void mdm9615_auxpcm_shutdown(struct snd_pcm_substream *substream)
1765{
1766
1767 pr_debug("%s(): substream = %s\n", __func__, substream->name);
Shiv Maliyappanahallia23ea702012-06-01 15:19:46 -07001768 if (atomic_dec_return(&msm9615_auxpcm_ref) == 0)
1769 mdm9615_aux_pcm_free_gpios();
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001770}
1771
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -07001772static int mdm9615_sec_auxpcm_startup(struct snd_pcm_substream *substream)
1773{
1774 int ret = 0;
1775
1776 pr_debug("%s(): substream = %s\n", __func__, substream->name);
1777 if (atomic_inc_return(&msm9615_sec_auxpcm_ref) == 1) {
1778 ret = mdm9615_sec_aux_pcm_get_gpios();
1779 if (ret < 0) {
1780 pr_err("%s: SEC Aux PCM GPIO request failed\n",
1781 __func__);
1782 return -EINVAL;
1783 }
1784 msm9615_config_sif_mux(MSM_SIF_FUNC_PCM);
1785 msm9615_config_port_select();
1786 }
1787 return 0;
1788}
1789
1790static void mdm9615_sec_auxpcm_shutdown(struct snd_pcm_substream *substream)
1791{
1792 pr_debug("%s(): substream = %s\n", __func__, substream->name);
1793 if (atomic_dec_return(&msm9615_sec_auxpcm_ref) == 0)
1794 mdm9615_sec_aux_pcm_free_gpios();
1795}
1796
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001797static void mdm9615_shutdown(struct snd_pcm_substream *substream)
1798{
1799 pr_debug("%s(): substream = %s stream = %d\n", __func__,
1800 substream->name, substream->stream);
1801}
1802
1803static struct snd_soc_ops mdm9615_be_ops = {
1804 .startup = mdm9615_startup,
1805 .hw_params = mdm9615_hw_params,
1806 .shutdown = mdm9615_shutdown,
1807};
1808
1809static struct snd_soc_ops mdm9615_auxpcm_be_ops = {
1810 .startup = mdm9615_auxpcm_startup,
1811 .shutdown = mdm9615_auxpcm_shutdown,
1812};
1813
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -07001814static struct snd_soc_ops mdm9615_sec_auxpcm_be_ops = {
1815 .startup = mdm9615_sec_auxpcm_startup,
1816 .shutdown = mdm9615_sec_auxpcm_shutdown,
1817};
1818
1819
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001820/* Digital audio interface glue - connects codec <---> CPU */
1821static struct snd_soc_dai_link mdm9615_dai_common[] = {
1822 /* FrontEnd DAI Links */
1823 {
1824 .name = "MDM9615 Media1",
1825 .stream_name = "MultiMedia1",
1826 .cpu_dai_name = "MultiMedia1",
1827 .platform_name = "msm-pcm-dsp",
1828 .dynamic = 1,
1829 .dsp_link = &fe_media,
1830 .be_id = MSM_FRONTEND_DAI_MULTIMEDIA1
1831 },
1832 {
1833 .name = "MDM9615 Media2",
1834 .stream_name = "MultiMedia2",
1835 .cpu_dai_name = "MultiMedia2",
1836 .platform_name = "msm-pcm-dsp",
1837 .dynamic = 1,
1838 .dsp_link = &fe_media,
1839 .be_id = MSM_FRONTEND_DAI_MULTIMEDIA2,
1840 },
1841 {
1842 .name = "Circuit-Switch Voice",
1843 .stream_name = "CS-Voice",
1844 .cpu_dai_name = "CS-VOICE",
1845 .platform_name = "msm-pcm-voice",
1846 .dynamic = 1,
1847 .dsp_link = &fe_media,
1848 .be_id = MSM_FRONTEND_DAI_CS_VOICE,
1849 .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
1850 .ignore_suspend = 1,
1851 },
1852 {
1853 .name = "MSM VoIP",
1854 .stream_name = "VoIP",
1855 .cpu_dai_name = "VoIP",
1856 .platform_name = "msm-voip-dsp",
1857 .dynamic = 1,
1858 .dsp_link = &fe_media,
1859 .be_id = MSM_FRONTEND_DAI_VOIP,
1860 },
1861 /* Hostless PMC purpose */
1862 {
1863 .name = "SLIMBUS_0 Hostless",
1864 .stream_name = "SLIMBUS_0 Hostless",
1865 .cpu_dai_name = "SLIMBUS0_HOSTLESS",
1866 .platform_name = "msm-pcm-hostless",
1867 .dynamic = 1,
1868 .dsp_link = &bidir_hl_media,
1869 .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
1870 .ignore_suspend = 1,
1871 /* .be_id = do not care */
1872 },
1873 {
1874 .name = "MSM AFE-PCM RX",
1875 .stream_name = "AFE-PROXY RX",
1876 .cpu_dai_name = "msm-dai-q6.241",
1877 .codec_name = "msm-stub-codec.1",
1878 .codec_dai_name = "msm-stub-rx",
1879 .platform_name = "msm-pcm-afe",
1880 .ignore_suspend = 1,
1881 },
1882 {
1883 .name = "MSM AFE-PCM TX",
1884 .stream_name = "AFE-PROXY TX",
1885 .cpu_dai_name = "msm-dai-q6.240",
1886 .codec_name = "msm-stub-codec.1",
1887 .codec_dai_name = "msm-stub-tx",
1888 .platform_name = "msm-pcm-afe",
1889 .ignore_suspend = 1,
1890 },
1891 {
1892 .name = "AUXPCM Hostless",
1893 .stream_name = "AUXPCM Hostless",
1894 .cpu_dai_name = "AUXPCM_HOSTLESS",
1895 .platform_name = "msm-pcm-hostless",
1896 .dynamic = 1,
1897 .dsp_link = &bidir_hl_media,
1898 .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
1899 .ignore_suspend = 1,
1900 },
Venkat Sudhirdf2745b2012-04-09 23:55:45 -07001901 {
1902 .name = "VoLTE",
1903 .stream_name = "VoLTE",
1904 .cpu_dai_name = "VoLTE",
1905 .platform_name = "msm-pcm-voice",
1906 .dynamic = 1,
1907 .dsp_link = &fe_media,
1908 .be_id = MSM_FRONTEND_DAI_VOLTE,
1909 .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
1910 .ignore_suspend = 1,
1911 },
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001912 /* Backend BT DAI Links */
1913 {
1914 .name = LPASS_BE_INT_BT_SCO_RX,
1915 .stream_name = "Internal BT-SCO Playback",
1916 .cpu_dai_name = "msm-dai-q6.12288",
1917 .platform_name = "msm-pcm-routing",
1918 .codec_name = "msm-stub-codec.1",
1919 .codec_dai_name = "msm-stub-rx",
1920 .init = &mdm9615_btsco_init,
1921 .no_pcm = 1,
1922 .be_id = MSM_BACKEND_DAI_INT_BT_SCO_RX,
1923 .be_hw_params_fixup = mdm9615_btsco_be_hw_params_fixup,
1924 },
1925 {
1926 .name = LPASS_BE_INT_BT_SCO_TX,
1927 .stream_name = "Internal BT-SCO Capture",
1928 .cpu_dai_name = "msm-dai-q6.12289",
1929 .platform_name = "msm-pcm-routing",
1930 .codec_name = "msm-stub-codec.1",
1931 .codec_dai_name = "msm-stub-tx",
1932 .no_pcm = 1,
1933 .be_id = MSM_BACKEND_DAI_INT_BT_SCO_TX,
1934 .be_hw_params_fixup = mdm9615_btsco_be_hw_params_fixup,
1935 },
1936
1937 /* Backend AFE DAI Links */
1938 {
1939 .name = LPASS_BE_AFE_PCM_RX,
1940 .stream_name = "AFE Playback",
1941 .cpu_dai_name = "msm-dai-q6.224",
1942 .platform_name = "msm-pcm-routing",
1943 .codec_name = "msm-stub-codec.1",
1944 .codec_dai_name = "msm-stub-rx",
1945 .no_codec = 1,
1946 .no_pcm = 1,
1947 .be_id = MSM_BACKEND_DAI_AFE_PCM_RX,
1948 },
1949 {
1950 .name = LPASS_BE_AFE_PCM_TX,
1951 .stream_name = "AFE Capture",
1952 .cpu_dai_name = "msm-dai-q6.225",
1953 .platform_name = "msm-pcm-routing",
1954 .codec_name = "msm-stub-codec.1",
1955 .codec_dai_name = "msm-stub-tx",
1956 .no_codec = 1,
1957 .no_pcm = 1,
1958 .be_id = MSM_BACKEND_DAI_AFE_PCM_TX,
1959 },
1960 /* AUX PCM Backend DAI Links */
1961 {
1962 .name = LPASS_BE_AUXPCM_RX,
1963 .stream_name = "AUX PCM Playback",
1964 .cpu_dai_name = "msm-dai-q6.2",
1965 .platform_name = "msm-pcm-routing",
1966 .codec_name = "msm-stub-codec.1",
1967 .codec_dai_name = "msm-stub-rx",
1968 .no_pcm = 1,
1969 .be_id = MSM_BACKEND_DAI_AUXPCM_RX,
1970 .be_hw_params_fixup = mdm9615_auxpcm_be_params_fixup,
1971 .ops = &mdm9615_auxpcm_be_ops,
1972 },
1973 {
1974 .name = LPASS_BE_AUXPCM_TX,
1975 .stream_name = "AUX PCM Capture",
1976 .cpu_dai_name = "msm-dai-q6.3",
1977 .platform_name = "msm-pcm-routing",
1978 .codec_name = "msm-stub-codec.1",
1979 .codec_dai_name = "msm-stub-tx",
1980 .no_pcm = 1,
1981 .be_id = MSM_BACKEND_DAI_AUXPCM_TX,
1982 .be_hw_params_fixup = mdm9615_auxpcm_be_params_fixup,
Shiv Maliyappanahallia23ea702012-06-01 15:19:46 -07001983 .ops = &mdm9615_auxpcm_be_ops,
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08001984 },
1985
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -07001986 /* SECONDARY AUX PCM Backend DAI Links */
1987 {
1988 .name = LPASS_BE_SEC_AUXPCM_RX,
1989 .stream_name = "SEC AUX PCM Playback",
1990 .cpu_dai_name = "msm-dai-q6.12",
1991 .platform_name = "msm-pcm-routing",
1992 .codec_name = "msm-stub-codec.1",
1993 .codec_dai_name = "msm-stub-rx",
1994 .no_pcm = 1,
1995 .be_id = MSM_BACKEND_DAI_SEC_AUXPCM_RX,
1996 .be_hw_params_fixup = mdm9615_auxpcm_be_params_fixup,
1997 .ops = &mdm9615_sec_auxpcm_be_ops,
1998 },
1999 {
2000 .name = LPASS_BE_SEC_AUXPCM_TX,
2001 .stream_name = "SEC AUX PCM Capture",
2002 .cpu_dai_name = "msm-dai-q6.13",
2003 .platform_name = "msm-pcm-routing",
2004 .codec_name = "msm-stub-codec.1",
2005 .codec_dai_name = "msm-stub-tx",
2006 .no_pcm = 1,
2007 .be_id = MSM_BACKEND_DAI_SEC_AUXPCM_TX,
2008 .be_hw_params_fixup = mdm9615_auxpcm_be_params_fixup,
2009 .ops = &mdm9615_sec_auxpcm_be_ops,
2010 },
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002011};
2012
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07002013static struct snd_soc_dai_link mdm9615_dai_i2s_tabla[] = {
2014 /* Backend I2S DAI Links */
2015 {
2016 .name = LPASS_BE_PRI_I2S_RX,
2017 .stream_name = "Primary I2S Playback",
2018 .cpu_dai_name = "msm-dai-q6.0",
2019 .platform_name = "msm-pcm-routing",
2020 .codec_name = "tabla_codec",
2021 .codec_dai_name = "tabla_i2s_rx1",
2022 .no_pcm = 1,
2023 .be_id = MSM_BACKEND_DAI_PRI_I2S_RX,
2024 .init = &msm9615_i2s_audrx_init,
2025 .be_hw_params_fixup = msm9615_i2s_rx_be_hw_params_fixup,
2026 .ops = &msm9615_i2s_be_ops,
2027 },
2028 {
2029 .name = LPASS_BE_PRI_I2S_TX,
2030 .stream_name = "Primary I2S Capture",
2031 .cpu_dai_name = "msm-dai-q6.1",
2032 .platform_name = "msm-pcm-routing",
2033 .codec_name = "tabla_codec",
2034 .codec_dai_name = "tabla_i2s_tx1",
2035 .no_pcm = 1,
2036 .be_id = MSM_BACKEND_DAI_PRI_I2S_TX,
2037 .be_hw_params_fixup = msm9615_i2s_tx_be_hw_params_fixup,
2038 .ops = &msm9615_i2s_be_ops,
2039 },
2040};
2041
2042static struct snd_soc_dai_link mdm9615_dai_slimbus_tabla[] = {
2043 /* Backend SlimBus DAI Links */
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002044 {
2045 .name = LPASS_BE_SLIMBUS_0_RX,
2046 .stream_name = "Slimbus Playback",
2047 .cpu_dai_name = "msm-dai-q6.16384",
2048 .platform_name = "msm-pcm-routing",
2049 .codec_name = "tabla_codec",
2050 .codec_dai_name = "tabla_rx1",
2051 .no_pcm = 1,
2052 .be_id = MSM_BACKEND_DAI_SLIMBUS_0_RX,
2053 .init = &mdm9615_audrx_init,
2054 .be_hw_params_fixup = mdm9615_slim_0_rx_be_hw_params_fixup,
2055 .ops = &mdm9615_be_ops,
2056 },
2057 {
2058 .name = LPASS_BE_SLIMBUS_0_TX,
2059 .stream_name = "Slimbus Capture",
2060 .cpu_dai_name = "msm-dai-q6.16385",
2061 .platform_name = "msm-pcm-routing",
2062 .codec_name = "tabla_codec",
2063 .codec_dai_name = "tabla_tx1",
2064 .no_pcm = 1,
2065 .be_id = MSM_BACKEND_DAI_SLIMBUS_0_TX,
2066 .be_hw_params_fixup = mdm9615_slim_0_tx_be_hw_params_fixup,
2067 .ops = &mdm9615_be_ops,
2068 },
2069};
2070
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07002071static struct snd_soc_dai_link mdm9615_i2s_dai[
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002072 ARRAY_SIZE(mdm9615_dai_common) +
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07002073 ARRAY_SIZE(mdm9615_dai_i2s_tabla)];
2074
2075static struct snd_soc_dai_link mdm9615_slimbus_dai[
2076 ARRAY_SIZE(mdm9615_dai_common) +
2077 ARRAY_SIZE(mdm9615_dai_slimbus_tabla)];
2078
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002079
2080static struct snd_soc_card snd_soc_card_mdm9615 = {
2081 .name = "mdm9615-tabla-snd-card",
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002082};
2083
2084static struct platform_device *mdm9615_snd_device;
2085
2086static int mdm9615_configure_headset_mic_gpios(void)
2087{
2088 int ret;
2089 struct pm_gpio param = {
2090 .direction = PM_GPIO_DIR_OUT,
2091 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
2092 .output_value = 1,
2093 .pull = PM_GPIO_PULL_NO,
2094 .vin_sel = PM_GPIO_VIN_S4,
2095 .out_strength = PM_GPIO_STRENGTH_MED,
2096 .function = PM_GPIO_FUNC_NORMAL,
2097 };
2098
2099 ret = gpio_request(PM8018_GPIO_PM_TO_SYS(23), "AV_SWITCH");
2100 if (ret) {
2101 pr_err("%s: Failed to request gpio %d\n", __func__,
2102 PM8018_GPIO_PM_TO_SYS(23));
2103 return ret;
2104 }
2105
2106 ret = pm8xxx_gpio_config(PM8018_GPIO_PM_TO_SYS(23), &param);
2107 if (ret)
2108 pr_err("%s: Failed to configure gpio %d\n", __func__,
2109 PM8018_GPIO_PM_TO_SYS(23));
2110 else
2111 gpio_direction_output(PM8018_GPIO_PM_TO_SYS(23), 0);
2112
2113 ret = gpio_request(PM8018_GPIO_PM_TO_SYS(35), "US_EURO_SWITCH");
2114 if (ret) {
2115 pr_err("%s: Failed to request gpio %d\n", __func__,
2116 PM8018_GPIO_PM_TO_SYS(35));
2117 gpio_free(PM8018_GPIO_PM_TO_SYS(23));
2118 return ret;
2119 }
2120 ret = pm8xxx_gpio_config(PM8018_GPIO_PM_TO_SYS(35), &param);
2121 if (ret)
2122 pr_err("%s: Failed to configure gpio %d\n", __func__,
2123 PM8018_GPIO_PM_TO_SYS(35));
2124 else
2125 gpio_direction_output(PM8018_GPIO_PM_TO_SYS(35), 0);
2126
2127 return 0;
2128}
2129static void mdm9615_free_headset_mic_gpios(void)
2130{
2131 if (mdm9615_headset_gpios_configured) {
2132 gpio_free(PM8018_GPIO_PM_TO_SYS(23));
2133 gpio_free(PM8018_GPIO_PM_TO_SYS(35));
2134 }
2135}
2136
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07002137void __init install_codec_i2s_gpio(void)
2138{
2139 msm_gpiomux_install(msm9615_audio_prim_i2s_codec_configs,
2140 ARRAY_SIZE(msm9615_audio_prim_i2s_codec_configs));
2141}
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002142static int __init mdm9615_audio_init(void)
2143{
2144 int ret;
2145
2146 if (!cpu_is_msm9615()) {
2147 pr_err("%s: Not the right machine type\n", __func__);
2148 return -ENODEV ;
2149 }
2150
Joonwoo Parkd7cf2e92012-03-19 19:38:23 -07002151 mbhc_cfg.calibration = def_tabla_mbhc_cal();
2152 if (!mbhc_cfg.calibration) {
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002153 pr_err("Calibration data allocation failed\n");
2154 return -ENOMEM;
2155 }
2156
2157 mdm9615_snd_device = platform_device_alloc("soc-audio", 0);
2158 if (!mdm9615_snd_device) {
2159 pr_err("Platform device allocation failed\n");
Joonwoo Parkd7cf2e92012-03-19 19:38:23 -07002160 kfree(mbhc_cfg.calibration);
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002161 return -ENOMEM;
2162 }
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07002163 pr_err("%s: Interface Type = %d\n", __func__,
2164 wcd9xxx_get_intf_type());
2165 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
2166 memcpy(mdm9615_slimbus_dai, mdm9615_dai_common,
2167 sizeof(mdm9615_dai_common));
2168 memcpy(mdm9615_slimbus_dai + ARRAY_SIZE(mdm9615_dai_common),
2169 mdm9615_dai_slimbus_tabla,
2170 sizeof(mdm9615_dai_slimbus_tabla));
2171 snd_soc_card_mdm9615.dai_link = mdm9615_slimbus_dai;
2172 snd_soc_card_mdm9615.num_links =
2173 ARRAY_SIZE(mdm9615_slimbus_dai);
2174 } else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
2175 install_codec_i2s_gpio();
2176 memcpy(mdm9615_i2s_dai, mdm9615_dai_common,
2177 sizeof(mdm9615_dai_common));
2178 memcpy(mdm9615_i2s_dai + ARRAY_SIZE(mdm9615_dai_common),
2179 mdm9615_dai_i2s_tabla,
2180 sizeof(mdm9615_dai_i2s_tabla));
2181 snd_soc_card_mdm9615.dai_link = mdm9615_i2s_dai;
2182 snd_soc_card_mdm9615.num_links =
2183 ARRAY_SIZE(mdm9615_i2s_dai);
Shiv Maliyappanahallia23ea702012-06-01 15:19:46 -07002184 } else{
2185 snd_soc_card_mdm9615.dai_link = mdm9615_dai_common;
2186 snd_soc_card_mdm9615.num_links =
2187 ARRAY_SIZE(mdm9615_dai_common);
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07002188 }
Shiv Maliyappanahallia23ea702012-06-01 15:19:46 -07002189
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002190 platform_set_drvdata(mdm9615_snd_device, &snd_soc_card_mdm9615);
2191 ret = platform_device_add(mdm9615_snd_device);
2192 if (ret) {
2193 platform_device_put(mdm9615_snd_device);
Joonwoo Parkd7cf2e92012-03-19 19:38:23 -07002194 kfree(mbhc_cfg.calibration);
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002195 return ret;
2196 }
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002197 if (mdm9615_configure_headset_mic_gpios()) {
2198 pr_err("%s Fail to configure headset mic gpios\n", __func__);
2199 mdm9615_headset_gpios_configured = 0;
2200 } else
2201 mdm9615_headset_gpios_configured = 1;
2202
Shiv Maliyappanahallia23ea702012-06-01 15:19:46 -07002203 atomic_set(&msm9615_auxpcm_ref, 0);
2204 atomic_set(&msm9615_sec_auxpcm_ref, 0);
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07002205 msm9x15_i2s_ctl.sif_virt_addr = ioremap(LPASS_SIF_MUX_ADDR, 4);
2206 msm9x15_i2s_ctl.spare_virt_addr = ioremap(LPAIF_SPARE_ADDR, 4);
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -07002207 sif_virt_addr = ioremap(LPASS_SIF_MUX_ADDR, 4);
2208 secpcm_portslc_virt_addr = ioremap(SEC_PCM_PORT_SLC_ADDR, 4);
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07002209
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002210 return ret;
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002211}
2212module_init(mdm9615_audio_init);
2213
2214static void __exit mdm9615_audio_exit(void)
2215{
2216 if (!cpu_is_msm9615()) {
2217 pr_err("%s: Not the right machine type\n", __func__);
2218 return ;
2219 }
2220 mdm9615_free_headset_mic_gpios();
2221 platform_device_unregister(mdm9615_snd_device);
Joonwoo Parkd7cf2e92012-03-19 19:38:23 -07002222 kfree(mbhc_cfg.calibration);
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07002223 iounmap(msm9x15_i2s_ctl.sif_virt_addr);
2224 iounmap(msm9x15_i2s_ctl.spare_virt_addr);
Shiv Maliyappanahallia416ee22012-06-01 16:02:35 -07002225 iounmap(sif_virt_addr);
2226 iounmap(secpcm_portslc_virt_addr);
Venkat Sudhirdb7aa2b2012-05-15 15:06:14 -07002227
Shiv Maliyappanahallif94fba32012-01-05 19:34:38 -08002228}
2229module_exit(mdm9615_audio_exit);
2230
2231MODULE_DESCRIPTION("ALSA SoC MDM9615");
2232MODULE_LICENSE("GPL v2");