blob: 26d5eaa372718972ee3f1f853804b200e227b5fd [file] [log] [blame]
Jordan Crousef7597bf2012-01-03 08:43:34 -07001/* Copyright (c) 2008-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#ifndef __ADRENO_H
14#define __ADRENO_H
15
16#include "kgsl_device.h"
17#include "adreno_drawctxt.h"
18#include "adreno_ringbuffer.h"
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -060019#include "kgsl_iommu.h"
liu zhong7dfa2a32012-04-27 19:11:01 -070020#include <mach/ocmem.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021
22#define DEVICE_3D_NAME "kgsl-3d"
23#define DEVICE_3D0_NAME "kgsl-3d0"
24
25#define ADRENO_DEVICE(device) \
26 KGSL_CONTAINER_OF(device, struct adreno_device, dev)
27
Jordan Crouse4815e9f2012-07-09 15:36:37 -060028#define ADRENO_CHIPID_CORE(_id) (((_id) >> 24) & 0xFF)
29#define ADRENO_CHIPID_MAJOR(_id) (((_id) >> 16) & 0xFF)
30#define ADRENO_CHIPID_MINOR(_id) (((_id) >> 8) & 0xFF)
31#define ADRENO_CHIPID_PATCH(_id) ((_id) & 0xFF)
32
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033/* Flags to control command packet settings */
Jordan Crousee0ea7622012-01-24 09:32:04 -070034#define KGSL_CMD_FLAGS_NONE 0x00000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035#define KGSL_CMD_FLAGS_PMODE 0x00000001
Carter Cooper7ffaba62012-05-24 13:59:53 -060036#define KGSL_CMD_FLAGS_DUMMY_INTR_CMD 0x00000002
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38/* Command identifiers */
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -060039#define KGSL_CONTEXT_TO_MEM_IDENTIFIER 0x2EADBEEF
40#define KGSL_CMD_IDENTIFIER 0x2EEDFACE
41#define KGSL_START_OF_IB_IDENTIFIER 0x2EADEABE
42#define KGSL_END_OF_IB_IDENTIFIER 0x2ABEDEAD
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043
44#ifdef CONFIG_MSM_SCM
45#define ADRENO_DEFAULT_PWRSCALE_POLICY (&kgsl_pwrscale_policy_tz)
Lynus Vaz31754cb2012-02-22 18:07:02 +053046#elif defined CONFIG_MSM_SLEEP_STATS_DEVICE
47#define ADRENO_DEFAULT_PWRSCALE_POLICY (&kgsl_pwrscale_policy_idlestats)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#else
49#define ADRENO_DEFAULT_PWRSCALE_POLICY NULL
50#endif
51
Harsh Vardhan Dwivedi715fb832012-05-18 00:24:18 -060052void adreno_debugfs_init(struct kgsl_device *device);
53
Jordan Crousec6b3a992012-02-04 10:23:51 -070054#define ADRENO_ISTORE_START 0x5000 /* Istore offset */
Jeremy Gebbenddf6b572011-09-09 13:39:49 -070055
Shubhraprakash Das4624b552012-06-01 14:08:03 -060056#define ADRENO_NUM_CTX_SWITCH_ALLOWED_BEFORE_DRAW 50
57
Jordan Crousea29a2e02012-08-14 09:09:23 -060058/* One cannot wait forever for the core to idle, so set an upper limit to the
59 * amount of time to wait for the core to go idle
60 */
61
62#define ADRENO_IDLE_TIMEOUT (20 * 1000)
63
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070064enum adreno_gpurev {
65 ADRENO_REV_UNKNOWN = 0,
66 ADRENO_REV_A200 = 200,
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +053067 ADRENO_REV_A203 = 203,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070068 ADRENO_REV_A205 = 205,
69 ADRENO_REV_A220 = 220,
70 ADRENO_REV_A225 = 225,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +053071 ADRENO_REV_A305 = 305,
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070072 ADRENO_REV_A320 = 320,
liu zhongfd42e622012-05-01 19:18:30 -070073 ADRENO_REV_A330 = 330,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074};
75
Jordan Crousea78c9172011-07-11 13:14:09 -060076struct adreno_gpudev;
77
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078struct adreno_device {
79 struct kgsl_device dev; /* Must be first field in this struct */
80 unsigned int chip_id;
81 enum adreno_gpurev gpurev;
Jordan Crouse7501d452012-04-19 08:58:44 -060082 unsigned long gmem_base;
83 unsigned int gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084 struct adreno_context *drawctxt_active;
Jordan Crouse505df9c2011-07-28 08:37:59 -060085 const char *pfp_fwfile;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070086 unsigned int *pfp_fw;
87 size_t pfp_fw_size;
Jordan Crouse505df9c2011-07-28 08:37:59 -060088 const char *pm4_fwfile;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089 unsigned int *pm4_fw;
90 size_t pm4_fw_size;
91 struct adreno_ringbuffer ringbuffer;
92 unsigned int mharb;
Jordan Crousea78c9172011-07-11 13:14:09 -060093 struct adreno_gpudev *gpudev;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +053094 unsigned int wait_timeout;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -070095 unsigned int istore_size;
96 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -070097 unsigned int instruction_size;
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -060098 unsigned int ib_check_level;
Tarun Karra3335f142012-06-19 14:11:48 -070099 unsigned int fast_hang_detect;
liu zhong7dfa2a32012-04-27 19:11:01 -0700100 struct ocmem_buf *ocmem_hdl;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700101};
102
Jordan Crousea78c9172011-07-11 13:14:09 -0600103struct adreno_gpudev {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700104 /*
105 * These registers are in a different location on A3XX, so define
106 * them in the structure and use them as variables.
107 */
108 unsigned int reg_rbbm_status;
109 unsigned int reg_cp_pfp_ucode_data;
110 unsigned int reg_cp_pfp_ucode_addr;
Shubhraprakash Das4624b552012-06-01 14:08:03 -0600111 /* keeps track of when we need to execute the draw workaround code */
112 int ctx_switches_since_last_draw;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700113
114 /* GPU specific function hooks */
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700115 int (*ctxt_create)(struct adreno_device *, struct adreno_context *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600116 void (*ctxt_save)(struct adreno_device *, struct adreno_context *);
117 void (*ctxt_restore)(struct adreno_device *, struct adreno_context *);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600118 void (*ctxt_draw_workaround)(struct adreno_device *,
119 struct adreno_context *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600120 irqreturn_t (*irq_handler)(struct adreno_device *);
121 void (*irq_control)(struct adreno_device *, int);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700122 void * (*snapshot)(struct adreno_device *, void *, int *, int);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700123 void (*rb_init)(struct adreno_device *, struct adreno_ringbuffer *);
124 void (*start)(struct adreno_device *);
125 unsigned int (*busy_cycles)(struct adreno_device *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600126};
127
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600128/*
129 * struct adreno_recovery_data - Structure that contains all information to
130 * perform gpu recovery from hangs
131 * @ib1 - IB1 that the GPU was executing when hang happened
132 * @context_id - Context which caused the hang
133 * @global_eop - eoptimestamp at time of hang
134 * @rb_buffer - Buffer that holds the commands from good contexts
135 * @rb_size - Number of valid dwords in rb_buffer
136 * @bad_rb_buffer - Buffer that holds commands from the hanging context
137 * bad_rb_size - Number of valid dwords in bad_rb_buffer
138 * @last_valid_ctx_id - The last context from which commands were placed in
139 * ringbuffer before the GPU hung
140 */
141struct adreno_recovery_data {
142 unsigned int ib1;
143 unsigned int context_id;
144 unsigned int global_eop;
145 unsigned int *rb_buffer;
146 unsigned int rb_size;
147 unsigned int *bad_rb_buffer;
148 unsigned int bad_rb_size;
149 unsigned int last_valid_ctx_id;
150};
151
Jordan Crousea78c9172011-07-11 13:14:09 -0600152extern struct adreno_gpudev adreno_a2xx_gpudev;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700153extern struct adreno_gpudev adreno_a3xx_gpudev;
Jordan Crousea78c9172011-07-11 13:14:09 -0600154
Jordan Crousef7597bf2012-01-03 08:43:34 -0700155/* A2XX register sets defined in adreno_a2xx.c */
156extern const unsigned int a200_registers[];
157extern const unsigned int a220_registers[];
Jeremy Gebben6be78d12012-03-07 16:02:47 -0700158extern const unsigned int a225_registers[];
Jordan Crousef7597bf2012-01-03 08:43:34 -0700159extern const unsigned int a200_registers_count;
160extern const unsigned int a220_registers_count;
Jeremy Gebben6be78d12012-03-07 16:02:47 -0700161extern const unsigned int a225_registers_count;
Jordan Crousef7597bf2012-01-03 08:43:34 -0700162
Jordan Crouse0c2761a2012-02-01 22:11:12 -0700163/* A3XX register set defined in adreno_a3xx.c */
164extern const unsigned int a3xx_registers[];
165extern const unsigned int a3xx_registers_count;
166
Tarun Karra3335f142012-06-19 14:11:48 -0700167extern unsigned int hang_detect_regs[];
168extern const unsigned int hang_detect_regs_count;
169
170
Jordan Crousea29a2e02012-08-14 09:09:23 -0600171int adreno_idle(struct kgsl_device *device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700172void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
173 unsigned int *value);
174void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
175 unsigned int value);
176
Harsh Vardhan Dwivedi715fb832012-05-18 00:24:18 -0600177int adreno_dump(struct kgsl_device *device, int manual);
178
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -0600179struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700180 unsigned int pt_base,
181 unsigned int gpuaddr,
182 unsigned int size);
183
184uint8_t *adreno_convertaddr(struct kgsl_device *device,
185 unsigned int pt_base, unsigned int gpuaddr, unsigned int size);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700186
Jordan Crouse233b2092012-04-18 09:31:09 -0600187struct kgsl_memdesc *adreno_find_ctxtmem(struct kgsl_device *device,
188 unsigned int pt_base, unsigned int gpuaddr, unsigned int size);
189
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700190void *adreno_snapshot(struct kgsl_device *device, void *snapshot, int *remain,
191 int hang);
192
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600193int adreno_dump_and_recover(struct kgsl_device *device);
194
Tarun Karra3335f142012-06-19 14:11:48 -0700195unsigned int adreno_hang_detect(struct kgsl_device *device,
196 unsigned int *prev_reg_val);
197
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198static inline int adreno_is_a200(struct adreno_device *adreno_dev)
199{
200 return (adreno_dev->gpurev == ADRENO_REV_A200);
201}
202
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530203static inline int adreno_is_a203(struct adreno_device *adreno_dev)
204{
205 return (adreno_dev->gpurev == ADRENO_REV_A203);
206}
207
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700208static inline int adreno_is_a205(struct adreno_device *adreno_dev)
209{
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530210 return (adreno_dev->gpurev == ADRENO_REV_A205);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700211}
212
213static inline int adreno_is_a20x(struct adreno_device *adreno_dev)
214{
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530215 return (adreno_dev->gpurev <= 209);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700216}
217
218static inline int adreno_is_a220(struct adreno_device *adreno_dev)
219{
220 return (adreno_dev->gpurev == ADRENO_REV_A220);
221}
222
223static inline int adreno_is_a225(struct adreno_device *adreno_dev)
224{
225 return (adreno_dev->gpurev == ADRENO_REV_A225);
226}
227
228static inline int adreno_is_a22x(struct adreno_device *adreno_dev)
229{
230 return (adreno_dev->gpurev == ADRENO_REV_A220 ||
231 adreno_dev->gpurev == ADRENO_REV_A225);
232}
233
Jordan Crouse196c45b2011-07-28 08:37:57 -0600234static inline int adreno_is_a2xx(struct adreno_device *adreno_dev)
235{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700236 return (adreno_dev->gpurev <= 299);
237}
238
239static inline int adreno_is_a3xx(struct adreno_device *adreno_dev)
240{
241 return (adreno_dev->gpurev >= 300);
Jordan Crouse196c45b2011-07-28 08:37:57 -0600242}
243
Kevin Matlage48d0e2e2012-04-26 10:52:36 -0600244static inline int adreno_is_a305(struct adreno_device *adreno_dev)
245{
246 return (adreno_dev->gpurev == ADRENO_REV_A305);
247}
248
249static inline int adreno_is_a320(struct adreno_device *adreno_dev)
250{
251 return (adreno_dev->gpurev == ADRENO_REV_A320);
252}
253
Jordan Crousee6b77622012-04-05 16:55:54 -0600254static inline int adreno_rb_ctxtswitch(unsigned int *cmd)
255{
256 return (cmd[0] == cp_nop_packet(1) &&
257 cmd[1] == KGSL_CONTEXT_TO_MEM_IDENTIFIER);
258}
259
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700260/**
261 * adreno_encode_istore_size - encode istore size in CP format
262 * @adreno_dev - The 3D device.
263 *
264 * Encode the istore size into the format expected that the
265 * CP_SET_SHADER_BASES and CP_ME_INIT commands:
266 * bits 31:29 - istore size as encoded by this function
267 * bits 27:16 - vertex shader start offset in instructions
268 * bits 11:0 - pixel shader start offset in instructions.
269 */
270static inline int adreno_encode_istore_size(struct adreno_device *adreno_dev)
271{
272 unsigned int size;
273 /* in a225 the CP microcode multiplies the encoded
274 * value by 3 while decoding.
275 */
276 if (adreno_is_a225(adreno_dev))
277 size = adreno_dev->istore_size/3;
278 else
279 size = adreno_dev->istore_size;
280
281 return (ilog2(size) - 5) << 29;
282}
Jordan Crouse196c45b2011-07-28 08:37:57 -0600283
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600284static inline int __adreno_add_idle_indirect_cmds(unsigned int *cmds,
285 unsigned int nop_gpuaddr)
286{
287 /* Adding an indirect buffer ensures that the prefetch stalls until
288 * the commands in indirect buffer have completed. We need to stall
289 * prefetch with a nop indirect buffer when updating pagetables
290 * because it provides stabler synchronization */
291 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
292 *cmds++ = nop_gpuaddr;
293 *cmds++ = 2;
294 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
295 *cmds++ = 0x00000000;
296 return 5;
297}
298
299static inline int adreno_add_change_mh_phys_limit_cmds(unsigned int *cmds,
300 unsigned int new_phys_limit,
301 unsigned int nop_gpuaddr)
302{
303 unsigned int *start = cmds;
304
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600305 *cmds++ = cp_type0_packet(MH_MMU_MPU_END, 1);
306 *cmds++ = new_phys_limit;
307 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
308 return cmds - start;
309}
310
311static inline int adreno_add_bank_change_cmds(unsigned int *cmds,
312 int cur_ctx_bank,
313 unsigned int nop_gpuaddr)
314{
315 unsigned int *start = cmds;
316
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600317 *cmds++ = cp_type0_packet(REG_CP_STATE_DEBUG_INDEX, 1);
318 *cmds++ = (cur_ctx_bank ? 0 : 0x20);
319 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
320 return cmds - start;
321}
322
323/*
324 * adreno_read_cmds - Add pm4 packets to perform read
325 * @device - Pointer to device structure
326 * @cmds - Pointer to memory where read commands need to be added
327 * @addr - gpu address of the read
328 * @val - The GPU will wait until the data at address addr becomes
329 * equal to value
330 */
331static inline int adreno_add_read_cmds(struct kgsl_device *device,
332 unsigned int *cmds, unsigned int addr,
333 unsigned int val, unsigned int nop_gpuaddr)
334{
335 unsigned int *start = cmds;
336
337 *cmds++ = cp_type3_packet(CP_WAIT_REG_MEM, 5);
338 /* MEM SPACE = memory, FUNCTION = equals */
339 *cmds++ = 0x13;
340 *cmds++ = addr;
341 *cmds++ = val;
342 *cmds++ = 0xFFFFFFFF;
343 *cmds++ = 0xFFFFFFFF;
344 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
345 return cmds - start;
346}
347
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700348#endif /*__ADRENO_H */