| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1 | /******************************************************************************* | 
|  | 2 |  | 
|  | 3 | Intel PRO/1000 Linux driver | 
| Bruce Allan | 0d6057e | 2011-01-04 01:16:44 +0000 | [diff] [blame] | 4 | Copyright(c) 1999 - 2011 Intel Corporation. | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5 |  | 
|  | 6 | This program is free software; you can redistribute it and/or modify it | 
|  | 7 | under the terms and conditions of the GNU General Public License, | 
|  | 8 | version 2, as published by the Free Software Foundation. | 
|  | 9 |  | 
|  | 10 | This program is distributed in the hope it will be useful, but WITHOUT | 
|  | 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
|  | 12 | FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for | 
|  | 13 | more details. | 
|  | 14 |  | 
|  | 15 | You should have received a copy of the GNU General Public License along with | 
|  | 16 | this program; if not, write to the Free Software Foundation, Inc., | 
|  | 17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. | 
|  | 18 |  | 
|  | 19 | The full GNU General Public License is included in this distribution in | 
|  | 20 | the file called "COPYING". | 
|  | 21 |  | 
|  | 22 | Contact Information: | 
|  | 23 | Linux NICS <linux.nics@intel.com> | 
|  | 24 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> | 
|  | 25 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | 
|  | 26 |  | 
|  | 27 | *******************************************************************************/ | 
|  | 28 |  | 
|  | 29 | #ifndef _E1000_DEFINES_H_ | 
|  | 30 | #define _E1000_DEFINES_H_ | 
|  | 31 |  | 
|  | 32 | #define E1000_TXD_POPTS_IXSM 0x01       /* Insert IP checksum */ | 
|  | 33 | #define E1000_TXD_POPTS_TXSM 0x02       /* Insert TCP/UDP checksum */ | 
|  | 34 | #define E1000_TXD_CMD_EOP    0x01000000 /* End of Packet */ | 
|  | 35 | #define E1000_TXD_CMD_IFCS   0x02000000 /* Insert FCS (Ethernet CRC) */ | 
|  | 36 | #define E1000_TXD_CMD_IC     0x04000000 /* Insert Checksum */ | 
|  | 37 | #define E1000_TXD_CMD_RS     0x08000000 /* Report Status */ | 
|  | 38 | #define E1000_TXD_CMD_RPS    0x10000000 /* Report Packet Sent */ | 
|  | 39 | #define E1000_TXD_CMD_DEXT   0x20000000 /* Descriptor extension (0 = legacy) */ | 
|  | 40 | #define E1000_TXD_CMD_VLE    0x40000000 /* Add VLAN tag */ | 
|  | 41 | #define E1000_TXD_CMD_IDE    0x80000000 /* Enable Tidv register */ | 
|  | 42 | #define E1000_TXD_STAT_DD    0x00000001 /* Descriptor Done */ | 
|  | 43 | #define E1000_TXD_STAT_EC    0x00000002 /* Excess Collisions */ | 
|  | 44 | #define E1000_TXD_STAT_LC    0x00000004 /* Late Collisions */ | 
|  | 45 | #define E1000_TXD_STAT_TU    0x00000008 /* Transmit underrun */ | 
|  | 46 | #define E1000_TXD_CMD_TCP    0x01000000 /* TCP packet */ | 
|  | 47 | #define E1000_TXD_CMD_IP     0x02000000 /* IP packet */ | 
|  | 48 | #define E1000_TXD_CMD_TSE    0x04000000 /* TCP Seg enable */ | 
|  | 49 | #define E1000_TXD_STAT_TC    0x00000004 /* Tx Underrun */ | 
|  | 50 |  | 
|  | 51 | /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ | 
|  | 52 | #define REQ_TX_DESCRIPTOR_MULTIPLE  8 | 
|  | 53 | #define REQ_RX_DESCRIPTOR_MULTIPLE  8 | 
|  | 54 |  | 
|  | 55 | /* Definitions for power management and wakeup registers */ | 
|  | 56 | /* Wake Up Control */ | 
|  | 57 | #define E1000_WUC_APME       0x00000001 /* APM Enable */ | 
|  | 58 | #define E1000_WUC_PME_EN     0x00000002 /* PME Enable */ | 
| Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 59 | #define E1000_WUC_PHY_WAKE   0x00000100 /* if PHY supports wakeup */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 60 |  | 
|  | 61 | /* Wake Up Filter Control */ | 
|  | 62 | #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ | 
|  | 63 | #define E1000_WUFC_MAG  0x00000002 /* Magic Packet Wakeup Enable */ | 
|  | 64 | #define E1000_WUFC_EX   0x00000004 /* Directed Exact Wakeup Enable */ | 
|  | 65 | #define E1000_WUFC_MC   0x00000008 /* Directed Multicast Wakeup Enable */ | 
|  | 66 | #define E1000_WUFC_BC   0x00000010 /* Broadcast Wakeup Enable */ | 
| Mitch Williams | efb90e4 | 2008-01-29 12:43:02 -0800 | [diff] [blame] | 67 | #define E1000_WUFC_ARP  0x00000020 /* ARP Request Packet Wakeup Enable */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 68 |  | 
| Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 69 | /* Wake Up Status */ | 
|  | 70 | #define E1000_WUS_LNKC         E1000_WUFC_LNKC | 
|  | 71 | #define E1000_WUS_MAG          E1000_WUFC_MAG | 
|  | 72 | #define E1000_WUS_EX           E1000_WUFC_EX | 
|  | 73 | #define E1000_WUS_MC           E1000_WUFC_MC | 
|  | 74 | #define E1000_WUS_BC           E1000_WUFC_BC | 
|  | 75 |  | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 76 | /* Extended Device Control */ | 
| Bruce Allan | 93a23f4 | 2009-12-08 07:27:41 +0000 | [diff] [blame] | 77 | #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Definable Pin 3 */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 78 | #define E1000_CTRL_EXT_EE_RST    0x00002000 /* Reinitialize from EEPROM */ | 
| Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 79 | #define E1000_CTRL_EXT_SPD_BYPS  0x00008000 /* Speed Select Bypass */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 80 | #define E1000_CTRL_EXT_RO_DIS    0x00020000 /* Relaxed Ordering disable */ | 
| dave graham | 5df3f0e | 2009-02-10 12:51:41 +0000 | [diff] [blame] | 81 | #define E1000_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000 /* DMA Dynamic Clock Gating */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 82 | #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 | 
|  | 83 | #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES  0x00C00000 | 
| Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 84 | #define E1000_CTRL_EXT_EIAME          0x01000000 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 85 | #define E1000_CTRL_EXT_DRV_LOAD       0x10000000 /* Driver loaded bit for FW */ | 
|  | 86 | #define E1000_CTRL_EXT_IAME           0x08000000 /* Interrupt acknowledge Auto-mask */ | 
|  | 87 | #define E1000_CTRL_EXT_INT_TIMER_CLR  0x20000000 /* Clear Interrupt timers after IMS clear */ | 
| Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 88 | #define E1000_CTRL_EXT_PBA_CLR        0x80000000 /* PBA Clear */ | 
| Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 89 | #define E1000_CTRL_EXT_PHYPDEN        0x00100000 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 90 |  | 
| Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 91 | /* Receive Descriptor bit definitions */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 92 | #define E1000_RXD_STAT_DD       0x01    /* Descriptor Done */ | 
|  | 93 | #define E1000_RXD_STAT_EOP      0x02    /* End of Packet */ | 
|  | 94 | #define E1000_RXD_STAT_IXSM     0x04    /* Ignore checksum */ | 
|  | 95 | #define E1000_RXD_STAT_VP       0x08    /* IEEE VLAN Packet */ | 
| Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 96 | #define E1000_RXD_STAT_UDPCS    0x10    /* UDP xsum calculated */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 97 | #define E1000_RXD_STAT_TCPCS    0x20    /* TCP xsum calculated */ | 
|  | 98 | #define E1000_RXD_ERR_CE        0x01    /* CRC Error */ | 
|  | 99 | #define E1000_RXD_ERR_SE        0x02    /* Symbol Error */ | 
|  | 100 | #define E1000_RXD_ERR_SEQ       0x04    /* Sequence Error */ | 
|  | 101 | #define E1000_RXD_ERR_CXE       0x10    /* Carrier Extension Error */ | 
|  | 102 | #define E1000_RXD_ERR_TCPE      0x20    /* TCP/UDP Checksum Error */ | 
|  | 103 | #define E1000_RXD_ERR_RXE       0x80    /* Rx Data Error */ | 
|  | 104 | #define E1000_RXD_SPC_VLAN_MASK 0x0FFF  /* VLAN ID is in lower 12 bits */ | 
|  | 105 |  | 
|  | 106 | #define E1000_RXDEXT_STATERR_CE    0x01000000 | 
|  | 107 | #define E1000_RXDEXT_STATERR_SE    0x02000000 | 
|  | 108 | #define E1000_RXDEXT_STATERR_SEQ   0x04000000 | 
|  | 109 | #define E1000_RXDEXT_STATERR_CXE   0x10000000 | 
|  | 110 | #define E1000_RXDEXT_STATERR_RXE   0x80000000 | 
|  | 111 |  | 
|  | 112 | /* mask to determine if packets should be dropped due to frame errors */ | 
|  | 113 | #define E1000_RXD_ERR_FRAME_ERR_MASK ( \ | 
|  | 114 | E1000_RXD_ERR_CE  |                \ | 
|  | 115 | E1000_RXD_ERR_SE  |                \ | 
|  | 116 | E1000_RXD_ERR_SEQ |                \ | 
|  | 117 | E1000_RXD_ERR_CXE |                \ | 
|  | 118 | E1000_RXD_ERR_RXE) | 
|  | 119 |  | 
|  | 120 | /* Same mask, but for extended and packet split descriptors */ | 
|  | 121 | #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \ | 
|  | 122 | E1000_RXDEXT_STATERR_CE  |            \ | 
|  | 123 | E1000_RXDEXT_STATERR_SE  |            \ | 
|  | 124 | E1000_RXDEXT_STATERR_SEQ |            \ | 
|  | 125 | E1000_RXDEXT_STATERR_CXE |            \ | 
|  | 126 | E1000_RXDEXT_STATERR_RXE) | 
|  | 127 |  | 
|  | 128 | #define E1000_RXDPS_HDRSTAT_HDRSP              0x00008000 | 
|  | 129 |  | 
|  | 130 | /* Management Control */ | 
|  | 131 | #define E1000_MANC_SMBUS_EN      0x00000001 /* SMBus Enabled - RO */ | 
|  | 132 | #define E1000_MANC_ASF_EN        0x00000002 /* ASF Enabled - RO */ | 
|  | 133 | #define E1000_MANC_ARP_EN        0x00002000 /* Enable ARP Request Filtering */ | 
|  | 134 | #define E1000_MANC_RCV_TCO_EN    0x00020000 /* Receive TCO Packets Enabled */ | 
|  | 135 | #define E1000_MANC_BLK_PHY_RST_ON_IDE   0x00040000 /* Block phy resets */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 136 | /* Enable MAC address filtering */ | 
|  | 137 | #define E1000_MANC_EN_MAC_ADDR_FILTER   0x00100000 | 
|  | 138 | /* Enable MNG packets to host memory */ | 
|  | 139 | #define E1000_MANC_EN_MNG2HOST   0x00200000 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 140 |  | 
| Bruce Allan | cd79161 | 2010-05-10 14:59:51 +0000 | [diff] [blame] | 141 | #define E1000_MANC2H_PORT_623    0x00000020 /* Port 0x26f */ | 
|  | 142 | #define E1000_MANC2H_PORT_664    0x00000040 /* Port 0x298 */ | 
|  | 143 | #define E1000_MDEF_PORT_623      0x00000800 /* Port 0x26f */ | 
|  | 144 | #define E1000_MDEF_PORT_664      0x00000400 /* Port 0x298 */ | 
|  | 145 |  | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 146 | /* Receive Control */ | 
|  | 147 | #define E1000_RCTL_EN             0x00000002    /* enable */ | 
|  | 148 | #define E1000_RCTL_SBP            0x00000004    /* store bad packet */ | 
|  | 149 | #define E1000_RCTL_UPE            0x00000008    /* unicast promiscuous enable */ | 
|  | 150 | #define E1000_RCTL_MPE            0x00000010    /* multicast promiscuous enab */ | 
|  | 151 | #define E1000_RCTL_LPE            0x00000020    /* long packet enable */ | 
|  | 152 | #define E1000_RCTL_LBM_NO         0x00000000    /* no loopback mode */ | 
|  | 153 | #define E1000_RCTL_LBM_MAC        0x00000040    /* MAC loopback mode */ | 
|  | 154 | #define E1000_RCTL_LBM_TCVR       0x000000C0    /* tcvr loopback mode */ | 
|  | 155 | #define E1000_RCTL_DTYP_PS        0x00000400    /* Packet Split descriptor */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 156 | #define E1000_RCTL_RDMTS_HALF     0x00000000    /* Rx desc min threshold size */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 157 | #define E1000_RCTL_MO_SHIFT       12            /* multicast offset shift */ | 
| Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 158 | #define E1000_RCTL_MO_3           0x00003000    /* multicast offset 15:4 */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 159 | #define E1000_RCTL_BAM            0x00008000    /* broadcast enable */ | 
|  | 160 | /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 161 | #define E1000_RCTL_SZ_2048        0x00000000    /* Rx buffer size 2048 */ | 
|  | 162 | #define E1000_RCTL_SZ_1024        0x00010000    /* Rx buffer size 1024 */ | 
|  | 163 | #define E1000_RCTL_SZ_512         0x00020000    /* Rx buffer size 512 */ | 
|  | 164 | #define E1000_RCTL_SZ_256         0x00030000    /* Rx buffer size 256 */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 165 | /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 166 | #define E1000_RCTL_SZ_16384       0x00010000    /* Rx buffer size 16384 */ | 
|  | 167 | #define E1000_RCTL_SZ_8192        0x00020000    /* Rx buffer size 8192 */ | 
|  | 168 | #define E1000_RCTL_SZ_4096        0x00030000    /* Rx buffer size 4096 */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 169 | #define E1000_RCTL_VFE            0x00040000    /* vlan filter enable */ | 
|  | 170 | #define E1000_RCTL_CFIEN          0x00080000    /* canonical form enable */ | 
|  | 171 | #define E1000_RCTL_CFI            0x00100000    /* canonical form indicator */ | 
| Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 172 | #define E1000_RCTL_PMCF           0x00800000    /* pass MAC control frames */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 173 | #define E1000_RCTL_BSEX           0x02000000    /* Buffer size extension */ | 
|  | 174 | #define E1000_RCTL_SECRC          0x04000000    /* Strip Ethernet CRC */ | 
|  | 175 |  | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 176 | /* | 
|  | 177 | * Use byte values for the following shift parameters | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 178 | * Usage: | 
|  | 179 | *     psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) & | 
|  | 180 | *                  E1000_PSRCTL_BSIZE0_MASK) | | 
|  | 181 | *                ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) & | 
|  | 182 | *                  E1000_PSRCTL_BSIZE1_MASK) | | 
|  | 183 | *                ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) & | 
|  | 184 | *                  E1000_PSRCTL_BSIZE2_MASK) | | 
|  | 185 | *                ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |; | 
|  | 186 | *                  E1000_PSRCTL_BSIZE3_MASK)) | 
|  | 187 | * where value0 = [128..16256],  default=256 | 
|  | 188 | *       value1 = [1024..64512], default=4096 | 
|  | 189 | *       value2 = [0..64512],    default=4096 | 
|  | 190 | *       value3 = [0..64512],    default=0 | 
|  | 191 | */ | 
|  | 192 |  | 
|  | 193 | #define E1000_PSRCTL_BSIZE0_MASK   0x0000007F | 
|  | 194 | #define E1000_PSRCTL_BSIZE1_MASK   0x00003F00 | 
|  | 195 | #define E1000_PSRCTL_BSIZE2_MASK   0x003F0000 | 
|  | 196 | #define E1000_PSRCTL_BSIZE3_MASK   0x3F000000 | 
|  | 197 |  | 
|  | 198 | #define E1000_PSRCTL_BSIZE0_SHIFT  7            /* Shift _right_ 7 */ | 
|  | 199 | #define E1000_PSRCTL_BSIZE1_SHIFT  2            /* Shift _right_ 2 */ | 
|  | 200 | #define E1000_PSRCTL_BSIZE2_SHIFT  6            /* Shift _left_ 6 */ | 
|  | 201 | #define E1000_PSRCTL_BSIZE3_SHIFT 14            /* Shift _left_ 14 */ | 
|  | 202 |  | 
|  | 203 | /* SWFW_SYNC Definitions */ | 
|  | 204 | #define E1000_SWFW_EEP_SM   0x1 | 
|  | 205 | #define E1000_SWFW_PHY0_SM  0x2 | 
|  | 206 | #define E1000_SWFW_PHY1_SM  0x4 | 
| David Graham | 2d9498f | 2008-04-23 11:09:14 -0700 | [diff] [blame] | 207 | #define E1000_SWFW_CSR_SM   0x8 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 208 |  | 
|  | 209 | /* Device Control */ | 
|  | 210 | #define E1000_CTRL_FD       0x00000001  /* Full duplex.0=half; 1=full */ | 
|  | 211 | #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */ | 
|  | 212 | #define E1000_CTRL_LRST     0x00000008  /* Link reset. 0=normal,1=reset */ | 
|  | 213 | #define E1000_CTRL_ASDE     0x00000020  /* Auto-speed detect enable */ | 
|  | 214 | #define E1000_CTRL_SLU      0x00000040  /* Set link up (Force Link) */ | 
|  | 215 | #define E1000_CTRL_ILOS     0x00000080  /* Invert Loss-Of Signal */ | 
|  | 216 | #define E1000_CTRL_SPD_SEL  0x00000300  /* Speed Select Mask */ | 
|  | 217 | #define E1000_CTRL_SPD_10   0x00000000  /* Force 10Mb */ | 
|  | 218 | #define E1000_CTRL_SPD_100  0x00000100  /* Force 100Mb */ | 
|  | 219 | #define E1000_CTRL_SPD_1000 0x00000200  /* Force 1Gb */ | 
|  | 220 | #define E1000_CTRL_FRCSPD   0x00000800  /* Force Speed */ | 
|  | 221 | #define E1000_CTRL_FRCDPX   0x00001000  /* Force Duplex */ | 
| Bruce Allan | 6dfaa76 | 2010-05-05 22:00:06 +0000 | [diff] [blame] | 222 | #define E1000_CTRL_LANPHYPC_OVERRIDE 0x00010000 /* SW control of LANPHYPC */ | 
|  | 223 | #define E1000_CTRL_LANPHYPC_VALUE    0x00020000 /* SW value of LANPHYPC */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 224 | #define E1000_CTRL_SWDPIN0  0x00040000  /* SWDPIN 0 value */ | 
|  | 225 | #define E1000_CTRL_SWDPIN1  0x00080000  /* SWDPIN 1 value */ | 
|  | 226 | #define E1000_CTRL_SWDPIO0  0x00400000  /* SWDPIN 0 Input or output */ | 
|  | 227 | #define E1000_CTRL_RST      0x04000000  /* Global reset */ | 
|  | 228 | #define E1000_CTRL_RFCE     0x08000000  /* Receive Flow Control enable */ | 
|  | 229 | #define E1000_CTRL_TFCE     0x10000000  /* Transmit flow control enable */ | 
|  | 230 | #define E1000_CTRL_VME      0x40000000  /* IEEE VLAN mode enable */ | 
|  | 231 | #define E1000_CTRL_PHY_RST  0x80000000  /* PHY Reset */ | 
|  | 232 |  | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 233 | /* | 
|  | 234 | * Bit definitions for the Management Data IO (MDIO) and Management Data | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 235 | * Clock (MDC) pins in the Device Control Register. | 
|  | 236 | */ | 
|  | 237 |  | 
|  | 238 | /* Device Status */ | 
|  | 239 | #define E1000_STATUS_FD         0x00000001      /* Full duplex.0=half,1=full */ | 
|  | 240 | #define E1000_STATUS_LU         0x00000002      /* Link up.0=no,1=link */ | 
|  | 241 | #define E1000_STATUS_FUNC_MASK  0x0000000C      /* PCI Function Mask */ | 
|  | 242 | #define E1000_STATUS_FUNC_SHIFT 2 | 
|  | 243 | #define E1000_STATUS_FUNC_1     0x00000004      /* Function 1 */ | 
|  | 244 | #define E1000_STATUS_TXOFF      0x00000010      /* transmission paused */ | 
|  | 245 | #define E1000_STATUS_SPEED_10   0x00000000      /* Speed 10Mb/s */ | 
|  | 246 | #define E1000_STATUS_SPEED_100  0x00000040      /* Speed 100Mb/s */ | 
|  | 247 | #define E1000_STATUS_SPEED_1000 0x00000080      /* Speed 1000Mb/s */ | 
|  | 248 | #define E1000_STATUS_LAN_INIT_DONE 0x00000200   /* Lan Init Completion by NVM */ | 
| Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 249 | #define E1000_STATUS_PHYRA      0x00000400      /* PHY Reset Asserted */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 250 | #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Status of Master requests. */ | 
|  | 251 |  | 
| Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 252 | /* Constants used to interpret the masked PCI-X bus speed. */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 253 |  | 
|  | 254 | #define HALF_DUPLEX 1 | 
|  | 255 | #define FULL_DUPLEX 2 | 
|  | 256 |  | 
|  | 257 |  | 
|  | 258 | #define ADVERTISE_10_HALF                 0x0001 | 
|  | 259 | #define ADVERTISE_10_FULL                 0x0002 | 
|  | 260 | #define ADVERTISE_100_HALF                0x0004 | 
|  | 261 | #define ADVERTISE_100_FULL                0x0008 | 
|  | 262 | #define ADVERTISE_1000_HALF               0x0010 /* Not used, just FYI */ | 
|  | 263 | #define ADVERTISE_1000_FULL               0x0020 | 
|  | 264 |  | 
|  | 265 | /* 1000/H is not supported, nor spec-compliant. */ | 
|  | 266 | #define E1000_ALL_SPEED_DUPLEX ( ADVERTISE_10_HALF |   ADVERTISE_10_FULL | \ | 
|  | 267 | ADVERTISE_100_HALF |  ADVERTISE_100_FULL | \ | 
|  | 268 | ADVERTISE_1000_FULL) | 
|  | 269 | #define E1000_ALL_NOT_GIG      ( ADVERTISE_10_HALF |   ADVERTISE_10_FULL | \ | 
|  | 270 | ADVERTISE_100_HALF |  ADVERTISE_100_FULL) | 
|  | 271 | #define E1000_ALL_100_SPEED    (ADVERTISE_100_HALF |  ADVERTISE_100_FULL) | 
|  | 272 | #define E1000_ALL_10_SPEED      (ADVERTISE_10_HALF |   ADVERTISE_10_FULL) | 
|  | 273 | #define E1000_ALL_HALF_DUPLEX   (ADVERTISE_10_HALF |  ADVERTISE_100_HALF) | 
|  | 274 |  | 
|  | 275 | #define AUTONEG_ADVERTISE_SPEED_DEFAULT   E1000_ALL_SPEED_DUPLEX | 
|  | 276 |  | 
|  | 277 | /* LED Control */ | 
| Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 278 | #define E1000_PHY_LED0_MODE_MASK          0x00000007 | 
|  | 279 | #define E1000_PHY_LED0_IVRT               0x00000008 | 
|  | 280 | #define E1000_PHY_LED0_MASK               0x0000001F | 
|  | 281 |  | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 282 | #define E1000_LEDCTL_LED0_MODE_MASK       0x0000000F | 
|  | 283 | #define E1000_LEDCTL_LED0_MODE_SHIFT      0 | 
|  | 284 | #define E1000_LEDCTL_LED0_IVRT            0x00000040 | 
|  | 285 | #define E1000_LEDCTL_LED0_BLINK           0x00000080 | 
|  | 286 |  | 
| Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 287 | #define E1000_LEDCTL_MODE_LINK_UP       0x2 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 288 | #define E1000_LEDCTL_MODE_LED_ON        0xE | 
|  | 289 | #define E1000_LEDCTL_MODE_LED_OFF       0xF | 
|  | 290 |  | 
|  | 291 | /* Transmit Descriptor bit definitions */ | 
|  | 292 | #define E1000_TXD_DTYP_D     0x00100000 /* Data Descriptor */ | 
|  | 293 | #define E1000_TXD_POPTS_IXSM 0x01       /* Insert IP checksum */ | 
|  | 294 | #define E1000_TXD_POPTS_TXSM 0x02       /* Insert TCP/UDP checksum */ | 
|  | 295 | #define E1000_TXD_CMD_EOP    0x01000000 /* End of Packet */ | 
|  | 296 | #define E1000_TXD_CMD_IFCS   0x02000000 /* Insert FCS (Ethernet CRC) */ | 
|  | 297 | #define E1000_TXD_CMD_IC     0x04000000 /* Insert Checksum */ | 
|  | 298 | #define E1000_TXD_CMD_RS     0x08000000 /* Report Status */ | 
|  | 299 | #define E1000_TXD_CMD_RPS    0x10000000 /* Report Packet Sent */ | 
|  | 300 | #define E1000_TXD_CMD_DEXT   0x20000000 /* Descriptor extension (0 = legacy) */ | 
|  | 301 | #define E1000_TXD_CMD_VLE    0x40000000 /* Add VLAN tag */ | 
|  | 302 | #define E1000_TXD_CMD_IDE    0x80000000 /* Enable Tidv register */ | 
|  | 303 | #define E1000_TXD_STAT_DD    0x00000001 /* Descriptor Done */ | 
|  | 304 | #define E1000_TXD_STAT_EC    0x00000002 /* Excess Collisions */ | 
|  | 305 | #define E1000_TXD_STAT_LC    0x00000004 /* Late Collisions */ | 
|  | 306 | #define E1000_TXD_STAT_TU    0x00000008 /* Transmit underrun */ | 
|  | 307 | #define E1000_TXD_CMD_TCP    0x01000000 /* TCP packet */ | 
|  | 308 | #define E1000_TXD_CMD_IP     0x02000000 /* IP packet */ | 
|  | 309 | #define E1000_TXD_CMD_TSE    0x04000000 /* TCP Seg enable */ | 
|  | 310 | #define E1000_TXD_STAT_TC    0x00000004 /* Tx Underrun */ | 
|  | 311 |  | 
|  | 312 | /* Transmit Control */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 313 | #define E1000_TCTL_EN     0x00000002    /* enable Tx */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 314 | #define E1000_TCTL_PSP    0x00000008    /* pad short packets */ | 
|  | 315 | #define E1000_TCTL_CT     0x00000ff0    /* collision threshold */ | 
|  | 316 | #define E1000_TCTL_COLD   0x003ff000    /* collision distance */ | 
|  | 317 | #define E1000_TCTL_RTLC   0x01000000    /* Re-transmit on late collision */ | 
|  | 318 | #define E1000_TCTL_MULR   0x10000000    /* Multiple request support */ | 
|  | 319 |  | 
|  | 320 | /* Transmit Arbitration Count */ | 
|  | 321 |  | 
|  | 322 | /* SerDes Control */ | 
|  | 323 | #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400 | 
|  | 324 |  | 
|  | 325 | /* Receive Checksum Control */ | 
|  | 326 | #define E1000_RXCSUM_TUOFL     0x00000200   /* TCP / UDP checksum offload */ | 
|  | 327 | #define E1000_RXCSUM_IPPCSE    0x00001000   /* IP payload checksum enable */ | 
|  | 328 |  | 
|  | 329 | /* Header split receive */ | 
| Jesse Brandeburg | a80483d | 2010-03-05 02:21:44 +0000 | [diff] [blame] | 330 | #define E1000_RFCTL_NFSW_DIS            0x00000040 | 
|  | 331 | #define E1000_RFCTL_NFSR_DIS            0x00000080 | 
| Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 332 | #define E1000_RFCTL_ACK_DIS             0x00001000 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 333 | #define E1000_RFCTL_EXTEN               0x00008000 | 
|  | 334 | #define E1000_RFCTL_IPV6_EX_DIS         0x00010000 | 
|  | 335 | #define E1000_RFCTL_NEW_IPV6_EXT_DIS    0x00020000 | 
|  | 336 |  | 
|  | 337 | /* Collision related configuration parameters */ | 
|  | 338 | #define E1000_COLLISION_THRESHOLD       15 | 
|  | 339 | #define E1000_CT_SHIFT                  4 | 
|  | 340 | #define E1000_COLLISION_DISTANCE        63 | 
|  | 341 | #define E1000_COLD_SHIFT                12 | 
|  | 342 |  | 
|  | 343 | /* Default values for the transmit IPG register */ | 
|  | 344 | #define DEFAULT_82543_TIPG_IPGT_COPPER 8 | 
|  | 345 |  | 
|  | 346 | #define E1000_TIPG_IPGT_MASK  0x000003FF | 
|  | 347 |  | 
|  | 348 | #define DEFAULT_82543_TIPG_IPGR1 8 | 
|  | 349 | #define E1000_TIPG_IPGR1_SHIFT  10 | 
|  | 350 |  | 
|  | 351 | #define DEFAULT_82543_TIPG_IPGR2 6 | 
|  | 352 | #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7 | 
|  | 353 | #define E1000_TIPG_IPGR2_SHIFT  20 | 
|  | 354 |  | 
|  | 355 | #define MAX_JUMBO_FRAME_SIZE    0x3F00 | 
|  | 356 |  | 
|  | 357 | /* Extended Configuration Control and Size */ | 
|  | 358 | #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP      0x00000020 | 
|  | 359 | #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE       0x00000001 | 
| Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 360 | #define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE       0x00000008 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 361 | #define E1000_EXTCNF_CTRL_SWFLAG                 0x00000020 | 
| Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 362 | #define E1000_EXTCNF_CTRL_GATE_PHY_CFG           0x00000080 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 363 | #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK   0x00FF0000 | 
|  | 364 | #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT          16 | 
|  | 365 | #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK   0x0FFF0000 | 
|  | 366 | #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT          16 | 
|  | 367 |  | 
|  | 368 | #define E1000_PHY_CTRL_D0A_LPLU           0x00000002 | 
|  | 369 | #define E1000_PHY_CTRL_NOND0A_LPLU        0x00000004 | 
|  | 370 | #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008 | 
|  | 371 | #define E1000_PHY_CTRL_GBE_DISABLE        0x00000040 | 
|  | 372 |  | 
|  | 373 | #define E1000_KABGTXD_BGSQLBIAS           0x00050000 | 
|  | 374 |  | 
|  | 375 | /* PBA constants */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 376 | #define E1000_PBA_8K  0x0008    /* 8KB */ | 
|  | 377 | #define E1000_PBA_16K 0x0010    /* 16KB */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 378 |  | 
|  | 379 | #define E1000_PBS_16K E1000_PBA_16K | 
|  | 380 |  | 
|  | 381 | #define IFS_MAX       80 | 
|  | 382 | #define IFS_MIN       40 | 
|  | 383 | #define IFS_RATIO     4 | 
|  | 384 | #define IFS_STEP      10 | 
|  | 385 | #define MIN_NUM_XMITS 1000 | 
|  | 386 |  | 
|  | 387 | /* SW Semaphore Register */ | 
|  | 388 | #define E1000_SWSM_SMBI         0x00000001 /* Driver Semaphore bit */ | 
|  | 389 | #define E1000_SWSM_SWESMBI      0x00000002 /* FW Semaphore bit */ | 
|  | 390 | #define E1000_SWSM_DRV_LOAD     0x00000008 /* Driver Loaded Bit */ | 
|  | 391 |  | 
| Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 392 | #define E1000_SWSM2_LOCK        0x00000002 /* Secondary driver semaphore bit */ | 
|  | 393 |  | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 394 | /* Interrupt Cause Read */ | 
|  | 395 | #define E1000_ICR_TXDW          0x00000001 /* Transmit desc written back */ | 
|  | 396 | #define E1000_ICR_LSC           0x00000004 /* Link Status Change */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 397 | #define E1000_ICR_RXSEQ         0x00000008 /* Rx sequence error */ | 
|  | 398 | #define E1000_ICR_RXDMT0        0x00000010 /* Rx desc min. threshold (0) */ | 
|  | 399 | #define E1000_ICR_RXT0          0x00000080 /* Rx timer intr (ring 0) */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 400 | #define E1000_ICR_INT_ASSERTED  0x80000000 /* If this bit asserted, the driver should claim the interrupt */ | 
| Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 401 | #define E1000_ICR_RXQ0          0x00100000 /* Rx Queue 0 Interrupt */ | 
|  | 402 | #define E1000_ICR_RXQ1          0x00200000 /* Rx Queue 1 Interrupt */ | 
|  | 403 | #define E1000_ICR_TXQ0          0x00400000 /* Tx Queue 0 Interrupt */ | 
|  | 404 | #define E1000_ICR_TXQ1          0x00800000 /* Tx Queue 1 Interrupt */ | 
|  | 405 | #define E1000_ICR_OTHER         0x01000000 /* Other Interrupts */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 406 |  | 
| Alexander Duyck | 6ea7ae1 | 2008-11-14 06:54:36 +0000 | [diff] [blame] | 407 | /* PBA ECC Register */ | 
|  | 408 | #define E1000_PBA_ECC_COUNTER_MASK  0xFFF00000 /* ECC counter mask */ | 
|  | 409 | #define E1000_PBA_ECC_COUNTER_SHIFT 20         /* ECC counter shift value */ | 
|  | 410 | #define E1000_PBA_ECC_CORR_EN       0x00000001 /* ECC correction enable */ | 
|  | 411 | #define E1000_PBA_ECC_STAT_CLR      0x00000002 /* Clear ECC error counter */ | 
|  | 412 | #define E1000_PBA_ECC_INT_EN        0x00000004 /* Enable ICR bit 5 for ECC */ | 
|  | 413 |  | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 414 | /* | 
|  | 415 | * This defines the bits that are set in the Interrupt Mask | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 416 | * Set/Read Register.  Each bit is documented below: | 
|  | 417 | *   o RXT0   = Receiver Timer Interrupt (ring 0) | 
|  | 418 | *   o TXDW   = Transmit Descriptor Written Back | 
|  | 419 | *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) | 
|  | 420 | *   o RXSEQ  = Receive Sequence Error | 
|  | 421 | *   o LSC    = Link Status Change | 
|  | 422 | */ | 
|  | 423 | #define IMS_ENABLE_MASK ( \ | 
|  | 424 | E1000_IMS_RXT0   |    \ | 
|  | 425 | E1000_IMS_TXDW   |    \ | 
|  | 426 | E1000_IMS_RXDMT0 |    \ | 
|  | 427 | E1000_IMS_RXSEQ  |    \ | 
|  | 428 | E1000_IMS_LSC) | 
|  | 429 |  | 
|  | 430 | /* Interrupt Mask Set */ | 
|  | 431 | #define E1000_IMS_TXDW      E1000_ICR_TXDW      /* Transmit desc written back */ | 
|  | 432 | #define E1000_IMS_LSC       E1000_ICR_LSC       /* Link Status Change */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 433 | #define E1000_IMS_RXSEQ     E1000_ICR_RXSEQ     /* Rx sequence error */ | 
|  | 434 | #define E1000_IMS_RXDMT0    E1000_ICR_RXDMT0    /* Rx desc min. threshold */ | 
|  | 435 | #define E1000_IMS_RXT0      E1000_ICR_RXT0      /* Rx timer intr */ | 
| Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 436 | #define E1000_IMS_RXQ0      E1000_ICR_RXQ0      /* Rx Queue 0 Interrupt */ | 
|  | 437 | #define E1000_IMS_RXQ1      E1000_ICR_RXQ1      /* Rx Queue 1 Interrupt */ | 
|  | 438 | #define E1000_IMS_TXQ0      E1000_ICR_TXQ0      /* Tx Queue 0 Interrupt */ | 
|  | 439 | #define E1000_IMS_TXQ1      E1000_ICR_TXQ1      /* Tx Queue 1 Interrupt */ | 
|  | 440 | #define E1000_IMS_OTHER     E1000_ICR_OTHER     /* Other Interrupts */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 441 |  | 
|  | 442 | /* Interrupt Cause Set */ | 
|  | 443 | #define E1000_ICS_LSC       E1000_ICR_LSC       /* Link Status Change */ | 
| Bruce Allan | f8d59f7 | 2008-08-08 18:36:11 -0700 | [diff] [blame] | 444 | #define E1000_ICS_RXSEQ     E1000_ICR_RXSEQ     /* Rx sequence error */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 445 | #define E1000_ICS_RXDMT0    E1000_ICR_RXDMT0    /* Rx desc min. threshold */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 446 |  | 
|  | 447 | /* Transmit Descriptor Control */ | 
|  | 448 | #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */ | 
| Jesse Brandeburg | 3a3b758 | 2010-09-29 21:38:49 +0000 | [diff] [blame] | 449 | #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 450 | #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */ | 
| Jesse Brandeburg | 3a3b758 | 2010-09-29 21:38:49 +0000 | [diff] [blame] | 451 | #define E1000_TXDCTL_GRAN    0x01000000 /* TXDCTL Granularity */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 452 | #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ | 
|  | 453 | #define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 454 | /* Enable the counting of desc. still to be processed. */ | 
|  | 455 | #define E1000_TXDCTL_COUNT_DESC 0x00400000 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 456 |  | 
|  | 457 | /* Flow Control Constants */ | 
|  | 458 | #define FLOW_CONTROL_ADDRESS_LOW  0x00C28001 | 
|  | 459 | #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 | 
|  | 460 | #define FLOW_CONTROL_TYPE         0x8808 | 
|  | 461 |  | 
|  | 462 | /* 802.1q VLAN Packet Size */ | 
|  | 463 | #define E1000_VLAN_FILTER_TBL_SIZE 128  /* VLAN Filter Table (4096 bits) */ | 
|  | 464 |  | 
|  | 465 | /* Receive Address */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 466 | /* | 
|  | 467 | * Number of high/low register pairs in the RAR. The RAR (Receive Address | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 468 | * Registers) holds the directed and multicast addresses that we monitor. | 
|  | 469 | * Technically, we have 16 spots.  However, we reserve one of these spots | 
|  | 470 | * (RAR[15]) for our directed address used by controllers with | 
|  | 471 | * manageability enabled, allowing us room for 15 multicast addresses. | 
|  | 472 | */ | 
|  | 473 | #define E1000_RAR_ENTRIES     15 | 
|  | 474 | #define E1000_RAH_AV  0x80000000        /* Receive descriptor valid */ | 
| Bruce Allan | 608f8a0 | 2010-01-13 02:04:58 +0000 | [diff] [blame] | 475 | #define E1000_RAL_MAC_ADDR_LEN 4 | 
|  | 476 | #define E1000_RAH_MAC_ADDR_LEN 2 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 477 |  | 
|  | 478 | /* Error Codes */ | 
|  | 479 | #define E1000_ERR_NVM      1 | 
|  | 480 | #define E1000_ERR_PHY      2 | 
|  | 481 | #define E1000_ERR_CONFIG   3 | 
|  | 482 | #define E1000_ERR_PARAM    4 | 
|  | 483 | #define E1000_ERR_MAC_INIT 5 | 
|  | 484 | #define E1000_ERR_PHY_TYPE 6 | 
|  | 485 | #define E1000_ERR_RESET   9 | 
|  | 486 | #define E1000_ERR_MASTER_REQUESTS_PENDING 10 | 
|  | 487 | #define E1000_ERR_HOST_INTERFACE_COMMAND 11 | 
|  | 488 | #define E1000_BLK_PHY_RESET   12 | 
|  | 489 | #define E1000_ERR_SWFW_SYNC 13 | 
|  | 490 | #define E1000_NOT_IMPLEMENTED 14 | 
| Bruce Allan | 073287c | 2010-11-24 06:01:51 +0000 | [diff] [blame] | 491 | #define E1000_ERR_INVALID_ARGUMENT  16 | 
|  | 492 | #define E1000_ERR_NO_SPACE          17 | 
|  | 493 | #define E1000_ERR_NVM_PBA_SECTION   18 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 494 |  | 
|  | 495 | /* Loop limit on how long we wait for auto-negotiation to complete */ | 
|  | 496 | #define FIBER_LINK_UP_LIMIT               50 | 
|  | 497 | #define COPPER_LINK_UP_LIMIT              10 | 
|  | 498 | #define PHY_AUTO_NEG_LIMIT                45 | 
|  | 499 | #define PHY_FORCE_LIMIT                   20 | 
|  | 500 | /* Number of 100 microseconds we wait for PCI Express master disable */ | 
|  | 501 | #define MASTER_DISABLE_TIMEOUT      800 | 
|  | 502 | /* Number of milliseconds we wait for PHY configuration done after MAC reset */ | 
|  | 503 | #define PHY_CFG_TIMEOUT             100 | 
|  | 504 | /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */ | 
|  | 505 | #define MDIO_OWNERSHIP_TIMEOUT      10 | 
|  | 506 | /* Number of milliseconds for NVM auto read done after MAC reset. */ | 
|  | 507 | #define AUTO_READ_DONE_TIMEOUT      10 | 
|  | 508 |  | 
|  | 509 | /* Flow Control */ | 
| Bruce Allan | 3ec2a2b | 2009-06-02 11:28:39 +0000 | [diff] [blame] | 510 | #define E1000_FCRTH_RTH  0x0000FFF8     /* Mask Bits[15:3] for RTH */ | 
|  | 511 | #define E1000_FCRTL_RTL  0x0000FFF8     /* Mask Bits[15:3] for RTL */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 512 | #define E1000_FCRTL_XONE 0x80000000     /* Enable XON frame transmission */ | 
|  | 513 |  | 
|  | 514 | /* Transmit Configuration Word */ | 
|  | 515 | #define E1000_TXCW_FD         0x00000020        /* TXCW full duplex */ | 
|  | 516 | #define E1000_TXCW_PAUSE      0x00000080        /* TXCW sym pause request */ | 
|  | 517 | #define E1000_TXCW_ASM_DIR    0x00000100        /* TXCW astm pause direction */ | 
|  | 518 | #define E1000_TXCW_PAUSE_MASK 0x00000180        /* TXCW pause request mask */ | 
|  | 519 | #define E1000_TXCW_ANE        0x80000000        /* Auto-neg enable */ | 
|  | 520 |  | 
|  | 521 | /* Receive Configuration Word */ | 
| Bruce Allan | d478eb4 | 2010-11-16 19:50:13 -0800 | [diff] [blame] | 522 | #define E1000_RXCW_CW         0x0000ffff        /* RxConfigWord mask */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 523 | #define E1000_RXCW_IV         0x08000000        /* Receive config invalid */ | 
|  | 524 | #define E1000_RXCW_C          0x20000000        /* Receive config */ | 
|  | 525 | #define E1000_RXCW_SYNCH      0x40000000        /* Receive config synch */ | 
|  | 526 |  | 
|  | 527 | /* PCI Express Control */ | 
|  | 528 | #define E1000_GCR_RXD_NO_SNOOP          0x00000001 | 
|  | 529 | #define E1000_GCR_RXDSCW_NO_SNOOP       0x00000002 | 
|  | 530 | #define E1000_GCR_RXDSCR_NO_SNOOP       0x00000004 | 
|  | 531 | #define E1000_GCR_TXD_NO_SNOOP          0x00000008 | 
|  | 532 | #define E1000_GCR_TXDSCW_NO_SNOOP       0x00000010 | 
|  | 533 | #define E1000_GCR_TXDSCR_NO_SNOOP       0x00000020 | 
|  | 534 |  | 
|  | 535 | #define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP         | \ | 
|  | 536 | E1000_GCR_RXDSCW_NO_SNOOP      | \ | 
|  | 537 | E1000_GCR_RXDSCR_NO_SNOOP      | \ | 
|  | 538 | E1000_GCR_TXD_NO_SNOOP         | \ | 
|  | 539 | E1000_GCR_TXDSCW_NO_SNOOP      | \ | 
|  | 540 | E1000_GCR_TXDSCR_NO_SNOOP) | 
|  | 541 |  | 
|  | 542 | /* PHY Control Register */ | 
|  | 543 | #define MII_CR_FULL_DUPLEX      0x0100  /* FDX =1, half duplex =0 */ | 
|  | 544 | #define MII_CR_RESTART_AUTO_NEG 0x0200  /* Restart auto negotiation */ | 
|  | 545 | #define MII_CR_POWER_DOWN       0x0800  /* Power down */ | 
|  | 546 | #define MII_CR_AUTO_NEG_EN      0x1000  /* Auto Neg Enable */ | 
|  | 547 | #define MII_CR_LOOPBACK         0x4000  /* 0 = normal, 1 = loopback */ | 
|  | 548 | #define MII_CR_RESET            0x8000  /* 0 = normal, 1 = PHY reset */ | 
|  | 549 | #define MII_CR_SPEED_1000       0x0040 | 
|  | 550 | #define MII_CR_SPEED_100        0x2000 | 
|  | 551 | #define MII_CR_SPEED_10         0x0000 | 
|  | 552 |  | 
|  | 553 | /* PHY Status Register */ | 
|  | 554 | #define MII_SR_LINK_STATUS       0x0004 /* Link Status 1 = link */ | 
|  | 555 | #define MII_SR_AUTONEG_COMPLETE  0x0020 /* Auto Neg Complete */ | 
|  | 556 |  | 
|  | 557 | /* Autoneg Advertisement Register */ | 
|  | 558 | #define NWAY_AR_10T_HD_CAPS      0x0020   /* 10T   Half Duplex Capable */ | 
|  | 559 | #define NWAY_AR_10T_FD_CAPS      0x0040   /* 10T   Full Duplex Capable */ | 
|  | 560 | #define NWAY_AR_100TX_HD_CAPS    0x0080   /* 100TX Half Duplex Capable */ | 
|  | 561 | #define NWAY_AR_100TX_FD_CAPS    0x0100   /* 100TX Full Duplex Capable */ | 
|  | 562 | #define NWAY_AR_PAUSE            0x0400   /* Pause operation desired */ | 
|  | 563 | #define NWAY_AR_ASM_DIR          0x0800   /* Asymmetric Pause Direction bit */ | 
|  | 564 |  | 
|  | 565 | /* Link Partner Ability Register (Base Page) */ | 
|  | 566 | #define NWAY_LPAR_PAUSE          0x0400 /* LP Pause operation desired */ | 
|  | 567 | #define NWAY_LPAR_ASM_DIR        0x0800 /* LP Asymmetric Pause Direction bit */ | 
|  | 568 |  | 
|  | 569 | /* Autoneg Expansion Register */ | 
| Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 570 | #define NWAY_ER_LP_NWAY_CAPS     0x0001 /* LP has Auto Neg Capability */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 571 |  | 
|  | 572 | /* 1000BASE-T Control Register */ | 
|  | 573 | #define CR_1000T_HD_CAPS         0x0100 /* Advertise 1000T HD capability */ | 
|  | 574 | #define CR_1000T_FD_CAPS         0x0200 /* Advertise 1000T FD capability  */ | 
|  | 575 | /* 0=DTE device */ | 
|  | 576 | #define CR_1000T_MS_VALUE        0x0800 /* 1=Configure PHY as Master */ | 
|  | 577 | /* 0=Configure PHY as Slave */ | 
|  | 578 | #define CR_1000T_MS_ENABLE       0x1000 /* 1=Master/Slave manual config value */ | 
|  | 579 | /* 0=Automatic Master/Slave config */ | 
|  | 580 |  | 
|  | 581 | /* 1000BASE-T Status Register */ | 
|  | 582 | #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ | 
|  | 583 | #define SR_1000T_LOCAL_RX_STATUS  0x2000 /* Local receiver OK */ | 
|  | 584 |  | 
|  | 585 |  | 
|  | 586 | /* PHY 1000 MII Register/Bit Definitions */ | 
|  | 587 | /* PHY Registers defined by IEEE */ | 
|  | 588 | #define PHY_CONTROL      0x00 /* Control Register */ | 
| Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 589 | #define PHY_STATUS       0x01 /* Status Register */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 590 | #define PHY_ID1          0x02 /* Phy Id Reg (word 1) */ | 
|  | 591 | #define PHY_ID2          0x03 /* Phy Id Reg (word 2) */ | 
|  | 592 | #define PHY_AUTONEG_ADV  0x04 /* Autoneg Advertisement */ | 
|  | 593 | #define PHY_LP_ABILITY   0x05 /* Link Partner Ability (Base Page) */ | 
| Bruce Allan | 7c25769 | 2008-04-23 11:09:00 -0700 | [diff] [blame] | 594 | #define PHY_AUTONEG_EXP  0x06 /* Autoneg Expansion Reg */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 595 | #define PHY_1000T_CTRL   0x09 /* 1000Base-T Control Reg */ | 
|  | 596 | #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ | 
| Bruce Allan | 7c25769 | 2008-04-23 11:09:00 -0700 | [diff] [blame] | 597 | #define PHY_EXT_STATUS   0x0F /* Extended Status Reg */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 598 |  | 
| Bruce Allan | e65fa87 | 2009-07-01 13:27:31 +0000 | [diff] [blame] | 599 | #define PHY_CONTROL_LB   0x4000 /* PHY Loopback bit */ | 
|  | 600 |  | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 601 | /* NVM Control */ | 
|  | 602 | #define E1000_EECD_SK        0x00000001 /* NVM Clock */ | 
|  | 603 | #define E1000_EECD_CS        0x00000002 /* NVM Chip Select */ | 
|  | 604 | #define E1000_EECD_DI        0x00000004 /* NVM Data In */ | 
|  | 605 | #define E1000_EECD_DO        0x00000008 /* NVM Data Out */ | 
|  | 606 | #define E1000_EECD_REQ       0x00000040 /* NVM Access Request */ | 
|  | 607 | #define E1000_EECD_GNT       0x00000080 /* NVM Access Grant */ | 
| Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 608 | #define E1000_EECD_PRES      0x00000100 /* NVM Present */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 609 | #define E1000_EECD_SIZE      0x00000200 /* NVM Size (0=64 word 1=256 word) */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 610 | /* NVM Addressing bits based on type (0-small, 1-large) */ | 
|  | 611 | #define E1000_EECD_ADDR_BITS 0x00000400 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 612 | #define E1000_NVM_GRANT_ATTEMPTS   1000 /* NVM # attempts to gain grant */ | 
|  | 613 | #define E1000_EECD_AUTO_RD          0x00000200  /* NVM Auto Read done */ | 
|  | 614 | #define E1000_EECD_SIZE_EX_MASK     0x00007800  /* NVM Size */ | 
|  | 615 | #define E1000_EECD_SIZE_EX_SHIFT     11 | 
|  | 616 | #define E1000_EECD_FLUPD     0x00080000 /* Update FLASH */ | 
|  | 617 | #define E1000_EECD_AUPDEN    0x00100000 /* Enable Autonomous FLASH update */ | 
|  | 618 | #define E1000_EECD_SEC1VAL   0x00400000 /* Sector One Valid */ | 
| Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 619 | #define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES) | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 620 |  | 
|  | 621 | #define E1000_NVM_RW_REG_DATA   16   /* Offset to data in NVM read/write registers */ | 
|  | 622 | #define E1000_NVM_RW_REG_DONE   2    /* Offset to READ/WRITE done bit */ | 
|  | 623 | #define E1000_NVM_RW_REG_START  1    /* Start operation */ | 
|  | 624 | #define E1000_NVM_RW_ADDR_SHIFT 2    /* Shift to the address bits */ | 
|  | 625 | #define E1000_NVM_POLL_WRITE    1    /* Flag for polling for write complete */ | 
|  | 626 | #define E1000_NVM_POLL_READ     0    /* Flag for polling for read complete */ | 
|  | 627 | #define E1000_FLASH_UPDATES  2000 | 
|  | 628 |  | 
|  | 629 | /* NVM Word Offsets */ | 
| Bruce Allan | 1aef70e | 2010-08-19 15:48:52 -0700 | [diff] [blame] | 630 | #define NVM_COMPAT                 0x0003 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 631 | #define NVM_ID_LED_SETTINGS        0x0004 | 
|  | 632 | #define NVM_INIT_CONTROL2_REG      0x000F | 
|  | 633 | #define NVM_INIT_CONTROL3_PORT_B   0x0014 | 
|  | 634 | #define NVM_INIT_3GIO_3            0x001A | 
|  | 635 | #define NVM_INIT_CONTROL3_PORT_A   0x0024 | 
|  | 636 | #define NVM_CFG                    0x0012 | 
| Bill Hayes | 93ca161 | 2007-10-31 15:21:52 -0700 | [diff] [blame] | 637 | #define NVM_ALT_MAC_ADDR_PTR       0x0037 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 638 | #define NVM_CHECKSUM_REG           0x003F | 
|  | 639 |  | 
| Bruce Allan | a65a4a0 | 2010-05-10 15:01:51 +0000 | [diff] [blame] | 640 | #define E1000_NVM_INIT_CTRL2_MNGM 0x6000 /* Manageability Operation Mode mask */ | 
|  | 641 |  | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 642 | #define E1000_NVM_CFG_DONE_PORT_0  0x40000 /* MNG config cycle done */ | 
|  | 643 | #define E1000_NVM_CFG_DONE_PORT_1  0x80000 /* ...for second port */ | 
|  | 644 |  | 
|  | 645 | /* Mask bits for fields in Word 0x0f of the NVM */ | 
|  | 646 | #define NVM_WORD0F_PAUSE_MASK       0x3000 | 
|  | 647 | #define NVM_WORD0F_PAUSE            0x1000 | 
|  | 648 | #define NVM_WORD0F_ASM_DIR          0x2000 | 
|  | 649 |  | 
|  | 650 | /* Mask bits for fields in Word 0x1a of the NVM */ | 
|  | 651 | #define NVM_WORD1A_ASPM_MASK  0x000C | 
|  | 652 |  | 
| Bruce Allan | 1aef70e | 2010-08-19 15:48:52 -0700 | [diff] [blame] | 653 | /* Mask bits for fields in Word 0x03 of the EEPROM */ | 
|  | 654 | #define NVM_COMPAT_LOM    0x0800 | 
|  | 655 |  | 
| Bruce Allan | 073287c | 2010-11-24 06:01:51 +0000 | [diff] [blame] | 656 | /* length of string needed to store PBA number */ | 
|  | 657 | #define E1000_PBANUM_LENGTH             11 | 
|  | 658 |  | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 659 | /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */ | 
|  | 660 | #define NVM_SUM                    0xBABA | 
|  | 661 |  | 
|  | 662 | /* PBA (printed board assembly) number words */ | 
|  | 663 | #define NVM_PBA_OFFSET_0           8 | 
|  | 664 | #define NVM_PBA_OFFSET_1           9 | 
| Bruce Allan | 073287c | 2010-11-24 06:01:51 +0000 | [diff] [blame] | 665 | #define NVM_PBA_PTR_GUARD          0xFAFA | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 666 | #define NVM_WORD_SIZE_BASE_SHIFT   6 | 
|  | 667 |  | 
|  | 668 | /* NVM Commands - SPI */ | 
|  | 669 | #define NVM_MAX_RETRY_SPI          5000 /* Max wait of 5ms, for RDY signal */ | 
|  | 670 | #define NVM_READ_OPCODE_SPI        0x03 /* NVM read opcode */ | 
|  | 671 | #define NVM_WRITE_OPCODE_SPI       0x02 /* NVM write opcode */ | 
|  | 672 | #define NVM_A8_OPCODE_SPI          0x08 /* opcode bit-3 = address bit-8 */ | 
|  | 673 | #define NVM_WREN_OPCODE_SPI        0x06 /* NVM set Write Enable latch */ | 
|  | 674 | #define NVM_RDSR_OPCODE_SPI        0x05 /* NVM read Status register */ | 
|  | 675 |  | 
|  | 676 | /* SPI NVM Status Register */ | 
|  | 677 | #define NVM_STATUS_RDY_SPI         0x01 | 
|  | 678 |  | 
|  | 679 | /* Word definitions for ID LED Settings */ | 
|  | 680 | #define ID_LED_RESERVED_0000 0x0000 | 
|  | 681 | #define ID_LED_RESERVED_FFFF 0xFFFF | 
|  | 682 | #define ID_LED_DEFAULT       ((ID_LED_OFF1_ON2  << 12) | \ | 
|  | 683 | (ID_LED_OFF1_OFF2 <<  8) | \ | 
|  | 684 | (ID_LED_DEF1_DEF2 <<  4) | \ | 
|  | 685 | (ID_LED_DEF1_DEF2)) | 
|  | 686 | #define ID_LED_DEF1_DEF2     0x1 | 
|  | 687 | #define ID_LED_DEF1_ON2      0x2 | 
|  | 688 | #define ID_LED_DEF1_OFF2     0x3 | 
|  | 689 | #define ID_LED_ON1_DEF2      0x4 | 
|  | 690 | #define ID_LED_ON1_ON2       0x5 | 
|  | 691 | #define ID_LED_ON1_OFF2      0x6 | 
|  | 692 | #define ID_LED_OFF1_DEF2     0x7 | 
|  | 693 | #define ID_LED_OFF1_ON2      0x8 | 
|  | 694 | #define ID_LED_OFF1_OFF2     0x9 | 
|  | 695 |  | 
|  | 696 | #define IGP_ACTIVITY_LED_MASK   0xFFFFF0FF | 
|  | 697 | #define IGP_ACTIVITY_LED_ENABLE 0x0300 | 
|  | 698 | #define IGP_LED3_MODE           0x07000000 | 
|  | 699 |  | 
|  | 700 | /* PCI/PCI-X/PCI-EX Config space */ | 
|  | 701 | #define PCI_HEADER_TYPE_REGISTER     0x0E | 
|  | 702 | #define PCIE_LINK_STATUS             0x12 | 
|  | 703 |  | 
|  | 704 | #define PCI_HEADER_TYPE_MULTIFUNC    0x80 | 
|  | 705 | #define PCIE_LINK_WIDTH_MASK         0x3F0 | 
|  | 706 | #define PCIE_LINK_WIDTH_SHIFT        4 | 
|  | 707 |  | 
|  | 708 | #define PHY_REVISION_MASK      0xFFFFFFF0 | 
|  | 709 | #define MAX_PHY_REG_ADDRESS    0x1F  /* 5 bit address bus (0-0x1F) */ | 
|  | 710 | #define MAX_PHY_MULTI_PAGE_REG 0xF | 
|  | 711 |  | 
|  | 712 | /* Bit definitions for valid PHY IDs. */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 713 | /* | 
|  | 714 | * I = Integrated | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 715 | * E = External | 
|  | 716 | */ | 
|  | 717 | #define M88E1000_E_PHY_ID    0x01410C50 | 
|  | 718 | #define M88E1000_I_PHY_ID    0x01410C30 | 
|  | 719 | #define M88E1011_I_PHY_ID    0x01410C20 | 
|  | 720 | #define IGP01E1000_I_PHY_ID  0x02A80380 | 
|  | 721 | #define M88E1111_I_PHY_ID    0x01410CC0 | 
|  | 722 | #define GG82563_E_PHY_ID     0x01410CA0 | 
|  | 723 | #define IGP03E1000_E_PHY_ID  0x02A80390 | 
|  | 724 | #define IFE_E_PHY_ID         0x02A80330 | 
|  | 725 | #define IFE_PLUS_E_PHY_ID    0x02A80320 | 
|  | 726 | #define IFE_C_E_PHY_ID       0x02A80310 | 
| Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 727 | #define BME1000_E_PHY_ID     0x01410CB0 | 
|  | 728 | #define BME1000_E_PHY_ID_R2  0x01410CB1 | 
| Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 729 | #define I82577_E_PHY_ID      0x01540050 | 
|  | 730 | #define I82578_E_PHY_ID      0x004DD040 | 
| Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 731 | #define I82579_E_PHY_ID      0x01540090 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 732 |  | 
|  | 733 | /* M88E1000 Specific Registers */ | 
|  | 734 | #define M88E1000_PHY_SPEC_CTRL     0x10  /* PHY Specific Control Register */ | 
|  | 735 | #define M88E1000_PHY_SPEC_STATUS   0x11  /* PHY Specific Status Register */ | 
|  | 736 | #define M88E1000_EXT_PHY_SPEC_CTRL 0x14  /* Extended PHY Specific Control */ | 
|  | 737 |  | 
|  | 738 | #define M88E1000_PHY_PAGE_SELECT   0x1D  /* Reg 29 for page number setting */ | 
|  | 739 | #define M88E1000_PHY_GEN_CONTROL   0x1E  /* Its meaning depends on reg 29 */ | 
|  | 740 |  | 
|  | 741 | /* M88E1000 PHY Specific Control Register */ | 
|  | 742 | #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */ | 
|  | 743 | #define M88E1000_PSCR_MDI_MANUAL_MODE  0x0000  /* MDI Crossover Mode bits 6:5 */ | 
|  | 744 | /* Manual MDI configuration */ | 
|  | 745 | #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020  /* Manual MDIX configuration */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 746 | /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */ | 
|  | 747 | #define M88E1000_PSCR_AUTO_X_1000T     0x0040 | 
|  | 748 | /* Auto crossover enabled all speeds */ | 
|  | 749 | #define M88E1000_PSCR_AUTO_X_MODE      0x0060 | 
|  | 750 | /* | 
|  | 751 | * 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold) | 
|  | 752 | * 0=Normal 10BASE-T Rx Threshold | 
|  | 753 | */ | 
|  | 754 | #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 755 |  | 
|  | 756 | /* M88E1000 PHY Specific Status Register */ | 
|  | 757 | #define M88E1000_PSSR_REV_POLARITY       0x0002 /* 1=Polarity reversed */ | 
|  | 758 | #define M88E1000_PSSR_DOWNSHIFT          0x0020 /* 1=Downshifted */ | 
|  | 759 | #define M88E1000_PSSR_MDIX               0x0040 /* 1=MDIX; 0=MDI */ | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 760 | /* 0=<50M; 1=50-80M; 2=80-110M; 3=110-140M; 4=>140M */ | 
|  | 761 | #define M88E1000_PSSR_CABLE_LENGTH       0x0380 | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 762 | #define M88E1000_PSSR_SPEED              0xC000 /* Speed, bits 14:15 */ | 
|  | 763 | #define M88E1000_PSSR_1000MBS            0x8000 /* 10=1000Mbs */ | 
|  | 764 |  | 
|  | 765 | #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 | 
|  | 766 |  | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 767 | /* | 
|  | 768 | * Number of times we will attempt to autonegotiate before downshifting if we | 
|  | 769 | * are the master | 
|  | 770 | */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 771 | #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 | 
|  | 772 | #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X   0x0000 | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 773 | /* | 
|  | 774 | * Number of times we will attempt to autonegotiate before downshifting if we | 
|  | 775 | * are the slave | 
|  | 776 | */ | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 777 | #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK  0x0300 | 
|  | 778 | #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X    0x0100 | 
|  | 779 | #define M88E1000_EPSCR_TX_CLK_25      0x0070 /* 25  MHz TX_CLK */ | 
|  | 780 |  | 
|  | 781 | /* M88EC018 Rev 2 specific DownShift settings */ | 
|  | 782 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK  0x0E00 | 
|  | 783 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X    0x0800 | 
|  | 784 |  | 
| Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 785 | #define I82578_EPSCR_DOWNSHIFT_ENABLE          0x0020 | 
|  | 786 | #define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK    0x001C | 
|  | 787 |  | 
| Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 788 | /* BME1000 PHY Specific Control Register */ | 
|  | 789 | #define BME1000_PSCR_ENABLE_DOWNSHIFT   0x0800 /* 1 = enable downshift */ | 
|  | 790 |  | 
|  | 791 |  | 
|  | 792 | #define PHY_PAGE_SHIFT 5 | 
|  | 793 | #define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \ | 
|  | 794 | ((reg) & MAX_PHY_REG_ADDRESS)) | 
|  | 795 |  | 
| Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 796 | /* | 
|  | 797 | * Bits... | 
| Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 798 | * 15-5: page | 
|  | 799 | * 4-0: register offset | 
|  | 800 | */ | 
|  | 801 | #define GG82563_PAGE_SHIFT        5 | 
|  | 802 | #define GG82563_REG(page, reg)    \ | 
|  | 803 | (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) | 
|  | 804 | #define GG82563_MIN_ALT_REG       30 | 
|  | 805 |  | 
|  | 806 | /* GG82563 Specific Registers */ | 
|  | 807 | #define GG82563_PHY_SPEC_CTRL           \ | 
|  | 808 | GG82563_REG(0, 16) /* PHY Specific Control */ | 
|  | 809 | #define GG82563_PHY_PAGE_SELECT         \ | 
|  | 810 | GG82563_REG(0, 22) /* Page Select */ | 
|  | 811 | #define GG82563_PHY_SPEC_CTRL_2         \ | 
|  | 812 | GG82563_REG(0, 26) /* PHY Specific Control 2 */ | 
|  | 813 | #define GG82563_PHY_PAGE_SELECT_ALT     \ | 
|  | 814 | GG82563_REG(0, 29) /* Alternate Page Select */ | 
|  | 815 |  | 
|  | 816 | #define GG82563_PHY_MAC_SPEC_CTRL       \ | 
|  | 817 | GG82563_REG(2, 21) /* MAC Specific Control Register */ | 
|  | 818 |  | 
|  | 819 | #define GG82563_PHY_DSP_DISTANCE    \ | 
|  | 820 | GG82563_REG(5, 26) /* DSP Distance */ | 
|  | 821 |  | 
|  | 822 | /* Page 193 - Port Control Registers */ | 
|  | 823 | #define GG82563_PHY_KMRN_MODE_CTRL   \ | 
|  | 824 | GG82563_REG(193, 16) /* Kumeran Mode Control */ | 
|  | 825 | #define GG82563_PHY_PWR_MGMT_CTRL       \ | 
|  | 826 | GG82563_REG(193, 20) /* Power Management Control */ | 
|  | 827 |  | 
|  | 828 | /* Page 194 - KMRN Registers */ | 
|  | 829 | #define GG82563_PHY_INBAND_CTRL         \ | 
|  | 830 | GG82563_REG(194, 18) /* Inband Control */ | 
|  | 831 |  | 
|  | 832 | /* MDI Control */ | 
|  | 833 | #define E1000_MDIC_REG_SHIFT 16 | 
|  | 834 | #define E1000_MDIC_PHY_SHIFT 21 | 
|  | 835 | #define E1000_MDIC_OP_WRITE  0x04000000 | 
|  | 836 | #define E1000_MDIC_OP_READ   0x08000000 | 
|  | 837 | #define E1000_MDIC_READY     0x10000000 | 
|  | 838 | #define E1000_MDIC_ERROR     0x40000000 | 
|  | 839 |  | 
|  | 840 | /* SerDes Control */ | 
|  | 841 | #define E1000_GEN_POLL_TIMEOUT          640 | 
|  | 842 |  | 
|  | 843 | #endif /* _E1000_DEFINES_H_ */ |