blob: ca4d8c01df3d7bce63bb258928ff7ce8ecfe1e3e [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070034#include <mach/msm_rtb.h>
Pratik Patel212ab362012-03-16 12:30:07 -070035#include <mach/qdss.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080036#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include "clock.h"
38#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080039#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053043#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070044#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070045#include <mach/msm_cache_dump.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046
47/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070048#define MSM_GSBI1_PHYS 0x12440000
Devin Kima3085422012-06-14 18:23:41 -070049#define MSM_GSBI2_PHYS 0x13440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060051#define MSM_GSBI4_PHYS 0x16300000
52#define MSM_GSBI5_PHYS 0x1A200000
53#define MSM_GSBI6_PHYS 0x16500000
54#define MSM_GSBI7_PHYS 0x16600000
55
Kenneth Heitke748593a2011-07-15 15:45:11 -060056/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070057#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Devin Kima3085422012-06-14 18:23:41 -070059#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
60#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080061#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062
Harini Jayaramanc4c58692011-07-19 14:50:10 -060063/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080064#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Devin Kima3085422012-06-14 18:23:41 -070065#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060066#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
67#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
68#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
69#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
70#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
71#define MSM_QUP_SIZE SZ_4K
72
Kenneth Heitke36920d32011-07-20 16:44:30 -060073/* Address of SSBI CMD */
74#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
75#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
76#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060077
Hemant Kumarcaa09092011-07-30 00:26:33 -070078/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080079#define MSM_HSUSB1_PHYS 0x12500000
80#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070081
Manu Gautam91223e02011-11-08 15:27:22 +053082/* Address of HS USB3 */
83#define MSM_HSUSB3_PHYS 0x12520000
84#define MSM_HSUSB3_SIZE SZ_4K
85
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080086/* Address of HS USB4 */
87#define MSM_HSUSB4_PHYS 0x12530000
88#define MSM_HSUSB4_SIZE SZ_4K
89
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060090/* Address of PCIE20 PARF */
91#define PCIE20_PARF_PHYS 0x1b600000
92#define PCIE20_PARF_SIZE SZ_128
93
94/* Address of PCIE20 ELBI */
95#define PCIE20_ELBI_PHYS 0x1b502000
96#define PCIE20_ELBI_SIZE SZ_256
97
98/* Address of PCIE20 */
99#define PCIE20_PHYS 0x1b500000
100#define PCIE20_SIZE SZ_4K
101
102/* AXI address for PCIE device BAR resources */
103#define PCIE_AXI_BAR_PHYS 0x08000000
104#define PCIE_AXI_BAR_SIZE SZ_8M
105
106/* AXI address for PCIE device config space */
107#define PCIE_AXI_CONF_PHYS 0x08c00000
108#define PCIE_AXI_CONF_SIZE SZ_4K
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800109
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700110static struct msm_watchdog_pdata msm_watchdog_pdata = {
111 .pet_time = 10000,
112 .bark_time = 11000,
113 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800114 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700115};
116
117struct platform_device msm8064_device_watchdog = {
118 .name = "msm_watchdog",
119 .id = -1,
120 .dev = {
121 .platform_data = &msm_watchdog_pdata,
122 },
123};
124
Joel King0581896d2011-07-19 16:43:28 -0700125static struct resource msm_dmov_resource[] = {
126 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800127 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700128 .flags = IORESOURCE_IRQ,
129 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700130 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800131 .start = 0x18320000,
132 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700133 .flags = IORESOURCE_MEM,
134 },
135};
136
137static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800138 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700139 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700140};
141
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700142struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700143 .name = "msm_dmov",
144 .id = -1,
145 .resource = msm_dmov_resource,
146 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700147 .dev = {
148 .platform_data = &msm_dmov_pdata,
149 },
Joel King0581896d2011-07-19 16:43:28 -0700150};
151
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700152static struct resource resources_uart_gsbi1[] = {
153 {
154 .start = APQ8064_GSBI1_UARTDM_IRQ,
155 .end = APQ8064_GSBI1_UARTDM_IRQ,
156 .flags = IORESOURCE_IRQ,
157 },
158 {
159 .start = MSM_UART1DM_PHYS,
160 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
161 .name = "uartdm_resource",
162 .flags = IORESOURCE_MEM,
163 },
164 {
165 .start = MSM_GSBI1_PHYS,
166 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
167 .name = "gsbi_resource",
168 .flags = IORESOURCE_MEM,
169 },
170};
171
172struct platform_device apq8064_device_uart_gsbi1 = {
173 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800174 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700175 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
176 .resource = resources_uart_gsbi1,
177};
178
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700179static struct resource resources_uart_gsbi3[] = {
180 {
181 .start = GSBI3_UARTDM_IRQ,
182 .end = GSBI3_UARTDM_IRQ,
183 .flags = IORESOURCE_IRQ,
184 },
185 {
186 .start = MSM_UART3DM_PHYS,
187 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
188 .name = "uartdm_resource",
189 .flags = IORESOURCE_MEM,
190 },
191 {
192 .start = MSM_GSBI3_PHYS,
193 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
194 .name = "gsbi_resource",
195 .flags = IORESOURCE_MEM,
196 },
197};
198
199struct platform_device apq8064_device_uart_gsbi3 = {
200 .name = "msm_serial_hsl",
201 .id = 0,
202 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
203 .resource = resources_uart_gsbi3,
204};
205
Jing Lin04601f92012-02-05 15:36:07 -0800206static struct resource resources_qup_i2c_gsbi3[] = {
207 {
208 .name = "gsbi_qup_i2c_addr",
209 .start = MSM_GSBI3_PHYS,
210 .end = MSM_GSBI3_PHYS + 4 - 1,
211 .flags = IORESOURCE_MEM,
212 },
213 {
214 .name = "qup_phys_addr",
215 .start = MSM_GSBI3_QUP_PHYS,
216 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
217 .flags = IORESOURCE_MEM,
218 },
219 {
220 .name = "qup_err_intr",
221 .start = GSBI3_QUP_IRQ,
222 .end = GSBI3_QUP_IRQ,
223 .flags = IORESOURCE_IRQ,
224 },
225 {
226 .name = "i2c_clk",
227 .start = 9,
228 .end = 9,
229 .flags = IORESOURCE_IO,
230 },
231 {
232 .name = "i2c_sda",
233 .start = 8,
234 .end = 8,
235 .flags = IORESOURCE_IO,
236 },
237};
238
David Keitel3c40fc52012-02-09 17:53:52 -0800239static struct resource resources_qup_i2c_gsbi1[] = {
240 {
241 .name = "gsbi_qup_i2c_addr",
242 .start = MSM_GSBI1_PHYS,
243 .end = MSM_GSBI1_PHYS + 4 - 1,
244 .flags = IORESOURCE_MEM,
245 },
246 {
247 .name = "qup_phys_addr",
248 .start = MSM_GSBI1_QUP_PHYS,
249 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
250 .flags = IORESOURCE_MEM,
251 },
252 {
253 .name = "qup_err_intr",
254 .start = APQ8064_GSBI1_QUP_IRQ,
255 .end = APQ8064_GSBI1_QUP_IRQ,
256 .flags = IORESOURCE_IRQ,
257 },
258 {
259 .name = "i2c_clk",
260 .start = 21,
261 .end = 21,
262 .flags = IORESOURCE_IO,
263 },
264 {
265 .name = "i2c_sda",
266 .start = 20,
267 .end = 20,
268 .flags = IORESOURCE_IO,
269 },
270};
271
272struct platform_device apq8064_device_qup_i2c_gsbi1 = {
273 .name = "qup_i2c",
274 .id = 0,
275 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
276 .resource = resources_qup_i2c_gsbi1,
277};
278
Jing Lin04601f92012-02-05 15:36:07 -0800279struct platform_device apq8064_device_qup_i2c_gsbi3 = {
280 .name = "qup_i2c",
281 .id = 3,
282 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
283 .resource = resources_qup_i2c_gsbi3,
284};
285
Devin Kima3085422012-06-14 18:23:41 -0700286static struct resource resources_uart_gsbi4[] = {
287 {
288 .start = GSBI4_UARTDM_IRQ,
289 .end = GSBI4_UARTDM_IRQ,
290 .flags = IORESOURCE_IRQ,
291 },
292 {
293 .start = MSM_UART4DM_PHYS,
294 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
295 .name = "uartdm_resource",
296 .flags = IORESOURCE_MEM,
297 },
298 {
299 .start = MSM_GSBI4_PHYS,
300 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
301 .name = "gsbi_resource",
302 .flags = IORESOURCE_MEM,
303 },
304};
305
306struct platform_device apq8064_device_uart_gsbi4 = {
307 .name = "msm_serial_hsl",
308 .id = 0,
309 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
310 .resource = resources_uart_gsbi4,
311};
312
Kenneth Heitke748593a2011-07-15 15:45:11 -0600313static struct resource resources_qup_i2c_gsbi4[] = {
314 {
315 .name = "gsbi_qup_i2c_addr",
316 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600317 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600318 .flags = IORESOURCE_MEM,
319 },
320 {
321 .name = "qup_phys_addr",
322 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600323 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600324 .flags = IORESOURCE_MEM,
325 },
326 {
327 .name = "qup_err_intr",
328 .start = GSBI4_QUP_IRQ,
329 .end = GSBI4_QUP_IRQ,
330 .flags = IORESOURCE_IRQ,
331 },
Kevin Chand07220e2012-02-13 15:52:22 -0800332 {
333 .name = "i2c_clk",
334 .start = 11,
335 .end = 11,
336 .flags = IORESOURCE_IO,
337 },
338 {
339 .name = "i2c_sda",
340 .start = 10,
341 .end = 10,
342 .flags = IORESOURCE_IO,
343 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600344};
345
346struct platform_device apq8064_device_qup_i2c_gsbi4 = {
347 .name = "qup_i2c",
348 .id = 4,
349 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
350 .resource = resources_qup_i2c_gsbi4,
351};
352
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700353static struct resource resources_qup_spi_gsbi5[] = {
354 {
355 .name = "spi_base",
356 .start = MSM_GSBI5_QUP_PHYS,
357 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
358 .flags = IORESOURCE_MEM,
359 },
360 {
361 .name = "gsbi_base",
362 .start = MSM_GSBI5_PHYS,
363 .end = MSM_GSBI5_PHYS + 4 - 1,
364 .flags = IORESOURCE_MEM,
365 },
366 {
367 .name = "spi_irq_in",
368 .start = GSBI5_QUP_IRQ,
369 .end = GSBI5_QUP_IRQ,
370 .flags = IORESOURCE_IRQ,
371 },
372};
373
374struct platform_device apq8064_device_qup_spi_gsbi5 = {
375 .name = "spi_qsd",
376 .id = 0,
377 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
378 .resource = resources_qup_spi_gsbi5,
379};
380
Joel King8f839b92012-04-01 14:37:46 -0700381static struct resource resources_qup_i2c_gsbi5[] = {
382 {
383 .name = "gsbi_qup_i2c_addr",
384 .start = MSM_GSBI5_PHYS,
385 .end = MSM_GSBI5_PHYS + 4 - 1,
386 .flags = IORESOURCE_MEM,
387 },
388 {
389 .name = "qup_phys_addr",
390 .start = MSM_GSBI5_QUP_PHYS,
391 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
392 .flags = IORESOURCE_MEM,
393 },
394 {
395 .name = "qup_err_intr",
396 .start = GSBI5_QUP_IRQ,
397 .end = GSBI5_QUP_IRQ,
398 .flags = IORESOURCE_IRQ,
399 },
400 {
401 .name = "i2c_clk",
402 .start = 54,
403 .end = 54,
404 .flags = IORESOURCE_IO,
405 },
406 {
407 .name = "i2c_sda",
408 .start = 53,
409 .end = 53,
410 .flags = IORESOURCE_IO,
411 },
412};
413
414struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
415 .name = "qup_i2c",
416 .id = 5,
417 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
418 .resource = resources_qup_i2c_gsbi5,
419};
420
Jin Hong4bbbfba2012-02-02 21:48:07 -0800421static struct resource resources_uart_gsbi7[] = {
422 {
423 .start = GSBI7_UARTDM_IRQ,
424 .end = GSBI7_UARTDM_IRQ,
425 .flags = IORESOURCE_IRQ,
426 },
427 {
428 .start = MSM_UART7DM_PHYS,
429 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
430 .name = "uartdm_resource",
431 .flags = IORESOURCE_MEM,
432 },
433 {
434 .start = MSM_GSBI7_PHYS,
435 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
436 .name = "gsbi_resource",
437 .flags = IORESOURCE_MEM,
438 },
439};
440
441struct platform_device apq8064_device_uart_gsbi7 = {
442 .name = "msm_serial_hsl",
443 .id = 0,
444 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
445 .resource = resources_uart_gsbi7,
446};
447
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800448struct platform_device apq_pcm = {
449 .name = "msm-pcm-dsp",
450 .id = -1,
451};
452
453struct platform_device apq_pcm_routing = {
454 .name = "msm-pcm-routing",
455 .id = -1,
456};
457
458struct platform_device apq_cpudai0 = {
459 .name = "msm-dai-q6",
460 .id = 0x4000,
461};
462
463struct platform_device apq_cpudai1 = {
464 .name = "msm-dai-q6",
465 .id = 0x4001,
466};
Santosh Mardieff9a742012-04-09 23:23:39 +0530467struct platform_device mpq_cpudai_sec_i2s_rx = {
468 .name = "msm-dai-q6",
469 .id = 4,
470};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800471struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800472 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800473 .id = 8,
474};
475
476struct platform_device apq_cpudai_bt_rx = {
477 .name = "msm-dai-q6",
478 .id = 0x3000,
479};
480
481struct platform_device apq_cpudai_bt_tx = {
482 .name = "msm-dai-q6",
483 .id = 0x3001,
484};
485
486struct platform_device apq_cpudai_fm_rx = {
487 .name = "msm-dai-q6",
488 .id = 0x3004,
489};
490
491struct platform_device apq_cpudai_fm_tx = {
492 .name = "msm-dai-q6",
493 .id = 0x3005,
494};
495
Helen Zeng8f925502012-03-05 16:50:17 -0800496struct platform_device apq_cpudai_slim_4_rx = {
497 .name = "msm-dai-q6",
498 .id = 0x4008,
499};
500
501struct platform_device apq_cpudai_slim_4_tx = {
502 .name = "msm-dai-q6",
503 .id = 0x4009,
504};
505
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800506/*
507 * Machine specific data for AUX PCM Interface
508 * which the driver will be unware of.
509 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800510struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800511 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700512 .mode_8k = {
513 .mode = AFE_PCM_CFG_MODE_PCM,
514 .sync = AFE_PCM_CFG_SYNC_INT,
515 .frame = AFE_PCM_CFG_FRM_256BPF,
516 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
517 .slot = 0,
518 .data = AFE_PCM_CFG_CDATAOE_MASTER,
519 .pcm_clk_rate = 2048000,
520 },
521 .mode_16k = {
522 .mode = AFE_PCM_CFG_MODE_PCM,
523 .sync = AFE_PCM_CFG_SYNC_INT,
524 .frame = AFE_PCM_CFG_FRM_256BPF,
525 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
526 .slot = 0,
527 .data = AFE_PCM_CFG_CDATAOE_MASTER,
528 .pcm_clk_rate = 4096000,
529 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800530};
531
532struct platform_device apq_cpudai_auxpcm_rx = {
533 .name = "msm-dai-q6",
534 .id = 2,
535 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800536 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800537 },
538};
539
540struct platform_device apq_cpudai_auxpcm_tx = {
541 .name = "msm-dai-q6",
542 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800543 .dev = {
544 .platform_data = &apq_auxpcm_pdata,
545 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800546};
547
Patrick Lai04baee942012-05-01 14:38:47 -0700548struct msm_mi2s_pdata mpq_mi2s_tx_data = {
549 .rx_sd_lines = 0,
550 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
551 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700552};
553
554struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700555 .name = "msm-dai-q6-mi2s",
556 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700557 .dev = {
558 .platform_data = &mpq_mi2s_tx_data,
559 },
560};
561
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800562struct platform_device apq_cpu_fe = {
563 .name = "msm-dai-fe",
564 .id = -1,
565};
566
567struct platform_device apq_stub_codec = {
568 .name = "msm-stub-codec",
569 .id = 1,
570};
571
572struct platform_device apq_voice = {
573 .name = "msm-pcm-voice",
574 .id = -1,
575};
576
577struct platform_device apq_voip = {
578 .name = "msm-voip-dsp",
579 .id = -1,
580};
581
582struct platform_device apq_lpa_pcm = {
583 .name = "msm-pcm-lpa",
584 .id = -1,
585};
586
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700587struct platform_device apq_compr_dsp = {
588 .name = "msm-compr-dsp",
589 .id = -1,
590};
591
592struct platform_device apq_multi_ch_pcm = {
593 .name = "msm-multi-ch-pcm-dsp",
594 .id = -1,
595};
596
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800597struct platform_device apq_pcm_hostless = {
598 .name = "msm-pcm-hostless",
599 .id = -1,
600};
601
602struct platform_device apq_cpudai_afe_01_rx = {
603 .name = "msm-dai-q6",
604 .id = 0xE0,
605};
606
607struct platform_device apq_cpudai_afe_01_tx = {
608 .name = "msm-dai-q6",
609 .id = 0xF0,
610};
611
612struct platform_device apq_cpudai_afe_02_rx = {
613 .name = "msm-dai-q6",
614 .id = 0xF1,
615};
616
617struct platform_device apq_cpudai_afe_02_tx = {
618 .name = "msm-dai-q6",
619 .id = 0xE1,
620};
621
622struct platform_device apq_pcm_afe = {
623 .name = "msm-pcm-afe",
624 .id = -1,
625};
626
Neema Shetty8427c262012-02-16 11:23:43 -0800627struct platform_device apq_cpudai_stub = {
628 .name = "msm-dai-stub",
629 .id = -1,
630};
631
Neema Shetty3c9d2862012-03-11 01:25:32 -0800632struct platform_device apq_cpudai_slimbus_1_rx = {
633 .name = "msm-dai-q6",
634 .id = 0x4002,
635};
636
637struct platform_device apq_cpudai_slimbus_1_tx = {
638 .name = "msm-dai-q6",
639 .id = 0x4003,
640};
641
Kiran Kandi97fe19d2012-05-20 22:34:04 -0700642struct platform_device apq_cpudai_slimbus_2_rx = {
643 .name = "msm-dai-q6",
644 .id = 0x4004,
645};
646
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700647struct platform_device apq_cpudai_slimbus_2_tx = {
648 .name = "msm-dai-q6",
649 .id = 0x4005,
650};
651
Neema Shettyc9d86c32012-05-09 12:01:39 -0700652struct platform_device apq_cpudai_slimbus_3_rx = {
653 .name = "msm-dai-q6",
654 .id = 0x4006,
655};
656
Helen Zeng38c3c962012-05-17 14:56:20 -0700657struct platform_device apq_cpudai_slimbus_3_tx = {
658 .name = "msm-dai-q6",
659 .id = 0x4007,
660};
661
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700662static struct resource resources_ssbi_pmic1[] = {
663 {
664 .start = MSM_PMIC1_SSBI_CMD_PHYS,
665 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
666 .flags = IORESOURCE_MEM,
667 },
668};
669
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600670#define LPASS_SLIMBUS_PHYS 0x28080000
671#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800672#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600673/* Board info for the slimbus slave device */
674static struct resource slimbus_res[] = {
675 {
676 .start = LPASS_SLIMBUS_PHYS,
677 .end = LPASS_SLIMBUS_PHYS + 8191,
678 .flags = IORESOURCE_MEM,
679 .name = "slimbus_physical",
680 },
681 {
682 .start = LPASS_SLIMBUS_BAM_PHYS,
683 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
684 .flags = IORESOURCE_MEM,
685 .name = "slimbus_bam_physical",
686 },
687 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800688 .start = LPASS_SLIMBUS_SLEW,
689 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
690 .flags = IORESOURCE_MEM,
691 .name = "slimbus_slew_reg",
692 },
693 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600694 .start = SLIMBUS0_CORE_EE1_IRQ,
695 .end = SLIMBUS0_CORE_EE1_IRQ,
696 .flags = IORESOURCE_IRQ,
697 .name = "slimbus_irq",
698 },
699 {
700 .start = SLIMBUS0_BAM_EE1_IRQ,
701 .end = SLIMBUS0_BAM_EE1_IRQ,
702 .flags = IORESOURCE_IRQ,
703 .name = "slimbus_bam_irq",
704 },
705};
706
707struct platform_device apq8064_slim_ctrl = {
708 .name = "msm_slim_ctrl",
709 .id = 1,
710 .num_resources = ARRAY_SIZE(slimbus_res),
711 .resource = slimbus_res,
712 .dev = {
713 .coherent_dma_mask = 0xffffffffULL,
714 },
715};
716
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700717struct platform_device apq8064_device_ssbi_pmic1 = {
718 .name = "msm_ssbi",
719 .id = 0,
720 .resource = resources_ssbi_pmic1,
721 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
722};
723
724static struct resource resources_ssbi_pmic2[] = {
725 {
726 .start = MSM_PMIC2_SSBI_CMD_PHYS,
727 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
728 .flags = IORESOURCE_MEM,
729 },
730};
731
732struct platform_device apq8064_device_ssbi_pmic2 = {
733 .name = "msm_ssbi",
734 .id = 1,
735 .resource = resources_ssbi_pmic2,
736 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
737};
738
739static struct resource resources_otg[] = {
740 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800741 .start = MSM_HSUSB1_PHYS,
742 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700743 .flags = IORESOURCE_MEM,
744 },
745 {
746 .start = USB1_HS_IRQ,
747 .end = USB1_HS_IRQ,
748 .flags = IORESOURCE_IRQ,
749 },
750};
751
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700752struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700753 .name = "msm_otg",
754 .id = -1,
755 .num_resources = ARRAY_SIZE(resources_otg),
756 .resource = resources_otg,
757 .dev = {
758 .coherent_dma_mask = 0xffffffff,
759 },
760};
761
762static struct resource resources_hsusb[] = {
763 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800764 .start = MSM_HSUSB1_PHYS,
765 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700766 .flags = IORESOURCE_MEM,
767 },
768 {
769 .start = USB1_HS_IRQ,
770 .end = USB1_HS_IRQ,
771 .flags = IORESOURCE_IRQ,
772 },
773};
774
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700775struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700776 .name = "msm_hsusb",
777 .id = -1,
778 .num_resources = ARRAY_SIZE(resources_hsusb),
779 .resource = resources_hsusb,
780 .dev = {
781 .coherent_dma_mask = 0xffffffff,
782 },
783};
784
Hemant Kumard86c4882012-01-24 19:39:37 -0800785static struct resource resources_hsusb_host[] = {
786 {
787 .start = MSM_HSUSB1_PHYS,
788 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
789 .flags = IORESOURCE_MEM,
790 },
791 {
792 .start = USB1_HS_IRQ,
793 .end = USB1_HS_IRQ,
794 .flags = IORESOURCE_IRQ,
795 },
796};
797
Hemant Kumara945b472012-01-25 15:08:06 -0800798static struct resource resources_hsic_host[] = {
799 {
800 .start = 0x12510000,
801 .end = 0x12510000 + SZ_4K - 1,
802 .flags = IORESOURCE_MEM,
803 },
804 {
805 .start = USB2_HSIC_IRQ,
806 .end = USB2_HSIC_IRQ,
807 .flags = IORESOURCE_IRQ,
808 },
809 {
810 .start = MSM_GPIO_TO_INT(49),
811 .end = MSM_GPIO_TO_INT(49),
812 .name = "peripheral_status_irq",
813 .flags = IORESOURCE_IRQ,
814 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800815 {
Hemant Kumar6fd65032012-05-23 13:02:24 -0700816 .start = 47,
817 .end = 47,
818 .name = "wakeup",
819 .flags = IORESOURCE_IO,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800820 },
Hemant Kumara945b472012-01-25 15:08:06 -0800821};
822
Hemant Kumard86c4882012-01-24 19:39:37 -0800823static u64 dma_mask = DMA_BIT_MASK(32);
824struct platform_device apq8064_device_hsusb_host = {
825 .name = "msm_hsusb_host",
826 .id = -1,
827 .num_resources = ARRAY_SIZE(resources_hsusb_host),
828 .resource = resources_hsusb_host,
829 .dev = {
830 .dma_mask = &dma_mask,
831 .coherent_dma_mask = 0xffffffff,
832 },
833};
834
Hemant Kumara945b472012-01-25 15:08:06 -0800835struct platform_device apq8064_device_hsic_host = {
836 .name = "msm_hsic_host",
837 .id = -1,
838 .num_resources = ARRAY_SIZE(resources_hsic_host),
839 .resource = resources_hsic_host,
840 .dev = {
841 .dma_mask = &dma_mask,
842 .coherent_dma_mask = DMA_BIT_MASK(32),
843 },
844};
845
Manu Gautam91223e02011-11-08 15:27:22 +0530846static struct resource resources_ehci_host3[] = {
847{
848 .start = MSM_HSUSB3_PHYS,
849 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
850 .flags = IORESOURCE_MEM,
851 },
852 {
853 .start = USB3_HS_IRQ,
854 .end = USB3_HS_IRQ,
855 .flags = IORESOURCE_IRQ,
856 },
857};
858
859struct platform_device apq8064_device_ehci_host3 = {
860 .name = "msm_ehci_host",
861 .id = 0,
862 .num_resources = ARRAY_SIZE(resources_ehci_host3),
863 .resource = resources_ehci_host3,
864 .dev = {
865 .dma_mask = &dma_mask,
866 .coherent_dma_mask = 0xffffffff,
867 },
868};
869
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800870static struct resource resources_ehci_host4[] = {
871{
872 .start = MSM_HSUSB4_PHYS,
873 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
874 .flags = IORESOURCE_MEM,
875 },
876 {
877 .start = USB4_HS_IRQ,
878 .end = USB4_HS_IRQ,
879 .flags = IORESOURCE_IRQ,
880 },
881};
882
883struct platform_device apq8064_device_ehci_host4 = {
884 .name = "msm_ehci_host",
885 .id = 1,
886 .num_resources = ARRAY_SIZE(resources_ehci_host4),
887 .resource = resources_ehci_host4,
888 .dev = {
889 .dma_mask = &dma_mask,
890 .coherent_dma_mask = 0xffffffff,
891 },
892};
893
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -0700894#define SHARED_IMEM_TZ_BASE 0x2a03f720
895static struct resource tzlog_resources[] = {
896 {
897 .start = SHARED_IMEM_TZ_BASE,
898 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
899 .flags = IORESOURCE_MEM,
900 },
901};
902
903struct platform_device apq_device_tz_log = {
904 .name = "tz_log",
905 .id = 0,
906 .num_resources = ARRAY_SIZE(tzlog_resources),
907 .resource = tzlog_resources,
908};
909
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800910/* MSM Video core device */
911#ifdef CONFIG_MSM_BUS_SCALING
912static struct msm_bus_vectors vidc_init_vectors[] = {
913 {
914 .src = MSM_BUS_MASTER_VIDEO_ENC,
915 .dst = MSM_BUS_SLAVE_EBI_CH0,
916 .ab = 0,
917 .ib = 0,
918 },
919 {
920 .src = MSM_BUS_MASTER_VIDEO_DEC,
921 .dst = MSM_BUS_SLAVE_EBI_CH0,
922 .ab = 0,
923 .ib = 0,
924 },
925 {
926 .src = MSM_BUS_MASTER_AMPSS_M0,
927 .dst = MSM_BUS_SLAVE_EBI_CH0,
928 .ab = 0,
929 .ib = 0,
930 },
931 {
932 .src = MSM_BUS_MASTER_AMPSS_M0,
933 .dst = MSM_BUS_SLAVE_EBI_CH0,
934 .ab = 0,
935 .ib = 0,
936 },
937};
938static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
939 {
940 .src = MSM_BUS_MASTER_VIDEO_ENC,
941 .dst = MSM_BUS_SLAVE_EBI_CH0,
942 .ab = 54525952,
943 .ib = 436207616,
944 },
945 {
946 .src = MSM_BUS_MASTER_VIDEO_DEC,
947 .dst = MSM_BUS_SLAVE_EBI_CH0,
948 .ab = 72351744,
949 .ib = 289406976,
950 },
951 {
952 .src = MSM_BUS_MASTER_AMPSS_M0,
953 .dst = MSM_BUS_SLAVE_EBI_CH0,
954 .ab = 500000,
955 .ib = 1000000,
956 },
957 {
958 .src = MSM_BUS_MASTER_AMPSS_M0,
959 .dst = MSM_BUS_SLAVE_EBI_CH0,
960 .ab = 500000,
961 .ib = 1000000,
962 },
963};
964static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
965 {
966 .src = MSM_BUS_MASTER_VIDEO_ENC,
967 .dst = MSM_BUS_SLAVE_EBI_CH0,
968 .ab = 40894464,
969 .ib = 327155712,
970 },
971 {
972 .src = MSM_BUS_MASTER_VIDEO_DEC,
973 .dst = MSM_BUS_SLAVE_EBI_CH0,
974 .ab = 48234496,
975 .ib = 192937984,
976 },
977 {
978 .src = MSM_BUS_MASTER_AMPSS_M0,
979 .dst = MSM_BUS_SLAVE_EBI_CH0,
980 .ab = 500000,
981 .ib = 2000000,
982 },
983 {
984 .src = MSM_BUS_MASTER_AMPSS_M0,
985 .dst = MSM_BUS_SLAVE_EBI_CH0,
986 .ab = 500000,
987 .ib = 2000000,
988 },
989};
990static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
991 {
992 .src = MSM_BUS_MASTER_VIDEO_ENC,
993 .dst = MSM_BUS_SLAVE_EBI_CH0,
994 .ab = 163577856,
995 .ib = 1308622848,
996 },
997 {
998 .src = MSM_BUS_MASTER_VIDEO_DEC,
999 .dst = MSM_BUS_SLAVE_EBI_CH0,
1000 .ab = 219152384,
1001 .ib = 876609536,
1002 },
1003 {
1004 .src = MSM_BUS_MASTER_AMPSS_M0,
1005 .dst = MSM_BUS_SLAVE_EBI_CH0,
1006 .ab = 1750000,
1007 .ib = 3500000,
1008 },
1009 {
1010 .src = MSM_BUS_MASTER_AMPSS_M0,
1011 .dst = MSM_BUS_SLAVE_EBI_CH0,
1012 .ab = 1750000,
1013 .ib = 3500000,
1014 },
1015};
1016static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1017 {
1018 .src = MSM_BUS_MASTER_VIDEO_ENC,
1019 .dst = MSM_BUS_SLAVE_EBI_CH0,
1020 .ab = 121634816,
1021 .ib = 973078528,
1022 },
1023 {
1024 .src = MSM_BUS_MASTER_VIDEO_DEC,
1025 .dst = MSM_BUS_SLAVE_EBI_CH0,
1026 .ab = 155189248,
1027 .ib = 620756992,
1028 },
1029 {
1030 .src = MSM_BUS_MASTER_AMPSS_M0,
1031 .dst = MSM_BUS_SLAVE_EBI_CH0,
1032 .ab = 1750000,
1033 .ib = 7000000,
1034 },
1035 {
1036 .src = MSM_BUS_MASTER_AMPSS_M0,
1037 .dst = MSM_BUS_SLAVE_EBI_CH0,
1038 .ab = 1750000,
1039 .ib = 7000000,
1040 },
1041};
1042static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1043 {
1044 .src = MSM_BUS_MASTER_VIDEO_ENC,
1045 .dst = MSM_BUS_SLAVE_EBI_CH0,
1046 .ab = 372244480,
1047 .ib = 2560000000U,
1048 },
1049 {
1050 .src = MSM_BUS_MASTER_VIDEO_DEC,
1051 .dst = MSM_BUS_SLAVE_EBI_CH0,
1052 .ab = 501219328,
1053 .ib = 2560000000U,
1054 },
1055 {
1056 .src = MSM_BUS_MASTER_AMPSS_M0,
1057 .dst = MSM_BUS_SLAVE_EBI_CH0,
1058 .ab = 2500000,
1059 .ib = 5000000,
1060 },
1061 {
1062 .src = MSM_BUS_MASTER_AMPSS_M0,
1063 .dst = MSM_BUS_SLAVE_EBI_CH0,
1064 .ab = 2500000,
1065 .ib = 5000000,
1066 },
1067};
1068static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1069 {
1070 .src = MSM_BUS_MASTER_VIDEO_ENC,
1071 .dst = MSM_BUS_SLAVE_EBI_CH0,
1072 .ab = 222298112,
1073 .ib = 2560000000U,
1074 },
1075 {
1076 .src = MSM_BUS_MASTER_VIDEO_DEC,
1077 .dst = MSM_BUS_SLAVE_EBI_CH0,
1078 .ab = 330301440,
1079 .ib = 2560000000U,
1080 },
1081 {
1082 .src = MSM_BUS_MASTER_AMPSS_M0,
1083 .dst = MSM_BUS_SLAVE_EBI_CH0,
1084 .ab = 2500000,
1085 .ib = 700000000,
1086 },
1087 {
1088 .src = MSM_BUS_MASTER_AMPSS_M0,
1089 .dst = MSM_BUS_SLAVE_EBI_CH0,
1090 .ab = 2500000,
1091 .ib = 10000000,
1092 },
1093};
1094
1095static struct msm_bus_paths vidc_bus_client_config[] = {
1096 {
1097 ARRAY_SIZE(vidc_init_vectors),
1098 vidc_init_vectors,
1099 },
1100 {
1101 ARRAY_SIZE(vidc_venc_vga_vectors),
1102 vidc_venc_vga_vectors,
1103 },
1104 {
1105 ARRAY_SIZE(vidc_vdec_vga_vectors),
1106 vidc_vdec_vga_vectors,
1107 },
1108 {
1109 ARRAY_SIZE(vidc_venc_720p_vectors),
1110 vidc_venc_720p_vectors,
1111 },
1112 {
1113 ARRAY_SIZE(vidc_vdec_720p_vectors),
1114 vidc_vdec_720p_vectors,
1115 },
1116 {
1117 ARRAY_SIZE(vidc_venc_1080p_vectors),
1118 vidc_venc_1080p_vectors,
1119 },
1120 {
1121 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1122 vidc_vdec_1080p_vectors,
1123 },
1124};
1125
1126static struct msm_bus_scale_pdata vidc_bus_client_data = {
1127 vidc_bus_client_config,
1128 ARRAY_SIZE(vidc_bus_client_config),
1129 .name = "vidc",
1130};
1131#endif
1132
1133
1134#define APQ8064_VIDC_BASE_PHYS 0x04400000
1135#define APQ8064_VIDC_BASE_SIZE 0x00100000
1136
1137static struct resource apq8064_device_vidc_resources[] = {
1138 {
1139 .start = APQ8064_VIDC_BASE_PHYS,
1140 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1141 .flags = IORESOURCE_MEM,
1142 },
1143 {
1144 .start = VCODEC_IRQ,
1145 .end = VCODEC_IRQ,
1146 .flags = IORESOURCE_IRQ,
1147 },
1148};
1149
1150struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1151#ifdef CONFIG_MSM_BUS_SCALING
1152 .vidc_bus_client_pdata = &vidc_bus_client_data,
1153#endif
1154#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1155 .memtype = ION_CP_MM_HEAP_ID,
1156 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001157 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001158#else
1159 .memtype = MEMTYPE_EBI1,
1160 .enable_ion = 0,
1161#endif
1162 .disable_dmx = 0,
1163 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001164 .cont_mode_dpb_count = 18,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001165};
1166
1167struct platform_device apq8064_msm_device_vidc = {
1168 .name = "msm_vidc",
1169 .id = 0,
1170 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1171 .resource = apq8064_device_vidc_resources,
1172 .dev = {
1173 .platform_data = &apq8064_vidc_platform_data,
1174 },
1175};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001176#define MSM_SDC1_BASE 0x12400000
1177#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1178#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1179#define MSM_SDC2_BASE 0x12140000
1180#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1181#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1182#define MSM_SDC3_BASE 0x12180000
1183#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1184#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1185#define MSM_SDC4_BASE 0x121C0000
1186#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1187#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1188
1189static struct resource resources_sdc1[] = {
1190 {
1191 .name = "core_mem",
1192 .flags = IORESOURCE_MEM,
1193 .start = MSM_SDC1_BASE,
1194 .end = MSM_SDC1_DML_BASE - 1,
1195 },
1196 {
1197 .name = "core_irq",
1198 .flags = IORESOURCE_IRQ,
1199 .start = SDC1_IRQ_0,
1200 .end = SDC1_IRQ_0
1201 },
1202#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1203 {
1204 .name = "sdcc_dml_addr",
1205 .start = MSM_SDC1_DML_BASE,
1206 .end = MSM_SDC1_BAM_BASE - 1,
1207 .flags = IORESOURCE_MEM,
1208 },
1209 {
1210 .name = "sdcc_bam_addr",
1211 .start = MSM_SDC1_BAM_BASE,
1212 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1213 .flags = IORESOURCE_MEM,
1214 },
1215 {
1216 .name = "sdcc_bam_irq",
1217 .start = SDC1_BAM_IRQ,
1218 .end = SDC1_BAM_IRQ,
1219 .flags = IORESOURCE_IRQ,
1220 },
1221#endif
1222};
1223
1224static struct resource resources_sdc2[] = {
1225 {
1226 .name = "core_mem",
1227 .flags = IORESOURCE_MEM,
1228 .start = MSM_SDC2_BASE,
1229 .end = MSM_SDC2_DML_BASE - 1,
1230 },
1231 {
1232 .name = "core_irq",
1233 .flags = IORESOURCE_IRQ,
1234 .start = SDC2_IRQ_0,
1235 .end = SDC2_IRQ_0
1236 },
1237#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1238 {
1239 .name = "sdcc_dml_addr",
1240 .start = MSM_SDC2_DML_BASE,
1241 .end = MSM_SDC2_BAM_BASE - 1,
1242 .flags = IORESOURCE_MEM,
1243 },
1244 {
1245 .name = "sdcc_bam_addr",
1246 .start = MSM_SDC2_BAM_BASE,
1247 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1248 .flags = IORESOURCE_MEM,
1249 },
1250 {
1251 .name = "sdcc_bam_irq",
1252 .start = SDC2_BAM_IRQ,
1253 .end = SDC2_BAM_IRQ,
1254 .flags = IORESOURCE_IRQ,
1255 },
1256#endif
1257};
1258
1259static struct resource resources_sdc3[] = {
1260 {
1261 .name = "core_mem",
1262 .flags = IORESOURCE_MEM,
1263 .start = MSM_SDC3_BASE,
1264 .end = MSM_SDC3_DML_BASE - 1,
1265 },
1266 {
1267 .name = "core_irq",
1268 .flags = IORESOURCE_IRQ,
1269 .start = SDC3_IRQ_0,
1270 .end = SDC3_IRQ_0
1271 },
1272#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1273 {
1274 .name = "sdcc_dml_addr",
1275 .start = MSM_SDC3_DML_BASE,
1276 .end = MSM_SDC3_BAM_BASE - 1,
1277 .flags = IORESOURCE_MEM,
1278 },
1279 {
1280 .name = "sdcc_bam_addr",
1281 .start = MSM_SDC3_BAM_BASE,
1282 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1283 .flags = IORESOURCE_MEM,
1284 },
1285 {
1286 .name = "sdcc_bam_irq",
1287 .start = SDC3_BAM_IRQ,
1288 .end = SDC3_BAM_IRQ,
1289 .flags = IORESOURCE_IRQ,
1290 },
1291#endif
1292};
1293
1294static struct resource resources_sdc4[] = {
1295 {
1296 .name = "core_mem",
1297 .flags = IORESOURCE_MEM,
1298 .start = MSM_SDC4_BASE,
1299 .end = MSM_SDC4_DML_BASE - 1,
1300 },
1301 {
1302 .name = "core_irq",
1303 .flags = IORESOURCE_IRQ,
1304 .start = SDC4_IRQ_0,
1305 .end = SDC4_IRQ_0
1306 },
1307#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1308 {
1309 .name = "sdcc_dml_addr",
1310 .start = MSM_SDC4_DML_BASE,
1311 .end = MSM_SDC4_BAM_BASE - 1,
1312 .flags = IORESOURCE_MEM,
1313 },
1314 {
1315 .name = "sdcc_bam_addr",
1316 .start = MSM_SDC4_BAM_BASE,
1317 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1318 .flags = IORESOURCE_MEM,
1319 },
1320 {
1321 .name = "sdcc_bam_irq",
1322 .start = SDC4_BAM_IRQ,
1323 .end = SDC4_BAM_IRQ,
1324 .flags = IORESOURCE_IRQ,
1325 },
1326#endif
1327};
1328
1329struct platform_device apq8064_device_sdc1 = {
1330 .name = "msm_sdcc",
1331 .id = 1,
1332 .num_resources = ARRAY_SIZE(resources_sdc1),
1333 .resource = resources_sdc1,
1334 .dev = {
1335 .coherent_dma_mask = 0xffffffff,
1336 },
1337};
1338
1339struct platform_device apq8064_device_sdc2 = {
1340 .name = "msm_sdcc",
1341 .id = 2,
1342 .num_resources = ARRAY_SIZE(resources_sdc2),
1343 .resource = resources_sdc2,
1344 .dev = {
1345 .coherent_dma_mask = 0xffffffff,
1346 },
1347};
1348
1349struct platform_device apq8064_device_sdc3 = {
1350 .name = "msm_sdcc",
1351 .id = 3,
1352 .num_resources = ARRAY_SIZE(resources_sdc3),
1353 .resource = resources_sdc3,
1354 .dev = {
1355 .coherent_dma_mask = 0xffffffff,
1356 },
1357};
1358
1359struct platform_device apq8064_device_sdc4 = {
1360 .name = "msm_sdcc",
1361 .id = 4,
1362 .num_resources = ARRAY_SIZE(resources_sdc4),
1363 .resource = resources_sdc4,
1364 .dev = {
1365 .coherent_dma_mask = 0xffffffff,
1366 },
1367};
1368
1369static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1370 &apq8064_device_sdc1,
1371 &apq8064_device_sdc2,
1372 &apq8064_device_sdc3,
1373 &apq8064_device_sdc4,
1374};
1375
1376int __init apq8064_add_sdcc(unsigned int controller,
1377 struct mmc_platform_data *plat)
1378{
1379 struct platform_device *pdev;
1380
1381 if (!plat)
1382 return 0;
1383 if (controller < 1 || controller > 4)
1384 return -EINVAL;
1385
1386 pdev = apq8064_sdcc_devices[controller-1];
1387 pdev->dev.platform_data = plat;
1388 return platform_device_register(pdev);
1389}
1390
Yan He06913ce2011-08-26 16:33:46 -07001391static struct resource resources_sps[] = {
1392 {
1393 .name = "pipe_mem",
1394 .start = 0x12800000,
1395 .end = 0x12800000 + 0x4000 - 1,
1396 .flags = IORESOURCE_MEM,
1397 },
1398 {
1399 .name = "bamdma_dma",
1400 .start = 0x12240000,
1401 .end = 0x12240000 + 0x1000 - 1,
1402 .flags = IORESOURCE_MEM,
1403 },
1404 {
1405 .name = "bamdma_bam",
1406 .start = 0x12244000,
1407 .end = 0x12244000 + 0x4000 - 1,
1408 .flags = IORESOURCE_MEM,
1409 },
1410 {
1411 .name = "bamdma_irq",
1412 .start = SPS_BAM_DMA_IRQ,
1413 .end = SPS_BAM_DMA_IRQ,
1414 .flags = IORESOURCE_IRQ,
1415 },
1416};
1417
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001418struct platform_device msm_bus_8064_sys_fabric = {
1419 .name = "msm_bus_fabric",
1420 .id = MSM_BUS_FAB_SYSTEM,
1421};
1422struct platform_device msm_bus_8064_apps_fabric = {
1423 .name = "msm_bus_fabric",
1424 .id = MSM_BUS_FAB_APPSS,
1425};
1426struct platform_device msm_bus_8064_mm_fabric = {
1427 .name = "msm_bus_fabric",
1428 .id = MSM_BUS_FAB_MMSS,
1429};
1430struct platform_device msm_bus_8064_sys_fpb = {
1431 .name = "msm_bus_fabric",
1432 .id = MSM_BUS_FAB_SYSTEM_FPB,
1433};
1434struct platform_device msm_bus_8064_cpss_fpb = {
1435 .name = "msm_bus_fabric",
1436 .id = MSM_BUS_FAB_CPSS_FPB,
1437};
1438
Yan He06913ce2011-08-26 16:33:46 -07001439static struct msm_sps_platform_data msm_sps_pdata = {
1440 .bamdma_restricted_pipes = 0x06,
1441};
1442
1443struct platform_device msm_device_sps_apq8064 = {
1444 .name = "msm_sps",
1445 .id = -1,
1446 .num_resources = ARRAY_SIZE(resources_sps),
1447 .resource = resources_sps,
1448 .dev.platform_data = &msm_sps_pdata,
1449};
1450
Eric Holmberg023d25c2012-03-01 12:27:55 -07001451static struct resource smd_resource[] = {
1452 {
1453 .name = "a9_m2a_0",
1454 .start = INT_A9_M2A_0,
1455 .flags = IORESOURCE_IRQ,
1456 },
1457 {
1458 .name = "a9_m2a_5",
1459 .start = INT_A9_M2A_5,
1460 .flags = IORESOURCE_IRQ,
1461 },
1462 {
1463 .name = "adsp_a11",
1464 .start = INT_ADSP_A11,
1465 .flags = IORESOURCE_IRQ,
1466 },
1467 {
1468 .name = "adsp_a11_smsm",
1469 .start = INT_ADSP_A11_SMSM,
1470 .flags = IORESOURCE_IRQ,
1471 },
1472 {
1473 .name = "dsps_a11",
1474 .start = INT_DSPS_A11,
1475 .flags = IORESOURCE_IRQ,
1476 },
1477 {
1478 .name = "dsps_a11_smsm",
1479 .start = INT_DSPS_A11_SMSM,
1480 .flags = IORESOURCE_IRQ,
1481 },
1482 {
1483 .name = "wcnss_a11",
1484 .start = INT_WCNSS_A11,
1485 .flags = IORESOURCE_IRQ,
1486 },
1487 {
1488 .name = "wcnss_a11_smsm",
1489 .start = INT_WCNSS_A11_SMSM,
1490 .flags = IORESOURCE_IRQ,
1491 },
1492};
1493
1494static struct smd_subsystem_config smd_config_list[] = {
1495 {
1496 .irq_config_id = SMD_MODEM,
1497 .subsys_name = "gss",
1498 .edge = SMD_APPS_MODEM,
1499
1500 .smd_int.irq_name = "a9_m2a_0",
1501 .smd_int.flags = IRQF_TRIGGER_RISING,
1502 .smd_int.irq_id = -1,
1503 .smd_int.device_name = "smd_dev",
1504 .smd_int.dev_id = 0,
1505 .smd_int.out_bit_pos = 1 << 3,
1506 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1507 .smd_int.out_offset = 0x8,
1508
1509 .smsm_int.irq_name = "a9_m2a_5",
1510 .smsm_int.flags = IRQF_TRIGGER_RISING,
1511 .smsm_int.irq_id = -1,
1512 .smsm_int.device_name = "smd_smsm",
1513 .smsm_int.dev_id = 0,
1514 .smsm_int.out_bit_pos = 1 << 4,
1515 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1516 .smsm_int.out_offset = 0x8,
1517 },
1518 {
1519 .irq_config_id = SMD_Q6,
1520 .subsys_name = "q6",
1521 .edge = SMD_APPS_QDSP,
1522
1523 .smd_int.irq_name = "adsp_a11",
1524 .smd_int.flags = IRQF_TRIGGER_RISING,
1525 .smd_int.irq_id = -1,
1526 .smd_int.device_name = "smd_dev",
1527 .smd_int.dev_id = 0,
1528 .smd_int.out_bit_pos = 1 << 15,
1529 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1530 .smd_int.out_offset = 0x8,
1531
1532 .smsm_int.irq_name = "adsp_a11_smsm",
1533 .smsm_int.flags = IRQF_TRIGGER_RISING,
1534 .smsm_int.irq_id = -1,
1535 .smsm_int.device_name = "smd_smsm",
1536 .smsm_int.dev_id = 0,
1537 .smsm_int.out_bit_pos = 1 << 14,
1538 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1539 .smsm_int.out_offset = 0x8,
1540 },
1541 {
1542 .irq_config_id = SMD_DSPS,
1543 .subsys_name = "dsps",
1544 .edge = SMD_APPS_DSPS,
1545
1546 .smd_int.irq_name = "dsps_a11",
1547 .smd_int.flags = IRQF_TRIGGER_RISING,
1548 .smd_int.irq_id = -1,
1549 .smd_int.device_name = "smd_dev",
1550 .smd_int.dev_id = 0,
1551 .smd_int.out_bit_pos = 1,
1552 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1553 .smd_int.out_offset = 0x4080,
1554
1555 .smsm_int.irq_name = "dsps_a11_smsm",
1556 .smsm_int.flags = IRQF_TRIGGER_RISING,
1557 .smsm_int.irq_id = -1,
1558 .smsm_int.device_name = "smd_smsm",
1559 .smsm_int.dev_id = 0,
1560 .smsm_int.out_bit_pos = 1,
1561 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1562 .smsm_int.out_offset = 0x4094,
1563 },
1564 {
1565 .irq_config_id = SMD_WCNSS,
1566 .subsys_name = "wcnss",
1567 .edge = SMD_APPS_WCNSS,
1568
1569 .smd_int.irq_name = "wcnss_a11",
1570 .smd_int.flags = IRQF_TRIGGER_RISING,
1571 .smd_int.irq_id = -1,
1572 .smd_int.device_name = "smd_dev",
1573 .smd_int.dev_id = 0,
1574 .smd_int.out_bit_pos = 1 << 25,
1575 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1576 .smd_int.out_offset = 0x8,
1577
1578 .smsm_int.irq_name = "wcnss_a11_smsm",
1579 .smsm_int.flags = IRQF_TRIGGER_RISING,
1580 .smsm_int.irq_id = -1,
1581 .smsm_int.device_name = "smd_smsm",
1582 .smsm_int.dev_id = 0,
1583 .smsm_int.out_bit_pos = 1 << 23,
1584 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1585 .smsm_int.out_offset = 0x8,
1586 },
1587};
1588
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001589static struct smd_subsystem_restart_config smd_ssr_config = {
1590 .disable_smsm_reset_handshake = 1,
1591};
1592
Eric Holmberg023d25c2012-03-01 12:27:55 -07001593static struct smd_platform smd_platform_data = {
1594 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1595 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001596 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001597};
1598
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001599struct platform_device msm_device_smd_apq8064 = {
1600 .name = "msm_smd",
1601 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001602 .resource = smd_resource,
1603 .num_resources = ARRAY_SIZE(smd_resource),
1604 .dev = {
1605 .platform_data = &smd_platform_data,
1606 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001607};
1608
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001609static struct resource resources_msm_pcie[] = {
1610 {
1611 .name = "parf",
1612 .start = PCIE20_PARF_PHYS,
1613 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1614 .flags = IORESOURCE_MEM,
1615 },
1616 {
1617 .name = "elbi",
1618 .start = PCIE20_ELBI_PHYS,
1619 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1620 .flags = IORESOURCE_MEM,
1621 },
1622 {
1623 .name = "pcie20",
1624 .start = PCIE20_PHYS,
1625 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
1626 .flags = IORESOURCE_MEM,
1627 },
1628 {
1629 .name = "axi_bar",
1630 .start = PCIE_AXI_BAR_PHYS,
1631 .end = PCIE_AXI_BAR_PHYS + PCIE_AXI_BAR_SIZE - 1,
1632 .flags = IORESOURCE_MEM,
1633 },
1634 {
1635 .name = "axi_conf",
1636 .start = PCIE_AXI_CONF_PHYS,
1637 .end = PCIE_AXI_CONF_PHYS + PCIE_AXI_CONF_SIZE - 1,
1638 .flags = IORESOURCE_MEM,
1639 },
1640};
1641
1642struct platform_device msm_device_pcie = {
1643 .name = "msm_pcie",
1644 .id = -1,
1645 .num_resources = ARRAY_SIZE(resources_msm_pcie),
1646 .resource = resources_msm_pcie,
1647};
1648
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001649#ifdef CONFIG_HW_RANDOM_MSM
1650/* PRNG device */
1651#define MSM_PRNG_PHYS 0x1A500000
1652static struct resource rng_resources = {
1653 .flags = IORESOURCE_MEM,
1654 .start = MSM_PRNG_PHYS,
1655 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1656};
1657
1658struct platform_device apq8064_device_rng = {
1659 .name = "msm_rng",
1660 .id = 0,
1661 .num_resources = 1,
1662 .resource = &rng_resources,
1663};
1664#endif
1665
Matt Wagantall292aace2012-01-26 19:12:34 -08001666static struct resource msm_gss_resources[] = {
1667 {
1668 .start = 0x10000000,
1669 .end = 0x10000000 + SZ_256 - 1,
1670 .flags = IORESOURCE_MEM,
1671 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001672 {
1673 .start = 0x10008000,
1674 .end = 0x10008000 + SZ_256 - 1,
1675 .flags = IORESOURCE_MEM,
1676 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001677};
1678
1679struct platform_device msm_gss = {
1680 .name = "pil_gss",
1681 .id = -1,
1682 .num_resources = ARRAY_SIZE(msm_gss_resources),
1683 .resource = msm_gss_resources,
1684};
1685
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001686static struct fs_driver_data gfx3d_fs_data = {
1687 .clks = (struct fs_clk_data[]){
1688 { .name = "core_clk", .reset_rate = 27000000 },
1689 { .name = "iface_clk" },
1690 { .name = "bus_clk" },
1691 { 0 }
1692 },
1693 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
1694 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08001695};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001696
1697static struct fs_driver_data ijpeg_fs_data = {
1698 .clks = (struct fs_clk_data[]){
1699 { .name = "core_clk" },
1700 { .name = "iface_clk" },
1701 { .name = "bus_clk" },
1702 { 0 }
1703 },
1704 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
1705};
1706
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001707static struct fs_driver_data mdp_fs_data = {
1708 .clks = (struct fs_clk_data[]){
1709 { .name = "core_clk" },
1710 { .name = "iface_clk" },
1711 { .name = "bus_clk" },
1712 { .name = "vsync_clk" },
1713 { .name = "lut_clk" },
1714 { .name = "tv_src_clk" },
1715 { .name = "tv_clk" },
1716 { 0 }
1717 },
1718 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
1719 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
1720};
1721
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001722static struct fs_driver_data rot_fs_data = {
1723 .clks = (struct fs_clk_data[]){
1724 { .name = "core_clk" },
1725 { .name = "iface_clk" },
1726 { .name = "bus_clk" },
1727 { 0 }
1728 },
1729 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
1730};
1731
1732static struct fs_driver_data ved_fs_data = {
1733 .clks = (struct fs_clk_data[]){
1734 { .name = "core_clk" },
1735 { .name = "iface_clk" },
1736 { .name = "bus_clk" },
1737 { 0 }
1738 },
1739 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
1740 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
1741};
1742
1743static struct fs_driver_data vfe_fs_data = {
1744 .clks = (struct fs_clk_data[]){
1745 { .name = "core_clk" },
1746 { .name = "iface_clk" },
1747 { .name = "bus_clk" },
1748 { 0 }
1749 },
1750 .bus_port0 = MSM_BUS_MASTER_VFE,
1751};
1752
1753static struct fs_driver_data vpe_fs_data = {
1754 .clks = (struct fs_clk_data[]){
1755 { .name = "core_clk" },
1756 { .name = "iface_clk" },
1757 { .name = "bus_clk" },
1758 { 0 }
1759 },
1760 .bus_port0 = MSM_BUS_MASTER_VPE,
1761};
1762
1763static struct fs_driver_data vcap_fs_data = {
1764 .clks = (struct fs_clk_data[]){
1765 { .name = "core_clk" },
1766 { .name = "iface_clk" },
1767 { .name = "bus_clk" },
1768 { 0 },
1769 },
1770 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
1771};
1772
1773struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001774 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07001775 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07001776 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Matt Wagantall5c922112012-05-03 19:25:28 -07001777 FS_8X60(FS_VFE, "fs_vfe", NULL, &vfe_fs_data),
1778 FS_8X60(FS_VPE, "fs_vpe", NULL, &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07001779 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07001780 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07001781 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001782};
1783unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08001784
Praveen Chidambaram78499012011-11-01 17:15:17 -06001785struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1786 .reg_base_addrs = {
1787 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1788 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1789 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1790 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1791 },
1792 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001793 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06001794 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001795 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1796 .ipc_rpm_val = 4,
1797 .target_id = {
1798 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1799 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1800 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1801 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1802 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1803 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1804 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1805 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1806 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1807 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1808 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1809 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1810 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1811 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1812 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1813 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1814 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1815 APPS_FABRIC_CFG_HALT, 2),
1816 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1817 APPS_FABRIC_CFG_CLKMOD, 3),
1818 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1819 APPS_FABRIC_CFG_IOCTL, 1),
1820 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1821 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1822 SYS_FABRIC_CFG_HALT, 2),
1823 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1824 SYS_FABRIC_CFG_CLKMOD, 3),
1825 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1826 SYS_FABRIC_CFG_IOCTL, 1),
1827 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1828 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1829 MMSS_FABRIC_CFG_HALT, 2),
1830 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1831 MMSS_FABRIC_CFG_CLKMOD, 3),
1832 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1833 MMSS_FABRIC_CFG_IOCTL, 1),
1834 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1835 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1836 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1837 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1838 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1839 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1840 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1841 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1842 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1843 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1844 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1845 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1846 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1847 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1848 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1849 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1850 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1851 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1852 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1853 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1854 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1855 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1856 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1857 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1858 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1859 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1860 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1861 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1862 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1863 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1864 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1865 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1866 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1867 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1868 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1869 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1870 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1871 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1872 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1873 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1874 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1875 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1876 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1877 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1878 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1879 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1880 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1881 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1882 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1883 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1884 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1885 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1886 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1887 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1888 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1889 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1890 },
1891 .target_status = {
1892 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1893 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1894 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1895 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1896 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1897 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1898 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1899 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1900 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1901 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1902 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1903 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1904 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1905 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1906 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1907 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1908 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1909 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1910 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1911 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1912 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1913 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1914 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1915 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1916 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1917 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1918 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1919 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1920 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1921 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1922 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1923 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1924 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1925 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1926 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1927 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1928 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1929 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1930 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1931 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1932 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1933 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1934 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1935 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1936 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1937 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1938 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1939 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1940 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1941 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1942 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1943 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1944 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1945 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1946 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1947 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1948 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1949 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1950 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1951 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1952 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1953 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1954 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1955 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1956 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1957 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1958 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1959 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1960 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1961 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1962 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1963 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1964 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1965 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1966 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1967 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1968 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1969 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1970 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1971 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1972 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1973 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1974 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1975 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1976 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1977 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1978 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1979 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1980 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1981 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1982 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1983 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1984 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1985 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1986 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1987 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1988 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1989 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1990 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1991 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1992 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1993 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1994 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1995 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1996 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1997 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1998 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1999 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2000 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2001 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2002 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2003 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2004 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2005 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2006 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2007 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2008 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2009 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2010 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2011 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2012 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2013 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2014 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2015 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2016 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2017 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2018 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2019 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2020 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2021 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2022 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
2023 },
2024 .target_ctrl_id = {
2025 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2026 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2027 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2028 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2029 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2030 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2031 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2032 },
2033 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2034 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2035 .sel_last = MSM_RPM_8064_SEL_LAST,
2036 .ver = {3, 0, 0},
2037};
2038
2039struct platform_device apq8064_rpm_device = {
2040 .name = "msm_rpm",
2041 .id = -1,
2042};
2043
2044static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2045 .phys_addr_base = 0x0010D204,
2046 .phys_size = SZ_8K,
2047};
2048
2049struct platform_device apq8064_rpm_stat_device = {
2050 .name = "msm_rpm_stat",
2051 .id = -1,
2052 .dev = {
2053 .platform_data = &msm_rpm_stat_pdata,
2054 },
2055};
2056
2057static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2058 .phys_addr_base = 0x0010C000,
2059 .reg_offsets = {
2060 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2061 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2062 },
2063 .phys_size = SZ_8K,
2064 .log_len = 4096, /* log's buffer length in bytes */
2065 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2066};
2067
2068struct platform_device apq8064_rpm_log_device = {
2069 .name = "msm_rpm_log",
2070 .id = -1,
2071 .dev = {
2072 .platform_data = &msm_rpm_log_pdata,
2073 },
2074};
2075
Jin Hongd3024e62012-02-09 16:13:32 -08002076/* Sensors DSPS platform data */
2077
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002078#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
2079#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
2080#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
2081#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
2082#define PPSS_DSPS_PIPE_BASE 0x12800000
2083#define PPSS_DSPS_PIPE_SIZE 0x4000
2084#define PPSS_DSPS_DDR_BASE 0x8fe00000
2085#define PPSS_DSPS_DDR_SIZE 0x100000
2086#define PPSS_SMEM_BASE 0x80000000
2087#define PPSS_SMEM_SIZE 0x200000
Jin Hongd3024e62012-02-09 16:13:32 -08002088#define PPSS_REG_PHYS_BASE 0x12080000
2089
2090static struct dsps_clk_info dsps_clks[] = {};
2091static struct dsps_regulator_info dsps_regs[] = {};
2092
2093/*
2094 * Note: GPIOs field is intialized in run-time at the function
2095 * apq8064_init_dsps().
2096 */
2097
2098struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2099 .clks = dsps_clks,
2100 .clks_num = ARRAY_SIZE(dsps_clks),
2101 .gpios = NULL,
2102 .gpios_num = 0,
2103 .regs = dsps_regs,
2104 .regs_num = ARRAY_SIZE(dsps_regs),
2105 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002106 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
2107 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
2108 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
2109 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
2110 .pipe_start = PPSS_DSPS_PIPE_BASE,
2111 .pipe_size = PPSS_DSPS_PIPE_SIZE,
2112 .ddr_start = PPSS_DSPS_DDR_BASE,
2113 .ddr_size = PPSS_DSPS_DDR_SIZE,
2114 .smem_start = PPSS_SMEM_BASE,
2115 .smem_size = PPSS_SMEM_SIZE,
Jin Hongd3024e62012-02-09 16:13:32 -08002116 .signature = DSPS_SIGNATURE,
2117};
2118
2119static struct resource msm_dsps_resources[] = {
2120 {
2121 .start = PPSS_REG_PHYS_BASE,
2122 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2123 .name = "ppss_reg",
2124 .flags = IORESOURCE_MEM,
2125 },
2126
2127 {
2128 .start = PPSS_WDOG_TIMER_IRQ,
2129 .end = PPSS_WDOG_TIMER_IRQ,
2130 .name = "ppss_wdog",
2131 .flags = IORESOURCE_IRQ,
2132 },
2133};
2134
2135struct platform_device msm_dsps_device_8064 = {
2136 .name = "msm_dsps",
2137 .id = 0,
2138 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2139 .resource = msm_dsps_resources,
2140 .dev.platform_data = &msm_dsps_pdata_8064,
2141};
2142
Praveen Chidambaram78499012011-11-01 17:15:17 -06002143#ifdef CONFIG_MSM_MPM
2144static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2145 [1] = MSM_GPIO_TO_INT(26),
2146 [2] = MSM_GPIO_TO_INT(88),
2147 [4] = MSM_GPIO_TO_INT(73),
2148 [5] = MSM_GPIO_TO_INT(74),
2149 [6] = MSM_GPIO_TO_INT(75),
2150 [7] = MSM_GPIO_TO_INT(76),
2151 [8] = MSM_GPIO_TO_INT(77),
2152 [9] = MSM_GPIO_TO_INT(36),
2153 [10] = MSM_GPIO_TO_INT(84),
2154 [11] = MSM_GPIO_TO_INT(7),
2155 [12] = MSM_GPIO_TO_INT(11),
2156 [13] = MSM_GPIO_TO_INT(52),
2157 [14] = MSM_GPIO_TO_INT(15),
2158 [15] = MSM_GPIO_TO_INT(83),
2159 [16] = USB3_HS_IRQ,
2160 [19] = MSM_GPIO_TO_INT(61),
2161 [20] = MSM_GPIO_TO_INT(58),
2162 [23] = MSM_GPIO_TO_INT(65),
2163 [24] = MSM_GPIO_TO_INT(63),
2164 [25] = USB1_HS_IRQ,
2165 [27] = HDMI_IRQ,
2166 [29] = MSM_GPIO_TO_INT(22),
2167 [30] = MSM_GPIO_TO_INT(72),
2168 [31] = USB4_HS_IRQ,
2169 [33] = MSM_GPIO_TO_INT(44),
2170 [34] = MSM_GPIO_TO_INT(39),
2171 [35] = MSM_GPIO_TO_INT(19),
2172 [36] = MSM_GPIO_TO_INT(23),
2173 [37] = MSM_GPIO_TO_INT(41),
2174 [38] = MSM_GPIO_TO_INT(30),
2175 [41] = MSM_GPIO_TO_INT(42),
2176 [42] = MSM_GPIO_TO_INT(56),
2177 [43] = MSM_GPIO_TO_INT(55),
2178 [44] = MSM_GPIO_TO_INT(50),
2179 [45] = MSM_GPIO_TO_INT(49),
2180 [46] = MSM_GPIO_TO_INT(47),
2181 [47] = MSM_GPIO_TO_INT(45),
2182 [48] = MSM_GPIO_TO_INT(38),
2183 [49] = MSM_GPIO_TO_INT(34),
2184 [50] = MSM_GPIO_TO_INT(32),
2185 [51] = MSM_GPIO_TO_INT(29),
2186 [52] = MSM_GPIO_TO_INT(18),
2187 [53] = MSM_GPIO_TO_INT(10),
2188 [54] = MSM_GPIO_TO_INT(81),
2189 [55] = MSM_GPIO_TO_INT(6),
2190};
2191
2192static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2193 TLMM_MSM_SUMMARY_IRQ,
2194 RPM_APCC_CPU0_GP_HIGH_IRQ,
2195 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2196 RPM_APCC_CPU0_GP_LOW_IRQ,
2197 RPM_APCC_CPU0_WAKE_UP_IRQ,
2198 RPM_APCC_CPU1_GP_HIGH_IRQ,
2199 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2200 RPM_APCC_CPU1_GP_LOW_IRQ,
2201 RPM_APCC_CPU1_WAKE_UP_IRQ,
2202 MSS_TO_APPS_IRQ_0,
2203 MSS_TO_APPS_IRQ_1,
2204 MSS_TO_APPS_IRQ_2,
2205 MSS_TO_APPS_IRQ_3,
2206 MSS_TO_APPS_IRQ_4,
2207 MSS_TO_APPS_IRQ_5,
2208 MSS_TO_APPS_IRQ_6,
2209 MSS_TO_APPS_IRQ_7,
2210 MSS_TO_APPS_IRQ_8,
2211 MSS_TO_APPS_IRQ_9,
2212 LPASS_SCSS_GP_LOW_IRQ,
2213 LPASS_SCSS_GP_MEDIUM_IRQ,
2214 LPASS_SCSS_GP_HIGH_IRQ,
2215 SPS_MTI_30,
2216 SPS_MTI_31,
2217 RIVA_APSS_SPARE_IRQ,
2218 RIVA_APPS_WLAN_SMSM_IRQ,
2219 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2220 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2221};
2222
2223struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2224 .irqs_m2a = msm_mpm_irqs_m2a,
2225 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2226 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2227 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2228 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2229 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2230 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2231 .mpm_apps_ipc_val = BIT(1),
2232 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2233
2234};
2235#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002236
Joel King14fe7fa2012-05-27 14:26:11 -07002237/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002238#define MDM2AP_ERRFATAL 19
2239#define AP2MDM_ERRFATAL 18
2240#define MDM2AP_STATUS 49
2241#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002242#define AP2MDM_SOFT_RESET 27
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002243#define AP2MDM_WAKEUP 35
Joel Kingdacbc822012-01-25 13:30:57 -08002244
2245static struct resource mdm_resources[] = {
2246 {
2247 .start = MDM2AP_ERRFATAL,
2248 .end = MDM2AP_ERRFATAL,
2249 .name = "MDM2AP_ERRFATAL",
2250 .flags = IORESOURCE_IO,
2251 },
2252 {
2253 .start = AP2MDM_ERRFATAL,
2254 .end = AP2MDM_ERRFATAL,
2255 .name = "AP2MDM_ERRFATAL",
2256 .flags = IORESOURCE_IO,
2257 },
2258 {
2259 .start = MDM2AP_STATUS,
2260 .end = MDM2AP_STATUS,
2261 .name = "MDM2AP_STATUS",
2262 .flags = IORESOURCE_IO,
2263 },
2264 {
2265 .start = AP2MDM_STATUS,
2266 .end = AP2MDM_STATUS,
2267 .name = "AP2MDM_STATUS",
2268 .flags = IORESOURCE_IO,
2269 },
2270 {
Joel King14fe7fa2012-05-27 14:26:11 -07002271 .start = AP2MDM_SOFT_RESET,
2272 .end = AP2MDM_SOFT_RESET,
2273 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002274 .flags = IORESOURCE_IO,
2275 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002276 {
2277 .start = AP2MDM_WAKEUP,
2278 .end = AP2MDM_WAKEUP,
2279 .name = "AP2MDM_WAKEUP",
2280 .flags = IORESOURCE_IO,
2281 },
Joel Kingdacbc822012-01-25 13:30:57 -08002282};
2283
2284struct platform_device mdm_8064_device = {
2285 .name = "mdm2_modem",
2286 .id = -1,
2287 .num_resources = ARRAY_SIZE(mdm_resources),
2288 .resource = mdm_resources,
2289};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002290
2291static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2292
2293struct platform_device apq8064_cpu_idle_device = {
2294 .name = "msm_cpu_idle",
2295 .id = -1,
2296 .dev = {
2297 .platform_data = &apq8064_LPM_latency,
2298 },
2299};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002300
2301static struct msm_dcvs_freq_entry apq8064_freq[] = {
2302 { 384000, 166981, 345600},
2303 { 702000, 213049, 632502},
2304 {1026000, 285712, 925613},
2305 {1242000, 383945, 1176550},
2306 {1458000, 419729, 1465478},
2307 {1512000, 434116, 1546674},
2308
2309};
2310
2311static struct msm_dcvs_core_info apq8064_core_info = {
2312 .freq_tbl = &apq8064_freq[0],
2313 .core_param = {
2314 .max_time_us = 100000,
2315 .num_freq = ARRAY_SIZE(apq8064_freq),
2316 },
2317 .algo_param = {
2318 .slack_time_us = 58000,
2319 .scale_slack_time = 0,
2320 .scale_slack_time_pct = 0,
2321 .disable_pc_threshold = 1458000,
2322 .em_window_size = 100000,
2323 .em_max_util_pct = 97,
2324 .ss_window_size = 1000000,
2325 .ss_util_pct = 95,
2326 .ss_iobusy_conv = 100,
2327 },
2328};
2329
2330struct platform_device apq8064_msm_gov_device = {
2331 .name = "msm_dcvs_gov",
2332 .id = -1,
2333 .dev = {
2334 .platform_data = &apq8064_core_info,
2335 },
2336};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002337
Terence Hampson2e1705f2012-04-11 19:55:29 -04002338#ifdef CONFIG_MSM_VCAP
2339#define VCAP_HW_BASE 0x05900000
2340
2341static struct msm_bus_vectors vcap_init_vectors[] = {
2342 {
2343 .src = MSM_BUS_MASTER_VIDEO_CAP,
2344 .dst = MSM_BUS_SLAVE_EBI_CH0,
2345 .ab = 0,
2346 .ib = 0,
2347 },
2348};
2349
2350
2351static struct msm_bus_vectors vcap_480_vectors[] = {
2352 {
2353 .src = MSM_BUS_MASTER_VIDEO_CAP,
2354 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002355 .ab = 1280 * 720 * 3 * 60,
2356 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002357 },
2358};
2359
2360static struct msm_bus_vectors vcap_720_vectors[] = {
2361 {
2362 .src = MSM_BUS_MASTER_VIDEO_CAP,
2363 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002364 .ab = 1280 * 720 * 3 * 60,
2365 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002366 },
2367};
2368
2369static struct msm_bus_vectors vcap_1080_vectors[] = {
2370 {
2371 .src = MSM_BUS_MASTER_VIDEO_CAP,
2372 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002373 .ab = 1920 * 1080 * 3 * 60,
2374 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002375 },
2376};
2377
2378static struct msm_bus_paths vcap_bus_usecases[] = {
2379 {
2380 ARRAY_SIZE(vcap_init_vectors),
2381 vcap_init_vectors,
2382 },
2383 {
2384 ARRAY_SIZE(vcap_480_vectors),
2385 vcap_480_vectors,
2386 },
2387 {
2388 ARRAY_SIZE(vcap_720_vectors),
2389 vcap_720_vectors,
2390 },
2391 {
2392 ARRAY_SIZE(vcap_1080_vectors),
2393 vcap_1080_vectors,
2394 },
2395};
2396
2397static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2398 vcap_bus_usecases,
2399 ARRAY_SIZE(vcap_bus_usecases),
2400};
2401
2402static struct resource msm_vcap_resources[] = {
2403 {
2404 .name = "vcap",
2405 .start = VCAP_HW_BASE,
2406 .end = VCAP_HW_BASE + SZ_1M - 1,
2407 .flags = IORESOURCE_MEM,
2408 },
2409 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002410 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04002411 .start = VCAP_VC,
2412 .end = VCAP_VC,
2413 .flags = IORESOURCE_IRQ,
2414 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002415 {
2416 .name = "vp_irq",
2417 .start = VCAP_VP,
2418 .end = VCAP_VP,
2419 .flags = IORESOURCE_IRQ,
2420 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04002421};
2422
2423static unsigned vcap_gpios[] = {
2424 2, 3, 4, 5, 6, 7, 8, 9, 10,
2425 11, 12, 13, 18, 19, 20, 21,
2426 22, 23, 24, 25, 26, 80, 82,
2427 83, 84, 85, 86, 87,
2428};
2429
2430static struct vcap_platform_data vcap_pdata = {
2431 .gpios = vcap_gpios,
2432 .num_gpios = ARRAY_SIZE(vcap_gpios),
2433 .bus_client_pdata = &vcap_axi_client_pdata
2434};
2435
2436struct platform_device msm8064_device_vcap = {
2437 .name = "msm_vcap",
2438 .id = 0,
2439 .resource = msm_vcap_resources,
2440 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2441 .dev = {
2442 .platform_data = &vcap_pdata,
2443 },
2444};
2445#endif
2446
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002447static struct resource msm_cache_erp_resources[] = {
2448 {
2449 .name = "l1_irq",
2450 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2451 .flags = IORESOURCE_IRQ,
2452 },
2453 {
2454 .name = "l2_irq",
2455 .start = APCC_QGICL2IRPTREQ,
2456 .flags = IORESOURCE_IRQ,
2457 }
2458};
2459
2460struct platform_device apq8064_device_cache_erp = {
2461 .name = "msm_cache_erp",
2462 .id = -1,
2463 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2464 .resource = msm_cache_erp_resources,
2465};
Pratik Patel212ab362012-03-16 12:30:07 -07002466
2467#define MSM_QDSS_PHYS_BASE 0x01A00000
2468#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2469
2470#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
2471
2472static struct qdss_source msm_qdss_sources[] = {
2473 QDSS_SOURCE("msm_etm", 0x33),
2474 QDSS_SOURCE("msm_oxili", 0x80),
2475};
2476
2477static struct msm_qdss_platform_data qdss_pdata = {
2478 .src_table = msm_qdss_sources,
2479 .size = ARRAY_SIZE(msm_qdss_sources),
2480 .afamily = 1,
2481};
2482
2483struct platform_device apq8064_qdss_device = {
2484 .name = "msm_qdss",
2485 .id = -1,
2486 .dev = {
2487 .platform_data = &qdss_pdata,
2488 },
2489};
2490
2491static struct resource msm_etm_resources[] = {
2492 {
2493 .start = MSM_ETM_PHYS_BASE,
2494 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 4) - 1,
2495 .flags = IORESOURCE_MEM,
2496 },
2497};
2498
2499struct platform_device apq8064_etm_device = {
2500 .name = "msm_etm",
2501 .id = 0,
2502 .num_resources = ARRAY_SIZE(msm_etm_resources),
2503 .resource = msm_etm_resources,
2504};
Laura Abbott0577d7b2012-04-17 11:14:30 -07002505
2506struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
2507 /* Camera */
2508 {
2509 .name = "vpe_src",
2510 .domain = CAMERA_DOMAIN,
2511 },
2512 /* Camera */
2513 {
2514 .name = "vpe_dst",
2515 .domain = CAMERA_DOMAIN,
2516 },
2517 /* Camera */
2518 {
2519 .name = "vfe_imgwr",
2520 .domain = CAMERA_DOMAIN,
2521 },
2522 /* Camera */
2523 {
2524 .name = "vfe_misc",
2525 .domain = CAMERA_DOMAIN,
2526 },
2527 /* Camera */
2528 {
2529 .name = "ijpeg_src",
2530 .domain = CAMERA_DOMAIN,
2531 },
2532 /* Camera */
2533 {
2534 .name = "ijpeg_dst",
2535 .domain = CAMERA_DOMAIN,
2536 },
2537 /* Camera */
2538 {
2539 .name = "jpegd_src",
2540 .domain = CAMERA_DOMAIN,
2541 },
2542 /* Camera */
2543 {
2544 .name = "jpegd_dst",
2545 .domain = CAMERA_DOMAIN,
2546 },
2547 /* Rotator */
2548 {
2549 .name = "rot_src",
2550 .domain = ROTATOR_DOMAIN,
2551 },
2552 /* Rotator */
2553 {
2554 .name = "rot_dst",
2555 .domain = ROTATOR_DOMAIN,
2556 },
2557 /* Video */
2558 {
2559 .name = "vcodec_a_mm1",
2560 .domain = VIDEO_DOMAIN,
2561 },
2562 /* Video */
2563 {
2564 .name = "vcodec_b_mm2",
2565 .domain = VIDEO_DOMAIN,
2566 },
2567 /* Video */
2568 {
2569 .name = "vcodec_a_stream",
2570 .domain = VIDEO_DOMAIN,
2571 },
2572};
2573
2574static struct mem_pool apq8064_video_pools[] = {
2575 /*
2576 * Video hardware has the following requirements:
2577 * 1. All video addresses used by the video hardware must be at a higher
2578 * address than video firmware address.
2579 * 2. Video hardware can only access a range of 256MB from the base of
2580 * the video firmware.
2581 */
2582 [VIDEO_FIRMWARE_POOL] =
2583 /* Low addresses, intended for video firmware */
2584 {
2585 .paddr = SZ_128K,
2586 .size = SZ_16M - SZ_128K,
2587 },
2588 [VIDEO_MAIN_POOL] =
2589 /* Main video pool */
2590 {
2591 .paddr = SZ_16M,
2592 .size = SZ_256M - SZ_16M,
2593 },
2594 [GEN_POOL] =
2595 /* Remaining address space up to 2G */
2596 {
2597 .paddr = SZ_256M,
2598 .size = SZ_2G - SZ_256M,
2599 },
2600};
2601
2602static struct mem_pool apq8064_camera_pools[] = {
2603 [GEN_POOL] =
2604 /* One address space for camera */
2605 {
2606 .paddr = SZ_128K,
2607 .size = SZ_2G - SZ_128K,
2608 },
2609};
2610
2611static struct mem_pool apq8064_display_pools[] = {
2612 [GEN_POOL] =
2613 /* One address space for display */
2614 {
2615 .paddr = SZ_128K,
2616 .size = SZ_2G - SZ_128K,
2617 },
2618};
2619
2620static struct mem_pool apq8064_rotator_pools[] = {
2621 [GEN_POOL] =
2622 /* One address space for rotator */
2623 {
2624 .paddr = SZ_128K,
2625 .size = SZ_2G - SZ_128K,
2626 },
2627};
2628
2629static struct msm_iommu_domain apq8064_iommu_domains[] = {
2630 [VIDEO_DOMAIN] = {
2631 .iova_pools = apq8064_video_pools,
2632 .npools = ARRAY_SIZE(apq8064_video_pools),
2633 },
2634 [CAMERA_DOMAIN] = {
2635 .iova_pools = apq8064_camera_pools,
2636 .npools = ARRAY_SIZE(apq8064_camera_pools),
2637 },
2638 [DISPLAY_DOMAIN] = {
2639 .iova_pools = apq8064_display_pools,
2640 .npools = ARRAY_SIZE(apq8064_display_pools),
2641 },
2642 [ROTATOR_DOMAIN] = {
2643 .iova_pools = apq8064_rotator_pools,
2644 .npools = ARRAY_SIZE(apq8064_rotator_pools),
2645 },
2646};
2647
2648struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
2649 .domains = apq8064_iommu_domains,
2650 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
2651 .domain_names = apq8064_iommu_ctx_names,
2652 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
2653 .domain_alloc_flags = 0,
2654};
2655
2656struct platform_device apq8064_iommu_domain_device = {
2657 .name = "iommu_domains",
2658 .id = -1,
2659 .dev = {
2660 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07002661 }
2662};
2663
2664struct msm_rtb_platform_data apq8064_rtb_pdata = {
2665 .size = SZ_1M,
2666};
2667
2668static int __init msm_rtb_set_buffer_size(char *p)
2669{
2670 int s;
2671
2672 s = memparse(p, NULL);
2673 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
2674 return 0;
2675}
2676early_param("msm_rtb_size", msm_rtb_set_buffer_size);
2677
2678struct platform_device apq8064_rtb_device = {
2679 .name = "msm_rtb",
2680 .id = -1,
2681 .dev = {
2682 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002683 },
2684};
Laura Abbott93a4a352012-05-25 09:26:35 -07002685
2686#define APQ8064_L1_SIZE SZ_1M
2687/*
2688 * The actual L2 size is smaller but we need a larger buffer
2689 * size to store other dump information
2690 */
2691#define APQ8064_L2_SIZE SZ_8M
2692
2693struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
2694 .l2_size = APQ8064_L2_SIZE,
2695 .l1_size = APQ8064_L1_SIZE,
2696};
2697
2698struct platform_device apq8064_cache_dump_device = {
2699 .name = "msm_cache_dump",
2700 .id = -1,
2701 .dev = {
2702 .platform_data = &apq8064_cache_dump_pdata,
2703 },
2704};