blob: 7ee02df49823f5d7b0ec250b40f8946748988226 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053012 */
13
14#include <linux/module.h>
15#include <linux/device.h>
16#include <linux/platform_device.h>
17#include <linux/clk.h>
18#include <linux/slab.h>
19#include <linux/interrupt.h>
20#include <linux/err.h>
21#include <linux/delay.h>
22#include <linux/io.h>
23#include <linux/ioport.h>
24#include <linux/uaccess.h>
25#include <linux/debugfs.h>
26#include <linux/seq_file.h>
Pavankumar Kondeti87c01042010-12-07 17:53:58 +053027#include <linux/pm_runtime.h>
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053028#include <linux/of.h>
29#include <linux/dma-mapping.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053030
31#include <linux/usb.h>
32#include <linux/usb/otg.h>
33#include <linux/usb/ulpi.h>
34#include <linux/usb/gadget.h>
35#include <linux/usb/hcd.h>
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +053036#include <linux/usb/quirks.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053037#include <linux/usb/msm_hsusb.h>
38#include <linux/usb/msm_hsusb_hw.h>
Anji jonnala11aa5c42011-05-04 10:19:48 +053039#include <linux/regulator/consumer.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#include <linux/mfd/pm8xxx/pm8921-charger.h>
Pavankumar Kondeti446f4542012-02-01 13:57:13 +053041#include <linux/mfd/pm8xxx/misc.h>
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +053042#include <linux/pm_qos_params.h>
Amit Blay0f7edf72012-01-15 10:11:27 +020043#include <linux/power_supply.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053044
45#include <mach/clk.h>
Anji jonnala7da3f262011-12-02 17:22:14 -080046#include <mach/msm_xo.h>
Manu Gautamcd82e9d2011-12-20 14:17:28 +053047#include <mach/msm_bus.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053048
49#define MSM_USB_BASE (motg->regs)
50#define DRIVER_NAME "msm_otg"
51
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053052#define ID_TIMER_FREQ (jiffies + msecs_to_jiffies(2000))
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +053053#define ID_TIMER_INITIAL_FREQ (jiffies + msecs_to_jiffies(1000))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053054#define ULPI_IO_TIMEOUT_USEC (10 * 1000)
Anji jonnala11aa5c42011-05-04 10:19:48 +053055#define USB_PHY_3P3_VOL_MIN 3050000 /* uV */
56#define USB_PHY_3P3_VOL_MAX 3300000 /* uV */
57#define USB_PHY_3P3_HPM_LOAD 50000 /* uA */
58#define USB_PHY_3P3_LPM_LOAD 4000 /* uA */
59
60#define USB_PHY_1P8_VOL_MIN 1800000 /* uV */
61#define USB_PHY_1P8_VOL_MAX 1800000 /* uV */
62#define USB_PHY_1P8_HPM_LOAD 50000 /* uA */
63#define USB_PHY_1P8_LPM_LOAD 4000 /* uA */
64
Vamsi Krishna132b2762011-11-11 16:09:20 -080065#define USB_PHY_VDD_DIG_VOL_MIN 1045000 /* uV */
Anji jonnala11aa5c42011-05-04 10:19:48 +053066#define USB_PHY_VDD_DIG_VOL_MAX 1320000 /* uV */
67
Pavankumar Kondeti4960f312011-12-06 15:46:14 +053068static DECLARE_COMPLETION(pmic_vbus_init);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069static struct msm_otg *the_msm_otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053070static bool debug_aca_enabled;
Manu Gautam8bdcc592012-03-06 11:26:06 +053071static bool debug_bus_voting_enabled;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +053073/* Prevent idle power collapse(pc) while operating in peripheral mode */
74static void otg_pm_qos_update_latency(struct msm_otg *dev, int vote)
75{
76 struct msm_otg_platform_data *pdata = dev->pdata;
77 u32 swfi_latency = 0;
78
79 if (!pdata || !pdata->swfi_latency)
80 return;
81
82 swfi_latency = pdata->swfi_latency + 1;
83
84 if (vote)
85 pm_qos_update_request(&dev->pm_qos_req_dma,
86 swfi_latency);
87 else
88 pm_qos_update_request(&dev->pm_qos_req_dma,
89 PM_QOS_DEFAULT_VALUE);
90}
91
Anji jonnala11aa5c42011-05-04 10:19:48 +053092static struct regulator *hsusb_3p3;
93static struct regulator *hsusb_1p8;
94static struct regulator *hsusb_vddcx;
Mayank Ranae3926882011-12-26 09:47:54 +053095static struct regulator *vbus_otg;
Anji jonnala11aa5c42011-05-04 10:19:48 +053096
Pavankumar Kondeti4960f312011-12-06 15:46:14 +053097static bool aca_id_turned_on;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053098static inline bool aca_enabled(void)
99{
100#ifdef CONFIG_USB_MSM_ACA
101 return true;
102#else
103 return debug_aca_enabled;
104#endif
105}
106
Anji jonnala11aa5c42011-05-04 10:19:48 +0530107static int msm_hsusb_init_vddcx(struct msm_otg *motg, int init)
108{
109 int ret = 0;
110
111 if (init) {
112 hsusb_vddcx = regulator_get(motg->otg.dev, "HSUSB_VDDCX");
113 if (IS_ERR(hsusb_vddcx)) {
114 dev_err(motg->otg.dev, "unable to get hsusb vddcx\n");
115 return PTR_ERR(hsusb_vddcx);
116 }
117
118 ret = regulator_set_voltage(hsusb_vddcx,
119 USB_PHY_VDD_DIG_VOL_MIN,
120 USB_PHY_VDD_DIG_VOL_MAX);
121 if (ret) {
122 dev_err(motg->otg.dev, "unable to set the voltage "
123 "for hsusb vddcx\n");
124 regulator_put(hsusb_vddcx);
125 return ret;
126 }
127
128 ret = regulator_enable(hsusb_vddcx);
129 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130 regulator_set_voltage(hsusb_vddcx, 0,
131 USB_PHY_VDD_DIG_VOL_MIN);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530132 regulator_put(hsusb_vddcx);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133 dev_err(motg->otg.dev, "unable to enable the hsusb vddcx\n");
134 return ret;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530135 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700136
Anji jonnala11aa5c42011-05-04 10:19:48 +0530137 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700138
Anji jonnala11aa5c42011-05-04 10:19:48 +0530139 ret = regulator_disable(hsusb_vddcx);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700140 if (ret) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530141 dev_err(motg->otg.dev, "unable to disable hsusb vddcx\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700142 return ret;
143 }
144
145 ret = regulator_set_voltage(hsusb_vddcx, 0,
146 USB_PHY_VDD_DIG_VOL_MIN);
147 if (ret) {
148 dev_err(motg->otg.dev, "unable to set the voltage"
149 "for hsusb vddcx\n");
150 return ret;
151 }
Anji jonnala11aa5c42011-05-04 10:19:48 +0530152
153 regulator_put(hsusb_vddcx);
154 }
155
156 return ret;
157}
158
159static int msm_hsusb_ldo_init(struct msm_otg *motg, int init)
160{
161 int rc = 0;
162
163 if (init) {
164 hsusb_3p3 = regulator_get(motg->otg.dev, "HSUSB_3p3");
165 if (IS_ERR(hsusb_3p3)) {
166 dev_err(motg->otg.dev, "unable to get hsusb 3p3\n");
167 return PTR_ERR(hsusb_3p3);
168 }
169
170 rc = regulator_set_voltage(hsusb_3p3, USB_PHY_3P3_VOL_MIN,
171 USB_PHY_3P3_VOL_MAX);
172 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700173 dev_err(motg->otg.dev, "unable to set voltage level for"
174 "hsusb 3p3\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530175 goto put_3p3;
176 }
177 hsusb_1p8 = regulator_get(motg->otg.dev, "HSUSB_1p8");
178 if (IS_ERR(hsusb_1p8)) {
179 dev_err(motg->otg.dev, "unable to get hsusb 1p8\n");
180 rc = PTR_ERR(hsusb_1p8);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700181 goto put_3p3_lpm;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530182 }
183 rc = regulator_set_voltage(hsusb_1p8, USB_PHY_1P8_VOL_MIN,
184 USB_PHY_1P8_VOL_MAX);
185 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700186 dev_err(motg->otg.dev, "unable to set voltage level for"
187 "hsusb 1p8\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530188 goto put_1p8;
189 }
190
191 return 0;
192 }
193
Anji jonnala11aa5c42011-05-04 10:19:48 +0530194put_1p8:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700195 regulator_set_voltage(hsusb_1p8, 0, USB_PHY_1P8_VOL_MAX);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530196 regulator_put(hsusb_1p8);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700197put_3p3_lpm:
198 regulator_set_voltage(hsusb_3p3, 0, USB_PHY_3P3_VOL_MAX);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530199put_3p3:
200 regulator_put(hsusb_3p3);
201 return rc;
202}
203
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530204#ifdef CONFIG_PM_SLEEP
205#define USB_PHY_SUSP_DIG_VOL 500000
206static int msm_hsusb_config_vddcx(int high)
207{
208 int max_vol = USB_PHY_VDD_DIG_VOL_MAX;
209 int min_vol;
210 int ret;
211
212 if (high)
213 min_vol = USB_PHY_VDD_DIG_VOL_MIN;
214 else
215 min_vol = USB_PHY_SUSP_DIG_VOL;
216
217 ret = regulator_set_voltage(hsusb_vddcx, min_vol, max_vol);
218 if (ret) {
219 pr_err("%s: unable to set the voltage for regulator "
220 "HSUSB_VDDCX\n", __func__);
221 return ret;
222 }
223
224 pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);
225
226 return ret;
227}
Hemant Kumar8e7bd072011-08-01 14:14:24 -0700228#else
229static int msm_hsusb_config_vddcx(int high)
230{
231 return 0;
232}
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530233#endif
234
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700235static int msm_hsusb_ldo_enable(struct msm_otg *motg, int on)
Anji jonnala11aa5c42011-05-04 10:19:48 +0530236{
237 int ret = 0;
238
Pavankumar Kondeti68964c92011-10-27 14:58:56 +0530239 if (IS_ERR(hsusb_1p8)) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530240 pr_err("%s: HSUSB_1p8 is not initialized\n", __func__);
241 return -ENODEV;
242 }
243
Pavankumar Kondeti68964c92011-10-27 14:58:56 +0530244 if (IS_ERR(hsusb_3p3)) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530245 pr_err("%s: HSUSB_3p3 is not initialized\n", __func__);
246 return -ENODEV;
247 }
248
249 if (on) {
250 ret = regulator_set_optimum_mode(hsusb_1p8,
251 USB_PHY_1P8_HPM_LOAD);
252 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700253 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530254 "HSUSB_1p8\n", __func__);
255 return ret;
256 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700257
258 ret = regulator_enable(hsusb_1p8);
259 if (ret) {
260 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 1p8\n",
261 __func__);
262 regulator_set_optimum_mode(hsusb_1p8, 0);
263 return ret;
264 }
265
Anji jonnala11aa5c42011-05-04 10:19:48 +0530266 ret = regulator_set_optimum_mode(hsusb_3p3,
267 USB_PHY_3P3_HPM_LOAD);
268 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700269 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530270 "HSUSB_3p3\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700271 regulator_set_optimum_mode(hsusb_1p8, 0);
272 regulator_disable(hsusb_1p8);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530273 return ret;
274 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275
276 ret = regulator_enable(hsusb_3p3);
277 if (ret) {
278 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 3p3\n",
279 __func__);
280 regulator_set_optimum_mode(hsusb_3p3, 0);
281 regulator_set_optimum_mode(hsusb_1p8, 0);
282 regulator_disable(hsusb_1p8);
283 return ret;
284 }
285
Anji jonnala11aa5c42011-05-04 10:19:48 +0530286 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700287 ret = regulator_disable(hsusb_1p8);
288 if (ret) {
289 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 1p8\n",
290 __func__);
291 return ret;
292 }
293
294 ret = regulator_set_optimum_mode(hsusb_1p8, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530295 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700296 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530297 "HSUSB_1p8\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700298
299 ret = regulator_disable(hsusb_3p3);
300 if (ret) {
301 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 3p3\n",
302 __func__);
303 return ret;
304 }
305 ret = regulator_set_optimum_mode(hsusb_3p3, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530306 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700307 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530308 "HSUSB_3p3\n", __func__);
309 }
310
311 pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
312 return ret < 0 ? ret : 0;
313}
314
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530315static void msm_hsusb_mhl_switch_enable(struct msm_otg *motg, bool on)
316{
317 static struct regulator *mhl_analog_switch;
318 struct msm_otg_platform_data *pdata = motg->pdata;
319
320 if (!pdata->mhl_enable)
321 return;
322
323 if (on) {
324 mhl_analog_switch = regulator_get(motg->otg.dev,
325 "mhl_ext_3p3v");
326 if (IS_ERR(mhl_analog_switch)) {
327 pr_err("Unable to get mhl_analog_switch\n");
328 return;
329 }
330
331 if (regulator_enable(mhl_analog_switch)) {
332 pr_err("unable to enable mhl_analog_switch\n");
333 goto put_analog_switch;
334 }
335 return;
336 }
337
338 regulator_disable(mhl_analog_switch);
339put_analog_switch:
340 regulator_put(mhl_analog_switch);
341}
342
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530343static int ulpi_read(struct otg_transceiver *otg, u32 reg)
344{
345 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
346 int cnt = 0;
347
348 /* initiate read operation */
349 writel(ULPI_RUN | ULPI_READ | ULPI_ADDR(reg),
350 USB_ULPI_VIEWPORT);
351
352 /* wait for completion */
353 while (cnt < ULPI_IO_TIMEOUT_USEC) {
354 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
355 break;
356 udelay(1);
357 cnt++;
358 }
359
360 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
361 dev_err(otg->dev, "ulpi_read: timeout %08x\n",
362 readl(USB_ULPI_VIEWPORT));
363 return -ETIMEDOUT;
364 }
365 return ULPI_DATA_READ(readl(USB_ULPI_VIEWPORT));
366}
367
368static int ulpi_write(struct otg_transceiver *otg, u32 val, u32 reg)
369{
370 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
371 int cnt = 0;
372
373 /* initiate write operation */
374 writel(ULPI_RUN | ULPI_WRITE |
375 ULPI_ADDR(reg) | ULPI_DATA(val),
376 USB_ULPI_VIEWPORT);
377
378 /* wait for completion */
379 while (cnt < ULPI_IO_TIMEOUT_USEC) {
380 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
381 break;
382 udelay(1);
383 cnt++;
384 }
385
386 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
387 dev_err(otg->dev, "ulpi_write: timeout\n");
388 return -ETIMEDOUT;
389 }
390 return 0;
391}
392
393static struct otg_io_access_ops msm_otg_io_ops = {
394 .read = ulpi_read,
395 .write = ulpi_write,
396};
397
398static void ulpi_init(struct msm_otg *motg)
399{
400 struct msm_otg_platform_data *pdata = motg->pdata;
401 int *seq = pdata->phy_init_seq;
402
403 if (!seq)
404 return;
405
406 while (seq[0] >= 0) {
407 dev_vdbg(motg->otg.dev, "ulpi: write 0x%02x to 0x%02x\n",
408 seq[0], seq[1]);
409 ulpi_write(&motg->otg, seq[0], seq[1]);
410 seq += 2;
411 }
412}
413
414static int msm_otg_link_clk_reset(struct msm_otg *motg, bool assert)
415{
416 int ret;
417
418 if (assert) {
419 ret = clk_reset(motg->clk, CLK_RESET_ASSERT);
420 if (ret)
421 dev_err(motg->otg.dev, "usb hs_clk assert failed\n");
422 } else {
423 ret = clk_reset(motg->clk, CLK_RESET_DEASSERT);
424 if (ret)
425 dev_err(motg->otg.dev, "usb hs_clk deassert failed\n");
426 }
427 return ret;
428}
429
430static int msm_otg_phy_clk_reset(struct msm_otg *motg)
431{
432 int ret;
433
Amit Blay02eff132011-09-21 16:46:24 +0300434 if (IS_ERR(motg->phy_reset_clk))
435 return 0;
436
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530437 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_ASSERT);
438 if (ret) {
439 dev_err(motg->otg.dev, "usb phy clk assert failed\n");
440 return ret;
441 }
442 usleep_range(10000, 12000);
443 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_DEASSERT);
444 if (ret)
445 dev_err(motg->otg.dev, "usb phy clk deassert failed\n");
446 return ret;
447}
448
449static int msm_otg_phy_reset(struct msm_otg *motg)
450{
451 u32 val;
452 int ret;
453 int retries;
454
455 ret = msm_otg_link_clk_reset(motg, 1);
456 if (ret)
457 return ret;
458 ret = msm_otg_phy_clk_reset(motg);
459 if (ret)
460 return ret;
461 ret = msm_otg_link_clk_reset(motg, 0);
462 if (ret)
463 return ret;
464
465 val = readl(USB_PORTSC) & ~PORTSC_PTS_MASK;
466 writel(val | PORTSC_PTS_ULPI, USB_PORTSC);
467
468 for (retries = 3; retries > 0; retries--) {
469 ret = ulpi_write(&motg->otg, ULPI_FUNC_CTRL_SUSPENDM,
470 ULPI_CLR(ULPI_FUNC_CTRL));
471 if (!ret)
472 break;
473 ret = msm_otg_phy_clk_reset(motg);
474 if (ret)
475 return ret;
476 }
477 if (!retries)
478 return -ETIMEDOUT;
479
480 /* This reset calibrates the phy, if the above write succeeded */
481 ret = msm_otg_phy_clk_reset(motg);
482 if (ret)
483 return ret;
484
485 for (retries = 3; retries > 0; retries--) {
486 ret = ulpi_read(&motg->otg, ULPI_DEBUG);
487 if (ret != -ETIMEDOUT)
488 break;
489 ret = msm_otg_phy_clk_reset(motg);
490 if (ret)
491 return ret;
492 }
493 if (!retries)
494 return -ETIMEDOUT;
495
496 dev_info(motg->otg.dev, "phy_reset: success\n");
497 return 0;
498}
499
500#define LINK_RESET_TIMEOUT_USEC (250 * 1000)
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530501static int msm_otg_link_reset(struct msm_otg *motg)
502{
503 int cnt = 0;
504
505 writel_relaxed(USBCMD_RESET, USB_USBCMD);
506 while (cnt < LINK_RESET_TIMEOUT_USEC) {
507 if (!(readl_relaxed(USB_USBCMD) & USBCMD_RESET))
508 break;
509 udelay(1);
510 cnt++;
511 }
512 if (cnt >= LINK_RESET_TIMEOUT_USEC)
513 return -ETIMEDOUT;
514
515 /* select ULPI phy */
516 writel_relaxed(0x80000000, USB_PORTSC);
517 writel_relaxed(0x0, USB_AHBBURST);
518 writel_relaxed(0x00, USB_AHBMODE);
519
520 return 0;
521}
522
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530523static int msm_otg_reset(struct otg_transceiver *otg)
524{
525 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
526 struct msm_otg_platform_data *pdata = motg->pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530527 int ret;
528 u32 val = 0;
529 u32 ulpi_val = 0;
530
Ofir Cohen4da266f2012-01-03 10:19:29 +0200531 /*
532 * USB PHY and Link reset also reset the USB BAM.
533 * Thus perform reset operation only once to avoid
534 * USB BAM reset on other cases e.g. USB cable disconnections.
535 */
536 if (pdata->disable_reset_on_disconnect) {
537 if (motg->reset_counter)
538 return 0;
539 else
540 motg->reset_counter++;
541 }
542
Manu Gautam28b1bac2012-01-30 16:43:06 +0530543 clk_prepare_enable(motg->clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530544 ret = msm_otg_phy_reset(motg);
545 if (ret) {
546 dev_err(otg->dev, "phy_reset failed\n");
547 return ret;
548 }
549
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530550 aca_id_turned_on = false;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530551 ret = msm_otg_link_reset(motg);
552 if (ret) {
553 dev_err(otg->dev, "link reset failed\n");
554 return ret;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530555 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530556 msleep(100);
Anji jonnalaa8b8d732011-12-06 10:03:24 +0530557
558 ulpi_init(motg);
559
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700560 /* Ensure that RESET operation is completed before turning off clock */
561 mb();
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530562
Manu Gautam28b1bac2012-01-30 16:43:06 +0530563 clk_disable_unprepare(motg->clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700564
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530565 if (pdata->otg_control == OTG_PHY_CONTROL) {
566 val = readl_relaxed(USB_OTGSC);
567 if (pdata->mode == USB_OTG) {
568 ulpi_val = ULPI_INT_IDGRD | ULPI_INT_SESS_VALID;
569 val |= OTGSC_IDIE | OTGSC_BSVIE;
570 } else if (pdata->mode == USB_PERIPHERAL) {
571 ulpi_val = ULPI_INT_SESS_VALID;
572 val |= OTGSC_BSVIE;
573 }
574 writel_relaxed(val, USB_OTGSC);
575 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_RISE);
576 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_FALL);
Pavankumar Kondeti446f4542012-02-01 13:57:13 +0530577 } else if (pdata->otg_control == OTG_PMIC_CONTROL) {
578 /* Enable PMIC pull-up */
579 pm8xxx_usb_id_pullup(1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530580 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700581
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530582 return 0;
583}
584
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +0530585static const char *timer_string(int bit)
586{
587 switch (bit) {
588 case A_WAIT_VRISE: return "a_wait_vrise";
589 case A_WAIT_VFALL: return "a_wait_vfall";
590 case B_SRP_FAIL: return "b_srp_fail";
591 case A_WAIT_BCON: return "a_wait_bcon";
592 case A_AIDL_BDIS: return "a_aidl_bdis";
593 case A_BIDL_ADIS: return "a_bidl_adis";
594 case B_ASE0_BRST: return "b_ase0_brst";
595 case A_TST_MAINT: return "a_tst_maint";
596 case B_TST_SRP: return "b_tst_srp";
597 case B_TST_CONFIG: return "b_tst_config";
598 default: return "UNDEFINED";
599 }
600}
601
602static enum hrtimer_restart msm_otg_timer_func(struct hrtimer *hrtimer)
603{
604 struct msm_otg *motg = container_of(hrtimer, struct msm_otg, timer);
605
606 switch (motg->active_tmout) {
607 case A_WAIT_VRISE:
608 /* TODO: use vbus_vld interrupt */
609 set_bit(A_VBUS_VLD, &motg->inputs);
610 break;
611 case A_TST_MAINT:
612 /* OTG PET: End session after TA_TST_MAINT */
613 set_bit(A_BUS_DROP, &motg->inputs);
614 break;
615 case B_TST_SRP:
616 /*
617 * OTG PET: Initiate SRP after TB_TST_SRP of
618 * previous session end.
619 */
620 set_bit(B_BUS_REQ, &motg->inputs);
621 break;
622 case B_TST_CONFIG:
623 clear_bit(A_CONN, &motg->inputs);
624 break;
625 default:
626 set_bit(motg->active_tmout, &motg->tmouts);
627 }
628
629 pr_debug("expired %s timer\n", timer_string(motg->active_tmout));
630 queue_work(system_nrt_wq, &motg->sm_work);
631 return HRTIMER_NORESTART;
632}
633
634static void msm_otg_del_timer(struct msm_otg *motg)
635{
636 int bit = motg->active_tmout;
637
638 pr_debug("deleting %s timer. remaining %lld msec\n", timer_string(bit),
639 div_s64(ktime_to_us(hrtimer_get_remaining(
640 &motg->timer)), 1000));
641 hrtimer_cancel(&motg->timer);
642 clear_bit(bit, &motg->tmouts);
643}
644
645static void msm_otg_start_timer(struct msm_otg *motg, int time, int bit)
646{
647 clear_bit(bit, &motg->tmouts);
648 motg->active_tmout = bit;
649 pr_debug("starting %s timer\n", timer_string(bit));
650 hrtimer_start(&motg->timer,
651 ktime_set(time / 1000, (time % 1000) * 1000000),
652 HRTIMER_MODE_REL);
653}
654
655static void msm_otg_init_timer(struct msm_otg *motg)
656{
657 hrtimer_init(&motg->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
658 motg->timer.function = msm_otg_timer_func;
659}
660
661static int msm_otg_start_hnp(struct otg_transceiver *otg)
662{
663 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
664
665 if (otg->state != OTG_STATE_A_HOST) {
666 pr_err("HNP can not be initiated in %s state\n",
667 otg_state_string(otg->state));
668 return -EINVAL;
669 }
670
671 pr_debug("A-Host: HNP initiated\n");
672 clear_bit(A_BUS_REQ, &motg->inputs);
673 queue_work(system_nrt_wq, &motg->sm_work);
674 return 0;
675}
676
677static int msm_otg_start_srp(struct otg_transceiver *otg)
678{
679 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
680 u32 val;
681 int ret = 0;
682
683 if (otg->state != OTG_STATE_B_IDLE) {
684 pr_err("SRP can not be initiated in %s state\n",
685 otg_state_string(otg->state));
686 ret = -EINVAL;
687 goto out;
688 }
689
690 if ((jiffies - motg->b_last_se0_sess) < msecs_to_jiffies(TB_SRP_INIT)) {
691 pr_debug("initial conditions of SRP are not met. Try again"
692 "after some time\n");
693 ret = -EAGAIN;
694 goto out;
695 }
696
697 pr_debug("B-Device SRP started\n");
698
699 /*
700 * PHY won't pull D+ high unless it detects Vbus valid.
701 * Since by definition, SRP is only done when Vbus is not valid,
702 * software work-around needs to be used to spoof the PHY into
703 * thinking it is valid. This can be done using the VBUSVLDEXTSEL and
704 * VBUSVLDEXT register bits.
705 */
706 ulpi_write(otg, 0x03, 0x97);
707 /*
708 * Harware auto assist data pulsing: Data pulse is given
709 * for 7msec; wait for vbus
710 */
711 val = readl_relaxed(USB_OTGSC);
712 writel_relaxed((val & ~OTGSC_INTSTS_MASK) | OTGSC_HADP, USB_OTGSC);
713
714 /* VBUS plusing is obsoleted in OTG 2.0 supplement */
715out:
716 return ret;
717}
718
719static void msm_otg_host_hnp_enable(struct otg_transceiver *otg, bool enable)
720{
721 struct usb_hcd *hcd = bus_to_hcd(otg->host);
722 struct usb_device *rhub = otg->host->root_hub;
723
724 if (enable) {
725 pm_runtime_disable(&rhub->dev);
726 rhub->state = USB_STATE_NOTATTACHED;
727 hcd->driver->bus_suspend(hcd);
728 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
729 } else {
730 usb_remove_hcd(hcd);
731 msm_otg_reset(otg);
732 usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
733 }
734}
735
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530736static int msm_otg_set_suspend(struct otg_transceiver *otg, int suspend)
737{
738 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
739
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +0530740 if (aca_enabled() || (test_bit(ID, &motg->inputs) &&
741 !test_bit(ID_A, &motg->inputs)))
742 return 0;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530743
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +0530744 if (suspend) {
745 switch (otg->state) {
746 case OTG_STATE_A_WAIT_BCON:
747 if (TA_WAIT_BCON > 0)
748 break;
749 /* fall through */
750 case OTG_STATE_A_HOST:
751 pr_debug("host bus suspend\n");
752 clear_bit(A_BUS_REQ, &motg->inputs);
753 queue_work(system_nrt_wq, &motg->sm_work);
754 break;
755 default:
756 break;
757 }
758 } else {
759 switch (otg->state) {
760 case OTG_STATE_A_SUSPEND:
761 /* Remote wakeup or resume */
762 set_bit(A_BUS_REQ, &motg->inputs);
763 otg->state = OTG_STATE_A_HOST;
764 break;
765 default:
766 break;
767 }
768 }
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530769 return 0;
770}
771
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530772#define PHY_SUSPEND_TIMEOUT_USEC (500 * 1000)
Pavankumar Kondeti70187732011-02-15 09:42:34 +0530773#define PHY_RESUME_TIMEOUT_USEC (100 * 1000)
774
775#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530776static int msm_otg_suspend(struct msm_otg *motg)
777{
778 struct otg_transceiver *otg = &motg->otg;
779 struct usb_bus *bus = otg->host;
780 struct msm_otg_platform_data *pdata = motg->pdata;
781 int cnt = 0;
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530782 bool host_bus_suspend, dcp;
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530783 u32 phy_ctrl_val = 0, cmd_val;
Rajkumar Raghupathy242565d2011-12-13 12:10:59 +0530784 u32 portsc;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530785
786 if (atomic_read(&motg->in_lpm))
787 return 0;
788
789 disable_irq(motg->irq);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530790 host_bus_suspend = otg->host && !test_bit(ID, &motg->inputs);
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530791 dcp = motg->chg_type == USB_DCP_CHARGER;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530792 /*
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530793 * Chipidea 45-nm PHY suspend sequence:
794 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530795 * Interrupt Latch Register auto-clear feature is not present
796 * in all PHY versions. Latch register is clear on read type.
797 * Clear latch register to avoid spurious wakeup from
798 * low power mode (LPM).
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530799 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530800 * PHY comparators are disabled when PHY enters into low power
801 * mode (LPM). Keep PHY comparators ON in LPM only when we expect
802 * VBUS/Id notifications from USB PHY. Otherwise turn off USB
803 * PHY comparators. This save significant amount of power.
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530804 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530805 * PLL is not turned off when PHY enters into low power mode (LPM).
806 * Disable PLL for maximum power savings.
807 */
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530808
809 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY) {
810 ulpi_read(otg, 0x14);
811 if (pdata->otg_control == OTG_PHY_CONTROL)
812 ulpi_write(otg, 0x01, 0x30);
813 ulpi_write(otg, 0x08, 0x09);
814 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530815
816 /*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700817 * Turn off the OTG comparators, if depends on PMIC for
818 * VBUS and ID notifications.
819 */
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530820 if ((motg->caps & ALLOW_PHY_COMP_DISABLE) && !host_bus_suspend) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700821 ulpi_write(otg, OTG_COMP_DISABLE,
822 ULPI_SET(ULPI_PWR_CLK_MNG_REG));
823 motg->lpm_flags |= PHY_OTG_COMP_DISABLED;
824 }
825
Rajkumar Raghupathy242565d2011-12-13 12:10:59 +0530826 /* Set the PHCD bit, only if it is not set by the controller.
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530827 * PHY may take some time or even fail to enter into low power
828 * mode (LPM). Hence poll for 500 msec and reset the PHY and link
829 * in failure case.
830 */
Rajkumar Raghupathy242565d2011-12-13 12:10:59 +0530831 portsc = readl_relaxed(USB_PORTSC);
832 if (!(portsc & PORTSC_PHCD)) {
833 writel_relaxed(portsc | PORTSC_PHCD,
834 USB_PORTSC);
835 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
836 if (readl_relaxed(USB_PORTSC) & PORTSC_PHCD)
837 break;
838 udelay(1);
839 cnt++;
840 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530841 }
842
843 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC) {
844 dev_err(otg->dev, "Unable to suspend PHY\n");
845 msm_otg_reset(otg);
846 enable_irq(motg->irq);
847 return -ETIMEDOUT;
848 }
849
850 /*
851 * PHY has capability to generate interrupt asynchronously in low
852 * power mode (LPM). This interrupt is level triggered. So USB IRQ
853 * line must be disabled till async interrupt enable bit is cleared
854 * in USBCMD register. Assert STP (ULPI interface STOP signal) to
855 * block data communication from PHY.
856 */
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530857 cmd_val = readl_relaxed(USB_USBCMD);
858 if (host_bus_suspend)
859 cmd_val |= ASYNC_INTR_CTRL | ULPI_STP_CTRL;
860 else
861 cmd_val |= ULPI_STP_CTRL;
862 writel_relaxed(cmd_val, USB_USBCMD);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530863
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530864 /*
865 * BC1.2 spec mandates PD to enable VDP_SRC when charging from DCP.
866 * PHY retention and collapse can not happen with VDP_SRC enabled.
867 */
868 if (motg->caps & ALLOW_PHY_RETENTION && !host_bus_suspend && !dcp) {
Amit Blay58b31472011-11-18 09:39:39 +0200869 phy_ctrl_val = readl_relaxed(USB_PHY_CTRL);
870 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
871 /* Enable PHY HV interrupts to wake MPM/Link */
872 phy_ctrl_val |=
873 (PHY_IDHV_INTEN | PHY_OTGSESSVLDHV_INTEN);
874
875 writel_relaxed(phy_ctrl_val & ~PHY_RETEN, USB_PHY_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700876 motg->lpm_flags |= PHY_RETENTIONED;
877 }
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530878
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700879 /* Ensure that above operation is completed before turning off clocks */
880 mb();
Manu Gautam28b1bac2012-01-30 16:43:06 +0530881 clk_disable_unprepare(motg->pclk);
882 clk_disable_unprepare(motg->core_clk);
Anji jonnala0f73cac2011-05-04 10:19:46 +0530883
Anji jonnala7da3f262011-12-02 17:22:14 -0800884 /* usb phy no more require TCXO clock, hence vote for TCXO disable */
Stephen Boyd7dd22662012-01-26 16:09:31 -0800885 clk_disable_unprepare(motg->xo_handle);
Anji jonnala7da3f262011-12-02 17:22:14 -0800886
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530887 if (motg->caps & ALLOW_PHY_POWER_COLLAPSE &&
888 !host_bus_suspend && !dcp) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700889 msm_hsusb_ldo_enable(motg, 0);
890 motg->lpm_flags |= PHY_PWR_COLLAPSED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530891 }
892
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530893 if (motg->lpm_flags & PHY_RETENTIONED) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894 msm_hsusb_config_vddcx(0);
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530895 msm_hsusb_mhl_switch_enable(motg, 0);
896 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700897
898 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530899 enable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700900 if (motg->pdata->pmic_id_irq)
901 enable_irq_wake(motg->pdata->pmic_id_irq);
902 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530903 if (bus)
904 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
905
906 atomic_set(&motg->in_lpm, 1);
907 enable_irq(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700908 wake_unlock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530909
910 dev_info(otg->dev, "USB in low power mode\n");
911
912 return 0;
913}
914
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530915static int msm_otg_resume(struct msm_otg *motg)
916{
917 struct otg_transceiver *otg = &motg->otg;
918 struct usb_bus *bus = otg->host;
919 int cnt = 0;
920 unsigned temp;
Amit Blay58b31472011-11-18 09:39:39 +0200921 u32 phy_ctrl_val = 0;
Anji jonnala7da3f262011-12-02 17:22:14 -0800922 unsigned ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530923
924 if (!atomic_read(&motg->in_lpm))
925 return 0;
926
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700927 wake_lock(&motg->wlock);
Anji jonnala7da3f262011-12-02 17:22:14 -0800928
929 /* Vote for TCXO when waking up the phy */
Stephen Boyd7dd22662012-01-26 16:09:31 -0800930 ret = clk_prepare_enable(motg->xo_handle);
Anji jonnala7da3f262011-12-02 17:22:14 -0800931 if (ret)
932 dev_err(otg->dev, "%s failed to vote for "
933 "TCXO D0 buffer%d\n", __func__, ret);
934
Manu Gautam28b1bac2012-01-30 16:43:06 +0530935 clk_prepare_enable(motg->core_clk);
Amit Blay137575f2011-11-06 15:20:54 +0200936
Manu Gautam28b1bac2012-01-30 16:43:06 +0530937 clk_prepare_enable(motg->pclk);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530938
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700939 if (motg->lpm_flags & PHY_PWR_COLLAPSED) {
940 msm_hsusb_ldo_enable(motg, 1);
941 motg->lpm_flags &= ~PHY_PWR_COLLAPSED;
942 }
943
944 if (motg->lpm_flags & PHY_RETENTIONED) {
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530945 msm_hsusb_mhl_switch_enable(motg, 1);
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530946 msm_hsusb_config_vddcx(1);
Amit Blay58b31472011-11-18 09:39:39 +0200947 phy_ctrl_val = readl_relaxed(USB_PHY_CTRL);
948 phy_ctrl_val |= PHY_RETEN;
949 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
950 /* Disable PHY HV interrupts */
951 phy_ctrl_val &=
952 ~(PHY_IDHV_INTEN | PHY_OTGSESSVLDHV_INTEN);
953 writel_relaxed(phy_ctrl_val, USB_PHY_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700954 motg->lpm_flags &= ~PHY_RETENTIONED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530955 }
956
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530957 temp = readl(USB_USBCMD);
958 temp &= ~ASYNC_INTR_CTRL;
959 temp &= ~ULPI_STP_CTRL;
960 writel(temp, USB_USBCMD);
961
962 /*
963 * PHY comes out of low power mode (LPM) in case of wakeup
964 * from asynchronous interrupt.
965 */
966 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
967 goto skip_phy_resume;
968
969 writel(readl(USB_PORTSC) & ~PORTSC_PHCD, USB_PORTSC);
970 while (cnt < PHY_RESUME_TIMEOUT_USEC) {
971 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
972 break;
973 udelay(1);
974 cnt++;
975 }
976
977 if (cnt >= PHY_RESUME_TIMEOUT_USEC) {
978 /*
979 * This is a fatal error. Reset the link and
980 * PHY. USB state can not be restored. Re-insertion
981 * of USB cable is the only way to get USB working.
982 */
983 dev_err(otg->dev, "Unable to resume USB."
984 "Re-plugin the cable\n");
985 msm_otg_reset(otg);
986 }
987
988skip_phy_resume:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700989 /* Turn on the OTG comparators on resume */
990 if (motg->lpm_flags & PHY_OTG_COMP_DISABLED) {
991 ulpi_write(otg, OTG_COMP_DISABLE,
992 ULPI_CLR(ULPI_PWR_CLK_MNG_REG));
993 motg->lpm_flags &= ~PHY_OTG_COMP_DISABLED;
994 }
995 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530996 disable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700997 if (motg->pdata->pmic_id_irq)
998 disable_irq_wake(motg->pdata->pmic_id_irq);
999 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301000 if (bus)
1001 set_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
1002
Pavankumar Kondeti2ce2c3a2011-05-02 11:56:33 +05301003 atomic_set(&motg->in_lpm, 0);
1004
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301005 if (motg->async_int) {
1006 motg->async_int = 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301007 enable_irq(motg->irq);
1008 }
1009
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301010 dev_info(otg->dev, "USB exited from low power mode\n");
1011
1012 return 0;
1013}
Pavankumar Kondeti70187732011-02-15 09:42:34 +05301014#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301015
Chiranjeevi Velempati39f9b952012-01-24 10:46:12 +05301016static int msm_otg_notify_chg_type(struct msm_otg *motg)
1017{
1018 static int charger_type;
1019 /*
1020 * TODO
1021 * Unify OTG driver charger types and power supply charger types
1022 */
1023 if (charger_type == motg->chg_type)
1024 return 0;
1025
1026 if (motg->chg_type == USB_SDP_CHARGER)
1027 charger_type = POWER_SUPPLY_TYPE_USB;
1028 else if (motg->chg_type == USB_CDP_CHARGER)
1029 charger_type = POWER_SUPPLY_TYPE_USB_CDP;
1030 else if (motg->chg_type == USB_DCP_CHARGER)
1031 charger_type = POWER_SUPPLY_TYPE_USB_DCP;
1032 else if ((motg->chg_type == USB_ACA_DOCK_CHARGER ||
1033 motg->chg_type == USB_ACA_A_CHARGER ||
1034 motg->chg_type == USB_ACA_B_CHARGER ||
1035 motg->chg_type == USB_ACA_C_CHARGER))
1036 charger_type = POWER_SUPPLY_TYPE_USB_ACA;
1037 else
1038 charger_type = POWER_SUPPLY_TYPE_BATTERY;
1039
1040 return pm8921_set_usb_power_supply_type(charger_type);
1041}
1042
Amit Blay0f7edf72012-01-15 10:11:27 +02001043static int msm_otg_notify_power_supply(struct msm_otg *motg, unsigned mA)
1044{
1045 struct power_supply *psy;
1046
1047 psy = power_supply_get_by_name("usb");
1048 if (!psy)
1049 goto psy_not_supported;
1050
1051 if (motg->cur_power == 0 && mA > 0) {
1052 /* Enable charging */
1053 if (power_supply_set_online(psy, true))
1054 goto psy_not_supported;
1055 } else if (motg->cur_power > 0 && mA == 0) {
1056 /* Disable charging */
1057 if (power_supply_set_online(psy, false))
1058 goto psy_not_supported;
1059 return 0;
1060 }
1061 /* Set max current limit */
1062 if (power_supply_set_current_limit(psy, 1000*mA))
1063 goto psy_not_supported;
1064
1065 return 0;
1066
1067psy_not_supported:
1068 dev_dbg(motg->otg.dev, "Power Supply doesn't support USB charger\n");
1069 return -ENXIO;
1070}
1071
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301072static void msm_otg_notify_charger(struct msm_otg *motg, unsigned mA)
1073{
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301074 struct usb_gadget *g = motg->otg.gadget;
1075
1076 if (g && g->is_a_peripheral)
1077 return;
1078
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301079 if ((motg->chg_type == USB_ACA_DOCK_CHARGER ||
1080 motg->chg_type == USB_ACA_A_CHARGER ||
1081 motg->chg_type == USB_ACA_B_CHARGER ||
1082 motg->chg_type == USB_ACA_C_CHARGER) &&
1083 mA > IDEV_ACA_CHG_LIMIT)
1084 mA = IDEV_ACA_CHG_LIMIT;
1085
Chiranjeevi Velempati39f9b952012-01-24 10:46:12 +05301086 if (msm_otg_notify_chg_type(motg))
1087 dev_err(motg->otg.dev,
1088 "Failed notifying %d charger type to PMIC\n",
1089 motg->chg_type);
1090
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301091 if (motg->cur_power == mA)
1092 return;
1093
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301094 dev_info(motg->otg.dev, "Avail curr from USB = %u\n", mA);
Amit Blay0f7edf72012-01-15 10:11:27 +02001095
1096 /*
1097 * Use Power Supply API if supported, otherwise fallback
1098 * to legacy pm8921 API.
1099 */
1100 if (msm_otg_notify_power_supply(motg, mA))
1101 pm8921_charger_vbus_draw(mA);
1102
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301103 motg->cur_power = mA;
1104}
1105
1106static int msm_otg_set_power(struct otg_transceiver *otg, unsigned mA)
1107{
1108 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1109
1110 /*
1111 * Gadget driver uses set_power method to notify about the
1112 * available current based on suspend/configured states.
1113 *
1114 * IDEV_CHG can be drawn irrespective of suspend/un-configured
1115 * states when CDP/ACA is connected.
1116 */
1117 if (motg->chg_type == USB_SDP_CHARGER)
1118 msm_otg_notify_charger(motg, mA);
1119
1120 return 0;
1121}
1122
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301123static void msm_otg_start_host(struct otg_transceiver *otg, int on)
1124{
1125 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1126 struct msm_otg_platform_data *pdata = motg->pdata;
1127 struct usb_hcd *hcd;
1128
1129 if (!otg->host)
1130 return;
1131
1132 hcd = bus_to_hcd(otg->host);
1133
1134 if (on) {
1135 dev_dbg(otg->dev, "host on\n");
1136
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301137 /*
1138 * Some boards have a switch cotrolled by gpio
1139 * to enable/disable internal HUB. Enable internal
1140 * HUB before kicking the host.
1141 */
1142 if (pdata->setup_gpio)
1143 pdata->setup_gpio(OTG_STATE_A_HOST);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301144 usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301145 } else {
1146 dev_dbg(otg->dev, "host off\n");
1147
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301148 usb_remove_hcd(hcd);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301149 /* HCD core reset all bits of PORTSC. select ULPI phy */
1150 writel_relaxed(0x80000000, USB_PORTSC);
1151
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301152 if (pdata->setup_gpio)
1153 pdata->setup_gpio(OTG_STATE_UNDEFINED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301154 }
1155}
1156
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001157static int msm_otg_usbdev_notify(struct notifier_block *self,
1158 unsigned long action, void *priv)
1159{
1160 struct msm_otg *motg = container_of(self, struct msm_otg, usbdev_nb);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301161 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301162 struct usb_device *udev = priv;
1163
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301164 if (action == USB_BUS_ADD || action == USB_BUS_REMOVE)
1165 goto out;
1166
1167 if (udev->bus != motg->otg.host)
1168 goto out;
1169 /*
1170 * Interested in devices connected directly to the root hub.
1171 * ACA dock can supply IDEV_CHG irrespective devices connected
1172 * on the accessory port.
1173 */
1174 if (!udev->parent || udev->parent->parent ||
1175 motg->chg_type == USB_ACA_DOCK_CHARGER)
1176 goto out;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001177
1178 switch (action) {
1179 case USB_DEVICE_ADD:
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301180 if (aca_enabled())
1181 usb_disable_autosuspend(udev);
1182 if (otg->state == OTG_STATE_A_WAIT_BCON) {
1183 pr_debug("B_CONN set\n");
1184 set_bit(B_CONN, &motg->inputs);
1185 msm_otg_del_timer(motg);
1186 otg->state = OTG_STATE_A_HOST;
1187 /*
1188 * OTG PET: A-device must end session within
1189 * 10 sec after PET enumeration.
1190 */
1191 if (udev->quirks & USB_QUIRK_OTG_PET)
1192 msm_otg_start_timer(motg, TA_TST_MAINT,
1193 A_TST_MAINT);
1194 }
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301195 /* fall through */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001196 case USB_DEVICE_CONFIG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001197 if (udev->actconfig)
1198 motg->mA_port = udev->actconfig->desc.bMaxPower * 2;
1199 else
1200 motg->mA_port = IUNIT;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301201 if (otg->state == OTG_STATE_B_HOST)
1202 msm_otg_del_timer(motg);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301203 break;
1204 case USB_DEVICE_REMOVE:
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301205 if ((otg->state == OTG_STATE_A_HOST) ||
1206 (otg->state == OTG_STATE_A_SUSPEND)) {
1207 pr_debug("B_CONN clear\n");
1208 clear_bit(B_CONN, &motg->inputs);
1209 /*
1210 * OTG PET: A-device must end session after
1211 * PET disconnection if it is enumerated
1212 * with bcdDevice[0] = 1. USB core sets
1213 * bus->otg_vbus_off for us. clear it here.
1214 */
1215 if (udev->bus->otg_vbus_off) {
1216 udev->bus->otg_vbus_off = 0;
1217 set_bit(A_BUS_DROP, &motg->inputs);
1218 }
1219 queue_work(system_nrt_wq, &motg->sm_work);
1220 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001221 default:
1222 break;
1223 }
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301224 if (test_bit(ID_A, &motg->inputs))
1225 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX -
1226 motg->mA_port);
1227out:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001228 return NOTIFY_OK;
1229}
1230
Mayank Ranae3926882011-12-26 09:47:54 +05301231static void msm_hsusb_vbus_power(struct msm_otg *motg, bool on)
1232{
1233 int ret;
1234 static bool vbus_is_on;
1235
1236 if (vbus_is_on == on)
1237 return;
1238
1239 if (motg->pdata->vbus_power) {
Mayank Rana91f597e2012-01-20 10:12:06 +05301240 ret = motg->pdata->vbus_power(on);
1241 if (!ret)
1242 vbus_is_on = on;
Mayank Ranae3926882011-12-26 09:47:54 +05301243 return;
1244 }
1245
1246 if (!vbus_otg) {
1247 pr_err("vbus_otg is NULL.");
1248 return;
1249 }
1250
Abhijeet Dharmapurikarbe054882012-01-03 20:27:07 -08001251 /*
1252 * if entering host mode tell the charger to not draw any current
1253 * from usb - if exiting host mode let the charger draw current
1254 */
1255 pm8921_disable_source_current(on);
Mayank Ranae3926882011-12-26 09:47:54 +05301256 if (on) {
1257 ret = regulator_enable(vbus_otg);
1258 if (ret) {
1259 pr_err("unable to enable vbus_otg\n");
1260 return;
1261 }
1262 vbus_is_on = true;
1263 } else {
1264 ret = regulator_disable(vbus_otg);
1265 if (ret) {
1266 pr_err("unable to disable vbus_otg\n");
1267 return;
1268 }
1269 vbus_is_on = false;
1270 }
1271}
1272
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301273static int msm_otg_set_host(struct otg_transceiver *otg, struct usb_bus *host)
1274{
1275 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1276 struct usb_hcd *hcd;
1277
1278 /*
1279 * Fail host registration if this board can support
1280 * only peripheral configuration.
1281 */
1282 if (motg->pdata->mode == USB_PERIPHERAL) {
1283 dev_info(otg->dev, "Host mode is not supported\n");
1284 return -ENODEV;
1285 }
1286
Mayank Ranae3926882011-12-26 09:47:54 +05301287 if (!motg->pdata->vbus_power && host) {
1288 vbus_otg = regulator_get(motg->otg.dev, "vbus_otg");
1289 if (IS_ERR(vbus_otg)) {
1290 pr_err("Unable to get vbus_otg\n");
1291 return -ENODEV;
1292 }
1293 }
1294
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301295 if (!host) {
1296 if (otg->state == OTG_STATE_A_HOST) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301297 pm_runtime_get_sync(otg->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001298 usb_unregister_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301299 msm_otg_start_host(otg, 0);
Mayank Ranae3926882011-12-26 09:47:54 +05301300 msm_hsusb_vbus_power(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301301 otg->host = NULL;
1302 otg->state = OTG_STATE_UNDEFINED;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301303 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301304 } else {
1305 otg->host = NULL;
1306 }
1307
Mayank Ranae3926882011-12-26 09:47:54 +05301308 if (vbus_otg)
1309 regulator_put(vbus_otg);
1310
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301311 return 0;
1312 }
1313
1314 hcd = bus_to_hcd(host);
1315 hcd->power_budget = motg->pdata->power_budget;
1316
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301317#ifdef CONFIG_USB_OTG
1318 host->otg_port = 1;
1319#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001320 motg->usbdev_nb.notifier_call = msm_otg_usbdev_notify;
1321 usb_register_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301322 otg->host = host;
1323 dev_dbg(otg->dev, "host driver registered w/ tranceiver\n");
1324
1325 /*
1326 * Kick the state machine work, if peripheral is not supported
1327 * or peripheral is already registered with us.
1328 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301329 if (motg->pdata->mode == USB_HOST || otg->gadget) {
1330 pm_runtime_get_sync(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301331 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301332 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301333
1334 return 0;
1335}
1336
1337static void msm_otg_start_peripheral(struct otg_transceiver *otg, int on)
1338{
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301339 int ret;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301340 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1341 struct msm_otg_platform_data *pdata = motg->pdata;
1342
1343 if (!otg->gadget)
1344 return;
1345
1346 if (on) {
1347 dev_dbg(otg->dev, "gadget on\n");
1348 /*
1349 * Some boards have a switch cotrolled by gpio
1350 * to enable/disable internal HUB. Disable internal
1351 * HUB before kicking the gadget.
1352 */
1353 if (pdata->setup_gpio)
1354 pdata->setup_gpio(OTG_STATE_B_PERIPHERAL);
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05301355 /*
1356 * vote for minimum dma_latency to prevent idle
1357 * power collapse(pc) while running in peripheral mode.
1358 */
1359 otg_pm_qos_update_latency(motg, 1);
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301360 /* Configure BUS performance parameters for MAX bandwidth */
Manu Gautam8bdcc592012-03-06 11:26:06 +05301361 if (motg->bus_perf_client && debug_bus_voting_enabled) {
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301362 ret = msm_bus_scale_client_update_request(
1363 motg->bus_perf_client, 1);
1364 if (ret)
1365 dev_err(motg->otg.dev, "%s: Failed to vote for "
1366 "bus bandwidth %d\n", __func__, ret);
1367 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301368 usb_gadget_vbus_connect(otg->gadget);
1369 } else {
1370 dev_dbg(otg->dev, "gadget off\n");
1371 usb_gadget_vbus_disconnect(otg->gadget);
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05301372 otg_pm_qos_update_latency(motg, 0);
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301373 /* Configure BUS performance parameters to default */
1374 if (motg->bus_perf_client) {
1375 ret = msm_bus_scale_client_update_request(
1376 motg->bus_perf_client, 0);
1377 if (ret)
1378 dev_err(motg->otg.dev, "%s: Failed to devote "
1379 "for bus bw %d\n", __func__, ret);
1380 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301381 if (pdata->setup_gpio)
1382 pdata->setup_gpio(OTG_STATE_UNDEFINED);
1383 }
1384
1385}
1386
1387static int msm_otg_set_peripheral(struct otg_transceiver *otg,
1388 struct usb_gadget *gadget)
1389{
1390 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1391
1392 /*
1393 * Fail peripheral registration if this board can support
1394 * only host configuration.
1395 */
1396 if (motg->pdata->mode == USB_HOST) {
1397 dev_info(otg->dev, "Peripheral mode is not supported\n");
1398 return -ENODEV;
1399 }
1400
1401 if (!gadget) {
1402 if (otg->state == OTG_STATE_B_PERIPHERAL) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301403 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301404 msm_otg_start_peripheral(otg, 0);
1405 otg->gadget = NULL;
1406 otg->state = OTG_STATE_UNDEFINED;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301407 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301408 } else {
1409 otg->gadget = NULL;
1410 }
1411
1412 return 0;
1413 }
1414 otg->gadget = gadget;
1415 dev_dbg(otg->dev, "peripheral driver registered w/ tranceiver\n");
1416
1417 /*
1418 * Kick the state machine work, if host is not supported
1419 * or host is already registered with us.
1420 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301421 if (motg->pdata->mode == USB_PERIPHERAL || otg->host) {
1422 pm_runtime_get_sync(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301423 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301424 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301425
1426 return 0;
1427}
1428
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001429static bool msm_chg_aca_detect(struct msm_otg *motg)
1430{
1431 struct otg_transceiver *otg = &motg->otg;
1432 u32 int_sts;
1433 bool ret = false;
1434
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301435 if (!aca_enabled())
1436 goto out;
1437
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001438 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY)
1439 goto out;
1440
1441 int_sts = ulpi_read(otg, 0x87);
1442 switch (int_sts & 0x1C) {
1443 case 0x08:
1444 if (!test_and_set_bit(ID_A, &motg->inputs)) {
1445 dev_dbg(otg->dev, "ID_A\n");
1446 motg->chg_type = USB_ACA_A_CHARGER;
1447 motg->chg_state = USB_CHG_STATE_DETECTED;
1448 clear_bit(ID_B, &motg->inputs);
1449 clear_bit(ID_C, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301450 set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001451 ret = true;
1452 }
1453 break;
1454 case 0x0C:
1455 if (!test_and_set_bit(ID_B, &motg->inputs)) {
1456 dev_dbg(otg->dev, "ID_B\n");
1457 motg->chg_type = USB_ACA_B_CHARGER;
1458 motg->chg_state = USB_CHG_STATE_DETECTED;
1459 clear_bit(ID_A, &motg->inputs);
1460 clear_bit(ID_C, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301461 set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001462 ret = true;
1463 }
1464 break;
1465 case 0x10:
1466 if (!test_and_set_bit(ID_C, &motg->inputs)) {
1467 dev_dbg(otg->dev, "ID_C\n");
1468 motg->chg_type = USB_ACA_C_CHARGER;
1469 motg->chg_state = USB_CHG_STATE_DETECTED;
1470 clear_bit(ID_A, &motg->inputs);
1471 clear_bit(ID_B, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301472 set_bit(ID, &motg->inputs);
1473 ret = true;
1474 }
1475 break;
1476 case 0x04:
1477 if (test_and_clear_bit(ID, &motg->inputs)) {
1478 dev_dbg(otg->dev, "ID_GND\n");
1479 motg->chg_type = USB_INVALID_CHARGER;
1480 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1481 clear_bit(ID_A, &motg->inputs);
1482 clear_bit(ID_B, &motg->inputs);
1483 clear_bit(ID_C, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001484 ret = true;
1485 }
1486 break;
1487 default:
1488 ret = test_and_clear_bit(ID_A, &motg->inputs) |
1489 test_and_clear_bit(ID_B, &motg->inputs) |
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301490 test_and_clear_bit(ID_C, &motg->inputs) |
1491 !test_and_set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001492 if (ret) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301493 dev_dbg(otg->dev, "ID A/B/C/GND is no more\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001494 motg->chg_type = USB_INVALID_CHARGER;
1495 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1496 }
1497 }
1498out:
1499 return ret;
1500}
1501
1502static void msm_chg_enable_aca_det(struct msm_otg *motg)
1503{
1504 struct otg_transceiver *otg = &motg->otg;
1505
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301506 if (!aca_enabled())
1507 return;
1508
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001509 switch (motg->pdata->phy_type) {
1510 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301511 /* Disable ID_GND in link and PHY */
1512 writel_relaxed(readl_relaxed(USB_OTGSC) & ~(OTGSC_IDPU |
1513 OTGSC_IDIE), USB_OTGSC);
1514 ulpi_write(otg, 0x01, 0x0C);
1515 ulpi_write(otg, 0x10, 0x0F);
1516 ulpi_write(otg, 0x10, 0x12);
Pavankumar Kondeti446f4542012-02-01 13:57:13 +05301517 /* Disable PMIC ID pull-up */
1518 pm8xxx_usb_id_pullup(0);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301519 /* Enable ACA ID detection */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001520 ulpi_write(otg, 0x20, 0x85);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301521 aca_id_turned_on = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001522 break;
1523 default:
1524 break;
1525 }
1526}
1527
1528static void msm_chg_enable_aca_intr(struct msm_otg *motg)
1529{
1530 struct otg_transceiver *otg = &motg->otg;
1531
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301532 if (!aca_enabled())
1533 return;
1534
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001535 switch (motg->pdata->phy_type) {
1536 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301537 /* Enable ACA Detection interrupt (on any RID change) */
1538 ulpi_write(otg, 0x01, 0x94);
1539 break;
1540 default:
1541 break;
1542 }
1543}
1544
1545static void msm_chg_disable_aca_intr(struct msm_otg *motg)
1546{
1547 struct otg_transceiver *otg = &motg->otg;
1548
1549 if (!aca_enabled())
1550 return;
1551
1552 switch (motg->pdata->phy_type) {
1553 case SNPS_28NM_INTEGRATED_PHY:
1554 ulpi_write(otg, 0x01, 0x95);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001555 break;
1556 default:
1557 break;
1558 }
1559}
1560
1561static bool msm_chg_check_aca_intr(struct msm_otg *motg)
1562{
1563 struct otg_transceiver *otg = &motg->otg;
1564 bool ret = false;
1565
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301566 if (!aca_enabled())
1567 return ret;
1568
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001569 switch (motg->pdata->phy_type) {
1570 case SNPS_28NM_INTEGRATED_PHY:
1571 if (ulpi_read(otg, 0x91) & 1) {
1572 dev_dbg(otg->dev, "RID change\n");
1573 ulpi_write(otg, 0x01, 0x92);
1574 ret = msm_chg_aca_detect(motg);
1575 }
1576 default:
1577 break;
1578 }
1579 return ret;
1580}
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301581
1582static void msm_otg_id_timer_func(unsigned long data)
1583{
1584 struct msm_otg *motg = (struct msm_otg *) data;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301585 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301586
1587 if (!aca_enabled())
1588 return;
1589
1590 if (atomic_read(&motg->in_lpm)) {
1591 dev_dbg(motg->otg.dev, "timer: in lpm\n");
1592 return;
1593 }
1594
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301595 if (otg->state == OTG_STATE_A_SUSPEND)
1596 goto out;
1597
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301598 if (msm_chg_check_aca_intr(motg)) {
1599 dev_dbg(motg->otg.dev, "timer: aca work\n");
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301600 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301601 }
1602
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301603out:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301604 if (!test_bit(ID, &motg->inputs) || test_bit(ID_A, &motg->inputs))
1605 mod_timer(&motg->id_timer, ID_TIMER_FREQ);
1606}
1607
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301608static bool msm_chg_check_secondary_det(struct msm_otg *motg)
1609{
1610 struct otg_transceiver *otg = &motg->otg;
1611 u32 chg_det;
1612 bool ret = false;
1613
1614 switch (motg->pdata->phy_type) {
1615 case CI_45NM_INTEGRATED_PHY:
1616 chg_det = ulpi_read(otg, 0x34);
1617 ret = chg_det & (1 << 4);
1618 break;
1619 case SNPS_28NM_INTEGRATED_PHY:
1620 chg_det = ulpi_read(otg, 0x87);
1621 ret = chg_det & 1;
1622 break;
1623 default:
1624 break;
1625 }
1626 return ret;
1627}
1628
1629static void msm_chg_enable_secondary_det(struct msm_otg *motg)
1630{
1631 struct otg_transceiver *otg = &motg->otg;
1632 u32 chg_det;
1633
1634 switch (motg->pdata->phy_type) {
1635 case CI_45NM_INTEGRATED_PHY:
1636 chg_det = ulpi_read(otg, 0x34);
1637 /* Turn off charger block */
1638 chg_det |= ~(1 << 1);
1639 ulpi_write(otg, chg_det, 0x34);
1640 udelay(20);
1641 /* control chg block via ULPI */
1642 chg_det &= ~(1 << 3);
1643 ulpi_write(otg, chg_det, 0x34);
1644 /* put it in host mode for enabling D- source */
1645 chg_det &= ~(1 << 2);
1646 ulpi_write(otg, chg_det, 0x34);
1647 /* Turn on chg detect block */
1648 chg_det &= ~(1 << 1);
1649 ulpi_write(otg, chg_det, 0x34);
1650 udelay(20);
1651 /* enable chg detection */
1652 chg_det &= ~(1 << 0);
1653 ulpi_write(otg, chg_det, 0x34);
1654 break;
1655 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondeti283146f2012-01-12 12:51:19 +05301656 /* Turn off VDP_SRC */
1657 ulpi_write(otg, 0x3, 0x86);
1658 msleep(20);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301659 /*
1660 * Configure DM as current source, DP as current sink
1661 * and enable battery charging comparators.
1662 */
1663 ulpi_write(otg, 0x8, 0x85);
1664 ulpi_write(otg, 0x2, 0x85);
1665 ulpi_write(otg, 0x1, 0x85);
1666 break;
1667 default:
1668 break;
1669 }
1670}
1671
1672static bool msm_chg_check_primary_det(struct msm_otg *motg)
1673{
1674 struct otg_transceiver *otg = &motg->otg;
1675 u32 chg_det;
1676 bool ret = false;
1677
1678 switch (motg->pdata->phy_type) {
1679 case CI_45NM_INTEGRATED_PHY:
1680 chg_det = ulpi_read(otg, 0x34);
1681 ret = chg_det & (1 << 4);
1682 break;
1683 case SNPS_28NM_INTEGRATED_PHY:
1684 chg_det = ulpi_read(otg, 0x87);
1685 ret = chg_det & 1;
1686 break;
1687 default:
1688 break;
1689 }
1690 return ret;
1691}
1692
1693static void msm_chg_enable_primary_det(struct msm_otg *motg)
1694{
1695 struct otg_transceiver *otg = &motg->otg;
1696 u32 chg_det;
1697
1698 switch (motg->pdata->phy_type) {
1699 case CI_45NM_INTEGRATED_PHY:
1700 chg_det = ulpi_read(otg, 0x34);
1701 /* enable chg detection */
1702 chg_det &= ~(1 << 0);
1703 ulpi_write(otg, chg_det, 0x34);
1704 break;
1705 case SNPS_28NM_INTEGRATED_PHY:
1706 /*
1707 * Configure DP as current source, DM as current sink
1708 * and enable battery charging comparators.
1709 */
1710 ulpi_write(otg, 0x2, 0x85);
1711 ulpi_write(otg, 0x1, 0x85);
1712 break;
1713 default:
1714 break;
1715 }
1716}
1717
1718static bool msm_chg_check_dcd(struct msm_otg *motg)
1719{
1720 struct otg_transceiver *otg = &motg->otg;
1721 u32 line_state;
1722 bool ret = false;
1723
1724 switch (motg->pdata->phy_type) {
1725 case CI_45NM_INTEGRATED_PHY:
1726 line_state = ulpi_read(otg, 0x15);
1727 ret = !(line_state & 1);
1728 break;
1729 case SNPS_28NM_INTEGRATED_PHY:
1730 line_state = ulpi_read(otg, 0x87);
1731 ret = line_state & 2;
1732 break;
1733 default:
1734 break;
1735 }
1736 return ret;
1737}
1738
1739static void msm_chg_disable_dcd(struct msm_otg *motg)
1740{
1741 struct otg_transceiver *otg = &motg->otg;
1742 u32 chg_det;
1743
1744 switch (motg->pdata->phy_type) {
1745 case CI_45NM_INTEGRATED_PHY:
1746 chg_det = ulpi_read(otg, 0x34);
1747 chg_det &= ~(1 << 5);
1748 ulpi_write(otg, chg_det, 0x34);
1749 break;
1750 case SNPS_28NM_INTEGRATED_PHY:
1751 ulpi_write(otg, 0x10, 0x86);
1752 break;
1753 default:
1754 break;
1755 }
1756}
1757
1758static void msm_chg_enable_dcd(struct msm_otg *motg)
1759{
1760 struct otg_transceiver *otg = &motg->otg;
1761 u32 chg_det;
1762
1763 switch (motg->pdata->phy_type) {
1764 case CI_45NM_INTEGRATED_PHY:
1765 chg_det = ulpi_read(otg, 0x34);
1766 /* Turn on D+ current source */
1767 chg_det |= (1 << 5);
1768 ulpi_write(otg, chg_det, 0x34);
1769 break;
1770 case SNPS_28NM_INTEGRATED_PHY:
1771 /* Data contact detection enable */
1772 ulpi_write(otg, 0x10, 0x85);
1773 break;
1774 default:
1775 break;
1776 }
1777}
1778
1779static void msm_chg_block_on(struct msm_otg *motg)
1780{
1781 struct otg_transceiver *otg = &motg->otg;
1782 u32 func_ctrl, chg_det;
1783
1784 /* put the controller in non-driving mode */
1785 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1786 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1787 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NONDRIVING;
1788 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1789
1790 switch (motg->pdata->phy_type) {
1791 case CI_45NM_INTEGRATED_PHY:
1792 chg_det = ulpi_read(otg, 0x34);
1793 /* control chg block via ULPI */
1794 chg_det &= ~(1 << 3);
1795 ulpi_write(otg, chg_det, 0x34);
1796 /* Turn on chg detect block */
1797 chg_det &= ~(1 << 1);
1798 ulpi_write(otg, chg_det, 0x34);
1799 udelay(20);
1800 break;
1801 case SNPS_28NM_INTEGRATED_PHY:
1802 /* Clear charger detecting control bits */
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301803 ulpi_write(otg, 0x1F, 0x86);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301804 /* Clear alt interrupt latch and enable bits */
1805 ulpi_write(otg, 0x1F, 0x92);
1806 ulpi_write(otg, 0x1F, 0x95);
1807 udelay(100);
1808 break;
1809 default:
1810 break;
1811 }
1812}
1813
1814static void msm_chg_block_off(struct msm_otg *motg)
1815{
1816 struct otg_transceiver *otg = &motg->otg;
1817 u32 func_ctrl, chg_det;
1818
1819 switch (motg->pdata->phy_type) {
1820 case CI_45NM_INTEGRATED_PHY:
1821 chg_det = ulpi_read(otg, 0x34);
1822 /* Turn off charger block */
1823 chg_det |= ~(1 << 1);
1824 ulpi_write(otg, chg_det, 0x34);
1825 break;
1826 case SNPS_28NM_INTEGRATED_PHY:
1827 /* Clear charger detecting control bits */
1828 ulpi_write(otg, 0x3F, 0x86);
1829 /* Clear alt interrupt latch and enable bits */
1830 ulpi_write(otg, 0x1F, 0x92);
1831 ulpi_write(otg, 0x1F, 0x95);
1832 break;
1833 default:
1834 break;
1835 }
1836
1837 /* put the controller in normal mode */
1838 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1839 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1840 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NORMAL;
1841 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1842}
1843
Anji jonnalad270e2d2011-08-09 11:28:32 +05301844static const char *chg_to_string(enum usb_chg_type chg_type)
1845{
1846 switch (chg_type) {
1847 case USB_SDP_CHARGER: return "USB_SDP_CHARGER";
1848 case USB_DCP_CHARGER: return "USB_DCP_CHARGER";
1849 case USB_CDP_CHARGER: return "USB_CDP_CHARGER";
1850 case USB_ACA_A_CHARGER: return "USB_ACA_A_CHARGER";
1851 case USB_ACA_B_CHARGER: return "USB_ACA_B_CHARGER";
1852 case USB_ACA_C_CHARGER: return "USB_ACA_C_CHARGER";
1853 case USB_ACA_DOCK_CHARGER: return "USB_ACA_DOCK_CHARGER";
1854 default: return "INVALID_CHARGER";
1855 }
1856}
1857
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301858#define MSM_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1859#define MSM_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
Pavankumar Kondeti283146f2012-01-12 12:51:19 +05301860#define MSM_CHG_PRIMARY_DET_TIME (50 * HZ/1000) /* TVDPSRC_ON */
1861#define MSM_CHG_SECONDARY_DET_TIME (50 * HZ/1000) /* TVDMSRC_ON */
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301862static void msm_chg_detect_work(struct work_struct *w)
1863{
1864 struct msm_otg *motg = container_of(w, struct msm_otg, chg_work.work);
1865 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301866 bool is_dcd = false, tmout, vout, is_aca;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301867 unsigned long delay;
1868
1869 dev_dbg(otg->dev, "chg detection work\n");
1870 switch (motg->chg_state) {
1871 case USB_CHG_STATE_UNDEFINED:
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301872 msm_chg_block_on(motg);
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301873 if (motg->pdata->enable_dcd)
1874 msm_chg_enable_dcd(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001875 msm_chg_enable_aca_det(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301876 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1877 motg->dcd_retries = 0;
1878 delay = MSM_CHG_DCD_POLL_TIME;
1879 break;
1880 case USB_CHG_STATE_WAIT_FOR_DCD:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001881 is_aca = msm_chg_aca_detect(motg);
1882 if (is_aca) {
1883 /*
1884 * ID_A can be ACA dock too. continue
1885 * primary detection after DCD.
1886 */
1887 if (test_bit(ID_A, &motg->inputs)) {
1888 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1889 } else {
1890 delay = 0;
1891 break;
1892 }
1893 }
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301894 if (motg->pdata->enable_dcd)
1895 is_dcd = msm_chg_check_dcd(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301896 tmout = ++motg->dcd_retries == MSM_CHG_DCD_MAX_RETRIES;
1897 if (is_dcd || tmout) {
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301898 if (motg->pdata->enable_dcd)
1899 msm_chg_disable_dcd(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301900 msm_chg_enable_primary_det(motg);
1901 delay = MSM_CHG_PRIMARY_DET_TIME;
1902 motg->chg_state = USB_CHG_STATE_DCD_DONE;
1903 } else {
1904 delay = MSM_CHG_DCD_POLL_TIME;
1905 }
1906 break;
1907 case USB_CHG_STATE_DCD_DONE:
1908 vout = msm_chg_check_primary_det(motg);
1909 if (vout) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301910 if (test_bit(ID_A, &motg->inputs)) {
1911 motg->chg_type = USB_ACA_DOCK_CHARGER;
1912 motg->chg_state = USB_CHG_STATE_DETECTED;
1913 delay = 0;
1914 break;
1915 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301916 msm_chg_enable_secondary_det(motg);
1917 delay = MSM_CHG_SECONDARY_DET_TIME;
1918 motg->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1919 } else {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301920 if (test_bit(ID_A, &motg->inputs)) {
1921 motg->chg_type = USB_ACA_A_CHARGER;
1922 motg->chg_state = USB_CHG_STATE_DETECTED;
1923 delay = 0;
1924 break;
1925 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301926 motg->chg_type = USB_SDP_CHARGER;
1927 motg->chg_state = USB_CHG_STATE_DETECTED;
1928 delay = 0;
1929 }
1930 break;
1931 case USB_CHG_STATE_PRIMARY_DONE:
1932 vout = msm_chg_check_secondary_det(motg);
1933 if (vout)
1934 motg->chg_type = USB_DCP_CHARGER;
1935 else
1936 motg->chg_type = USB_CDP_CHARGER;
1937 motg->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1938 /* fall through */
1939 case USB_CHG_STATE_SECONDARY_DONE:
1940 motg->chg_state = USB_CHG_STATE_DETECTED;
1941 case USB_CHG_STATE_DETECTED:
1942 msm_chg_block_off(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001943 msm_chg_enable_aca_det(motg);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301944 /*
1945 * Spurious interrupt is seen after enabling ACA detection
1946 * due to which charger detection fails in case of PET.
1947 * Add delay of 100 microsec to avoid that.
1948 */
1949 udelay(100);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001950 msm_chg_enable_aca_intr(motg);
Anji jonnalad270e2d2011-08-09 11:28:32 +05301951 dev_dbg(otg->dev, "chg_type = %s\n",
1952 chg_to_string(motg->chg_type));
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301953 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301954 return;
1955 default:
1956 return;
1957 }
1958
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301959 queue_delayed_work(system_nrt_wq, &motg->chg_work, delay);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301960}
1961
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301962/*
1963 * We support OTG, Peripheral only and Host only configurations. In case
1964 * of OTG, mode switch (host-->peripheral/peripheral-->host) can happen
1965 * via Id pin status or user request (debugfs). Id/BSV interrupts are not
1966 * enabled when switch is controlled by user and default mode is supplied
1967 * by board file, which can be changed by userspace later.
1968 */
1969static void msm_otg_init_sm(struct msm_otg *motg)
1970{
1971 struct msm_otg_platform_data *pdata = motg->pdata;
1972 u32 otgsc = readl(USB_OTGSC);
1973
1974 switch (pdata->mode) {
1975 case USB_OTG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001976 if (pdata->otg_control == OTG_USER_CONTROL) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301977 if (pdata->default_mode == USB_HOST) {
1978 clear_bit(ID, &motg->inputs);
1979 } else if (pdata->default_mode == USB_PERIPHERAL) {
1980 set_bit(ID, &motg->inputs);
1981 set_bit(B_SESS_VLD, &motg->inputs);
1982 } else {
1983 set_bit(ID, &motg->inputs);
1984 clear_bit(B_SESS_VLD, &motg->inputs);
1985 }
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301986 } else if (pdata->otg_control == OTG_PHY_CONTROL) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301987 if (otgsc & OTGSC_ID) {
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301988 set_bit(ID, &motg->inputs);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301989 } else {
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301990 clear_bit(ID, &motg->inputs);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301991 set_bit(A_BUS_REQ, &motg->inputs);
1992 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001993 if (otgsc & OTGSC_BSV)
1994 set_bit(B_SESS_VLD, &motg->inputs);
1995 else
1996 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301997 } else if (pdata->otg_control == OTG_PMIC_CONTROL) {
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05301998 if (pdata->pmic_id_irq) {
1999 if (irq_read_line(pdata->pmic_id_irq))
2000 set_bit(ID, &motg->inputs);
2001 else
2002 clear_bit(ID, &motg->inputs);
2003 }
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302004 /*
2005 * VBUS initial state is reported after PMIC
2006 * driver initialization. Wait for it.
2007 */
2008 wait_for_completion(&pmic_vbus_init);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302009 }
2010 break;
2011 case USB_HOST:
2012 clear_bit(ID, &motg->inputs);
2013 break;
2014 case USB_PERIPHERAL:
2015 set_bit(ID, &motg->inputs);
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05302016 if (pdata->otg_control == OTG_PHY_CONTROL) {
2017 if (otgsc & OTGSC_BSV)
2018 set_bit(B_SESS_VLD, &motg->inputs);
2019 else
2020 clear_bit(B_SESS_VLD, &motg->inputs);
2021 } else if (pdata->otg_control == OTG_PMIC_CONTROL) {
2022 /*
2023 * VBUS initial state is reported after PMIC
2024 * driver initialization. Wait for it.
2025 */
2026 wait_for_completion(&pmic_vbus_init);
2027 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302028 break;
2029 default:
2030 break;
2031 }
2032}
2033
2034static void msm_otg_sm_work(struct work_struct *w)
2035{
2036 struct msm_otg *motg = container_of(w, struct msm_otg, sm_work);
2037 struct otg_transceiver *otg = &motg->otg;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302038 bool work = 0, srp_reqd;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302039
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302040 pm_runtime_resume(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302041 pr_debug("%s work\n", otg_state_string(otg->state));
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302042 switch (otg->state) {
2043 case OTG_STATE_UNDEFINED:
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302044 msm_otg_reset(otg);
2045 msm_otg_init_sm(motg);
2046 otg->state = OTG_STATE_B_IDLE;
Pavankumar Kondeti8a379b42011-12-12 13:07:23 +05302047 if (!test_bit(B_SESS_VLD, &motg->inputs) &&
2048 test_bit(ID, &motg->inputs)) {
2049 pm_runtime_put_noidle(otg->dev);
2050 pm_runtime_suspend(otg->dev);
2051 break;
2052 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302053 /* FALL THROUGH */
2054 case OTG_STATE_B_IDLE:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002055 if ((!test_bit(ID, &motg->inputs) ||
2056 test_bit(ID_A, &motg->inputs)) && otg->host) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302057 pr_debug("!id || id_A\n");
2058 clear_bit(B_BUS_REQ, &motg->inputs);
2059 set_bit(A_BUS_REQ, &motg->inputs);
2060 otg->state = OTG_STATE_A_IDLE;
2061 work = 1;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302062 } else if (test_bit(B_SESS_VLD, &motg->inputs)) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302063 pr_debug("b_sess_vld\n");
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302064 switch (motg->chg_state) {
2065 case USB_CHG_STATE_UNDEFINED:
2066 msm_chg_detect_work(&motg->chg_work.work);
2067 break;
2068 case USB_CHG_STATE_DETECTED:
2069 switch (motg->chg_type) {
2070 case USB_DCP_CHARGER:
Pavankumar Kondeti283146f2012-01-12 12:51:19 +05302071 /* Enable VDP_SRC */
2072 ulpi_write(otg, 0x2, 0x85);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302073 msm_otg_notify_charger(motg,
2074 IDEV_CHG_MAX);
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302075 pm_runtime_put_noidle(otg->dev);
2076 pm_runtime_suspend(otg->dev);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302077 break;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302078 case USB_ACA_B_CHARGER:
2079 msm_otg_notify_charger(motg,
2080 IDEV_ACA_CHG_MAX);
2081 /*
2082 * (ID_B --> ID_C) PHY_ALT interrupt can
2083 * not be detected in LPM.
2084 */
2085 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302086 case USB_CDP_CHARGER:
2087 msm_otg_notify_charger(motg,
2088 IDEV_CHG_MAX);
2089 msm_otg_start_peripheral(otg, 1);
2090 otg->state = OTG_STATE_B_PERIPHERAL;
2091 break;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302092 case USB_ACA_C_CHARGER:
2093 msm_otg_notify_charger(motg,
2094 IDEV_ACA_CHG_MAX);
2095 msm_otg_start_peripheral(otg, 1);
2096 otg->state = OTG_STATE_B_PERIPHERAL;
2097 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302098 case USB_SDP_CHARGER:
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302099 msm_otg_start_peripheral(otg, 1);
2100 otg->state = OTG_STATE_B_PERIPHERAL;
2101 break;
2102 default:
2103 break;
2104 }
2105 break;
2106 default:
2107 break;
2108 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302109 } else if (test_bit(B_BUS_REQ, &motg->inputs)) {
2110 pr_debug("b_sess_end && b_bus_req\n");
2111 if (msm_otg_start_srp(otg) < 0) {
2112 clear_bit(B_BUS_REQ, &motg->inputs);
2113 work = 1;
2114 break;
2115 }
2116 otg->state = OTG_STATE_B_SRP_INIT;
2117 msm_otg_start_timer(motg, TB_SRP_FAIL, B_SRP_FAIL);
2118 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302119 } else {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302120 pr_debug("chg_work cancel");
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302121 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302122 msm_otg_notify_charger(motg, 0);
2123 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2124 motg->chg_type = USB_INVALID_CHARGER;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302125 msm_otg_reset(otg);
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302126 pm_runtime_put_noidle(otg->dev);
2127 pm_runtime_suspend(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302128 }
2129 break;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302130 case OTG_STATE_B_SRP_INIT:
2131 if (!test_bit(ID, &motg->inputs) ||
2132 test_bit(ID_A, &motg->inputs) ||
2133 test_bit(ID_C, &motg->inputs) ||
2134 (test_bit(B_SESS_VLD, &motg->inputs) &&
2135 !test_bit(ID_B, &motg->inputs))) {
2136 pr_debug("!id || id_a/c || b_sess_vld+!id_b\n");
2137 msm_otg_del_timer(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002138 otg->state = OTG_STATE_B_IDLE;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302139 /*
2140 * clear VBUSVLDEXTSEL and VBUSVLDEXT register
2141 * bits after SRP initiation.
2142 */
2143 ulpi_write(otg, 0x0, 0x98);
2144 work = 1;
2145 } else if (test_bit(B_SRP_FAIL, &motg->tmouts)) {
2146 pr_debug("b_srp_fail\n");
2147 pr_info("A-device did not respond to SRP\n");
2148 clear_bit(B_BUS_REQ, &motg->inputs);
2149 clear_bit(B_SRP_FAIL, &motg->tmouts);
2150 otg_send_event(OTG_EVENT_NO_RESP_FOR_SRP);
2151 ulpi_write(otg, 0x0, 0x98);
2152 otg->state = OTG_STATE_B_IDLE;
2153 motg->b_last_se0_sess = jiffies;
2154 work = 1;
2155 }
2156 break;
2157 case OTG_STATE_B_PERIPHERAL:
2158 if (!test_bit(ID, &motg->inputs) ||
2159 test_bit(ID_A, &motg->inputs) ||
2160 test_bit(ID_B, &motg->inputs) ||
2161 !test_bit(B_SESS_VLD, &motg->inputs)) {
2162 pr_debug("!id || id_a/b || !b_sess_vld\n");
2163 msm_otg_notify_charger(motg, 0);
2164 srp_reqd = otg->gadget->otg_srp_reqd;
2165 msm_otg_start_peripheral(otg, 0);
2166 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2167 motg->chg_type = USB_INVALID_CHARGER;
2168 if (test_bit(ID_B, &motg->inputs))
2169 clear_bit(ID_B, &motg->inputs);
2170 clear_bit(B_BUS_REQ, &motg->inputs);
2171 otg->state = OTG_STATE_B_IDLE;
2172 motg->b_last_se0_sess = jiffies;
2173 if (srp_reqd)
2174 msm_otg_start_timer(motg,
2175 TB_TST_SRP, B_TST_SRP);
2176 else
2177 work = 1;
2178 } else if (test_bit(B_BUS_REQ, &motg->inputs) &&
2179 otg->gadget->b_hnp_enable &&
2180 test_bit(A_BUS_SUSPEND, &motg->inputs)) {
2181 pr_debug("b_bus_req && b_hnp_en && a_bus_suspend\n");
2182 msm_otg_start_timer(motg, TB_ASE0_BRST, B_ASE0_BRST);
2183 /* D+ pullup should not be disconnected within 4msec
2184 * after A device suspends the bus. Otherwise PET will
2185 * fail the compliance test.
2186 */
2187 udelay(1000);
2188 msm_otg_start_peripheral(otg, 0);
2189 otg->state = OTG_STATE_B_WAIT_ACON;
2190 /*
2191 * start HCD even before A-device enable
2192 * pull-up to meet HNP timings.
2193 */
2194 otg->host->is_b_host = 1;
2195 msm_otg_start_host(otg, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002196 } else if (test_bit(ID_C, &motg->inputs)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302197 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002198 }
2199 break;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302200 case OTG_STATE_B_WAIT_ACON:
2201 if (!test_bit(ID, &motg->inputs) ||
2202 test_bit(ID_A, &motg->inputs) ||
2203 test_bit(ID_B, &motg->inputs) ||
2204 !test_bit(B_SESS_VLD, &motg->inputs)) {
2205 pr_debug("!id || id_a/b || !b_sess_vld\n");
2206 msm_otg_del_timer(motg);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302207 /*
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302208 * A-device is physically disconnected during
2209 * HNP. Remove HCD.
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302210 */
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302211 msm_otg_start_host(otg, 0);
2212 otg->host->is_b_host = 0;
2213
2214 clear_bit(B_BUS_REQ, &motg->inputs);
2215 clear_bit(A_BUS_SUSPEND, &motg->inputs);
2216 motg->b_last_se0_sess = jiffies;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302217 otg->state = OTG_STATE_B_IDLE;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302218 msm_otg_reset(otg);
2219 work = 1;
2220 } else if (test_bit(A_CONN, &motg->inputs)) {
2221 pr_debug("a_conn\n");
2222 clear_bit(A_BUS_SUSPEND, &motg->inputs);
2223 otg->state = OTG_STATE_B_HOST;
2224 /*
2225 * PET disconnects D+ pullup after reset is generated
2226 * by B device in B_HOST role which is not detected by
2227 * B device. As workaorund , start timer of 300msec
2228 * and stop timer if A device is enumerated else clear
2229 * A_CONN.
2230 */
2231 msm_otg_start_timer(motg, TB_TST_CONFIG,
2232 B_TST_CONFIG);
2233 } else if (test_bit(B_ASE0_BRST, &motg->tmouts)) {
2234 pr_debug("b_ase0_brst_tmout\n");
2235 pr_info("B HNP fail:No response from A device\n");
2236 msm_otg_start_host(otg, 0);
2237 msm_otg_reset(otg);
2238 otg->host->is_b_host = 0;
2239 clear_bit(B_ASE0_BRST, &motg->tmouts);
2240 clear_bit(A_BUS_SUSPEND, &motg->inputs);
2241 clear_bit(B_BUS_REQ, &motg->inputs);
2242 otg_send_event(OTG_EVENT_HNP_FAILED);
2243 otg->state = OTG_STATE_B_IDLE;
2244 work = 1;
2245 } else if (test_bit(ID_C, &motg->inputs)) {
2246 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
2247 }
2248 break;
2249 case OTG_STATE_B_HOST:
2250 if (!test_bit(B_BUS_REQ, &motg->inputs) ||
2251 !test_bit(A_CONN, &motg->inputs) ||
2252 !test_bit(B_SESS_VLD, &motg->inputs)) {
2253 pr_debug("!b_bus_req || !a_conn || !b_sess_vld\n");
2254 clear_bit(A_CONN, &motg->inputs);
2255 clear_bit(B_BUS_REQ, &motg->inputs);
2256 msm_otg_start_host(otg, 0);
2257 otg->host->is_b_host = 0;
2258 otg->state = OTG_STATE_B_IDLE;
2259 msm_otg_reset(otg);
2260 work = 1;
2261 } else if (test_bit(ID_C, &motg->inputs)) {
2262 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
2263 }
2264 break;
2265 case OTG_STATE_A_IDLE:
2266 otg->default_a = 1;
2267 if (test_bit(ID, &motg->inputs) &&
2268 !test_bit(ID_A, &motg->inputs)) {
2269 pr_debug("id && !id_a\n");
2270 otg->default_a = 0;
2271 clear_bit(A_BUS_DROP, &motg->inputs);
2272 otg->state = OTG_STATE_B_IDLE;
2273 del_timer_sync(&motg->id_timer);
2274 msm_otg_link_reset(motg);
2275 msm_chg_enable_aca_intr(motg);
2276 msm_otg_notify_charger(motg, 0);
2277 work = 1;
2278 } else if (!test_bit(A_BUS_DROP, &motg->inputs) &&
2279 (test_bit(A_SRP_DET, &motg->inputs) ||
2280 test_bit(A_BUS_REQ, &motg->inputs))) {
2281 pr_debug("!a_bus_drop && (a_srp_det || a_bus_req)\n");
2282
2283 clear_bit(A_SRP_DET, &motg->inputs);
2284 /* Disable SRP detection */
2285 writel_relaxed((readl_relaxed(USB_OTGSC) &
2286 ~OTGSC_INTSTS_MASK) &
2287 ~OTGSC_DPIE, USB_OTGSC);
2288
2289 otg->state = OTG_STATE_A_WAIT_VRISE;
2290 /* VBUS should not be supplied before end of SRP pulse
2291 * generated by PET, if not complaince test fail.
2292 */
2293 usleep_range(10000, 12000);
2294 /* ACA: ID_A: Stop charging untill enumeration */
2295 if (test_bit(ID_A, &motg->inputs))
2296 msm_otg_notify_charger(motg, 0);
2297 else
2298 msm_hsusb_vbus_power(motg, 1);
2299 msm_otg_start_timer(motg, TA_WAIT_VRISE, A_WAIT_VRISE);
2300 } else {
2301 pr_debug("No session requested\n");
2302 clear_bit(A_BUS_DROP, &motg->inputs);
2303 if (test_bit(ID_A, &motg->inputs)) {
2304 msm_otg_notify_charger(motg,
2305 IDEV_ACA_CHG_MAX);
2306 } else if (!test_bit(ID, &motg->inputs)) {
2307 msm_otg_notify_charger(motg, 0);
2308 /*
2309 * A-device is not providing power on VBUS.
2310 * Enable SRP detection.
2311 */
2312 writel_relaxed(0x13, USB_USBMODE);
2313 writel_relaxed((readl_relaxed(USB_OTGSC) &
2314 ~OTGSC_INTSTS_MASK) |
2315 OTGSC_DPIE, USB_OTGSC);
2316 mb();
2317 }
2318 }
2319 break;
2320 case OTG_STATE_A_WAIT_VRISE:
2321 if ((test_bit(ID, &motg->inputs) &&
2322 !test_bit(ID_A, &motg->inputs)) ||
2323 test_bit(A_BUS_DROP, &motg->inputs) ||
2324 test_bit(A_WAIT_VRISE, &motg->tmouts)) {
2325 pr_debug("id || a_bus_drop || a_wait_vrise_tmout\n");
2326 clear_bit(A_BUS_REQ, &motg->inputs);
2327 msm_otg_del_timer(motg);
2328 msm_hsusb_vbus_power(motg, 0);
2329 otg->state = OTG_STATE_A_WAIT_VFALL;
2330 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2331 } else if (test_bit(A_VBUS_VLD, &motg->inputs)) {
2332 pr_debug("a_vbus_vld\n");
2333 otg->state = OTG_STATE_A_WAIT_BCON;
2334 if (TA_WAIT_BCON > 0)
2335 msm_otg_start_timer(motg, TA_WAIT_BCON,
2336 A_WAIT_BCON);
2337 msm_otg_start_host(otg, 1);
2338 msm_chg_enable_aca_det(motg);
2339 msm_chg_disable_aca_intr(motg);
2340 mod_timer(&motg->id_timer, ID_TIMER_INITIAL_FREQ);
2341 if (msm_chg_check_aca_intr(motg))
2342 work = 1;
2343 }
2344 break;
2345 case OTG_STATE_A_WAIT_BCON:
2346 if ((test_bit(ID, &motg->inputs) &&
2347 !test_bit(ID_A, &motg->inputs)) ||
2348 test_bit(A_BUS_DROP, &motg->inputs) ||
2349 test_bit(A_WAIT_BCON, &motg->tmouts)) {
2350 pr_debug("(id && id_a/b/c) || a_bus_drop ||"
2351 "a_wait_bcon_tmout\n");
2352 if (test_bit(A_WAIT_BCON, &motg->tmouts)) {
2353 pr_info("Device No Response\n");
2354 otg_send_event(OTG_EVENT_DEV_CONN_TMOUT);
2355 }
2356 msm_otg_del_timer(motg);
2357 clear_bit(A_BUS_REQ, &motg->inputs);
2358 clear_bit(B_CONN, &motg->inputs);
2359 msm_otg_start_host(otg, 0);
2360 /*
2361 * ACA: ID_A with NO accessory, just the A plug is
2362 * attached to ACA: Use IDCHG_MAX for charging
2363 */
2364 if (test_bit(ID_A, &motg->inputs))
2365 msm_otg_notify_charger(motg, IDEV_CHG_MIN);
2366 else
2367 msm_hsusb_vbus_power(motg, 0);
2368 otg->state = OTG_STATE_A_WAIT_VFALL;
2369 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2370 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2371 pr_debug("!a_vbus_vld\n");
2372 clear_bit(B_CONN, &motg->inputs);
2373 msm_otg_del_timer(motg);
2374 msm_otg_start_host(otg, 0);
2375 otg->state = OTG_STATE_A_VBUS_ERR;
2376 msm_otg_reset(otg);
2377 } else if (test_bit(ID_A, &motg->inputs)) {
2378 msm_hsusb_vbus_power(motg, 0);
2379 } else if (!test_bit(A_BUS_REQ, &motg->inputs)) {
2380 /*
2381 * If TA_WAIT_BCON is infinite, we don;t
2382 * turn off VBUS. Enter low power mode.
2383 */
2384 if (TA_WAIT_BCON < 0)
2385 pm_runtime_put_sync(otg->dev);
2386 } else if (!test_bit(ID, &motg->inputs)) {
2387 msm_hsusb_vbus_power(motg, 1);
2388 }
2389 break;
2390 case OTG_STATE_A_HOST:
2391 if ((test_bit(ID, &motg->inputs) &&
2392 !test_bit(ID_A, &motg->inputs)) ||
2393 test_bit(A_BUS_DROP, &motg->inputs)) {
2394 pr_debug("id_a/b/c || a_bus_drop\n");
2395 clear_bit(B_CONN, &motg->inputs);
2396 clear_bit(A_BUS_REQ, &motg->inputs);
2397 msm_otg_del_timer(motg);
2398 otg->state = OTG_STATE_A_WAIT_VFALL;
2399 msm_otg_start_host(otg, 0);
2400 if (!test_bit(ID_A, &motg->inputs))
2401 msm_hsusb_vbus_power(motg, 0);
2402 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2403 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2404 pr_debug("!a_vbus_vld\n");
2405 clear_bit(B_CONN, &motg->inputs);
2406 msm_otg_del_timer(motg);
2407 otg->state = OTG_STATE_A_VBUS_ERR;
2408 msm_otg_start_host(otg, 0);
2409 msm_otg_reset(otg);
2410 } else if (!test_bit(A_BUS_REQ, &motg->inputs)) {
2411 /*
2412 * a_bus_req is de-asserted when root hub is
2413 * suspended or HNP is in progress.
2414 */
2415 pr_debug("!a_bus_req\n");
2416 msm_otg_del_timer(motg);
2417 otg->state = OTG_STATE_A_SUSPEND;
2418 if (otg->host->b_hnp_enable)
2419 msm_otg_start_timer(motg, TA_AIDL_BDIS,
2420 A_AIDL_BDIS);
2421 else
2422 pm_runtime_put_sync(otg->dev);
2423 } else if (!test_bit(B_CONN, &motg->inputs)) {
2424 pr_debug("!b_conn\n");
2425 msm_otg_del_timer(motg);
2426 otg->state = OTG_STATE_A_WAIT_BCON;
2427 if (TA_WAIT_BCON > 0)
2428 msm_otg_start_timer(motg, TA_WAIT_BCON,
2429 A_WAIT_BCON);
2430 if (msm_chg_check_aca_intr(motg))
2431 work = 1;
2432 } else if (test_bit(ID_A, &motg->inputs)) {
2433 msm_otg_del_timer(motg);
2434 msm_hsusb_vbus_power(motg, 0);
2435 if (motg->chg_type == USB_ACA_DOCK_CHARGER)
2436 msm_otg_notify_charger(motg,
2437 IDEV_ACA_CHG_MAX);
2438 else
2439 msm_otg_notify_charger(motg,
2440 IDEV_CHG_MIN - motg->mA_port);
2441 } else if (!test_bit(ID, &motg->inputs)) {
2442 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2443 motg->chg_type = USB_INVALID_CHARGER;
2444 msm_otg_notify_charger(motg, 0);
2445 msm_hsusb_vbus_power(motg, 1);
2446 }
2447 break;
2448 case OTG_STATE_A_SUSPEND:
2449 if ((test_bit(ID, &motg->inputs) &&
2450 !test_bit(ID_A, &motg->inputs)) ||
2451 test_bit(A_BUS_DROP, &motg->inputs) ||
2452 test_bit(A_AIDL_BDIS, &motg->tmouts)) {
2453 pr_debug("id_a/b/c || a_bus_drop ||"
2454 "a_aidl_bdis_tmout\n");
2455 msm_otg_del_timer(motg);
2456 clear_bit(B_CONN, &motg->inputs);
2457 otg->state = OTG_STATE_A_WAIT_VFALL;
2458 msm_otg_start_host(otg, 0);
2459 msm_otg_reset(otg);
2460 if (!test_bit(ID_A, &motg->inputs))
2461 msm_hsusb_vbus_power(motg, 0);
2462 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2463 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2464 pr_debug("!a_vbus_vld\n");
2465 msm_otg_del_timer(motg);
2466 clear_bit(B_CONN, &motg->inputs);
2467 otg->state = OTG_STATE_A_VBUS_ERR;
2468 msm_otg_start_host(otg, 0);
2469 msm_otg_reset(otg);
2470 } else if (!test_bit(B_CONN, &motg->inputs) &&
2471 otg->host->b_hnp_enable) {
2472 pr_debug("!b_conn && b_hnp_enable");
2473 otg->state = OTG_STATE_A_PERIPHERAL;
2474 msm_otg_host_hnp_enable(otg, 1);
2475 otg->gadget->is_a_peripheral = 1;
2476 msm_otg_start_peripheral(otg, 1);
2477 } else if (!test_bit(B_CONN, &motg->inputs) &&
2478 !otg->host->b_hnp_enable) {
2479 pr_debug("!b_conn && !b_hnp_enable");
2480 /*
2481 * bus request is dropped during suspend.
2482 * acquire again for next device.
2483 */
2484 set_bit(A_BUS_REQ, &motg->inputs);
2485 otg->state = OTG_STATE_A_WAIT_BCON;
2486 if (TA_WAIT_BCON > 0)
2487 msm_otg_start_timer(motg, TA_WAIT_BCON,
2488 A_WAIT_BCON);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002489 } else if (test_bit(ID_A, &motg->inputs)) {
Mayank Ranae3926882011-12-26 09:47:54 +05302490 msm_hsusb_vbus_power(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002491 msm_otg_notify_charger(motg,
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302492 IDEV_CHG_MIN - motg->mA_port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002493 } else if (!test_bit(ID, &motg->inputs)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002494 msm_otg_notify_charger(motg, 0);
Mayank Ranae3926882011-12-26 09:47:54 +05302495 msm_hsusb_vbus_power(motg, 1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302496 }
2497 break;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302498 case OTG_STATE_A_PERIPHERAL:
2499 if ((test_bit(ID, &motg->inputs) &&
2500 !test_bit(ID_A, &motg->inputs)) ||
2501 test_bit(A_BUS_DROP, &motg->inputs)) {
2502 pr_debug("id _f/b/c || a_bus_drop\n");
2503 /* Clear BIDL_ADIS timer */
2504 msm_otg_del_timer(motg);
2505 otg->state = OTG_STATE_A_WAIT_VFALL;
2506 msm_otg_start_peripheral(otg, 0);
2507 otg->gadget->is_a_peripheral = 0;
2508 msm_otg_start_host(otg, 0);
2509 msm_otg_reset(otg);
2510 if (!test_bit(ID_A, &motg->inputs))
2511 msm_hsusb_vbus_power(motg, 0);
2512 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2513 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2514 pr_debug("!a_vbus_vld\n");
2515 /* Clear BIDL_ADIS timer */
2516 msm_otg_del_timer(motg);
2517 otg->state = OTG_STATE_A_VBUS_ERR;
2518 msm_otg_start_peripheral(otg, 0);
2519 otg->gadget->is_a_peripheral = 0;
2520 msm_otg_start_host(otg, 0);
2521 } else if (test_bit(A_BIDL_ADIS, &motg->tmouts)) {
2522 pr_debug("a_bidl_adis_tmout\n");
2523 msm_otg_start_peripheral(otg, 0);
2524 otg->gadget->is_a_peripheral = 0;
2525 otg->state = OTG_STATE_A_WAIT_BCON;
2526 set_bit(A_BUS_REQ, &motg->inputs);
2527 msm_otg_host_hnp_enable(otg, 0);
2528 if (TA_WAIT_BCON > 0)
2529 msm_otg_start_timer(motg, TA_WAIT_BCON,
2530 A_WAIT_BCON);
2531 } else if (test_bit(ID_A, &motg->inputs)) {
2532 msm_hsusb_vbus_power(motg, 0);
2533 msm_otg_notify_charger(motg,
2534 IDEV_CHG_MIN - motg->mA_port);
2535 } else if (!test_bit(ID, &motg->inputs)) {
2536 msm_otg_notify_charger(motg, 0);
2537 msm_hsusb_vbus_power(motg, 1);
2538 }
2539 break;
2540 case OTG_STATE_A_WAIT_VFALL:
2541 if (test_bit(A_WAIT_VFALL, &motg->tmouts)) {
2542 clear_bit(A_VBUS_VLD, &motg->inputs);
2543 otg->state = OTG_STATE_A_IDLE;
2544 work = 1;
2545 }
2546 break;
2547 case OTG_STATE_A_VBUS_ERR:
2548 if ((test_bit(ID, &motg->inputs) &&
2549 !test_bit(ID_A, &motg->inputs)) ||
2550 test_bit(A_BUS_DROP, &motg->inputs) ||
2551 test_bit(A_CLR_ERR, &motg->inputs)) {
2552 otg->state = OTG_STATE_A_WAIT_VFALL;
2553 if (!test_bit(ID_A, &motg->inputs))
2554 msm_hsusb_vbus_power(motg, 0);
2555 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2556 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2557 motg->chg_type = USB_INVALID_CHARGER;
2558 msm_otg_notify_charger(motg, 0);
2559 }
2560 break;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302561 default:
2562 break;
2563 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302564 if (work)
2565 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302566}
2567
2568static irqreturn_t msm_otg_irq(int irq, void *data)
2569{
2570 struct msm_otg *motg = data;
2571 struct otg_transceiver *otg = &motg->otg;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302572 u32 otgsc = 0, usbsts, pc;
2573 bool work = 0;
2574 irqreturn_t ret = IRQ_HANDLED;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302575
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302576 if (atomic_read(&motg->in_lpm)) {
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302577 pr_debug("OTG IRQ: in LPM\n");
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302578 disable_irq_nosync(irq);
2579 motg->async_int = 1;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302580 pm_request_resume(otg->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302581 return IRQ_HANDLED;
2582 }
2583
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002584 usbsts = readl(USB_USBSTS);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302585 otgsc = readl(USB_OTGSC);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302586
2587 if (!(otgsc & OTG_OTGSTS_MASK) && !(usbsts & OTG_USBSTS_MASK))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302588 return IRQ_NONE;
2589
2590 if ((otgsc & OTGSC_IDIS) && (otgsc & OTGSC_IDIE)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302591 if (otgsc & OTGSC_ID) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302592 pr_debug("Id set\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302593 set_bit(ID, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302594 } else {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302595 pr_debug("Id clear\n");
2596 /*
2597 * Assert a_bus_req to supply power on
2598 * VBUS when Micro/Mini-A cable is connected
2599 * with out user intervention.
2600 */
2601 set_bit(A_BUS_REQ, &motg->inputs);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302602 clear_bit(ID, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302603 msm_chg_enable_aca_det(motg);
2604 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302605 writel_relaxed(otgsc, USB_OTGSC);
2606 work = 1;
2607 } else if (otgsc & OTGSC_DPIS) {
2608 pr_debug("DPIS detected\n");
2609 writel_relaxed(otgsc, USB_OTGSC);
2610 set_bit(A_SRP_DET, &motg->inputs);
2611 set_bit(A_BUS_REQ, &motg->inputs);
2612 work = 1;
2613 } else if (otgsc & OTGSC_BSVIS) {
2614 writel_relaxed(otgsc, USB_OTGSC);
2615 /*
2616 * BSV interrupt comes when operating as an A-device
2617 * (VBUS on/off).
2618 * But, handle BSV when charger is removed from ACA in ID_A
2619 */
2620 if ((otg->state >= OTG_STATE_A_IDLE) &&
2621 !test_bit(ID_A, &motg->inputs))
2622 return IRQ_HANDLED;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302623 if (otgsc & OTGSC_BSV) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302624 pr_debug("BSV set\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302625 set_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302626 } else {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302627 pr_debug("BSV clear\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302628 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302629 msm_chg_check_aca_intr(motg);
2630 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302631 work = 1;
2632 } else if (usbsts & STS_PCI) {
2633 pc = readl_relaxed(USB_PORTSC);
2634 pr_debug("portsc = %x\n", pc);
2635 ret = IRQ_NONE;
2636 /*
2637 * HCD Acks PCI interrupt. We use this to switch
2638 * between different OTG states.
2639 */
2640 work = 1;
2641 switch (otg->state) {
2642 case OTG_STATE_A_SUSPEND:
2643 if (otg->host->b_hnp_enable && (pc & PORTSC_CSC) &&
2644 !(pc & PORTSC_CCS)) {
2645 pr_debug("B_CONN clear\n");
2646 clear_bit(B_CONN, &motg->inputs);
2647 msm_otg_del_timer(motg);
2648 }
2649 break;
2650 case OTG_STATE_A_PERIPHERAL:
2651 /*
2652 * A-peripheral observed activity on bus.
2653 * clear A_BIDL_ADIS timer.
2654 */
2655 msm_otg_del_timer(motg);
2656 work = 0;
2657 break;
2658 case OTG_STATE_B_WAIT_ACON:
2659 if ((pc & PORTSC_CSC) && (pc & PORTSC_CCS)) {
2660 pr_debug("A_CONN set\n");
2661 set_bit(A_CONN, &motg->inputs);
2662 /* Clear ASE0_BRST timer */
2663 msm_otg_del_timer(motg);
2664 }
2665 break;
2666 case OTG_STATE_B_HOST:
2667 if ((pc & PORTSC_CSC) && !(pc & PORTSC_CCS)) {
2668 pr_debug("A_CONN clear\n");
2669 clear_bit(A_CONN, &motg->inputs);
2670 msm_otg_del_timer(motg);
2671 }
2672 break;
2673 case OTG_STATE_A_WAIT_BCON:
2674 if (TA_WAIT_BCON < 0)
2675 set_bit(A_BUS_REQ, &motg->inputs);
2676 default:
2677 work = 0;
2678 break;
2679 }
2680 } else if (usbsts & STS_URI) {
2681 ret = IRQ_NONE;
2682 switch (otg->state) {
2683 case OTG_STATE_A_PERIPHERAL:
2684 /*
2685 * A-peripheral observed activity on bus.
2686 * clear A_BIDL_ADIS timer.
2687 */
2688 msm_otg_del_timer(motg);
2689 work = 0;
2690 break;
2691 default:
2692 work = 0;
2693 break;
2694 }
2695 } else if (usbsts & STS_SLI) {
2696 ret = IRQ_NONE;
2697 work = 0;
2698 switch (otg->state) {
2699 case OTG_STATE_B_PERIPHERAL:
2700 if (otg->gadget->b_hnp_enable) {
2701 set_bit(A_BUS_SUSPEND, &motg->inputs);
2702 set_bit(B_BUS_REQ, &motg->inputs);
2703 work = 1;
2704 }
2705 break;
2706 case OTG_STATE_A_PERIPHERAL:
2707 msm_otg_start_timer(motg, TA_BIDL_ADIS,
2708 A_BIDL_ADIS);
2709 break;
2710 default:
2711 break;
2712 }
2713 } else if ((usbsts & PHY_ALT_INT)) {
2714 writel_relaxed(PHY_ALT_INT, USB_USBSTS);
2715 if (msm_chg_check_aca_intr(motg))
2716 work = 1;
2717 ret = IRQ_HANDLED;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302718 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302719 if (work)
2720 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302721
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302722 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002723}
2724
2725static void msm_otg_set_vbus_state(int online)
2726{
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302727 static bool init;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002728 struct msm_otg *motg = the_msm_otg;
2729
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302730 if (online) {
2731 pr_debug("PMIC: BSV set\n");
2732 set_bit(B_SESS_VLD, &motg->inputs);
2733 } else {
2734 pr_debug("PMIC: BSV clear\n");
2735 clear_bit(B_SESS_VLD, &motg->inputs);
2736 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002737
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302738 if (!init) {
2739 init = true;
2740 complete(&pmic_vbus_init);
2741 pr_debug("PMIC: BSV init complete\n");
2742 return;
2743 }
2744
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302745 queue_work(system_nrt_wq, &motg->sm_work);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002746}
2747
2748static irqreturn_t msm_pmic_id_irq(int irq, void *data)
2749{
2750 struct msm_otg *motg = data;
2751
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302752 if (aca_id_turned_on)
2753 return IRQ_HANDLED;
2754
2755 if (irq_read_line(motg->pdata->pmic_id_irq)) {
2756 pr_debug("PMIC: ID set\n");
2757 set_bit(ID, &motg->inputs);
2758 } else {
2759 pr_debug("PMIC: ID clear\n");
2760 clear_bit(ID, &motg->inputs);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302761 set_bit(A_BUS_REQ, &motg->inputs);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302762 }
2763
2764 if (motg->otg.state != OTG_STATE_UNDEFINED)
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302765 queue_work(system_nrt_wq, &motg->sm_work);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002766
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302767 return IRQ_HANDLED;
2768}
2769
2770static int msm_otg_mode_show(struct seq_file *s, void *unused)
2771{
2772 struct msm_otg *motg = s->private;
2773 struct otg_transceiver *otg = &motg->otg;
2774
2775 switch (otg->state) {
2776 case OTG_STATE_A_HOST:
2777 seq_printf(s, "host\n");
2778 break;
2779 case OTG_STATE_B_PERIPHERAL:
2780 seq_printf(s, "peripheral\n");
2781 break;
2782 default:
2783 seq_printf(s, "none\n");
2784 break;
2785 }
2786
2787 return 0;
2788}
2789
2790static int msm_otg_mode_open(struct inode *inode, struct file *file)
2791{
2792 return single_open(file, msm_otg_mode_show, inode->i_private);
2793}
2794
2795static ssize_t msm_otg_mode_write(struct file *file, const char __user *ubuf,
2796 size_t count, loff_t *ppos)
2797{
Pavankumar Kondetie2904ee2011-02-15 09:42:35 +05302798 struct seq_file *s = file->private_data;
2799 struct msm_otg *motg = s->private;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302800 char buf[16];
2801 struct otg_transceiver *otg = &motg->otg;
2802 int status = count;
2803 enum usb_mode_type req_mode;
2804
2805 memset(buf, 0x00, sizeof(buf));
2806
2807 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count))) {
2808 status = -EFAULT;
2809 goto out;
2810 }
2811
2812 if (!strncmp(buf, "host", 4)) {
2813 req_mode = USB_HOST;
2814 } else if (!strncmp(buf, "peripheral", 10)) {
2815 req_mode = USB_PERIPHERAL;
2816 } else if (!strncmp(buf, "none", 4)) {
2817 req_mode = USB_NONE;
2818 } else {
2819 status = -EINVAL;
2820 goto out;
2821 }
2822
2823 switch (req_mode) {
2824 case USB_NONE:
2825 switch (otg->state) {
2826 case OTG_STATE_A_HOST:
2827 case OTG_STATE_B_PERIPHERAL:
2828 set_bit(ID, &motg->inputs);
2829 clear_bit(B_SESS_VLD, &motg->inputs);
2830 break;
2831 default:
2832 goto out;
2833 }
2834 break;
2835 case USB_PERIPHERAL:
2836 switch (otg->state) {
2837 case OTG_STATE_B_IDLE:
2838 case OTG_STATE_A_HOST:
2839 set_bit(ID, &motg->inputs);
2840 set_bit(B_SESS_VLD, &motg->inputs);
2841 break;
2842 default:
2843 goto out;
2844 }
2845 break;
2846 case USB_HOST:
2847 switch (otg->state) {
2848 case OTG_STATE_B_IDLE:
2849 case OTG_STATE_B_PERIPHERAL:
2850 clear_bit(ID, &motg->inputs);
2851 break;
2852 default:
2853 goto out;
2854 }
2855 break;
2856 default:
2857 goto out;
2858 }
2859
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302860 pm_runtime_resume(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302861 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302862out:
2863 return status;
2864}
2865
2866const struct file_operations msm_otg_mode_fops = {
2867 .open = msm_otg_mode_open,
2868 .read = seq_read,
2869 .write = msm_otg_mode_write,
2870 .llseek = seq_lseek,
2871 .release = single_release,
2872};
2873
Anji jonnalad270e2d2011-08-09 11:28:32 +05302874static int msm_otg_show_chg_type(struct seq_file *s, void *unused)
2875{
2876 struct msm_otg *motg = s->private;
2877
Pavankumar Kondeti9ef69cb2011-12-12 14:18:22 +05302878 seq_printf(s, "%s\n", chg_to_string(motg->chg_type));
Anji jonnalad270e2d2011-08-09 11:28:32 +05302879 return 0;
2880}
2881
2882static int msm_otg_chg_open(struct inode *inode, struct file *file)
2883{
2884 return single_open(file, msm_otg_show_chg_type, inode->i_private);
2885}
2886
2887const struct file_operations msm_otg_chg_fops = {
2888 .open = msm_otg_chg_open,
2889 .read = seq_read,
2890 .llseek = seq_lseek,
2891 .release = single_release,
2892};
2893
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302894static int msm_otg_aca_show(struct seq_file *s, void *unused)
2895{
2896 if (debug_aca_enabled)
2897 seq_printf(s, "enabled\n");
2898 else
2899 seq_printf(s, "disabled\n");
2900
2901 return 0;
2902}
2903
2904static int msm_otg_aca_open(struct inode *inode, struct file *file)
2905{
2906 return single_open(file, msm_otg_aca_show, inode->i_private);
2907}
2908
2909static ssize_t msm_otg_aca_write(struct file *file, const char __user *ubuf,
2910 size_t count, loff_t *ppos)
2911{
2912 char buf[8];
2913
2914 memset(buf, 0x00, sizeof(buf));
2915
2916 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
2917 return -EFAULT;
2918
2919 if (!strncmp(buf, "enable", 6))
2920 debug_aca_enabled = true;
2921 else
2922 debug_aca_enabled = false;
2923
2924 return count;
2925}
2926
2927const struct file_operations msm_otg_aca_fops = {
2928 .open = msm_otg_aca_open,
2929 .read = seq_read,
2930 .write = msm_otg_aca_write,
2931 .llseek = seq_lseek,
2932 .release = single_release,
2933};
2934
Manu Gautam8bdcc592012-03-06 11:26:06 +05302935static int msm_otg_bus_show(struct seq_file *s, void *unused)
2936{
2937 if (debug_bus_voting_enabled)
2938 seq_printf(s, "enabled\n");
2939 else
2940 seq_printf(s, "disabled\n");
2941
2942 return 0;
2943}
2944
2945static int msm_otg_bus_open(struct inode *inode, struct file *file)
2946{
2947 return single_open(file, msm_otg_bus_show, inode->i_private);
2948}
2949
2950static ssize_t msm_otg_bus_write(struct file *file, const char __user *ubuf,
2951 size_t count, loff_t *ppos)
2952{
2953 char buf[8];
2954 int ret;
2955 struct seq_file *s = file->private_data;
2956 struct msm_otg *motg = s->private;
2957
2958 memset(buf, 0x00, sizeof(buf));
2959
2960 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
2961 return -EFAULT;
2962
2963 if (!strncmp(buf, "enable", 6)) {
2964 /* Do not vote here. Let OTG statemachine decide when to vote */
2965 debug_bus_voting_enabled = true;
2966 } else {
2967 debug_bus_voting_enabled = false;
2968 if (motg->bus_perf_client) {
2969 ret = msm_bus_scale_client_update_request(
2970 motg->bus_perf_client, 0);
2971 if (ret)
2972 dev_err(motg->otg.dev, "%s: Failed to devote "
2973 "for bus bw %d\n", __func__, ret);
2974 }
2975 }
2976
2977 return count;
2978}
2979
2980const struct file_operations msm_otg_bus_fops = {
2981 .open = msm_otg_bus_open,
2982 .read = seq_read,
2983 .write = msm_otg_bus_write,
2984 .llseek = seq_lseek,
2985 .release = single_release,
2986};
2987
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302988static struct dentry *msm_otg_dbg_root;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302989
2990static int msm_otg_debugfs_init(struct msm_otg *motg)
2991{
Manu Gautam8bdcc592012-03-06 11:26:06 +05302992 struct dentry *msm_otg_dentry;
Anji jonnalad270e2d2011-08-09 11:28:32 +05302993
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302994 msm_otg_dbg_root = debugfs_create_dir("msm_otg", NULL);
2995
2996 if (!msm_otg_dbg_root || IS_ERR(msm_otg_dbg_root))
2997 return -ENODEV;
2998
Anji jonnalad270e2d2011-08-09 11:28:32 +05302999 if (motg->pdata->mode == USB_OTG &&
3000 motg->pdata->otg_control == OTG_USER_CONTROL) {
3001
Manu Gautam8bdcc592012-03-06 11:26:06 +05303002 msm_otg_dentry = debugfs_create_file("mode", S_IRUGO |
Anji jonnalad270e2d2011-08-09 11:28:32 +05303003 S_IWUSR, msm_otg_dbg_root, motg,
3004 &msm_otg_mode_fops);
3005
Manu Gautam8bdcc592012-03-06 11:26:06 +05303006 if (!msm_otg_dentry) {
Anji jonnalad270e2d2011-08-09 11:28:32 +05303007 debugfs_remove(msm_otg_dbg_root);
3008 msm_otg_dbg_root = NULL;
3009 return -ENODEV;
3010 }
3011 }
3012
Manu Gautam8bdcc592012-03-06 11:26:06 +05303013 msm_otg_dentry = debugfs_create_file("chg_type", S_IRUGO,
Anji jonnalad270e2d2011-08-09 11:28:32 +05303014 msm_otg_dbg_root, motg,
3015 &msm_otg_chg_fops);
3016
Manu Gautam8bdcc592012-03-06 11:26:06 +05303017 if (!msm_otg_dentry) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303018 debugfs_remove_recursive(msm_otg_dbg_root);
3019 return -ENODEV;
3020 }
3021
Manu Gautam8bdcc592012-03-06 11:26:06 +05303022 msm_otg_dentry = debugfs_create_file("aca", S_IRUGO | S_IWUSR,
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303023 msm_otg_dbg_root, motg,
3024 &msm_otg_aca_fops);
3025
Manu Gautam8bdcc592012-03-06 11:26:06 +05303026 if (!msm_otg_dentry) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303027 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303028 return -ENODEV;
3029 }
3030
Manu Gautam8bdcc592012-03-06 11:26:06 +05303031 msm_otg_dentry = debugfs_create_file("bus_voting", S_IRUGO | S_IWUSR,
3032 msm_otg_dbg_root, motg,
3033 &msm_otg_bus_fops);
3034
3035 if (!msm_otg_dentry) {
3036 debugfs_remove_recursive(msm_otg_dbg_root);
3037 return -ENODEV;
3038 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303039 return 0;
3040}
3041
3042static void msm_otg_debugfs_cleanup(void)
3043{
Anji jonnalad270e2d2011-08-09 11:28:32 +05303044 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303045}
3046
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303047static u64 msm_otg_dma_mask = DMA_BIT_MASK(64);
3048static struct platform_device *msm_otg_add_pdev(
3049 struct platform_device *ofdev, const char *name)
3050{
3051 struct platform_device *pdev;
3052 const struct resource *res = ofdev->resource;
3053 unsigned int num = ofdev->num_resources;
3054 int retval;
3055
3056 pdev = platform_device_alloc(name, -1);
3057 if (!pdev) {
3058 retval = -ENOMEM;
3059 goto error;
3060 }
3061
3062 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
3063 pdev->dev.dma_mask = &msm_otg_dma_mask;
3064
3065 if (num) {
3066 retval = platform_device_add_resources(pdev, res, num);
3067 if (retval)
3068 goto error;
3069 }
3070
3071 retval = platform_device_add(pdev);
3072 if (retval)
3073 goto error;
3074
3075 return pdev;
3076
3077error:
3078 platform_device_put(pdev);
3079 return ERR_PTR(retval);
3080}
3081
3082static int msm_otg_setup_devices(struct platform_device *ofdev,
3083 enum usb_mode_type mode, bool init)
3084{
3085 const char *gadget_name = "msm_hsusb";
3086 const char *host_name = "msm_hsusb_host";
3087 static struct platform_device *gadget_pdev;
3088 static struct platform_device *host_pdev;
3089 int retval = 0;
3090
3091 if (!init) {
3092 if (gadget_pdev)
3093 platform_device_unregister(gadget_pdev);
3094 if (host_pdev)
3095 platform_device_unregister(host_pdev);
3096 return 0;
3097 }
3098
3099 switch (mode) {
3100 case USB_OTG:
3101 /* fall through */
3102 case USB_PERIPHERAL:
3103 gadget_pdev = msm_otg_add_pdev(ofdev, gadget_name);
3104 if (IS_ERR(gadget_pdev)) {
3105 retval = PTR_ERR(gadget_pdev);
3106 break;
3107 }
3108 if (mode == USB_PERIPHERAL)
3109 break;
3110 /* fall through */
3111 case USB_HOST:
3112 host_pdev = msm_otg_add_pdev(ofdev, host_name);
3113 if (IS_ERR(host_pdev)) {
3114 retval = PTR_ERR(host_pdev);
3115 if (mode == USB_OTG)
3116 platform_device_unregister(gadget_pdev);
3117 }
3118 break;
3119 default:
3120 break;
3121 }
3122
3123 return retval;
3124}
3125
3126struct msm_otg_platform_data *msm_otg_dt_to_pdata(struct platform_device *pdev)
3127{
3128 struct device_node *node = pdev->dev.of_node;
3129 struct msm_otg_platform_data *pdata;
3130 int len = 0;
3131
3132 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
3133 if (!pdata) {
3134 pr_err("unable to allocate platform data\n");
3135 return NULL;
3136 }
3137 of_get_property(node, "qcom,hsusb-otg-phy-init-seq", &len);
3138 if (len) {
3139 pdata->phy_init_seq = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
3140 if (!pdata->phy_init_seq)
3141 return NULL;
3142 of_property_read_u32_array(node, "qcom,hsusb-otg-phy-init-seq",
3143 pdata->phy_init_seq,
3144 len/sizeof(*pdata->phy_init_seq));
3145 }
3146 of_property_read_u32(node, "qcom,hsusb-otg-power-budget",
3147 &pdata->power_budget);
3148 of_property_read_u32(node, "qcom,hsusb-otg-mode",
3149 &pdata->mode);
3150 of_property_read_u32(node, "qcom,hsusb-otg-otg-control",
3151 &pdata->otg_control);
3152 of_property_read_u32(node, "qcom,hsusb-otg-default-mode",
3153 &pdata->default_mode);
3154 of_property_read_u32(node, "qcom,hsusb-otg-phy-type",
3155 &pdata->phy_type);
3156 of_property_read_u32(node, "qcom,hsusb-otg-pmic-id-irq",
3157 &pdata->pmic_id_irq);
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303158 return pdata;
3159}
3160
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303161static int __init msm_otg_probe(struct platform_device *pdev)
3162{
3163 int ret = 0;
3164 struct resource *res;
3165 struct msm_otg *motg;
3166 struct otg_transceiver *otg;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303167 struct msm_otg_platform_data *pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303168
3169 dev_info(&pdev->dev, "msm_otg probe\n");
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303170
3171 if (pdev->dev.of_node) {
3172 dev_dbg(&pdev->dev, "device tree enabled\n");
3173 pdata = msm_otg_dt_to_pdata(pdev);
3174 if (!pdata)
3175 return -ENOMEM;
3176 ret = msm_otg_setup_devices(pdev, pdata->mode, true);
3177 if (ret) {
3178 dev_err(&pdev->dev, "devices setup failed\n");
3179 return ret;
3180 }
3181 } else if (!pdev->dev.platform_data) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303182 dev_err(&pdev->dev, "No platform data given. Bailing out\n");
3183 return -ENODEV;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303184 } else {
3185 pdata = pdev->dev.platform_data;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303186 }
3187
3188 motg = kzalloc(sizeof(struct msm_otg), GFP_KERNEL);
3189 if (!motg) {
3190 dev_err(&pdev->dev, "unable to allocate msm_otg\n");
3191 return -ENOMEM;
3192 }
3193
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003194 the_msm_otg = motg;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303195 motg->pdata = pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303196 otg = &motg->otg;
3197 otg->dev = &pdev->dev;
3198
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303199 /*
3200 * ACA ID_GND threshold range is overlapped with OTG ID_FLOAT. Hence
3201 * PHY treat ACA ID_GND as float and no interrupt is generated. But
3202 * PMIC can detect ACA ID_GND and generate an interrupt.
3203 */
3204 if (aca_enabled() && motg->pdata->otg_control != OTG_PMIC_CONTROL) {
3205 dev_err(&pdev->dev, "ACA can not be enabled without PMIC\n");
3206 ret = -EINVAL;
3207 goto free_motg;
3208 }
3209
Ofir Cohen4da266f2012-01-03 10:19:29 +02003210 /* initialize reset counter */
3211 motg->reset_counter = 0;
3212
Amit Blay02eff132011-09-21 16:46:24 +03003213 /* Some targets don't support PHY clock. */
Manu Gautam5143b252012-01-05 19:25:23 -08003214 motg->phy_reset_clk = clk_get(&pdev->dev, "phy_clk");
Amit Blay02eff132011-09-21 16:46:24 +03003215 if (IS_ERR(motg->phy_reset_clk))
Manu Gautam5143b252012-01-05 19:25:23 -08003216 dev_err(&pdev->dev, "failed to get phy_clk\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303217
Manu Gautam5143b252012-01-05 19:25:23 -08003218 motg->clk = clk_get(&pdev->dev, "alt_core_clk");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303219 if (IS_ERR(motg->clk)) {
Manu Gautam5143b252012-01-05 19:25:23 -08003220 dev_err(&pdev->dev, "failed to get alt_core_clk\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303221 ret = PTR_ERR(motg->clk);
3222 goto put_phy_reset_clk;
3223 }
Anji jonnala0f73cac2011-05-04 10:19:46 +05303224 clk_set_rate(motg->clk, 60000000);
3225
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303226 /* pm qos request to prevent apps idle power collapse */
3227 if (motg->pdata->swfi_latency)
3228 pm_qos_add_request(&motg->pm_qos_req_dma,
3229 PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Manu Gautam5143b252012-01-05 19:25:23 -08003230
Anji jonnala0f73cac2011-05-04 10:19:46 +05303231 /*
Manu Gautam5143b252012-01-05 19:25:23 -08003232 * USB Core is running its protocol engine based on CORE CLK,
Anji jonnala0f73cac2011-05-04 10:19:46 +05303233 * CORE CLK must be running at >55Mhz for correct HSUSB
3234 * operation and USB core cannot tolerate frequency changes on
3235 * CORE CLK. For such USB cores, vote for maximum clk frequency
3236 * on pclk source
3237 */
Manu Gautam5143b252012-01-05 19:25:23 -08003238 motg->core_clk = clk_get(&pdev->dev, "core_clk");
3239 if (IS_ERR(motg->core_clk)) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303240 motg->core_clk = NULL;
Manu Gautam5143b252012-01-05 19:25:23 -08003241 dev_err(&pdev->dev, "failed to get core_clk\n");
3242 ret = PTR_ERR(motg->clk);
3243 goto put_clk;
3244 }
3245 clk_set_rate(motg->core_clk, INT_MAX);
3246
3247 motg->pclk = clk_get(&pdev->dev, "iface_clk");
3248 if (IS_ERR(motg->pclk)) {
3249 dev_err(&pdev->dev, "failed to get iface_clk\n");
3250 ret = PTR_ERR(motg->pclk);
3251 goto put_core_clk;
3252 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303253
3254 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3255 if (!res) {
3256 dev_err(&pdev->dev, "failed to get platform resource mem\n");
3257 ret = -ENODEV;
Manu Gautam5143b252012-01-05 19:25:23 -08003258 goto put_pclk;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303259 }
3260
3261 motg->regs = ioremap(res->start, resource_size(res));
3262 if (!motg->regs) {
3263 dev_err(&pdev->dev, "ioremap failed\n");
3264 ret = -ENOMEM;
Manu Gautam5143b252012-01-05 19:25:23 -08003265 goto put_pclk;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303266 }
3267 dev_info(&pdev->dev, "OTG regs = %p\n", motg->regs);
3268
3269 motg->irq = platform_get_irq(pdev, 0);
3270 if (!motg->irq) {
3271 dev_err(&pdev->dev, "platform_get_irq failed\n");
3272 ret = -ENODEV;
3273 goto free_regs;
3274 }
3275
Stephen Boyd7dd22662012-01-26 16:09:31 -08003276 motg->xo_handle = clk_get(&pdev->dev, "xo");
Anji jonnala7da3f262011-12-02 17:22:14 -08003277 if (IS_ERR(motg->xo_handle)) {
3278 dev_err(&pdev->dev, "%s not able to get the handle "
3279 "to vote for TCXO D0 buffer\n", __func__);
3280 ret = PTR_ERR(motg->xo_handle);
3281 goto free_regs;
3282 }
3283
Stephen Boyd7dd22662012-01-26 16:09:31 -08003284 ret = clk_prepare_enable(motg->xo_handle);
Anji jonnala7da3f262011-12-02 17:22:14 -08003285 if (ret) {
3286 dev_err(&pdev->dev, "%s failed to vote for TCXO "
3287 "D0 buffer%d\n", __func__, ret);
3288 goto free_xo_handle;
3289 }
3290
Manu Gautam28b1bac2012-01-30 16:43:06 +05303291 clk_prepare_enable(motg->pclk);
Anji jonnala11aa5c42011-05-04 10:19:48 +05303292
3293 ret = msm_hsusb_init_vddcx(motg, 1);
3294 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003295 dev_err(&pdev->dev, "hsusb vddcx init failed\n");
Anji jonnala7da3f262011-12-02 17:22:14 -08003296 goto devote_xo_handle;
Anji jonnala11aa5c42011-05-04 10:19:48 +05303297 }
3298
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003299 ret = msm_hsusb_config_vddcx(1);
3300 if (ret) {
3301 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
3302 goto free_init_vddcx;
3303 }
3304
Anji jonnala11aa5c42011-05-04 10:19:48 +05303305 ret = msm_hsusb_ldo_init(motg, 1);
3306 if (ret) {
3307 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003308 goto free_init_vddcx;
Anji jonnala11aa5c42011-05-04 10:19:48 +05303309 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003310
3311 ret = msm_hsusb_ldo_enable(motg, 1);
Anji jonnala11aa5c42011-05-04 10:19:48 +05303312 if (ret) {
3313 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003314 goto free_ldo_init;
Anji jonnala11aa5c42011-05-04 10:19:48 +05303315 }
Manu Gautam28b1bac2012-01-30 16:43:06 +05303316 clk_prepare_enable(motg->core_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303317
3318 writel(0, USB_USBINTR);
3319 writel(0, USB_OTGSC);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003320 /* Ensure that above STOREs are completed before enabling interrupts */
3321 mb();
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303322
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003323 wake_lock_init(&motg->wlock, WAKE_LOCK_SUSPEND, "msm_otg");
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05303324 msm_otg_init_timer(motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303325 INIT_WORK(&motg->sm_work, msm_otg_sm_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05303326 INIT_DELAYED_WORK(&motg->chg_work, msm_chg_detect_work);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303327 setup_timer(&motg->id_timer, msm_otg_id_timer_func,
3328 (unsigned long) motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303329 ret = request_irq(motg->irq, msm_otg_irq, IRQF_SHARED,
3330 "msm_otg", motg);
3331 if (ret) {
3332 dev_err(&pdev->dev, "request irq failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003333 goto destroy_wlock;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303334 }
3335
3336 otg->init = msm_otg_reset;
3337 otg->set_host = msm_otg_set_host;
3338 otg->set_peripheral = msm_otg_set_peripheral;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05303339 otg->set_power = msm_otg_set_power;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05303340 otg->start_hnp = msm_otg_start_hnp;
3341 otg->start_srp = msm_otg_start_srp;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303342 otg->set_suspend = msm_otg_set_suspend;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303343
3344 otg->io_ops = &msm_otg_io_ops;
3345
3346 ret = otg_set_transceiver(&motg->otg);
3347 if (ret) {
3348 dev_err(&pdev->dev, "otg_set_transceiver failed\n");
3349 goto free_irq;
3350 }
3351
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05303352 if (motg->pdata->mode == USB_OTG &&
3353 motg->pdata->otg_control == OTG_PMIC_CONTROL) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003354 if (motg->pdata->pmic_id_irq) {
3355 ret = request_irq(motg->pdata->pmic_id_irq,
3356 msm_pmic_id_irq,
3357 IRQF_TRIGGER_RISING |
3358 IRQF_TRIGGER_FALLING,
3359 "msm_otg", motg);
3360 if (ret) {
3361 dev_err(&pdev->dev, "request irq failed for PMIC ID\n");
3362 goto remove_otg;
3363 }
3364 } else {
3365 ret = -ENODEV;
3366 dev_err(&pdev->dev, "PMIC IRQ for ID notifications doesn't exist\n");
3367 goto remove_otg;
3368 }
3369 }
3370
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +05303371 msm_hsusb_mhl_switch_enable(motg, 1);
3372
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303373 platform_set_drvdata(pdev, motg);
3374 device_init_wakeup(&pdev->dev, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003375 motg->mA_port = IUNIT;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303376
Anji jonnalad270e2d2011-08-09 11:28:32 +05303377 ret = msm_otg_debugfs_init(motg);
3378 if (ret)
3379 dev_dbg(&pdev->dev, "mode debugfs file is"
3380 "not available\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303381
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003382 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
3383 pm8921_charger_register_vbus_sn(&msm_otg_set_vbus_state);
3384
Amit Blay58b31472011-11-18 09:39:39 +02003385 if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY) {
3386 if (motg->pdata->otg_control == OTG_PMIC_CONTROL &&
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05303387 (!(motg->pdata->mode == USB_OTG) ||
3388 motg->pdata->pmic_id_irq))
Amit Blay58b31472011-11-18 09:39:39 +02003389 motg->caps = ALLOW_PHY_POWER_COLLAPSE |
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003390 ALLOW_PHY_RETENTION |
3391 ALLOW_PHY_COMP_DISABLE;
3392
Amit Blay58b31472011-11-18 09:39:39 +02003393 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
3394 motg->caps = ALLOW_PHY_RETENTION;
3395 }
3396
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003397 wake_lock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303398 pm_runtime_set_active(&pdev->dev);
3399 pm_runtime_enable(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303400
Manu Gautamcd82e9d2011-12-20 14:17:28 +05303401 if (motg->pdata->bus_scale_table) {
3402 motg->bus_perf_client =
3403 msm_bus_scale_register_client(motg->pdata->bus_scale_table);
3404 if (!motg->bus_perf_client)
3405 dev_err(motg->otg.dev, "%s: Failed to register BUS "
3406 "scaling client!!\n", __func__);
Manu Gautam8bdcc592012-03-06 11:26:06 +05303407 else
3408 debug_bus_voting_enabled = true;
Manu Gautamcd82e9d2011-12-20 14:17:28 +05303409 }
3410
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303411 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003412
3413remove_otg:
3414 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303415free_irq:
3416 free_irq(motg->irq, motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003417destroy_wlock:
3418 wake_lock_destroy(&motg->wlock);
Manu Gautam28b1bac2012-01-30 16:43:06 +05303419 clk_disable_unprepare(motg->core_clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003420 msm_hsusb_ldo_enable(motg, 0);
3421free_ldo_init:
Anji jonnala11aa5c42011-05-04 10:19:48 +05303422 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003423free_init_vddcx:
Anji jonnala11aa5c42011-05-04 10:19:48 +05303424 msm_hsusb_init_vddcx(motg, 0);
Anji jonnala7da3f262011-12-02 17:22:14 -08003425devote_xo_handle:
Manu Gautam28b1bac2012-01-30 16:43:06 +05303426 clk_disable_unprepare(motg->pclk);
Stephen Boyd7dd22662012-01-26 16:09:31 -08003427 clk_disable_unprepare(motg->xo_handle);
Anji jonnala7da3f262011-12-02 17:22:14 -08003428free_xo_handle:
Stephen Boyd7dd22662012-01-26 16:09:31 -08003429 clk_put(motg->xo_handle);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303430free_regs:
3431 iounmap(motg->regs);
Manu Gautam5143b252012-01-05 19:25:23 -08003432put_pclk:
3433 clk_put(motg->pclk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303434put_core_clk:
Manu Gautam5143b252012-01-05 19:25:23 -08003435 clk_put(motg->core_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303436put_clk:
3437 clk_put(motg->clk);
3438put_phy_reset_clk:
Amit Blay02eff132011-09-21 16:46:24 +03003439 if (!IS_ERR(motg->phy_reset_clk))
3440 clk_put(motg->phy_reset_clk);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303441free_motg:
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303442 if (motg->pdata->swfi_latency)
3443 pm_qos_remove_request(&motg->pm_qos_req_dma);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303444 kfree(motg);
3445 return ret;
3446}
3447
3448static int __devexit msm_otg_remove(struct platform_device *pdev)
3449{
3450 struct msm_otg *motg = platform_get_drvdata(pdev);
3451 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303452 int cnt = 0;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303453
3454 if (otg->host || otg->gadget)
3455 return -EBUSY;
3456
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303457 if (pdev->dev.of_node)
3458 msm_otg_setup_devices(pdev, motg->pdata->mode, false);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003459 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
3460 pm8921_charger_unregister_vbus_sn(0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303461 msm_otg_debugfs_cleanup();
Pavankumar Kondetid8608522011-05-04 10:19:47 +05303462 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303463 cancel_work_sync(&motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303464
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303465 pm_runtime_resume(&pdev->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303466
3467 device_init_wakeup(&pdev->dev, 0);
3468 pm_runtime_disable(&pdev->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003469 wake_lock_destroy(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303470
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +05303471 msm_hsusb_mhl_switch_enable(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003472 if (motg->pdata->pmic_id_irq)
3473 free_irq(motg->pdata->pmic_id_irq, motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303474 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303475 free_irq(motg->irq, motg);
3476
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303477 /*
3478 * Put PHY in low power mode.
3479 */
3480 ulpi_read(otg, 0x14);
3481 ulpi_write(otg, 0x08, 0x09);
3482
3483 writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
3484 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
3485 if (readl(USB_PORTSC) & PORTSC_PHCD)
3486 break;
3487 udelay(1);
3488 cnt++;
3489 }
3490 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC)
3491 dev_err(otg->dev, "Unable to suspend PHY\n");
3492
Manu Gautam28b1bac2012-01-30 16:43:06 +05303493 clk_disable_unprepare(motg->pclk);
3494 clk_disable_unprepare(motg->core_clk);
Stephen Boyd7dd22662012-01-26 16:09:31 -08003495 clk_put(motg->xo_handle);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003496 msm_hsusb_ldo_enable(motg, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +05303497 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003498 msm_hsusb_init_vddcx(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303499
3500 iounmap(motg->regs);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303501 pm_runtime_set_suspended(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303502
Amit Blay02eff132011-09-21 16:46:24 +03003503 if (!IS_ERR(motg->phy_reset_clk))
3504 clk_put(motg->phy_reset_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303505 clk_put(motg->pclk);
3506 clk_put(motg->clk);
Manu Gautam5143b252012-01-05 19:25:23 -08003507 clk_put(motg->core_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303508
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303509 if (motg->pdata->swfi_latency)
3510 pm_qos_remove_request(&motg->pm_qos_req_dma);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303511
Manu Gautamcd82e9d2011-12-20 14:17:28 +05303512 if (motg->bus_perf_client)
3513 msm_bus_scale_unregister_client(motg->bus_perf_client);
3514
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303515 kfree(motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303516 return 0;
3517}
3518
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303519#ifdef CONFIG_PM_RUNTIME
3520static int msm_otg_runtime_idle(struct device *dev)
3521{
3522 struct msm_otg *motg = dev_get_drvdata(dev);
3523 struct otg_transceiver *otg = &motg->otg;
3524
3525 dev_dbg(dev, "OTG runtime idle\n");
3526
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303527 if (otg->state == OTG_STATE_UNDEFINED)
3528 return -EAGAIN;
3529 else
3530 return 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303531}
3532
3533static int msm_otg_runtime_suspend(struct device *dev)
3534{
3535 struct msm_otg *motg = dev_get_drvdata(dev);
3536
3537 dev_dbg(dev, "OTG runtime suspend\n");
3538 return msm_otg_suspend(motg);
3539}
3540
3541static int msm_otg_runtime_resume(struct device *dev)
3542{
3543 struct msm_otg *motg = dev_get_drvdata(dev);
3544
3545 dev_dbg(dev, "OTG runtime resume\n");
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303546 pm_runtime_get_noresume(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303547 return msm_otg_resume(motg);
3548}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303549#endif
3550
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303551#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303552static int msm_otg_pm_suspend(struct device *dev)
3553{
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303554 int ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303555
3556 dev_dbg(dev, "OTG PM suspend\n");
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303557
3558#ifdef CONFIG_PM_RUNTIME
3559 ret = pm_runtime_suspend(dev);
3560 if (ret > 0)
3561 ret = 0;
3562#else
3563 ret = msm_otg_suspend(dev_get_drvdata(dev));
3564#endif
3565 return ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303566}
3567
3568static int msm_otg_pm_resume(struct device *dev)
3569{
3570 struct msm_otg *motg = dev_get_drvdata(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303571
3572 dev_dbg(dev, "OTG PM resume\n");
3573
Manu Gautamf284c052011-09-08 16:52:48 +05303574#ifdef CONFIG_PM_RUNTIME
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303575 /*
Manu Gautamf284c052011-09-08 16:52:48 +05303576 * Do not resume hardware as part of system resume,
3577 * rather, wait for the ASYNC INT from the h/w
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303578 */
Gregory Beanebd8ca22011-10-11 12:02:35 -07003579 return 0;
Manu Gautamf284c052011-09-08 16:52:48 +05303580#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303581
Manu Gautamf284c052011-09-08 16:52:48 +05303582 return msm_otg_resume(motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303583}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303584#endif
3585
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303586#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303587static const struct dev_pm_ops msm_otg_dev_pm_ops = {
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303588 SET_SYSTEM_SLEEP_PM_OPS(msm_otg_pm_suspend, msm_otg_pm_resume)
3589 SET_RUNTIME_PM_OPS(msm_otg_runtime_suspend, msm_otg_runtime_resume,
3590 msm_otg_runtime_idle)
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303591};
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303592#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303593
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303594static struct of_device_id msm_otg_dt_match[] = {
3595 { .compatible = "qcom,hsusb-otg",
3596 },
3597 {}
3598};
3599
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303600static struct platform_driver msm_otg_driver = {
3601 .remove = __devexit_p(msm_otg_remove),
3602 .driver = {
3603 .name = DRIVER_NAME,
3604 .owner = THIS_MODULE,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303605#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303606 .pm = &msm_otg_dev_pm_ops,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303607#endif
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303608 .of_match_table = msm_otg_dt_match,
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303609 },
3610};
3611
3612static int __init msm_otg_init(void)
3613{
3614 return platform_driver_probe(&msm_otg_driver, msm_otg_probe);
3615}
3616
3617static void __exit msm_otg_exit(void)
3618{
3619 platform_driver_unregister(&msm_otg_driver);
3620}
3621
3622module_init(msm_otg_init);
3623module_exit(msm_otg_exit);
3624
3625MODULE_LICENSE("GPL v2");
3626MODULE_DESCRIPTION("MSM USB transceiver driver");