blob: e0e43bdb05e077c24b48f8b461cc5ef4d546d5d8 [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatreeb7ae892008-03-11 16:17:17 -07003 * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/version.h>
30#include <linux/init.h>
31#include <linux/pci.h>
32#include <linux/dma-mapping.h>
33#include <linux/delay.h>
34#include <linux/skbuff.h>
35#include <linux/netdevice.h>
36#include <linux/wireless.h>
37#include <net/mac80211.h>
Zhu Yib481de92007-09-25 17:54:57 -070038#include <linux/etherdevice.h>
Zhu Yi12342c42007-12-20 11:27:32 +080039#include <asm/unaligned.h>
Zhu Yib481de92007-09-25 17:54:57 -070040
Assaf Krauss6bc913b2008-03-11 16:17:18 -070041#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070042#include "iwl-dev.h"
Tomas Winklerfee12472008-04-03 16:05:21 -070043#include "iwl-core.h"
Tomas Winkler3395f6e2008-03-25 16:33:37 -070044#include "iwl-io.h"
Zhu Yib481de92007-09-25 17:54:57 -070045#include "iwl-helpers.h"
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -070046#include "iwl-calib.h"
Tomas Winkler5083e562008-05-29 16:35:15 +080047#include "iwl-sta.h"
Zhu Yib481de92007-09-25 17:54:57 -070048
Tomas Winkler630fe9b2008-06-12 09:47:08 +080049static int iwl4965_send_tx_power(struct iwl_priv *priv);
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +080050static int iwl4965_hw_get_temperature(const struct iwl_priv *priv);
Tomas Winkler630fe9b2008-06-12 09:47:08 +080051
Assaf Krauss1ea87392008-03-18 14:57:50 -070052/* module parameters */
53static struct iwl_mod_params iwl4965_mod_params = {
Emmanuel Grumbach038669e2008-04-23 17:15:04 -070054 .num_of_queues = IWL49_NUM_QUEUES,
Assaf Krauss1ea87392008-03-18 14:57:50 -070055 .enable_qos = 1,
56 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +080057 .restart_fw = 1,
Assaf Krauss1ea87392008-03-18 14:57:50 -070058 /* the rest are 0 by default */
59};
60
Tomas Winkler57aab752008-04-14 21:16:03 -070061/* check contents of special bootstrap uCode SRAM */
62static int iwl4965_verify_bsm(struct iwl_priv *priv)
63{
64 __le32 *image = priv->ucode_boot.v_addr;
65 u32 len = priv->ucode_boot.len;
66 u32 reg;
67 u32 val;
68
69 IWL_DEBUG_INFO("Begin verify bsm\n");
70
71 /* verify BSM SRAM contents */
72 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
73 for (reg = BSM_SRAM_LOWER_BOUND;
74 reg < BSM_SRAM_LOWER_BOUND + len;
75 reg += sizeof(u32), image++) {
76 val = iwl_read_prph(priv, reg);
77 if (val != le32_to_cpu(*image)) {
78 IWL_ERROR("BSM uCode verification failed at "
79 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
80 BSM_SRAM_LOWER_BOUND,
81 reg - BSM_SRAM_LOWER_BOUND, len,
82 val, le32_to_cpu(*image));
83 return -EIO;
84 }
85 }
86
87 IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
88
89 return 0;
90}
91
92/**
93 * iwl4965_load_bsm - Load bootstrap instructions
94 *
95 * BSM operation:
96 *
97 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
98 * in special SRAM that does not power down during RFKILL. When powering back
99 * up after power-saving sleeps (or during initial uCode load), the BSM loads
100 * the bootstrap program into the on-board processor, and starts it.
101 *
102 * The bootstrap program loads (via DMA) instructions and data for a new
103 * program from host DRAM locations indicated by the host driver in the
104 * BSM_DRAM_* registers. Once the new program is loaded, it starts
105 * automatically.
106 *
107 * When initializing the NIC, the host driver points the BSM to the
108 * "initialize" uCode image. This uCode sets up some internal data, then
109 * notifies host via "initialize alive" that it is complete.
110 *
111 * The host then replaces the BSM_DRAM_* pointer values to point to the
112 * normal runtime uCode instructions and a backup uCode data cache buffer
113 * (filled initially with starting data values for the on-board processor),
114 * then triggers the "initialize" uCode to load and launch the runtime uCode,
115 * which begins normal operation.
116 *
117 * When doing a power-save shutdown, runtime uCode saves data SRAM into
118 * the backup data cache in DRAM before SRAM is powered down.
119 *
120 * When powering back up, the BSM loads the bootstrap program. This reloads
121 * the runtime uCode instructions and the backup data cache into SRAM,
122 * and re-launches the runtime uCode from where it left off.
123 */
124static int iwl4965_load_bsm(struct iwl_priv *priv)
125{
126 __le32 *image = priv->ucode_boot.v_addr;
127 u32 len = priv->ucode_boot.len;
128 dma_addr_t pinst;
129 dma_addr_t pdata;
130 u32 inst_len;
131 u32 data_len;
132 int i;
133 u32 done;
134 u32 reg_offset;
135 int ret;
136
137 IWL_DEBUG_INFO("Begin load bsm\n");
138
Ron Rindjunskyfe9b6b72008-05-29 16:35:06 +0800139 priv->ucode_type = UCODE_RT;
140
Tomas Winkler57aab752008-04-14 21:16:03 -0700141 /* make sure bootstrap program is no larger than BSM's SRAM size */
142 if (len > IWL_MAX_BSM_SIZE)
143 return -EINVAL;
144
145 /* Tell bootstrap uCode where to find the "Initialize" uCode
146 * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
Tomas Winkler2d878892008-05-29 16:34:51 +0800147 * NOTE: iwl_init_alive_start() will replace these values,
Tomas Winkler57aab752008-04-14 21:16:03 -0700148 * after the "initialize" uCode has run, to point to
Tomas Winkler2d878892008-05-29 16:34:51 +0800149 * runtime/protocol instructions and backup data cache.
150 */
Tomas Winkler57aab752008-04-14 21:16:03 -0700151 pinst = priv->ucode_init.p_addr >> 4;
152 pdata = priv->ucode_init_data.p_addr >> 4;
153 inst_len = priv->ucode_init.len;
154 data_len = priv->ucode_init_data.len;
155
156 ret = iwl_grab_nic_access(priv);
157 if (ret)
158 return ret;
159
160 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
161 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
162 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
163 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
164
165 /* Fill BSM memory with bootstrap instructions */
166 for (reg_offset = BSM_SRAM_LOWER_BOUND;
167 reg_offset < BSM_SRAM_LOWER_BOUND + len;
168 reg_offset += sizeof(u32), image++)
169 _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
170
171 ret = iwl4965_verify_bsm(priv);
172 if (ret) {
173 iwl_release_nic_access(priv);
174 return ret;
175 }
176
177 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
178 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
179 iwl_write_prph(priv, BSM_WR_MEM_DST_REG, RTC_INST_LOWER_BOUND);
180 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
181
182 /* Load bootstrap code into instruction SRAM now,
183 * to prepare to load "initialize" uCode */
184 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
185
186 /* Wait for load of bootstrap uCode to finish */
187 for (i = 0; i < 100; i++) {
188 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
189 if (!(done & BSM_WR_CTRL_REG_BIT_START))
190 break;
191 udelay(10);
192 }
193 if (i < 100)
194 IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
195 else {
196 IWL_ERROR("BSM write did not complete!\n");
197 return -EIO;
198 }
199
200 /* Enable future boot loads whenever power management unit triggers it
201 * (e.g. when powering back up after power-save shutdown) */
202 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
203
204 iwl_release_nic_access(priv);
205
206 return 0;
207}
208
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800209/**
210 * iwl4965_set_ucode_ptrs - Set uCode address location
211 *
212 * Tell initialization uCode where to find runtime uCode.
213 *
214 * BSM registers initially contain pointers to initialization uCode.
215 * We need to replace them to load runtime uCode inst and data,
216 * and to save runtime data when powering down.
217 */
218static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
219{
220 dma_addr_t pinst;
221 dma_addr_t pdata;
222 unsigned long flags;
223 int ret = 0;
224
225 /* bits 35:4 for 4965 */
226 pinst = priv->ucode_code.p_addr >> 4;
227 pdata = priv->ucode_data_backup.p_addr >> 4;
228
229 spin_lock_irqsave(&priv->lock, flags);
230 ret = iwl_grab_nic_access(priv);
231 if (ret) {
232 spin_unlock_irqrestore(&priv->lock, flags);
233 return ret;
234 }
235
236 /* Tell bootstrap uCode where to find image to load */
237 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
238 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
239 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
240 priv->ucode_data.len);
241
242 /* Inst bytecount must be last to set up, bit 31 signals uCode
243 * that all new ptr/size info is in place */
244 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
245 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
246 iwl_release_nic_access(priv);
247
248 spin_unlock_irqrestore(&priv->lock, flags);
249
250 IWL_DEBUG_INFO("Runtime uCode pointers are set.\n");
251
252 return ret;
253}
254
255/**
256 * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
257 *
258 * Called after REPLY_ALIVE notification received from "initialize" uCode.
259 *
260 * The 4965 "initialize" ALIVE reply contains calibration data for:
261 * Voltage, temperature, and MIMO tx gain correction, now stored in priv
262 * (3945 does not contain this data).
263 *
264 * Tell "initialize" uCode to go ahead and load the runtime uCode.
265*/
266static void iwl4965_init_alive_start(struct iwl_priv *priv)
267{
268 /* Check alive response for "valid" sign from uCode */
269 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
270 /* We had an error bringing up the hardware, so take it
271 * all the way back down so we can try again */
272 IWL_DEBUG_INFO("Initialize Alive failed.\n");
273 goto restart;
274 }
275
276 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
277 * This is a paranoid check, because we would not have gotten the
278 * "initialize" alive if code weren't properly loaded. */
279 if (iwl_verify_ucode(priv)) {
280 /* Runtime instruction load was bad;
281 * take it all the way back down so we can try again */
282 IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
283 goto restart;
284 }
285
286 /* Calculate temperature */
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +0800287 priv->temperature = iwl4965_hw_get_temperature(priv);
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800288
289 /* Send pointers to protocol/runtime uCode image ... init code will
290 * load and launch runtime uCode, which will send us another "Alive"
291 * notification. */
292 IWL_DEBUG_INFO("Initialization Alive received.\n");
293 if (iwl4965_set_ucode_ptrs(priv)) {
294 /* Runtime instruction load won't happen;
295 * take it all the way back down so we can try again */
296 IWL_DEBUG_INFO("Couldn't set up uCode pointers.\n");
297 goto restart;
298 }
299 return;
300
301restart:
302 queue_work(priv->workqueue, &priv->restart);
303}
304
Zhu Yib481de92007-09-25 17:54:57 -0700305static int is_fat_channel(__le32 rxon_flags)
306{
307 return (rxon_flags & RXON_FLG_CHANNEL_MODE_PURE_40_MSK) ||
308 (rxon_flags & RXON_FLG_CHANNEL_MODE_MIXED_MSK);
309}
310
Tomas Winkler8614f362008-04-23 17:14:55 -0700311/*
312 * EEPROM handlers
313 */
314
315static int iwl4965_eeprom_check_version(struct iwl_priv *priv)
316{
317 u16 eeprom_ver;
318 u16 calib_ver;
319
320 eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
321
322 calib_ver = iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
323
324 if (eeprom_ver < EEPROM_4965_EEPROM_VERSION ||
325 calib_ver < EEPROM_4965_TX_POWER_VERSION)
326 goto err;
327
328 return 0;
329err:
330 IWL_ERROR("Unsuported EEPROM VER=0x%x < 0x%x CALIB=0x%x < 0x%x\n",
331 eeprom_ver, EEPROM_4965_EEPROM_VERSION,
332 calib_ver, EEPROM_4965_TX_POWER_VERSION);
333 return -EINVAL;
334
335}
Tomas Winkler079a2532008-04-17 16:03:39 -0700336int iwl4965_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
Zhu Yib481de92007-09-25 17:54:57 -0700337{
Tomas Winklerd8609652007-10-25 17:15:35 +0800338 int ret;
Zhu Yib481de92007-09-25 17:54:57 -0700339 unsigned long flags;
340
341 spin_lock_irqsave(&priv->lock, flags);
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700342 ret = iwl_grab_nic_access(priv);
Tomas Winklerd8609652007-10-25 17:15:35 +0800343 if (ret) {
Zhu Yib481de92007-09-25 17:54:57 -0700344 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklerd8609652007-10-25 17:15:35 +0800345 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700346 }
347
Tomas Winkler6f4083a2008-04-16 16:34:49 -0700348 if (src == IWL_PWR_SRC_VAUX) {
Zhu Yib481de92007-09-25 17:54:57 -0700349 u32 val;
Tomas Winklerd8609652007-10-25 17:15:35 +0800350 ret = pci_read_config_dword(priv->pci_dev, PCI_POWER_SOURCE,
Tomas Winkler6f4083a2008-04-16 16:34:49 -0700351 &val);
Zhu Yib481de92007-09-25 17:54:57 -0700352
Tomas Winkler6f4083a2008-04-16 16:34:49 -0700353 if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700354 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler6f4083a2008-04-16 16:34:49 -0700355 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
356 ~APMG_PS_CTRL_MSK_PWR_SRC);
357 }
358 } else {
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700359 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler6f4083a2008-04-16 16:34:49 -0700360 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
361 ~APMG_PS_CTRL_MSK_PWR_SRC);
362 }
Zhu Yib481de92007-09-25 17:54:57 -0700363
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700364 iwl_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700365 spin_unlock_irqrestore(&priv->lock, flags);
366
Tomas Winklerd8609652007-10-25 17:15:35 +0800367 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700368}
369
Tomas Winklerda1bc452008-05-29 16:35:00 +0800370/*
371 * Activate/Deactivat Tx DMA/FIFO channels according tx fifos mask
372 * must be called under priv->lock and mac access
373 */
374static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
Zhu Yib481de92007-09-25 17:54:57 -0700375{
Tomas Winklerda1bc452008-05-29 16:35:00 +0800376 iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
Zhu Yib481de92007-09-25 17:54:57 -0700377}
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800378
Tomas Winkler91238712008-04-23 17:14:53 -0700379static int iwl4965_apm_init(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700380{
Tomas Winkler91238712008-04-23 17:14:53 -0700381 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700382
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700383 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
Tomas Winkler91238712008-04-23 17:14:53 -0700384 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Zhu Yib481de92007-09-25 17:54:57 -0700385
Tomas Winkler8f061892008-05-29 16:34:56 +0800386 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
387 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
388 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
389
Tomas Winkler91238712008-04-23 17:14:53 -0700390 /* set "initialization complete" bit to move adapter
391 * D0U* --> D0A* state */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700392 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winkler91238712008-04-23 17:14:53 -0700393
394 /* wait for clock stabilization */
395 ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
396 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
397 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
398 if (ret < 0) {
Zhu Yib481de92007-09-25 17:54:57 -0700399 IWL_DEBUG_INFO("Failed to init the card\n");
Tomas Winkler91238712008-04-23 17:14:53 -0700400 goto out;
Zhu Yib481de92007-09-25 17:54:57 -0700401 }
402
Tomas Winkler91238712008-04-23 17:14:53 -0700403 ret = iwl_grab_nic_access(priv);
404 if (ret)
405 goto out;
Zhu Yib481de92007-09-25 17:54:57 -0700406
Tomas Winkler91238712008-04-23 17:14:53 -0700407 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800408 iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
409 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -0700410
411 udelay(20);
412
Tomas Winkler8f061892008-05-29 16:34:56 +0800413 /* disable L1-Active */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700414 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler91238712008-04-23 17:14:53 -0700415 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Zhu Yib481de92007-09-25 17:54:57 -0700416
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700417 iwl_release_nic_access(priv);
Tomas Winkler91238712008-04-23 17:14:53 -0700418out:
Tomas Winkler91238712008-04-23 17:14:53 -0700419 return ret;
420}
421
Tomas Winkler694cc562008-04-24 11:55:22 -0700422
423static void iwl4965_nic_config(struct iwl_priv *priv)
424{
425 unsigned long flags;
426 u32 val;
427 u16 radio_cfg;
428 u8 val_link;
429
430 spin_lock_irqsave(&priv->lock, flags);
431
432 if ((priv->rev_id & 0x80) == 0x80 && (priv->rev_id & 0x7f) < 8) {
433 pci_read_config_dword(priv->pci_dev, PCI_REG_WUM8, &val);
434 /* Enable No Snoop field */
435 pci_write_config_dword(priv->pci_dev, PCI_REG_WUM8,
436 val & ~(1 << 11));
437 }
438
439 pci_read_config_byte(priv->pci_dev, PCI_LINK_CTRL, &val_link);
440
Tomas Winkler8f061892008-05-29 16:34:56 +0800441 /* L1 is enabled by BIOS */
442 if ((val_link & PCI_LINK_VAL_L1_EN) == PCI_LINK_VAL_L1_EN)
443 /* diable L0S disabled L1A enabled */
444 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
445 else
446 /* L0S enabled L1A disabled */
447 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winkler694cc562008-04-24 11:55:22 -0700448
449 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
450
451 /* write radio config values to register */
452 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
453 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
454 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
455 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
456 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
457
458 /* set CSR_HW_CONFIG_REG for uCode use */
459 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
460 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
461 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
462
463 priv->calib_info = (struct iwl_eeprom_calib_info *)
464 iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
465
466 spin_unlock_irqrestore(&priv->lock, flags);
467}
468
Tomas Winkler46315e02008-05-29 16:34:59 +0800469static int iwl4965_apm_stop_master(struct iwl_priv *priv)
470{
471 int ret = 0;
472 unsigned long flags;
473
474 spin_lock_irqsave(&priv->lock, flags);
475
476 /* set stop master bit */
477 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
478
479 ret = iwl_poll_bit(priv, CSR_RESET,
480 CSR_RESET_REG_FLAG_MASTER_DISABLED,
481 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
482 if (ret < 0)
483 goto out;
484
485out:
486 spin_unlock_irqrestore(&priv->lock, flags);
487 IWL_DEBUG_INFO("stop master\n");
488
489 return ret;
490}
491
Tomas Winklerf118a912008-05-29 16:34:58 +0800492static void iwl4965_apm_stop(struct iwl_priv *priv)
493{
494 unsigned long flags;
495
Tomas Winkler46315e02008-05-29 16:34:59 +0800496 iwl4965_apm_stop_master(priv);
Tomas Winklerf118a912008-05-29 16:34:58 +0800497
498 spin_lock_irqsave(&priv->lock, flags);
499
500 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
501
502 udelay(10);
503
504 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
505 spin_unlock_irqrestore(&priv->lock, flags);
506}
507
Tomas Winkler7f066102008-05-29 16:34:57 +0800508static int iwl4965_apm_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700509{
Tomas Winkler7f066102008-05-29 16:34:57 +0800510 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700511 unsigned long flags;
512
Tomas Winkler46315e02008-05-29 16:34:59 +0800513 iwl4965_apm_stop_master(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700514
515 spin_lock_irqsave(&priv->lock, flags);
516
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700517 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Zhu Yib481de92007-09-25 17:54:57 -0700518
519 udelay(10);
520
Tomas Winkler7f066102008-05-29 16:34:57 +0800521 /* FIXME: put here L1A -L0S w/a */
522
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700523 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800524
Tomas Winkler7f066102008-05-29 16:34:57 +0800525 ret = iwl_poll_bit(priv, CSR_RESET,
Zhu Yib481de92007-09-25 17:54:57 -0700526 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
527 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25);
528
Tomas Winkler7f066102008-05-29 16:34:57 +0800529 if (ret)
530 goto out;
531
Zhu Yib481de92007-09-25 17:54:57 -0700532 udelay(10);
533
Tomas Winkler7f066102008-05-29 16:34:57 +0800534 ret = iwl_grab_nic_access(priv);
535 if (ret)
536 goto out;
537 /* Enable DMA and BSM Clock */
538 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
539 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -0700540
Tomas Winkler7f066102008-05-29 16:34:57 +0800541 udelay(10);
Zhu Yib481de92007-09-25 17:54:57 -0700542
Tomas Winkler7f066102008-05-29 16:34:57 +0800543 /* disable L1A */
544 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
545 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Zhu Yib481de92007-09-25 17:54:57 -0700546
Tomas Winkler7f066102008-05-29 16:34:57 +0800547 iwl_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700548
549 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
550 wake_up_interruptible(&priv->wait_command_queue);
551
Tomas Winkler7f066102008-05-29 16:34:57 +0800552out:
Zhu Yib481de92007-09-25 17:54:57 -0700553 spin_unlock_irqrestore(&priv->lock, flags);
554
Tomas Winkler7f066102008-05-29 16:34:57 +0800555 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700556}
557
Zhu Yib481de92007-09-25 17:54:57 -0700558/* Reset differential Rx gains in NIC to prepare for chain noise calibration.
559 * Called after every association, but this runs only once!
560 * ... once chain noise is calibrated the first time, it's good forever. */
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700561static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700562{
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700563 struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
Zhu Yib481de92007-09-25 17:54:57 -0700564
Tomas Winkler3109ece2008-03-28 16:33:35 -0700565 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800566 struct iwl4965_calibration_cmd cmd;
Zhu Yib481de92007-09-25 17:54:57 -0700567
568 memset(&cmd, 0, sizeof(cmd));
569 cmd.opCode = PHY_CALIBRATE_DIFF_GAIN_CMD;
570 cmd.diff_gain_a = 0;
571 cmd.diff_gain_b = 0;
572 cmd.diff_gain_c = 0;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700573 if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
574 sizeof(cmd), &cmd))
575 IWL_ERROR("Could not send REPLY_PHY_CALIBRATION_CMD\n");
Zhu Yib481de92007-09-25 17:54:57 -0700576 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
577 IWL_DEBUG_CALIB("Run chain_noise_calibrate\n");
578 }
Zhu Yib481de92007-09-25 17:54:57 -0700579}
580
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700581static void iwl4965_gain_computation(struct iwl_priv *priv,
582 u32 *average_noise,
583 u16 min_average_noise_antenna_i,
584 u32 min_average_noise)
Zhu Yib481de92007-09-25 17:54:57 -0700585{
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700586 int i, ret;
587 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Zhu Yib481de92007-09-25 17:54:57 -0700588
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700589 data->delta_gain_code[min_average_noise_antenna_i] = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700590
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700591 for (i = 0; i < NUM_RX_CHAINS; i++) {
592 s32 delta_g = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700593
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700594 if (!(data->disconn_array[i]) &&
595 (data->delta_gain_code[i] ==
Zhu Yib481de92007-09-25 17:54:57 -0700596 CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700597 delta_g = average_noise[i] - min_average_noise;
598 data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
599 data->delta_gain_code[i] =
600 min(data->delta_gain_code[i],
601 (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
Zhu Yib481de92007-09-25 17:54:57 -0700602
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700603 data->delta_gain_code[i] =
604 (data->delta_gain_code[i] | (1 << 2));
605 } else {
606 data->delta_gain_code[i] = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700607 }
Zhu Yib481de92007-09-25 17:54:57 -0700608 }
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700609 IWL_DEBUG_CALIB("delta_gain_codes: a %d b %d c %d\n",
610 data->delta_gain_code[0],
611 data->delta_gain_code[1],
612 data->delta_gain_code[2]);
Zhu Yib481de92007-09-25 17:54:57 -0700613
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700614 /* Differential gain gets sent to uCode only once */
615 if (!data->radio_write) {
616 struct iwl4965_calibration_cmd cmd;
617 data->radio_write = 1;
Zhu Yib481de92007-09-25 17:54:57 -0700618
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700619 memset(&cmd, 0, sizeof(cmd));
620 cmd.opCode = PHY_CALIBRATE_DIFF_GAIN_CMD;
621 cmd.diff_gain_a = data->delta_gain_code[0];
622 cmd.diff_gain_b = data->delta_gain_code[1];
623 cmd.diff_gain_c = data->delta_gain_code[2];
624 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
625 sizeof(cmd), &cmd);
626 if (ret)
627 IWL_DEBUG_CALIB("fail sending cmd "
628 "REPLY_PHY_CALIBRATION_CMD \n");
Zhu Yib481de92007-09-25 17:54:57 -0700629
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700630 /* TODO we might want recalculate
631 * rx_chain in rxon cmd */
632
633 /* Mark so we run this algo only once! */
634 data->state = IWL_CHAIN_NOISE_CALIBRATED;
Zhu Yib481de92007-09-25 17:54:57 -0700635 }
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700636 data->chain_noise_a = 0;
637 data->chain_noise_b = 0;
638 data->chain_noise_c = 0;
639 data->chain_signal_a = 0;
640 data->chain_signal_b = 0;
641 data->chain_signal_c = 0;
642 data->beacon_count = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700643}
644
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800645static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
646 __le32 *tx_flags)
647{
648 if (info->flags & IEEE80211_TX_CTL_USE_RTS_CTS) {
649 *tx_flags |= TX_CMD_FLG_RTS_MSK;
650 *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
651 } else if (info->flags & IEEE80211_TX_CTL_USE_CTS_PROTECT) {
652 *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
653 *tx_flags |= TX_CMD_FLG_CTS_MSK;
654 }
655}
656
Zhu Yib481de92007-09-25 17:54:57 -0700657static void iwl4965_bg_txpower_work(struct work_struct *work)
658{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700659 struct iwl_priv *priv = container_of(work, struct iwl_priv,
Zhu Yib481de92007-09-25 17:54:57 -0700660 txpower_work);
661
662 /* If a scan happened to start before we got here
663 * then just return; the statistics notification will
664 * kick off another scheduled work to compensate for
665 * any temperature delta we missed here. */
666 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
667 test_bit(STATUS_SCANNING, &priv->status))
668 return;
669
670 mutex_lock(&priv->mutex);
671
672 /* Regardless of if we are assocaited, we must reconfigure the
673 * TX power since frames can be sent on non-radar channels while
674 * not associated */
Tomas Winkler630fe9b2008-06-12 09:47:08 +0800675 iwl4965_send_tx_power(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700676
677 /* Update last_temperature to keep is_calib_needed from running
678 * when it isn't needed... */
679 priv->last_temperature = priv->temperature;
680
681 mutex_unlock(&priv->mutex);
682}
683
684/*
685 * Acquire priv->lock before calling this function !
686 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700687static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
Zhu Yib481de92007-09-25 17:54:57 -0700688{
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700689 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
Zhu Yib481de92007-09-25 17:54:57 -0700690 (index & 0xff) | (txq_id << 8));
Tomas Winkler12a81f62008-04-03 16:05:20 -0700691 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
Zhu Yib481de92007-09-25 17:54:57 -0700692}
693
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800694/**
695 * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
696 * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
697 * @scd_retry: (1) Indicates queue will be used in aggregation mode
698 *
699 * NOTE: Acquire priv->lock before calling this function !
Zhu Yib481de92007-09-25 17:54:57 -0700700 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700701static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800702 struct iwl_tx_queue *txq,
Zhu Yib481de92007-09-25 17:54:57 -0700703 int tx_fifo_id, int scd_retry)
704{
705 int txq_id = txq->q.id;
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800706
707 /* Find out whether to activate Tx queue */
Zhu Yib481de92007-09-25 17:54:57 -0700708 int active = test_bit(txq_id, &priv->txq_ctx_active_msk)?1:0;
709
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800710 /* Set up and activate */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700711 iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700712 (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
713 (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
714 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
715 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
716 IWL49_SCD_QUEUE_STTS_REG_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700717
718 txq->sched_retry = scd_retry;
719
720 IWL_DEBUG_INFO("%s %s Queue %d on AC %d\n",
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800721 active ? "Activate" : "Deactivate",
Zhu Yib481de92007-09-25 17:54:57 -0700722 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
723}
724
725static const u16 default_queue_to_tx_fifo[] = {
726 IWL_TX_FIFO_AC3,
727 IWL_TX_FIFO_AC2,
728 IWL_TX_FIFO_AC1,
729 IWL_TX_FIFO_AC0,
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700730 IWL49_CMD_FIFO_NUM,
Zhu Yib481de92007-09-25 17:54:57 -0700731 IWL_TX_FIFO_HCCA_1,
732 IWL_TX_FIFO_HCCA_2
733};
734
Emmanuel Grumbachbe1f3ab62008-06-12 09:47:18 +0800735static int iwl4965_alive_notify(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700736{
737 u32 a;
738 int i = 0;
739 unsigned long flags;
Tomas Winkler857485c2008-03-21 13:53:44 -0700740 int ret;
Zhu Yib481de92007-09-25 17:54:57 -0700741
742 spin_lock_irqsave(&priv->lock, flags);
743
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700744 ret = iwl_grab_nic_access(priv);
Tomas Winkler857485c2008-03-21 13:53:44 -0700745 if (ret) {
Zhu Yib481de92007-09-25 17:54:57 -0700746 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winkler857485c2008-03-21 13:53:44 -0700747 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700748 }
749
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800750 /* Clear 4965's internal Tx Scheduler data base */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700751 priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700752 a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
753 for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700754 iwl_write_targ_mem(priv, a, 0);
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700755 for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700756 iwl_write_targ_mem(priv, a, 0);
Tomas Winkler5425e492008-04-15 16:01:38 -0700757 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700758 iwl_write_targ_mem(priv, a, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700759
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800760 /* Tel 4965 where to find Tx byte count tables */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700761 iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
Tomas Winkler059ff822008-04-14 21:16:14 -0700762 (priv->shared_phys +
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800763 offsetof(struct iwl4965_shared, queues_byte_cnt_tbls)) >> 10);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800764
765 /* Disable chain mode for all queues */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700766 iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700767
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800768 /* Initialize each Tx queue (including the command queue) */
Tomas Winkler5425e492008-04-15 16:01:38 -0700769 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800770
771 /* TFD circular buffer read/write indexes */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700772 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700773 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800774
775 /* Max Tx Window size for Scheduler-ACK mode */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700776 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700777 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
778 (SCD_WIN_SIZE <<
779 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
780 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800781
782 /* Frame limit */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700783 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700784 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
785 sizeof(u32),
786 (SCD_FRAME_LIMIT <<
787 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
788 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700789
790 }
Tomas Winkler12a81f62008-04-03 16:05:20 -0700791 iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
Tomas Winkler5425e492008-04-15 16:01:38 -0700792 (1 << priv->hw_params.max_txq_num) - 1);
Zhu Yib481de92007-09-25 17:54:57 -0700793
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800794 /* Activate all Tx DMA/FIFO channels */
Tomas Winklerda1bc452008-05-29 16:35:00 +0800795 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Zhu Yib481de92007-09-25 17:54:57 -0700796
797 iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800798
799 /* Map each Tx/cmd queue to its corresponding fifo */
Zhu Yib481de92007-09-25 17:54:57 -0700800 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
801 int ac = default_queue_to_tx_fifo[i];
Ron Rindjunsky36470742008-05-15 13:54:10 +0800802 iwl_txq_ctx_activate(priv, i);
Zhu Yib481de92007-09-25 17:54:57 -0700803 iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
804 }
805
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700806 iwl_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700807 spin_unlock_irqrestore(&priv->lock, flags);
808
Tomas Winkler857485c2008-03-21 13:53:44 -0700809 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700810}
811
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700812static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
813 .min_nrg_cck = 97,
814 .max_nrg_cck = 0,
815
816 .auto_corr_min_ofdm = 85,
817 .auto_corr_min_ofdm_mrc = 170,
818 .auto_corr_min_ofdm_x1 = 105,
819 .auto_corr_min_ofdm_mrc_x1 = 220,
820
821 .auto_corr_max_ofdm = 120,
822 .auto_corr_max_ofdm_mrc = 210,
823 .auto_corr_max_ofdm_x1 = 140,
824 .auto_corr_max_ofdm_mrc_x1 = 270,
825
826 .auto_corr_min_cck = 125,
827 .auto_corr_max_cck = 200,
828 .auto_corr_min_cck_mrc = 200,
829 .auto_corr_max_cck_mrc = 400,
830
831 .nrg_th_cck = 100,
832 .nrg_th_ofdm = 100,
833};
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700834
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800835/**
Tomas Winkler5425e492008-04-15 16:01:38 -0700836 * iwl4965_hw_set_hw_params
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800837 *
838 * Called when initializing driver
839 */
Emmanuel Grumbachbe1f3ab62008-06-12 09:47:18 +0800840static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700841{
Assaf Krauss316c30d2008-03-14 10:38:46 -0700842
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700843 if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
Assaf Krauss1ea87392008-03-18 14:57:50 -0700844 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
Assaf Krauss316c30d2008-03-14 10:38:46 -0700845 IWL_ERROR("invalid queues_num, should be between %d and %d\n",
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700846 IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
Tomas Winkler059ff822008-04-14 21:16:14 -0700847 return -EINVAL;
Assaf Krauss316c30d2008-03-14 10:38:46 -0700848 }
849
Tomas Winkler5425e492008-04-15 16:01:38 -0700850 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +0800851 priv->hw_params.first_ampdu_q = IWL49_FIRST_AMPDU_QUEUE;
Tomas Winkler5425e492008-04-15 16:01:38 -0700852 priv->hw_params.max_stations = IWL4965_STATION_COUNT;
853 priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700854 priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
855 priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
856 priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
857 priv->hw_params.fat_channel = BIT(IEEE80211_BAND_5GHZ);
858
Tomas Winklerec35cf22008-04-15 16:01:39 -0700859 priv->hw_params.tx_chains_num = 2;
860 priv->hw_params.rx_chains_num = 2;
Guy Cohenfde0db32008-04-21 15:42:01 -0700861 priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
862 priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700863 priv->hw_params.ct_kill_threshold = CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD);
864
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700865 priv->hw_params.sens = &iwl4965_sensitivity;
Tomas Winkler3e82a822008-02-13 11:32:31 -0800866
Tomas Winkler059ff822008-04-14 21:16:14 -0700867 return 0;
Zhu Yib481de92007-09-25 17:54:57 -0700868}
869
Mohamed Abbas5da4b552008-04-21 15:41:51 -0700870/* set card power command */
871static int iwl4965_set_power(struct iwl_priv *priv,
872 void *cmd)
873{
874 int ret = 0;
875
876 ret = iwl_send_cmd_pdu_async(priv, POWER_TABLE_CMD,
877 sizeof(struct iwl4965_powertable_cmd),
878 cmd, NULL);
879 return ret;
880}
Zhu Yib481de92007-09-25 17:54:57 -0700881
882static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
883{
884 s32 sign = 1;
885
886 if (num < 0) {
887 sign = -sign;
888 num = -num;
889 }
890 if (denom < 0) {
891 sign = -sign;
892 denom = -denom;
893 }
894 *res = 1;
895 *res = ((num * 2 + denom) / (denom * 2)) * sign;
896
897 return 1;
898}
899
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800900/**
901 * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
902 *
903 * Determines power supply voltage compensation for txpower calculations.
904 * Returns number of 1/2-dB steps to subtract from gain table index,
905 * to compensate for difference between power supply voltage during
906 * factory measurements, vs. current power supply voltage.
907 *
908 * Voltage indication is higher for lower voltage.
909 * Lower voltage requires more gain (lower gain table index).
910 */
Zhu Yib481de92007-09-25 17:54:57 -0700911static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
912 s32 current_voltage)
913{
914 s32 comp = 0;
915
916 if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
917 (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
918 return 0;
919
920 iwl4965_math_div_round(current_voltage - eeprom_voltage,
921 TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
922
923 if (current_voltage > eeprom_voltage)
924 comp *= 2;
925 if ((comp < -2) || (comp > 2))
926 comp = 0;
927
928 return comp;
929}
930
Zhu Yib481de92007-09-25 17:54:57 -0700931static s32 iwl4965_get_tx_atten_grp(u16 channel)
932{
933 if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
934 channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
935 return CALIB_CH_GROUP_5;
936
937 if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
938 channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
939 return CALIB_CH_GROUP_1;
940
941 if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
942 channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
943 return CALIB_CH_GROUP_2;
944
945 if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
946 channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
947 return CALIB_CH_GROUP_3;
948
949 if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
950 channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
951 return CALIB_CH_GROUP_4;
952
953 IWL_ERROR("Can't find txatten group for channel %d.\n", channel);
954 return -1;
955}
956
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700957static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
Zhu Yib481de92007-09-25 17:54:57 -0700958{
959 s32 b = -1;
960
961 for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
Tomas Winkler073d3f52008-04-21 15:41:52 -0700962 if (priv->calib_info->band_info[b].ch_from == 0)
Zhu Yib481de92007-09-25 17:54:57 -0700963 continue;
964
Tomas Winkler073d3f52008-04-21 15:41:52 -0700965 if ((channel >= priv->calib_info->band_info[b].ch_from)
966 && (channel <= priv->calib_info->band_info[b].ch_to))
Zhu Yib481de92007-09-25 17:54:57 -0700967 break;
968 }
969
970 return b;
971}
972
973static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
974{
975 s32 val;
976
977 if (x2 == x1)
978 return y1;
979 else {
980 iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
981 return val + y2;
982 }
983}
984
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800985/**
986 * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
987 *
988 * Interpolates factory measurements from the two sample channels within a
989 * sub-band, to apply to channel of interest. Interpolation is proportional to
990 * differences in channel frequencies, which is proportional to differences
991 * in channel number.
992 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700993static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
Tomas Winkler073d3f52008-04-21 15:41:52 -0700994 struct iwl_eeprom_calib_ch_info *chan_info)
Zhu Yib481de92007-09-25 17:54:57 -0700995{
996 s32 s = -1;
997 u32 c;
998 u32 m;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700999 const struct iwl_eeprom_calib_measure *m1;
1000 const struct iwl_eeprom_calib_measure *m2;
1001 struct iwl_eeprom_calib_measure *omeas;
Zhu Yib481de92007-09-25 17:54:57 -07001002 u32 ch_i1;
1003 u32 ch_i2;
1004
1005 s = iwl4965_get_sub_band(priv, channel);
1006 if (s >= EEPROM_TX_POWER_BANDS) {
1007 IWL_ERROR("Tx Power can not find channel %d ", channel);
1008 return -1;
1009 }
1010
Tomas Winkler073d3f52008-04-21 15:41:52 -07001011 ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
1012 ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
Zhu Yib481de92007-09-25 17:54:57 -07001013 chan_info->ch_num = (u8) channel;
1014
1015 IWL_DEBUG_TXPOWER("channel %d subband %d factory cal ch %d & %d\n",
1016 channel, s, ch_i1, ch_i2);
1017
1018 for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
1019 for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
Tomas Winkler073d3f52008-04-21 15:41:52 -07001020 m1 = &(priv->calib_info->band_info[s].ch1.
Zhu Yib481de92007-09-25 17:54:57 -07001021 measurements[c][m]);
Tomas Winkler073d3f52008-04-21 15:41:52 -07001022 m2 = &(priv->calib_info->band_info[s].ch2.
Zhu Yib481de92007-09-25 17:54:57 -07001023 measurements[c][m]);
1024 omeas = &(chan_info->measurements[c][m]);
1025
1026 omeas->actual_pow =
1027 (u8) iwl4965_interpolate_value(channel, ch_i1,
1028 m1->actual_pow,
1029 ch_i2,
1030 m2->actual_pow);
1031 omeas->gain_idx =
1032 (u8) iwl4965_interpolate_value(channel, ch_i1,
1033 m1->gain_idx, ch_i2,
1034 m2->gain_idx);
1035 omeas->temperature =
1036 (u8) iwl4965_interpolate_value(channel, ch_i1,
1037 m1->temperature,
1038 ch_i2,
1039 m2->temperature);
1040 omeas->pa_det =
1041 (s8) iwl4965_interpolate_value(channel, ch_i1,
1042 m1->pa_det, ch_i2,
1043 m2->pa_det);
1044
1045 IWL_DEBUG_TXPOWER
1046 ("chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
1047 m1->actual_pow, m2->actual_pow, omeas->actual_pow);
1048 IWL_DEBUG_TXPOWER
1049 ("chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
1050 m1->gain_idx, m2->gain_idx, omeas->gain_idx);
1051 IWL_DEBUG_TXPOWER
1052 ("chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
1053 m1->pa_det, m2->pa_det, omeas->pa_det);
1054 IWL_DEBUG_TXPOWER
1055 ("chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
1056 m1->temperature, m2->temperature,
1057 omeas->temperature);
1058 }
1059 }
1060
1061 return 0;
1062}
1063
1064/* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
1065 * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
1066static s32 back_off_table[] = {
1067 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
1068 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
1069 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
1070 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
1071 10 /* CCK */
1072};
1073
1074/* Thermal compensation values for txpower for various frequency ranges ...
1075 * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001076static struct iwl4965_txpower_comp_entry {
Zhu Yib481de92007-09-25 17:54:57 -07001077 s32 degrees_per_05db_a;
1078 s32 degrees_per_05db_a_denom;
1079} tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
1080 {9, 2}, /* group 0 5.2, ch 34-43 */
1081 {4, 1}, /* group 1 5.2, ch 44-70 */
1082 {4, 1}, /* group 2 5.2, ch 71-124 */
1083 {4, 1}, /* group 3 5.2, ch 125-200 */
1084 {3, 1} /* group 4 2.4, ch all */
1085};
1086
1087static s32 get_min_power_index(s32 rate_power_index, u32 band)
1088{
1089 if (!band) {
1090 if ((rate_power_index & 7) <= 4)
1091 return MIN_TX_GAIN_INDEX_52GHZ_EXT;
1092 }
1093 return MIN_TX_GAIN_INDEX;
1094}
1095
1096struct gain_entry {
1097 u8 dsp;
1098 u8 radio;
1099};
1100
1101static const struct gain_entry gain_table[2][108] = {
1102 /* 5.2GHz power gain index table */
1103 {
1104 {123, 0x3F}, /* highest txpower */
1105 {117, 0x3F},
1106 {110, 0x3F},
1107 {104, 0x3F},
1108 {98, 0x3F},
1109 {110, 0x3E},
1110 {104, 0x3E},
1111 {98, 0x3E},
1112 {110, 0x3D},
1113 {104, 0x3D},
1114 {98, 0x3D},
1115 {110, 0x3C},
1116 {104, 0x3C},
1117 {98, 0x3C},
1118 {110, 0x3B},
1119 {104, 0x3B},
1120 {98, 0x3B},
1121 {110, 0x3A},
1122 {104, 0x3A},
1123 {98, 0x3A},
1124 {110, 0x39},
1125 {104, 0x39},
1126 {98, 0x39},
1127 {110, 0x38},
1128 {104, 0x38},
1129 {98, 0x38},
1130 {110, 0x37},
1131 {104, 0x37},
1132 {98, 0x37},
1133 {110, 0x36},
1134 {104, 0x36},
1135 {98, 0x36},
1136 {110, 0x35},
1137 {104, 0x35},
1138 {98, 0x35},
1139 {110, 0x34},
1140 {104, 0x34},
1141 {98, 0x34},
1142 {110, 0x33},
1143 {104, 0x33},
1144 {98, 0x33},
1145 {110, 0x32},
1146 {104, 0x32},
1147 {98, 0x32},
1148 {110, 0x31},
1149 {104, 0x31},
1150 {98, 0x31},
1151 {110, 0x30},
1152 {104, 0x30},
1153 {98, 0x30},
1154 {110, 0x25},
1155 {104, 0x25},
1156 {98, 0x25},
1157 {110, 0x24},
1158 {104, 0x24},
1159 {98, 0x24},
1160 {110, 0x23},
1161 {104, 0x23},
1162 {98, 0x23},
1163 {110, 0x22},
1164 {104, 0x18},
1165 {98, 0x18},
1166 {110, 0x17},
1167 {104, 0x17},
1168 {98, 0x17},
1169 {110, 0x16},
1170 {104, 0x16},
1171 {98, 0x16},
1172 {110, 0x15},
1173 {104, 0x15},
1174 {98, 0x15},
1175 {110, 0x14},
1176 {104, 0x14},
1177 {98, 0x14},
1178 {110, 0x13},
1179 {104, 0x13},
1180 {98, 0x13},
1181 {110, 0x12},
1182 {104, 0x08},
1183 {98, 0x08},
1184 {110, 0x07},
1185 {104, 0x07},
1186 {98, 0x07},
1187 {110, 0x06},
1188 {104, 0x06},
1189 {98, 0x06},
1190 {110, 0x05},
1191 {104, 0x05},
1192 {98, 0x05},
1193 {110, 0x04},
1194 {104, 0x04},
1195 {98, 0x04},
1196 {110, 0x03},
1197 {104, 0x03},
1198 {98, 0x03},
1199 {110, 0x02},
1200 {104, 0x02},
1201 {98, 0x02},
1202 {110, 0x01},
1203 {104, 0x01},
1204 {98, 0x01},
1205 {110, 0x00},
1206 {104, 0x00},
1207 {98, 0x00},
1208 {93, 0x00},
1209 {88, 0x00},
1210 {83, 0x00},
1211 {78, 0x00},
1212 },
1213 /* 2.4GHz power gain index table */
1214 {
1215 {110, 0x3f}, /* highest txpower */
1216 {104, 0x3f},
1217 {98, 0x3f},
1218 {110, 0x3e},
1219 {104, 0x3e},
1220 {98, 0x3e},
1221 {110, 0x3d},
1222 {104, 0x3d},
1223 {98, 0x3d},
1224 {110, 0x3c},
1225 {104, 0x3c},
1226 {98, 0x3c},
1227 {110, 0x3b},
1228 {104, 0x3b},
1229 {98, 0x3b},
1230 {110, 0x3a},
1231 {104, 0x3a},
1232 {98, 0x3a},
1233 {110, 0x39},
1234 {104, 0x39},
1235 {98, 0x39},
1236 {110, 0x38},
1237 {104, 0x38},
1238 {98, 0x38},
1239 {110, 0x37},
1240 {104, 0x37},
1241 {98, 0x37},
1242 {110, 0x36},
1243 {104, 0x36},
1244 {98, 0x36},
1245 {110, 0x35},
1246 {104, 0x35},
1247 {98, 0x35},
1248 {110, 0x34},
1249 {104, 0x34},
1250 {98, 0x34},
1251 {110, 0x33},
1252 {104, 0x33},
1253 {98, 0x33},
1254 {110, 0x32},
1255 {104, 0x32},
1256 {98, 0x32},
1257 {110, 0x31},
1258 {104, 0x31},
1259 {98, 0x31},
1260 {110, 0x30},
1261 {104, 0x30},
1262 {98, 0x30},
1263 {110, 0x6},
1264 {104, 0x6},
1265 {98, 0x6},
1266 {110, 0x5},
1267 {104, 0x5},
1268 {98, 0x5},
1269 {110, 0x4},
1270 {104, 0x4},
1271 {98, 0x4},
1272 {110, 0x3},
1273 {104, 0x3},
1274 {98, 0x3},
1275 {110, 0x2},
1276 {104, 0x2},
1277 {98, 0x2},
1278 {110, 0x1},
1279 {104, 0x1},
1280 {98, 0x1},
1281 {110, 0x0},
1282 {104, 0x0},
1283 {98, 0x0},
1284 {97, 0},
1285 {96, 0},
1286 {95, 0},
1287 {94, 0},
1288 {93, 0},
1289 {92, 0},
1290 {91, 0},
1291 {90, 0},
1292 {89, 0},
1293 {88, 0},
1294 {87, 0},
1295 {86, 0},
1296 {85, 0},
1297 {84, 0},
1298 {83, 0},
1299 {82, 0},
1300 {81, 0},
1301 {80, 0},
1302 {79, 0},
1303 {78, 0},
1304 {77, 0},
1305 {76, 0},
1306 {75, 0},
1307 {74, 0},
1308 {73, 0},
1309 {72, 0},
1310 {71, 0},
1311 {70, 0},
1312 {69, 0},
1313 {68, 0},
1314 {67, 0},
1315 {66, 0},
1316 {65, 0},
1317 {64, 0},
1318 {63, 0},
1319 {62, 0},
1320 {61, 0},
1321 {60, 0},
1322 {59, 0},
1323 }
1324};
1325
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001326static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
Zhu Yib481de92007-09-25 17:54:57 -07001327 u8 is_fat, u8 ctrl_chan_high,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001328 struct iwl4965_tx_power_db *tx_power_tbl)
Zhu Yib481de92007-09-25 17:54:57 -07001329{
1330 u8 saturation_power;
1331 s32 target_power;
1332 s32 user_target_power;
1333 s32 power_limit;
1334 s32 current_temp;
1335 s32 reg_limit;
1336 s32 current_regulatory;
1337 s32 txatten_grp = CALIB_CH_GROUP_MAX;
1338 int i;
1339 int c;
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001340 const struct iwl_channel_info *ch_info = NULL;
Tomas Winkler073d3f52008-04-21 15:41:52 -07001341 struct iwl_eeprom_calib_ch_info ch_eeprom_info;
1342 const struct iwl_eeprom_calib_measure *measurement;
Zhu Yib481de92007-09-25 17:54:57 -07001343 s16 voltage;
1344 s32 init_voltage;
1345 s32 voltage_compensation;
1346 s32 degrees_per_05db_num;
1347 s32 degrees_per_05db_denom;
1348 s32 factory_temp;
1349 s32 temperature_comp[2];
1350 s32 factory_gain_index[2];
1351 s32 factory_actual_pwr[2];
1352 s32 power_index;
1353
Zhu Yib481de92007-09-25 17:54:57 -07001354 /* user_txpower_limit is in dBm, convert to half-dBm (half-dB units
1355 * are used for indexing into txpower table) */
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001356 user_target_power = 2 * priv->tx_power_user_lmt;
Zhu Yib481de92007-09-25 17:54:57 -07001357
1358 /* Get current (RXON) channel, band, width */
Zhu Yib481de92007-09-25 17:54:57 -07001359 IWL_DEBUG_TXPOWER("chan %d band %d is_fat %d\n", channel, band,
1360 is_fat);
1361
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001362 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1363
1364 if (!is_channel_valid(ch_info))
Zhu Yib481de92007-09-25 17:54:57 -07001365 return -EINVAL;
1366
1367 /* get txatten group, used to select 1) thermal txpower adjustment
1368 * and 2) mimo txpower balance between Tx chains. */
1369 txatten_grp = iwl4965_get_tx_atten_grp(channel);
1370 if (txatten_grp < 0)
1371 return -EINVAL;
1372
1373 IWL_DEBUG_TXPOWER("channel %d belongs to txatten group %d\n",
1374 channel, txatten_grp);
1375
1376 if (is_fat) {
1377 if (ctrl_chan_high)
1378 channel -= 2;
1379 else
1380 channel += 2;
1381 }
1382
1383 /* hardware txpower limits ...
1384 * saturation (clipping distortion) txpowers are in half-dBm */
1385 if (band)
Tomas Winkler073d3f52008-04-21 15:41:52 -07001386 saturation_power = priv->calib_info->saturation_power24;
Zhu Yib481de92007-09-25 17:54:57 -07001387 else
Tomas Winkler073d3f52008-04-21 15:41:52 -07001388 saturation_power = priv->calib_info->saturation_power52;
Zhu Yib481de92007-09-25 17:54:57 -07001389
1390 if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
1391 saturation_power > IWL_TX_POWER_SATURATION_MAX) {
1392 if (band)
1393 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
1394 else
1395 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
1396 }
1397
1398 /* regulatory txpower limits ... reg_limit values are in half-dBm,
1399 * max_power_avg values are in dBm, convert * 2 */
1400 if (is_fat)
1401 reg_limit = ch_info->fat_max_power_avg * 2;
1402 else
1403 reg_limit = ch_info->max_power_avg * 2;
1404
1405 if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
1406 (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
1407 if (band)
1408 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
1409 else
1410 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
1411 }
1412
1413 /* Interpolate txpower calibration values for this channel,
1414 * based on factory calibration tests on spaced channels. */
1415 iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
1416
1417 /* calculate tx gain adjustment based on power supply voltage */
Tomas Winkler073d3f52008-04-21 15:41:52 -07001418 voltage = priv->calib_info->voltage;
Zhu Yib481de92007-09-25 17:54:57 -07001419 init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
1420 voltage_compensation =
1421 iwl4965_get_voltage_compensation(voltage, init_voltage);
1422
1423 IWL_DEBUG_TXPOWER("curr volt %d eeprom volt %d volt comp %d\n",
1424 init_voltage,
1425 voltage, voltage_compensation);
1426
1427 /* get current temperature (Celsius) */
1428 current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
1429 current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
1430 current_temp = KELVIN_TO_CELSIUS(current_temp);
1431
1432 /* select thermal txpower adjustment params, based on channel group
1433 * (same frequency group used for mimo txatten adjustment) */
1434 degrees_per_05db_num =
1435 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
1436 degrees_per_05db_denom =
1437 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
1438
1439 /* get per-chain txpower values from factory measurements */
1440 for (c = 0; c < 2; c++) {
1441 measurement = &ch_eeprom_info.measurements[c][1];
1442
1443 /* txgain adjustment (in half-dB steps) based on difference
1444 * between factory and current temperature */
1445 factory_temp = measurement->temperature;
1446 iwl4965_math_div_round((current_temp - factory_temp) *
1447 degrees_per_05db_denom,
1448 degrees_per_05db_num,
1449 &temperature_comp[c]);
1450
1451 factory_gain_index[c] = measurement->gain_idx;
1452 factory_actual_pwr[c] = measurement->actual_pow;
1453
1454 IWL_DEBUG_TXPOWER("chain = %d\n", c);
1455 IWL_DEBUG_TXPOWER("fctry tmp %d, "
1456 "curr tmp %d, comp %d steps\n",
1457 factory_temp, current_temp,
1458 temperature_comp[c]);
1459
1460 IWL_DEBUG_TXPOWER("fctry idx %d, fctry pwr %d\n",
1461 factory_gain_index[c],
1462 factory_actual_pwr[c]);
1463 }
1464
1465 /* for each of 33 bit-rates (including 1 for CCK) */
1466 for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
1467 u8 is_mimo_rate;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001468 union iwl4965_tx_power_dual_stream tx_power;
Zhu Yib481de92007-09-25 17:54:57 -07001469
1470 /* for mimo, reduce each chain's txpower by half
1471 * (3dB, 6 steps), so total output power is regulatory
1472 * compliant. */
1473 if (i & 0x8) {
1474 current_regulatory = reg_limit -
1475 IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
1476 is_mimo_rate = 1;
1477 } else {
1478 current_regulatory = reg_limit;
1479 is_mimo_rate = 0;
1480 }
1481
1482 /* find txpower limit, either hardware or regulatory */
1483 power_limit = saturation_power - back_off_table[i];
1484 if (power_limit > current_regulatory)
1485 power_limit = current_regulatory;
1486
1487 /* reduce user's txpower request if necessary
1488 * for this rate on this channel */
1489 target_power = user_target_power;
1490 if (target_power > power_limit)
1491 target_power = power_limit;
1492
1493 IWL_DEBUG_TXPOWER("rate %d sat %d reg %d usr %d tgt %d\n",
1494 i, saturation_power - back_off_table[i],
1495 current_regulatory, user_target_power,
1496 target_power);
1497
1498 /* for each of 2 Tx chains (radio transmitters) */
1499 for (c = 0; c < 2; c++) {
1500 s32 atten_value;
1501
1502 if (is_mimo_rate)
1503 atten_value =
1504 (s32)le32_to_cpu(priv->card_alive_init.
1505 tx_atten[txatten_grp][c]);
1506 else
1507 atten_value = 0;
1508
1509 /* calculate index; higher index means lower txpower */
1510 power_index = (u8) (factory_gain_index[c] -
1511 (target_power -
1512 factory_actual_pwr[c]) -
1513 temperature_comp[c] -
1514 voltage_compensation +
1515 atten_value);
1516
1517/* IWL_DEBUG_TXPOWER("calculated txpower index %d\n",
1518 power_index); */
1519
1520 if (power_index < get_min_power_index(i, band))
1521 power_index = get_min_power_index(i, band);
1522
1523 /* adjust 5 GHz index to support negative indexes */
1524 if (!band)
1525 power_index += 9;
1526
1527 /* CCK, rate 32, reduce txpower for CCK */
1528 if (i == POWER_TABLE_CCK_ENTRY)
1529 power_index +=
1530 IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
1531
1532 /* stay within the table! */
1533 if (power_index > 107) {
1534 IWL_WARNING("txpower index %d > 107\n",
1535 power_index);
1536 power_index = 107;
1537 }
1538 if (power_index < 0) {
1539 IWL_WARNING("txpower index %d < 0\n",
1540 power_index);
1541 power_index = 0;
1542 }
1543
1544 /* fill txpower command for this rate/chain */
1545 tx_power.s.radio_tx_gain[c] =
1546 gain_table[band][power_index].radio;
1547 tx_power.s.dsp_predis_atten[c] =
1548 gain_table[band][power_index].dsp;
1549
1550 IWL_DEBUG_TXPOWER("chain %d mimo %d index %d "
1551 "gain 0x%02x dsp %d\n",
1552 c, atten_value, power_index,
1553 tx_power.s.radio_tx_gain[c],
1554 tx_power.s.dsp_predis_atten[c]);
1555 }/* for each chain */
1556
1557 tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
1558
1559 }/* for each rate */
1560
1561 return 0;
1562}
1563
1564/**
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001565 * iwl4965_send_tx_power - Configure the TXPOWER level user limit
Zhu Yib481de92007-09-25 17:54:57 -07001566 *
1567 * Uses the active RXON for channel, band, and characteristics (fat, high)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001568 * The power limit is taken from priv->tx_power_user_lmt.
Zhu Yib481de92007-09-25 17:54:57 -07001569 */
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001570static int iwl4965_send_tx_power(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001571{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001572 struct iwl4965_txpowertable_cmd cmd = { 0 };
Tomas Winkler857485c2008-03-21 13:53:44 -07001573 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07001574 u8 band = 0;
1575 u8 is_fat = 0;
1576 u8 ctrl_chan_high = 0;
1577
1578 if (test_bit(STATUS_SCANNING, &priv->status)) {
1579 /* If this gets hit a lot, switch it to a BUG() and catch
1580 * the stack trace to find out who is calling this during
1581 * a scan. */
1582 IWL_WARNING("TX Power requested while scanning!\n");
1583 return -EAGAIN;
1584 }
1585
Johannes Berg8318d782008-01-24 19:38:38 +01001586 band = priv->band == IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07001587
1588 is_fat = is_fat_channel(priv->active_rxon.flags);
1589
1590 if (is_fat &&
1591 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1592 ctrl_chan_high = 1;
1593
1594 cmd.band = band;
1595 cmd.channel = priv->active_rxon.channel;
1596
Tomas Winkler857485c2008-03-21 13:53:44 -07001597 ret = iwl4965_fill_txpower_tbl(priv, band,
Zhu Yib481de92007-09-25 17:54:57 -07001598 le16_to_cpu(priv->active_rxon.channel),
1599 is_fat, ctrl_chan_high, &cmd.tx_power);
Tomas Winkler857485c2008-03-21 13:53:44 -07001600 if (ret)
1601 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07001602
Tomas Winkler857485c2008-03-21 13:53:44 -07001603 ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
1604
1605out:
1606 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07001607}
1608
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001609static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
1610{
1611 int ret = 0;
1612 struct iwl4965_rxon_assoc_cmd rxon_assoc;
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001613 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1614 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001615
1616 if ((rxon1->flags == rxon2->flags) &&
1617 (rxon1->filter_flags == rxon2->filter_flags) &&
1618 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1619 (rxon1->ofdm_ht_single_stream_basic_rates ==
1620 rxon2->ofdm_ht_single_stream_basic_rates) &&
1621 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1622 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1623 (rxon1->rx_chain == rxon2->rx_chain) &&
1624 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1625 IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
1626 return 0;
1627 }
1628
1629 rxon_assoc.flags = priv->staging_rxon.flags;
1630 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1631 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1632 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1633 rxon_assoc.reserved = 0;
1634 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1635 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1636 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1637 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1638 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1639
1640 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1641 sizeof(rxon_assoc), &rxon_assoc, NULL);
1642 if (ret)
1643 return ret;
1644
1645 return ret;
1646}
1647
1648
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001649int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -07001650{
1651 int rc;
1652 u8 band = 0;
1653 u8 is_fat = 0;
1654 u8 ctrl_chan_high = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001655 struct iwl4965_channel_switch_cmd cmd = { 0 };
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001656 const struct iwl_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07001657
Johannes Berg8318d782008-01-24 19:38:38 +01001658 band = priv->band == IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07001659
Assaf Krauss8622e702008-03-21 13:53:43 -07001660 ch_info = iwl_get_channel_info(priv, priv->band, channel);
Zhu Yib481de92007-09-25 17:54:57 -07001661
1662 is_fat = is_fat_channel(priv->staging_rxon.flags);
1663
1664 if (is_fat &&
1665 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1666 ctrl_chan_high = 1;
1667
1668 cmd.band = band;
1669 cmd.expect_beacon = 0;
1670 cmd.channel = cpu_to_le16(channel);
1671 cmd.rxon_flags = priv->active_rxon.flags;
1672 cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
1673 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1674 if (ch_info)
1675 cmd.expect_beacon = is_channel_radar(ch_info);
1676 else
1677 cmd.expect_beacon = 1;
1678
1679 rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_fat,
1680 ctrl_chan_high, &cmd.tx_power);
1681 if (rc) {
1682 IWL_DEBUG_11H("error:%d fill txpower_tbl\n", rc);
1683 return rc;
1684 }
1685
Tomas Winkler857485c2008-03-21 13:53:44 -07001686 rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001687 return rc;
1688}
1689
Ron Rindjunskyd67f5482008-05-05 10:22:49 +08001690static int iwl4965_shared_mem_rx_idx(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001691{
Tomas Winkler059ff822008-04-14 21:16:14 -07001692 struct iwl4965_shared *s = priv->shared_virt;
1693 return le32_to_cpu(s->rb_closed) & 0xFFF;
Zhu Yib481de92007-09-25 17:54:57 -07001694}
1695
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001696unsigned int iwl4965_hw_get_beacon_cmd(struct iwl_priv *priv,
Tomas Winklerfcab4232008-05-15 13:54:01 +08001697 struct iwl_frame *frame, u8 rate)
Zhu Yib481de92007-09-25 17:54:57 -07001698{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001699 struct iwl4965_tx_beacon_cmd *tx_beacon_cmd;
Zhu Yib481de92007-09-25 17:54:57 -07001700 unsigned int frame_size;
1701
1702 tx_beacon_cmd = &frame->u.beacon;
1703 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
1704
Tomas Winkler5425e492008-04-15 16:01:38 -07001705 tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
Zhu Yib481de92007-09-25 17:54:57 -07001706 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
1707
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001708 frame_size = iwl4965_fill_beacon_frame(priv,
Zhu Yib481de92007-09-25 17:54:57 -07001709 tx_beacon_cmd->frame,
Tomas Winkler57bd1be2008-05-15 13:54:03 +08001710 iwl_bcast_addr,
Zhu Yib481de92007-09-25 17:54:57 -07001711 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
1712
1713 BUG_ON(frame_size > MAX_MPDU_SIZE);
1714 tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
1715
1716 if ((rate == IWL_RATE_1M_PLCP) || (rate >= IWL_RATE_2M_PLCP))
1717 tx_beacon_cmd->tx.rate_n_flags =
Tomas Winklere7d326a2008-06-12 09:47:11 +08001718 iwl_hw_set_rate_n_flags(rate, RATE_MCS_CCK_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07001719 else
1720 tx_beacon_cmd->tx.rate_n_flags =
Tomas Winklere7d326a2008-06-12 09:47:11 +08001721 iwl_hw_set_rate_n_flags(rate, 0);
Zhu Yib481de92007-09-25 17:54:57 -07001722
1723 tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
1724 TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK);
1725 return (sizeof(*tx_beacon_cmd) + frame_size);
1726}
1727
Ron Rindjunsky399f49002008-04-23 17:14:56 -07001728static int iwl4965_alloc_shared_mem(struct iwl_priv *priv)
1729{
1730 priv->shared_virt = pci_alloc_consistent(priv->pci_dev,
1731 sizeof(struct iwl4965_shared),
1732 &priv->shared_phys);
1733 if (!priv->shared_virt)
1734 return -ENOMEM;
1735
1736 memset(priv->shared_virt, 0, sizeof(struct iwl4965_shared));
1737
Ron Rindjunskyd67f5482008-05-05 10:22:49 +08001738 priv->rb_closed_offset = offsetof(struct iwl4965_shared, rb_closed);
1739
Ron Rindjunsky399f49002008-04-23 17:14:56 -07001740 return 0;
1741}
1742
1743static void iwl4965_free_shared_mem(struct iwl_priv *priv)
1744{
1745 if (priv->shared_virt)
1746 pci_free_consistent(priv->pci_dev,
1747 sizeof(struct iwl4965_shared),
1748 priv->shared_virt,
1749 priv->shared_phys);
1750}
1751
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001752/**
Tomas Winklere2a722e2008-04-14 21:16:10 -07001753 * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001754 */
Tomas Winklere2a722e2008-04-14 21:16:10 -07001755static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +08001756 struct iwl_tx_queue *txq,
Tomas Winklere2a722e2008-04-14 21:16:10 -07001757 u16 byte_cnt)
Zhu Yib481de92007-09-25 17:54:57 -07001758{
1759 int len;
1760 int txq_id = txq->q.id;
Tomas Winkler059ff822008-04-14 21:16:14 -07001761 struct iwl4965_shared *shared_data = priv->shared_virt;
Zhu Yib481de92007-09-25 17:54:57 -07001762
Zhu Yib481de92007-09-25 17:54:57 -07001763 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
1764
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001765 /* Set up byte count within first 256 entries */
Zhu Yib481de92007-09-25 17:54:57 -07001766 IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
Tomas Winklerfc4b6852007-10-25 17:15:24 +08001767 tfd_offset[txq->q.write_ptr], byte_cnt, len);
Zhu Yib481de92007-09-25 17:54:57 -07001768
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001769 /* If within first 64 entries, duplicate at end */
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001770 if (txq->q.write_ptr < IWL49_MAX_WIN_SIZE)
Zhu Yib481de92007-09-25 17:54:57 -07001771 IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001772 tfd_offset[IWL49_QUEUE_SIZE + txq->q.write_ptr],
Zhu Yib481de92007-09-25 17:54:57 -07001773 byte_cnt, len);
Zhu Yib481de92007-09-25 17:54:57 -07001774}
1775
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001776/**
Zhu Yib481de92007-09-25 17:54:57 -07001777 * sign_extend - Sign extend a value using specified bit as sign-bit
1778 *
1779 * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
1780 * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
1781 *
1782 * @param oper value to sign extend
1783 * @param index 0 based bit index (0<=index<32) to sign bit
1784 */
1785static s32 sign_extend(u32 oper, int index)
1786{
1787 u8 shift = 31 - index;
1788
1789 return (s32)(oper << shift) >> shift;
1790}
1791
1792/**
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +08001793 * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
Zhu Yib481de92007-09-25 17:54:57 -07001794 * @statistics: Provides the temperature reading from the uCode
1795 *
1796 * A return of <0 indicates bogus data in the statistics
1797 */
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +08001798static int iwl4965_hw_get_temperature(const struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001799{
1800 s32 temperature;
1801 s32 vt;
1802 s32 R1, R2, R3;
1803 u32 R4;
1804
1805 if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
1806 (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)) {
1807 IWL_DEBUG_TEMP("Running FAT temperature calibration\n");
1808 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
1809 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
1810 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
1811 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
1812 } else {
1813 IWL_DEBUG_TEMP("Running temperature calibration\n");
1814 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
1815 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
1816 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
1817 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
1818 }
1819
1820 /*
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001821 * Temperature is only 23 bits, so sign extend out to 32.
Zhu Yib481de92007-09-25 17:54:57 -07001822 *
1823 * NOTE If we haven't received a statistics notification yet
1824 * with an updated temperature, use R4 provided to us in the
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001825 * "initialize" ALIVE response.
1826 */
Zhu Yib481de92007-09-25 17:54:57 -07001827 if (!test_bit(STATUS_TEMPERATURE, &priv->status))
1828 vt = sign_extend(R4, 23);
1829 else
1830 vt = sign_extend(
1831 le32_to_cpu(priv->statistics.general.temperature), 23);
1832
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +08001833 IWL_DEBUG_TEMP("Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
Zhu Yib481de92007-09-25 17:54:57 -07001834
1835 if (R3 == R1) {
1836 IWL_ERROR("Calibration conflict R1 == R3\n");
1837 return -1;
1838 }
1839
1840 /* Calculate temperature in degrees Kelvin, adjust by 97%.
1841 * Add offset to center the adjustment around 0 degrees Centigrade. */
1842 temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
1843 temperature /= (R3 - R1);
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +08001844 temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
Zhu Yib481de92007-09-25 17:54:57 -07001845
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +08001846 IWL_DEBUG_TEMP("Calibrated temperature: %dK, %dC\n",
1847 temperature, KELVIN_TO_CELSIUS(temperature));
Zhu Yib481de92007-09-25 17:54:57 -07001848
1849 return temperature;
1850}
1851
1852/* Adjust Txpower only if temperature variance is greater than threshold. */
1853#define IWL_TEMPERATURE_THRESHOLD 3
1854
1855/**
1856 * iwl4965_is_temp_calib_needed - determines if new calibration is needed
1857 *
1858 * If the temperature changed has changed sufficiently, then a recalibration
1859 * is needed.
1860 *
1861 * Assumes caller will replace priv->last_temperature once calibration
1862 * executed.
1863 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001864static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001865{
1866 int temp_diff;
1867
1868 if (!test_bit(STATUS_STATISTICS, &priv->status)) {
1869 IWL_DEBUG_TEMP("Temperature not updated -- no statistics.\n");
1870 return 0;
1871 }
1872
1873 temp_diff = priv->temperature - priv->last_temperature;
1874
1875 /* get absolute value */
1876 if (temp_diff < 0) {
1877 IWL_DEBUG_POWER("Getting cooler, delta %d, \n", temp_diff);
1878 temp_diff = -temp_diff;
1879 } else if (temp_diff == 0)
1880 IWL_DEBUG_POWER("Same temp, \n");
1881 else
1882 IWL_DEBUG_POWER("Getting warmer, delta %d, \n", temp_diff);
1883
1884 if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
1885 IWL_DEBUG_POWER("Thermal txpower calib not needed\n");
1886 return 0;
1887 }
1888
1889 IWL_DEBUG_POWER("Thermal txpower calib needed\n");
1890
1891 return 1;
1892}
1893
Zhu Yi52256402008-06-30 17:23:31 +08001894static void iwl4965_temperature_calib(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001895{
Zhu Yib481de92007-09-25 17:54:57 -07001896 s32 temp;
Zhu Yib481de92007-09-25 17:54:57 -07001897
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +08001898 temp = iwl4965_hw_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001899 if (temp < 0)
1900 return;
1901
1902 if (priv->temperature != temp) {
1903 if (priv->temperature)
1904 IWL_DEBUG_TEMP("Temperature changed "
1905 "from %dC to %dC\n",
1906 KELVIN_TO_CELSIUS(priv->temperature),
1907 KELVIN_TO_CELSIUS(temp));
1908 else
1909 IWL_DEBUG_TEMP("Temperature "
1910 "initialized to %dC\n",
1911 KELVIN_TO_CELSIUS(temp));
1912 }
1913
1914 priv->temperature = temp;
1915 set_bit(STATUS_TEMPERATURE, &priv->status);
1916
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001917 if (!priv->disable_tx_power_cal &&
1918 unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
1919 iwl4965_is_temp_calib_needed(priv))
Zhu Yib481de92007-09-25 17:54:57 -07001920 queue_work(priv->workqueue, &priv->txpower_work);
1921}
1922
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001923/**
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001924 * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
1925 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001926static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001927 u16 txq_id)
1928{
1929 /* Simply stop the queue, but don't change any configuration;
1930 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001931 iwl_write_prph(priv,
Tomas Winkler12a81f62008-04-03 16:05:20 -07001932 IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001933 (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1934 (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001935}
1936
1937/**
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001938 * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
Ron Rindjunskyb095d032008-03-06 17:36:56 -08001939 * priv->lock must be held by the caller
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001940 */
Tomas Winkler30e553e2008-05-29 16:35:16 +08001941static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1942 u16 ssn_idx, u8 tx_fifo)
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001943{
Ron Rindjunskyb095d032008-03-06 17:36:56 -08001944 int ret = 0;
1945
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001946 if (IWL49_FIRST_AMPDU_QUEUE > txq_id) {
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001947 IWL_WARNING("queue number too small: %d, must be > %d\n",
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001948 txq_id, IWL49_FIRST_AMPDU_QUEUE);
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001949 return -EINVAL;
1950 }
1951
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001952 ret = iwl_grab_nic_access(priv);
Ron Rindjunskyb095d032008-03-06 17:36:56 -08001953 if (ret)
1954 return ret;
1955
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001956 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1957
Tomas Winkler12a81f62008-04-03 16:05:20 -07001958 iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001959
1960 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1961 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1962 /* supposes that ssn_idx is valid (!= 0xFFF) */
1963 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1964
Tomas Winkler12a81f62008-04-03 16:05:20 -07001965 iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
Ron Rindjunsky36470742008-05-15 13:54:10 +08001966 iwl_txq_ctx_deactivate(priv, txq_id);
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001967 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1968
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001969 iwl_release_nic_access(priv);
Ron Rindjunskyb095d032008-03-06 17:36:56 -08001970
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001971 return 0;
1972}
1973
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001974/**
1975 * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
1976 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001977static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
Zhu Yib481de92007-09-25 17:54:57 -07001978 u16 txq_id)
1979{
1980 u32 tbl_dw_addr;
1981 u32 tbl_dw;
1982 u16 scd_q2ratid;
1983
Tomas Winkler30e553e2008-05-29 16:35:16 +08001984 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
Zhu Yib481de92007-09-25 17:54:57 -07001985
1986 tbl_dw_addr = priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001987 IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
Zhu Yib481de92007-09-25 17:54:57 -07001988
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001989 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
Zhu Yib481de92007-09-25 17:54:57 -07001990
1991 if (txq_id & 0x1)
1992 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1993 else
1994 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1995
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001996 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
Zhu Yib481de92007-09-25 17:54:57 -07001997
1998 return 0;
1999}
2000
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02002001
Zhu Yib481de92007-09-25 17:54:57 -07002002/**
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08002003 * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
2004 *
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08002005 * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08002006 * i.e. it must be one of the higher queues used for aggregation
Zhu Yib481de92007-09-25 17:54:57 -07002007 */
Tomas Winkler30e553e2008-05-29 16:35:16 +08002008static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
2009 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
Zhu Yib481de92007-09-25 17:54:57 -07002010{
2011 unsigned long flags;
Tomas Winkler30e553e2008-05-29 16:35:16 +08002012 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07002013 u16 ra_tid;
2014
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08002015 if (IWL49_FIRST_AMPDU_QUEUE > txq_id)
Zhu Yib481de92007-09-25 17:54:57 -07002016 IWL_WARNING("queue number too small: %d, must be > %d\n",
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08002017 txq_id, IWL49_FIRST_AMPDU_QUEUE);
Zhu Yib481de92007-09-25 17:54:57 -07002018
2019 ra_tid = BUILD_RAxTID(sta_id, tid);
2020
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08002021 /* Modify device's station table to Tx this TID */
Tomas Winkler5083e562008-05-29 16:35:15 +08002022 iwl_sta_modify_enable_tid_tx(priv, sta_id, tid);
Zhu Yib481de92007-09-25 17:54:57 -07002023
2024 spin_lock_irqsave(&priv->lock, flags);
Tomas Winkler30e553e2008-05-29 16:35:16 +08002025 ret = iwl_grab_nic_access(priv);
2026 if (ret) {
Zhu Yib481de92007-09-25 17:54:57 -07002027 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winkler30e553e2008-05-29 16:35:16 +08002028 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07002029 }
2030
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08002031 /* Stop this Tx queue before configuring it */
Zhu Yib481de92007-09-25 17:54:57 -07002032 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
2033
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08002034 /* Map receiver-address / traffic-ID to this queue */
Zhu Yib481de92007-09-25 17:54:57 -07002035 iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
2036
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08002037 /* Set this queue as a chain-building queue */
Tomas Winkler12a81f62008-04-03 16:05:20 -07002038 iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
Zhu Yib481de92007-09-25 17:54:57 -07002039
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08002040 /* Place first TFD at index corresponding to start sequence number.
2041 * Assumes that ssn_idx is valid (!= 0xFFF) */
Tomas Winklerfc4b6852007-10-25 17:15:24 +08002042 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
2043 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
Zhu Yib481de92007-09-25 17:54:57 -07002044 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
2045
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08002046 /* Set up Tx window size and frame limit for this queue */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07002047 iwl_write_targ_mem(priv,
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07002048 priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
2049 (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
2050 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07002051
Tomas Winkler3395f6e2008-03-25 16:33:37 -07002052 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07002053 IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
2054 (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
2055 & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07002056
Tomas Winkler12a81f62008-04-03 16:05:20 -07002057 iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
Zhu Yib481de92007-09-25 17:54:57 -07002058
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08002059 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Zhu Yib481de92007-09-25 17:54:57 -07002060 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
2061
Tomas Winkler3395f6e2008-03-25 16:33:37 -07002062 iwl_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002063 spin_unlock_irqrestore(&priv->lock, flags);
2064
2065 return 0;
2066}
2067
Ron Rindjunsky8114fcf2008-01-28 14:07:23 +02002068int iwl4965_mac_ampdu_action(struct ieee80211_hw *hw,
2069 enum ieee80211_ampdu_mlme_action action,
2070 const u8 *addr, u16 tid, u16 *ssn)
2071{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07002072 struct iwl_priv *priv = hw->priv;
Ron Rindjunsky8114fcf2008-01-28 14:07:23 +02002073 DECLARE_MAC_BUF(mac);
2074
Ron Rindjunskyfe07aa72008-04-17 16:03:37 -07002075 IWL_DEBUG_HT("A-MPDU action on addr %s tid %d\n",
2076 print_mac(mac, addr), tid);
2077
Ron Rindjunsky49779292008-06-30 17:23:21 +08002078 if (!(priv->cfg->sku & IWL_SKU_N))
2079 return -EACCES;
2080
Ron Rindjunsky8114fcf2008-01-28 14:07:23 +02002081 switch (action) {
2082 case IEEE80211_AMPDU_RX_START:
2083 IWL_DEBUG_HT("start Rx\n");
Ron Rindjunsky0c705152008-06-30 17:23:12 +08002084 return iwl_rx_agg_start(priv, addr, tid, *ssn);
Ron Rindjunsky8114fcf2008-01-28 14:07:23 +02002085 case IEEE80211_AMPDU_RX_STOP:
2086 IWL_DEBUG_HT("stop Rx\n");
Ron Rindjunsky0c705152008-06-30 17:23:12 +08002087 return iwl_rx_agg_stop(priv, addr, tid);
Ron Rindjunsky8114fcf2008-01-28 14:07:23 +02002088 case IEEE80211_AMPDU_TX_START:
2089 IWL_DEBUG_HT("start Tx\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08002090 return iwl_tx_agg_start(priv, addr, tid, ssn);
Ron Rindjunsky8114fcf2008-01-28 14:07:23 +02002091 case IEEE80211_AMPDU_TX_STOP:
2092 IWL_DEBUG_HT("stop Tx\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08002093 return iwl_tx_agg_stop(priv, addr, tid);
Ron Rindjunsky8114fcf2008-01-28 14:07:23 +02002094 default:
2095 IWL_DEBUG_HT("unknown\n");
2096 return -EINVAL;
2097 break;
2098 }
2099 return 0;
2100}
Tomas Winkler133636d2008-05-05 10:22:34 +08002101
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08002102static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
2103{
2104 switch (cmd_id) {
2105 case REPLY_RXON:
2106 return (u16) sizeof(struct iwl4965_rxon_cmd);
2107 default:
2108 return len;
2109 }
2110}
2111
Tomas Winkler133636d2008-05-05 10:22:34 +08002112static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
2113{
2114 struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
2115 addsta->mode = cmd->mode;
2116 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
2117 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
2118 addsta->station_flags = cmd->station_flags;
2119 addsta->station_flags_msk = cmd->station_flags_msk;
2120 addsta->tid_disable_tx = cmd->tid_disable_tx;
2121 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
2122 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
2123 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
2124 addsta->reserved1 = __constant_cpu_to_le16(0);
2125 addsta->reserved2 = __constant_cpu_to_le32(0);
2126
2127 return (u16)sizeof(struct iwl4965_addsta_cmd);
2128}
Tomas Winklerf20217d2008-05-29 16:35:10 +08002129
Tomas Winklerf20217d2008-05-29 16:35:10 +08002130static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
2131{
Tomas Winkler25a65722008-06-12 09:47:07 +08002132 return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002133}
2134
2135/**
2136 * iwl4965_tx_status_reply_tx - Handle Tx rspnse for frames in aggregation queue
2137 */
2138static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
2139 struct iwl_ht_agg *agg,
Tomas Winkler25a65722008-06-12 09:47:07 +08002140 struct iwl4965_tx_resp *tx_resp,
2141 int txq_id, u16 start_idx)
Tomas Winklerf20217d2008-05-29 16:35:10 +08002142{
2143 u16 status;
Tomas Winkler25a65722008-06-12 09:47:07 +08002144 struct agg_tx_status *frame_status = tx_resp->u.agg_status;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002145 struct ieee80211_tx_info *info = NULL;
2146 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002147 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08002148 int i, sh, idx;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002149 u16 seq;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002150 if (agg->wait_for_ba)
2151 IWL_DEBUG_TX_REPLY("got tx response w/o block-ack\n");
2152
2153 agg->frame_count = tx_resp->frame_count;
2154 agg->start_idx = start_idx;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002155 agg->rate_n_flags = rate_n_flags;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002156 agg->bitmap = 0;
2157
2158 /* # frames attempted by Tx command */
2159 if (agg->frame_count == 1) {
2160 /* Only one frame was attempted; no block-ack will arrive */
2161 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08002162 idx = start_idx;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002163
2164 /* FIXME: code repetition */
2165 IWL_DEBUG_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
2166 agg->frame_count, agg->start_idx, idx);
2167
2168 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
2169 info->status.retry_count = tx_resp->failure_frame;
2170 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
2171 info->flags |= iwl_is_tx_success(status)?
2172 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002173 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002174 /* FIXME: code repetition end */
2175
2176 IWL_DEBUG_TX_REPLY("1 Frame 0x%x failure :%d\n",
2177 status & 0xff, tx_resp->failure_frame);
Tomas Winklere7d326a2008-06-12 09:47:11 +08002178 IWL_DEBUG_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002179
2180 agg->wait_for_ba = 0;
2181 } else {
2182 /* Two or more frames were attempted; expect block-ack */
2183 u64 bitmap = 0;
2184 int start = agg->start_idx;
2185
2186 /* Construct bit-map of pending frames within Tx window */
2187 for (i = 0; i < agg->frame_count; i++) {
2188 u16 sc;
2189 status = le16_to_cpu(frame_status[i].status);
2190 seq = le16_to_cpu(frame_status[i].sequence);
2191 idx = SEQ_TO_INDEX(seq);
2192 txq_id = SEQ_TO_QUEUE(seq);
2193
2194 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
2195 AGG_TX_STATE_ABORT_MSK))
2196 continue;
2197
2198 IWL_DEBUG_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
2199 agg->frame_count, txq_id, idx);
2200
2201 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
2202
2203 sc = le16_to_cpu(hdr->seq_ctrl);
2204 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
2205 IWL_ERROR("BUG_ON idx doesn't match seq control"
2206 " idx=%d, seq_idx=%d, seq=%d\n",
2207 idx, SEQ_TO_SN(sc),
2208 hdr->seq_ctrl);
2209 return -1;
2210 }
2211
2212 IWL_DEBUG_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n",
2213 i, idx, SEQ_TO_SN(sc));
2214
2215 sh = idx - start;
2216 if (sh > 64) {
2217 sh = (start - idx) + 0xff;
2218 bitmap = bitmap << sh;
2219 sh = 0;
2220 start = idx;
2221 } else if (sh < -64)
2222 sh = 0xff - (start - idx);
2223 else if (sh < 0) {
2224 sh = start - idx;
2225 start = idx;
2226 bitmap = bitmap << sh;
2227 sh = 0;
2228 }
2229 bitmap |= (1 << sh);
2230 IWL_DEBUG_TX_REPLY("start=%d bitmap=0x%x\n",
2231 start, (u32)(bitmap & 0xFFFFFFFF));
2232 }
2233
2234 agg->bitmap = bitmap;
2235 agg->start_idx = start;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002236 IWL_DEBUG_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
2237 agg->frame_count, agg->start_idx,
2238 (unsigned long long)agg->bitmap);
2239
2240 if (bitmap)
2241 agg->wait_for_ba = 1;
2242 }
2243 return 0;
2244}
Tomas Winklerf20217d2008-05-29 16:35:10 +08002245
2246/**
2247 * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
2248 */
2249static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
2250 struct iwl_rx_mem_buffer *rxb)
2251{
2252 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
2253 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
2254 int txq_id = SEQ_TO_QUEUE(sequence);
2255 int index = SEQ_TO_INDEX(sequence);
2256 struct iwl_tx_queue *txq = &priv->txq[txq_id];
2257 struct ieee80211_tx_info *info;
2258 struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
Tomas Winkler25a65722008-06-12 09:47:07 +08002259 u32 status = le32_to_cpu(tx_resp->u.status);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002260 int tid = MAX_TID_COUNT, sta_id = IWL_INVALID_STATION;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002261 __le16 fc;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002262 struct ieee80211_hdr *hdr;
2263 u8 *qc = NULL;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002264
2265 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
2266 IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
2267 "is out of range [0-%d] %d %d\n", txq_id,
2268 index, txq->q.n_bd, txq->q.write_ptr,
2269 txq->q.read_ptr);
2270 return;
2271 }
2272
2273 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
2274 memset(&info->status, 0, sizeof(info->status));
2275
Tomas Winklerf20217d2008-05-29 16:35:10 +08002276 hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002277 fc = hdr->frame_control;
2278 if (ieee80211_is_data_qos(fc)) {
2279 qc = ieee80211_get_qos_ctl(hdr);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002280 tid = qc[0] & 0xf;
2281 }
2282
2283 sta_id = iwl_get_ra_sta_id(priv, hdr);
2284 if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
2285 IWL_ERROR("Station not known\n");
2286 return;
2287 }
2288
2289 if (txq->sched_retry) {
2290 const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
2291 struct iwl_ht_agg *agg = NULL;
2292
2293 if (!qc)
2294 return;
2295
2296 agg = &priv->stations[sta_id].tid[tid].agg;
2297
Tomas Winkler25a65722008-06-12 09:47:07 +08002298 iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002299
Ron Rindjunsky32354272008-07-01 10:44:51 +03002300 /* check if BAR is needed */
2301 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
2302 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002303
2304 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
2305 int freed, ampdu_q;
2306 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
2307 IWL_DEBUG_TX_REPLY("Retry scheduler reclaim scd_ssn "
2308 "%d index %d\n", scd_ssn , index);
Tomas Winkler17b88922008-05-29 16:35:12 +08002309 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002310 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
2311
2312 if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
2313 txq_id >= 0 && priv->mac80211_registered &&
2314 agg->state != IWL_EMPTYING_HW_QUEUE_DELBA) {
2315 /* calculate mac80211 ampdu sw queue to wake */
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08002316 ampdu_q = txq_id - IWL49_FIRST_AMPDU_QUEUE +
Tomas Winklerf20217d2008-05-29 16:35:10 +08002317 priv->hw->queues;
2318 if (agg->state == IWL_AGG_OFF)
2319 ieee80211_wake_queue(priv->hw, txq_id);
2320 else
2321 ieee80211_wake_queue(priv->hw, ampdu_q);
2322 }
Tomas Winkler30e553e2008-05-29 16:35:16 +08002323 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002324 }
2325 } else {
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002326 info->status.retry_count = tx_resp->failure_frame;
2327 info->flags |=
2328 iwl_is_tx_success(status) ? IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002329 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002330 le32_to_cpu(tx_resp->rate_n_flags),
2331 info);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002332
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002333 IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) rate_n_flags "
2334 "0x%x retries %d\n", txq_id,
2335 iwl_get_tx_fail_reason(status),
2336 status, le32_to_cpu(tx_resp->rate_n_flags),
2337 tx_resp->failure_frame);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002338
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002339 IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
Tomas Winklere7d326a2008-06-12 09:47:11 +08002340
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002341 if (index != -1) {
2342 int freed = iwl_tx_queue_reclaim(priv, txq_id, index);
2343 if (tid != MAX_TID_COUNT)
Tomas Winklerf20217d2008-05-29 16:35:10 +08002344 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002345 if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
Tomas Winklerf20217d2008-05-29 16:35:10 +08002346 (txq_id >= 0) && priv->mac80211_registered)
2347 ieee80211_wake_queue(priv->hw, txq_id);
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002348 if (tid != MAX_TID_COUNT)
Tomas Winkler30e553e2008-05-29 16:35:16 +08002349 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002350 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08002351 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08002352
2353 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
2354 IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
2355}
2356
2357
Zhu Yib481de92007-09-25 17:54:57 -07002358/* Set up 4965-specific Rx frame reply handlers */
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -07002359static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002360{
2361 /* Legacy Rx frames */
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08002362 priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
Ron Rindjunsky37a44212008-05-29 16:35:18 +08002363 /* Tx response */
Tomas Winklerf20217d2008-05-29 16:35:10 +08002364 priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
Zhu Yib481de92007-09-25 17:54:57 -07002365}
2366
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002367static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002368{
2369 INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
Zhu Yib481de92007-09-25 17:54:57 -07002370}
2371
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002372static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002373{
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002374 cancel_work_sync(&priv->txpower_work);
Zhu Yib481de92007-09-25 17:54:57 -07002375}
2376
Tomas Winkler3c424c22008-04-15 16:01:42 -07002377
2378static struct iwl_hcmd_ops iwl4965_hcmd = {
Tomas Winkler7e8c5192008-04-15 16:01:43 -07002379 .rxon_assoc = iwl4965_send_rxon_assoc,
Tomas Winkler3c424c22008-04-15 16:01:42 -07002380};
2381
Tomas Winkler857485c2008-03-21 13:53:44 -07002382static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08002383 .get_hcmd_size = iwl4965_get_hcmd_size,
Tomas Winkler133636d2008-05-05 10:22:34 +08002384 .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -07002385 .chain_noise_reset = iwl4965_chain_noise_reset,
2386 .gain_computation = iwl4965_gain_computation,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08002387 .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
Tomas Winkler857485c2008-03-21 13:53:44 -07002388};
2389
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002390static struct iwl_lib_ops iwl4965_lib = {
Tomas Winkler5425e492008-04-15 16:01:38 -07002391 .set_hw_params = iwl4965_hw_set_hw_params,
Ron Rindjunsky399f49002008-04-23 17:14:56 -07002392 .alloc_shared_mem = iwl4965_alloc_shared_mem,
2393 .free_shared_mem = iwl4965_free_shared_mem,
Ron Rindjunskyd67f5482008-05-05 10:22:49 +08002394 .shared_mem_rx_idx = iwl4965_shared_mem_rx_idx,
Tomas Winklere2a722e2008-04-14 21:16:10 -07002395 .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08002396 .txq_set_sched = iwl4965_txq_set_sched,
Tomas Winkler30e553e2008-05-29 16:35:16 +08002397 .txq_agg_enable = iwl4965_txq_agg_enable,
2398 .txq_agg_disable = iwl4965_txq_agg_disable,
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -07002399 .rx_handler_setup = iwl4965_rx_handler_setup,
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002400 .setup_deferred_work = iwl4965_setup_deferred_work,
2401 .cancel_deferred_work = iwl4965_cancel_deferred_work,
Tomas Winkler57aab752008-04-14 21:16:03 -07002402 .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
2403 .alive_notify = iwl4965_alive_notify,
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +08002404 .init_alive_start = iwl4965_init_alive_start,
Tomas Winkler57aab752008-04-14 21:16:03 -07002405 .load_ucode = iwl4965_load_bsm,
Tomas Winkler6f4083a2008-04-16 16:34:49 -07002406 .apm_ops = {
Tomas Winkler91238712008-04-23 17:14:53 -07002407 .init = iwl4965_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08002408 .reset = iwl4965_apm_reset,
Tomas Winklerf118a912008-05-29 16:34:58 +08002409 .stop = iwl4965_apm_stop,
Tomas Winkler694cc562008-04-24 11:55:22 -07002410 .config = iwl4965_nic_config,
Tomas Winkler6f4083a2008-04-16 16:34:49 -07002411 .set_pwr_src = iwl4965_set_pwr_src,
2412 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002413 .eeprom_ops = {
Tomas Winkler073d3f52008-04-21 15:41:52 -07002414 .regulatory_bands = {
2415 EEPROM_REGULATORY_BAND_1_CHANNELS,
2416 EEPROM_REGULATORY_BAND_2_CHANNELS,
2417 EEPROM_REGULATORY_BAND_3_CHANNELS,
2418 EEPROM_REGULATORY_BAND_4_CHANNELS,
2419 EEPROM_REGULATORY_BAND_5_CHANNELS,
2420 EEPROM_4965_REGULATORY_BAND_24_FAT_CHANNELS,
2421 EEPROM_4965_REGULATORY_BAND_52_FAT_CHANNELS
2422 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002423 .verify_signature = iwlcore_eeprom_verify_signature,
2424 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
2425 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler8614f362008-04-23 17:14:55 -07002426 .check_version = iwl4965_eeprom_check_version,
Tomas Winkler073d3f52008-04-21 15:41:52 -07002427 .query_addr = iwlcore_eeprom_query_addr,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002428 },
Mohamed Abbas5da4b552008-04-21 15:41:51 -07002429 .set_power = iwl4965_set_power,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08002430 .send_tx_power = iwl4965_send_tx_power,
Mohamed Abbas5da4b552008-04-21 15:41:51 -07002431 .update_chain_flags = iwl4965_update_chain_flags,
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08002432 .temperature = iwl4965_temperature_calib,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002433};
2434
2435static struct iwl_ops iwl4965_ops = {
2436 .lib = &iwl4965_lib,
Tomas Winkler3c424c22008-04-15 16:01:42 -07002437 .hcmd = &iwl4965_hcmd,
Tomas Winkler857485c2008-03-21 13:53:44 -07002438 .utils = &iwl4965_hcmd_utils,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002439};
2440
Ron Rindjunskyfed90172008-04-15 16:01:41 -07002441struct iwl_cfg iwl4965_agn_cfg = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002442 .name = "4965AGN",
Tomas Winkler4bf775c2008-03-04 18:09:31 -08002443 .fw_name = "iwlwifi-4965" IWL4965_UCODE_API ".ucode",
Tomas Winkler82b9a122008-03-04 18:09:30 -08002444 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winkler073d3f52008-04-21 15:41:52 -07002445 .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002446 .ops = &iwl4965_ops,
Assaf Krauss1ea87392008-03-18 14:57:50 -07002447 .mod_params = &iwl4965_mod_params,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002448};
2449
Assaf Krauss1ea87392008-03-18 14:57:50 -07002450module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
2451MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
2452module_param_named(disable, iwl4965_mod_params.disable, int, 0444);
2453MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
Emmanuel Grumbachfcc76c62008-04-15 16:01:47 -07002454module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
2455MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])\n");
Assaf Krauss1ea87392008-03-18 14:57:50 -07002456module_param_named(debug, iwl4965_mod_params.debug, int, 0444);
2457MODULE_PARM_DESC(debug, "debug output mask");
2458module_param_named(
2459 disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
2460MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
2461
2462module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
2463MODULE_PARM_DESC(queues_num, "number of hw queues.");
Assaf Krauss1ea87392008-03-18 14:57:50 -07002464/* QoS */
2465module_param_named(qos_enable, iwl4965_mod_params.enable_qos, int, 0444);
2466MODULE_PARM_DESC(qos_enable, "enable all QoS functionality");
Ron Rindjunsky49779292008-06-30 17:23:21 +08002467/* 11n */
2468module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
2469MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
Assaf Krauss1ea87392008-03-18 14:57:50 -07002470module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
2471MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
Ron Rindjunsky49779292008-06-30 17:23:21 +08002472
Ester Kummer3a1081e2008-05-06 11:05:14 +08002473module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
2474MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");