blob: 697533e86822f37766a735884175d18169829a5d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1995 Linus Torvalds
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
4
5/*
6 * This file handles the architecture-dependent parts of initialization
7 */
8
9#include <linux/errno.h>
10#include <linux/sched.h>
11#include <linux/kernel.h>
12#include <linux/mm.h>
13#include <linux/stddef.h>
14#include <linux/unistd.h>
15#include <linux/ptrace.h>
16#include <linux/slab.h>
17#include <linux/user.h>
18#include <linux/a.out.h>
Jon Smirl894673e2006-07-10 04:44:13 -070019#include <linux/screen_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/ioport.h>
21#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/initrd.h>
24#include <linux/highmem.h>
25#include <linux/bootmem.h>
26#include <linux/module.h>
27#include <asm/processor.h>
28#include <linux/console.h>
29#include <linux/seq_file.h>
Vivek Goyalaac04b32006-01-09 20:51:47 -080030#include <linux/crash_dump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/root_dev.h>
32#include <linux/pci.h>
Huang, Ying5b836832008-01-30 13:31:19 +010033#include <linux/efi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/acpi.h>
35#include <linux/kallsyms.h>
36#include <linux/edd.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070037#include <linux/mmzone.h>
Eric W. Biederman5f5609d2005-06-25 14:58:04 -070038#include <linux/kexec.h>
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -080039#include <linux/cpufreq.h>
Andi Kleene9928672006-01-11 22:43:33 +010040#include <linux/dmi.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010041#include <linux/dma-mapping.h>
Andi Kleen681558f2006-03-25 16:29:46 +010042#include <linux/ctype.h>
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +010043#include <linux/uaccess.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070044
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/mtrr.h>
46#include <asm/uaccess.h>
47#include <asm/system.h>
Ingo Molnare4026442008-01-30 13:32:39 +010048#include <asm/vsyscall.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/io.h>
50#include <asm/smp.h>
51#include <asm/msr.h>
52#include <asm/desc.h>
53#include <video/edid.h>
54#include <asm/e820.h>
55#include <asm/dma.h>
Yinghai Luaaf23042008-01-30 13:33:09 +010056#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/mpspec.h>
58#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <asm/proto.h>
60#include <asm/setup.h>
61#include <asm/mach_apic.h>
62#include <asm/numa.h>
Andi Kleen2bc04142005-11-05 17:25:53 +010063#include <asm/sections.h>
Andi Kleenf2d3efe2006-03-25 16:30:22 +010064#include <asm/dmi.h>
Bernhard Walle00bf4092007-10-21 16:42:01 -070065#include <asm/cacheflush.h>
Thomas Gleixneraf7a78e2008-01-30 13:30:17 +010066#include <asm/mce.h>
Markus Metzgereee3af42008-01-30 13:31:09 +010067#include <asm/ds.h>
travis@sgi.comdf3825c2008-01-30 13:33:11 +010068#include <asm/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +010070#ifdef CONFIG_PARAVIRT
71#include <asm/paravirt.h>
72#else
73#define ARCH_SETUP
74#endif
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076/*
77 * Machine setup..
78 */
79
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070080struct cpuinfo_x86 boot_cpu_data __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020081EXPORT_SYMBOL(boot_cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Andi Kleen7d851c82008-01-30 13:33:20 +010083__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085unsigned long mmu_cr4_features;
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087/* Boot loader ID as an integer, for the benefit of proc_dointvec */
88int bootloader_type;
89
90unsigned long saved_video_mode;
91
Andi Kleenf039b752007-05-02 19:27:12 +020092int force_mwait __cpuinitdata;
93
Thomas Gleixner04e1ba82008-01-30 13:30:39 +010094/*
Andi Kleenf2d3efe2006-03-25 16:30:22 +010095 * Early DMI memory
96 */
97int dmi_alloc_index;
98char dmi_alloc_data[DMI_MAX_DATA];
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100/*
101 * Setup options
102 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103struct screen_info screen_info;
Andi Kleen2ee60e172006-06-26 13:59:44 +0200104EXPORT_SYMBOL(screen_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105struct sys_desc_table_struct {
106 unsigned short length;
107 unsigned char table[0];
108};
109
110struct edid_info edid_info;
Antonino A. Daplasba707102006-06-26 00:26:37 -0700111EXPORT_SYMBOL_GPL(edid_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
113extern int root_mountflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Alon Bar-Levadf48852007-02-12 00:54:25 -0800115char __initdata command_line[COMMAND_LINE_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
117struct resource standard_io_resources[] = {
118 { .name = "dma1", .start = 0x00, .end = 0x1f,
119 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
120 { .name = "pic1", .start = 0x20, .end = 0x21,
121 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
122 { .name = "timer0", .start = 0x40, .end = 0x43,
123 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
124 { .name = "timer1", .start = 0x50, .end = 0x53,
125 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
126 { .name = "keyboard", .start = 0x60, .end = 0x6f,
127 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
128 { .name = "dma page reg", .start = 0x80, .end = 0x8f,
129 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
130 { .name = "pic2", .start = 0xa0, .end = 0xa1,
131 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
132 { .name = "dma2", .start = 0xc0, .end = 0xdf,
133 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
134 { .name = "fpu", .start = 0xf0, .end = 0xff,
135 .flags = IORESOURCE_BUSY | IORESOURCE_IO }
136};
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138#define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
139
Bernhard Wallec9cce832008-01-30 13:30:32 +0100140static struct resource data_resource = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 .name = "Kernel data",
142 .start = 0,
143 .end = 0,
144 .flags = IORESOURCE_RAM,
145};
Bernhard Wallec9cce832008-01-30 13:30:32 +0100146static struct resource code_resource = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 .name = "Kernel code",
148 .start = 0,
149 .end = 0,
150 .flags = IORESOURCE_RAM,
151};
Bernhard Wallec9cce832008-01-30 13:30:32 +0100152static struct resource bss_resource = {
Bernhard Walle00bf4092007-10-21 16:42:01 -0700153 .name = "Kernel bss",
154 .start = 0,
155 .end = 0,
156 .flags = IORESOURCE_RAM,
157};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100159static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
160
Vivek Goyalaac04b32006-01-09 20:51:47 -0800161#ifdef CONFIG_PROC_VMCORE
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200162/* elfcorehdr= specifies the location of elf core header
163 * stored by the crashed kernel. This option will be passed
164 * by kexec loader to the capture kernel.
165 */
166static int __init setup_elfcorehdr(char *arg)
167{
168 char *end;
169 if (!arg)
170 return -EINVAL;
171 elfcorehdr_addr = memparse(arg, &end);
172 return end > arg ? 0 : -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173}
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200174early_param("elfcorehdr", setup_elfcorehdr);
175#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Matt Tolentino2b976902005-06-23 00:08:06 -0700177#ifndef CONFIG_NUMA
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700178static void __init
179contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700181 unsigned long bootmap_size, bootmap;
182
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700183 bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
184 bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
185 if (bootmap == -1L)
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100186 panic("Cannot find bootmem map of size %ld\n", bootmap_size);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700187 bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
Mel Gorman5cb248a2006-09-27 01:49:52 -0700188 e820_register_active_regions(0, start_pfn, end_pfn);
189 free_bootmem_with_active_regions(0, end_pfn);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700190 reserve_bootmem(bootmap, bootmap_size);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100191}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192#endif
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
195struct edd edd;
196#ifdef CONFIG_EDD_MODULE
197EXPORT_SYMBOL(edd);
198#endif
199/**
200 * copy_edd() - Copy the BIOS EDD information
201 * from boot_params into a safe place.
202 *
203 */
204static inline void copy_edd(void)
205{
H. Peter Anvin30c82642007-10-15 17:13:22 -0700206 memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
207 sizeof(edd.mbr_signature));
208 memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
209 edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
210 edd.edd_info_nr = boot_params.eddbuf_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211}
212#else
213static inline void copy_edd(void)
214{
215}
216#endif
217
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700218#ifdef CONFIG_KEXEC
219static void __init reserve_crashkernel(void)
220{
221 unsigned long long free_mem;
222 unsigned long long crash_size, crash_base;
223 int ret;
224
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100225 free_mem =
226 ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700227
228 ret = parse_crashkernel(boot_command_line, free_mem,
229 &crash_size, &crash_base);
230 if (ret == 0 && crash_size) {
231 if (crash_base > 0) {
232 printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
233 "for crashkernel (System RAM: %ldMB)\n",
234 (unsigned long)(crash_size >> 20),
235 (unsigned long)(crash_base >> 20),
236 (unsigned long)(free_mem >> 20));
237 crashk_res.start = crash_base;
238 crashk_res.end = crash_base + crash_size - 1;
239 reserve_bootmem(crash_base, crash_size);
240 } else
241 printk(KERN_INFO "crashkernel reservation failed - "
242 "you have to specify a base address\n");
243 }
244}
245#else
246static inline void __init reserve_crashkernel(void)
247{}
248#endif
249
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +0100250/* Overridden in paravirt.c if CONFIG_PARAVIRT */
Andi Kleene3cfac82008-01-30 13:32:49 +0100251void __attribute__((weak)) __init memory_setup(void)
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +0100252{
253 machine_specific_memory_setup();
254}
255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256void __init setup_arch(char **cmdline_p)
257{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100258 unsigned i;
259
Alon Bar-Levadf48852007-02-12 00:54:25 -0800260 printk(KERN_INFO "Command line: %s\n", boot_command_line);
Andi Kleen43c85c92006-09-26 10:52:32 +0200261
H. Peter Anvin30c82642007-10-15 17:13:22 -0700262 ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
263 screen_info = boot_params.screen_info;
264 edid_info = boot_params.edid_info;
265 saved_video_mode = boot_params.hdr.vid_mode;
266 bootloader_type = boot_params.hdr.type_of_loader;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268#ifdef CONFIG_BLK_DEV_RAM
H. Peter Anvin30c82642007-10-15 17:13:22 -0700269 rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
270 rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
271 rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272#endif
Huang, Ying5b836832008-01-30 13:31:19 +0100273#ifdef CONFIG_EFI
274 if (!strncmp((char *)&boot_params.efi_info.efi_loader_signature,
275 "EL64", 4))
276 efi_enabled = 1;
277#endif
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +0100278
279 ARCH_SETUP
280
281 memory_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 copy_edd();
283
H. Peter Anvin30c82642007-10-15 17:13:22 -0700284 if (!boot_params.hdr.root_flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 root_mountflags &= ~MS_RDONLY;
286 init_mm.start_code = (unsigned long) &_text;
287 init_mm.end_code = (unsigned long) &_etext;
288 init_mm.end_data = (unsigned long) &_edata;
289 init_mm.brk = (unsigned long) &_end;
290
Linus Torvaldse3ebadd2007-05-07 08:44:24 -0700291 code_resource.start = virt_to_phys(&_text);
292 code_resource.end = virt_to_phys(&_etext)-1;
293 data_resource.start = virt_to_phys(&_etext);
294 data_resource.end = virt_to_phys(&_edata)-1;
Bernhard Walle00bf4092007-10-21 16:42:01 -0700295 bss_resource.start = virt_to_phys(&__bss_start);
296 bss_resource.end = virt_to_phys(&__bss_stop)-1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 early_identify_cpu(&boot_cpu_data);
299
Alon Bar-Levadf48852007-02-12 00:54:25 -0800300 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200301 *cmdline_p = command_line;
302
303 parse_early_param();
304
305 finish_e820_parsing();
Andi Kleen9ca33eb2006-09-26 10:52:32 +0200306
Yinghai Luaaf23042008-01-30 13:33:09 +0100307 early_gart_iommu_check();
308
Mel Gorman5cb248a2006-09-27 01:49:52 -0700309 e820_register_active_regions(0, 0, -1UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 /*
311 * partially used pages are not usable - thus
312 * we are rounding upwards:
313 */
314 end_pfn = e820_end_of_ram();
Jesse Barnes99fc8d42008-01-30 13:33:18 +0100315 /* update e820 for memory not covered by WB MTRRs */
316 mtrr_bp_init();
317 if (mtrr_trim_uncached_memory(end_pfn)) {
318 e820_register_active_regions(0, 0, -1UL);
319 end_pfn = e820_end_of_ram();
320 }
321
Jan Beulichcaff0712006-09-26 10:52:31 +0200322 num_physpages = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324 check_efer();
325
326 init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
Huang, Ying5b836832008-01-30 13:31:19 +0100327 if (efi_enabled)
328 efi_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Andi Kleenf2d3efe2006-03-25 16:30:22 +0100330 dmi_scan_machine();
331
Rene Hermanb02aae92008-01-30 13:30:05 +0100332 io_delay_init();
333
Mike Travis71fff5e2007-10-19 20:35:03 +0200334#ifdef CONFIG_SMP
travis@sgi.comdf3825c2008-01-30 13:33:11 +0100335 /* setup to use the early static init tables during kernel startup */
Yinghai Lu3effef12008-01-30 13:33:33 +0100336 x86_cpu_to_apicid_early_ptr = (void *)x86_cpu_to_apicid_init;
337 x86_bios_cpu_apicid_early_ptr = (void *)x86_bios_cpu_apicid_init;
travis@sgi.come8c10ef2008-01-30 13:33:12 +0100338#ifdef CONFIG_NUMA
Yinghai Lu3effef12008-01-30 13:33:33 +0100339 x86_cpu_to_node_map_early_ptr = (void *)x86_cpu_to_node_map_init;
Mike Travis71fff5e2007-10-19 20:35:03 +0200340#endif
travis@sgi.come8c10ef2008-01-30 13:33:12 +0100341#endif
Mike Travis71fff5e2007-10-19 20:35:03 +0200342
Len Brown888ba6c2005-08-24 12:07:20 -0400343#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 /*
345 * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
346 * Call this early for SRAT node setup.
347 */
348 acpi_boot_table_init();
349#endif
350
Jan Beulichcaff0712006-09-26 10:52:31 +0200351 /* How many end-of-memory variables you have, grandma! */
352 max_low_pfn = end_pfn;
353 max_pfn = end_pfn;
354 high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
355
Mel Gorman5cb248a2006-09-27 01:49:52 -0700356 /* Remove active ranges so rediscovery with NUMA-awareness happens */
357 remove_all_active_ranges();
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359#ifdef CONFIG_ACPI_NUMA
360 /*
361 * Parse SRAT to discover nodes.
362 */
363 acpi_numa_init();
364#endif
365
Matt Tolentino2b976902005-06-23 00:08:06 -0700366#ifdef CONFIG_NUMA
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100367 numa_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368#else
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700369 contig_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370#endif
371
Andi Kleen75175272008-01-30 13:33:17 +0100372 early_res_to_bootmem();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Len Brown673d5b42007-07-28 03:33:16 -0400374#ifdef CONFIG_ACPI_SLEEP
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100375 /*
376 * Reserve low memory region for sleep support.
377 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 acpi_reserve_bootmem();
379#endif
Huang, Ying5b836832008-01-30 13:31:19 +0100380
Huang, Yinga3828062008-01-30 13:34:10 +0100381 if (efi_enabled)
Huang, Ying5b836832008-01-30 13:31:19 +0100382 efi_reserve_bootmem();
Huang, Ying5b836832008-01-30 13:31:19 +0100383
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100384 /*
385 * Find and reserve possible boot-time SMP configuration:
386 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 find_smp_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388#ifdef CONFIG_BLK_DEV_INITRD
H. Peter Anvin30c82642007-10-15 17:13:22 -0700389 if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
390 unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
391 unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
392 unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
393 unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
394
395 if (ramdisk_end <= end_of_mem) {
396 reserve_bootmem_generic(ramdisk_image, ramdisk_size);
397 initrd_start = ramdisk_image + PAGE_OFFSET;
398 initrd_end = initrd_start+ramdisk_size;
399 } else {
Andi Kleen75175272008-01-30 13:33:17 +0100400 /* Assumes everything on node 0 */
401 free_bootmem(ramdisk_image, ramdisk_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 printk(KERN_ERR "initrd extends beyond end of memory "
H. Peter Anvin30c82642007-10-15 17:13:22 -0700403 "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
404 ramdisk_end, end_of_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 initrd_start = 0;
406 }
407 }
408#endif
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700409 reserve_crashkernel();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 paging_init();
Ingo Molnare4026442008-01-30 13:32:39 +0100411 map_vsyscall();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Andi Kleendfa46982006-09-26 10:52:30 +0200413 early_quirks();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Len Brown888ba6c2005-08-24 12:07:20 -0400415#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 /*
417 * Read APIC and some other early information from ACPI tables.
418 */
419 acpi_boot_init();
420#endif
421
Ravikiran Thirumalai05b3cbd2006-01-11 22:45:36 +0100422 init_cpu_to_node();
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 /*
425 * get boot-time SMP configuration:
426 */
427 if (smp_found_config)
428 get_smp_config();
429 init_apic_mappings();
Thomas Gleixner3e35a0e2008-01-30 13:30:19 +0100430 ioapic_init_mappings();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
432 /*
Andi Kleenfc986db2007-02-13 13:26:24 +0100433 * We trust e820 completely. No explicit ROM probing in memory.
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100434 */
Bernhard Wallec9cce832008-01-30 13:30:32 +0100435 e820_reserve_resources(&code_resource, &data_resource, &bss_resource);
Rafael J. Wysockie8eff5a2006-09-25 23:32:46 -0700436 e820_mark_nosave_regions();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 /* request I/O space for devices used on all i[345]86 PCs */
Andi Kleen9d0ef4f2006-09-30 01:47:55 +0200439 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 request_resource(&ioport_resource, &standard_io_resources[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Andi Kleena1e97782005-04-16 15:25:12 -0700442 e820_setup_gap();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444#ifdef CONFIG_VT
445#if defined(CONFIG_VGA_CONSOLE)
Huang, Ying5b836832008-01-30 13:31:19 +0100446 if (!efi_enabled || (efi_mem_type(0xa0000) != EFI_CONVENTIONAL_MEMORY))
447 conswitchp = &vga_con;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448#elif defined(CONFIG_DUMMY_CONSOLE)
449 conswitchp = &dummy_con;
450#endif
451#endif
452}
453
Ashok Raje6982c62005-06-25 14:54:58 -0700454static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455{
456 unsigned int *v;
457
Andi Kleenebfcaa92005-04-16 15:25:18 -0700458 if (c->extended_cpuid_level < 0x80000004)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 return 0;
460
461 v = (unsigned int *) c->x86_model_id;
462 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
463 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
464 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
465 c->x86_model_id[48] = 0;
466 return 1;
467}
468
469
Ashok Raje6982c62005-06-25 14:54:58 -0700470static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471{
472 unsigned int n, dummy, eax, ebx, ecx, edx;
473
Andi Kleenebfcaa92005-04-16 15:25:18 -0700474 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
476 if (n >= 0x80000005) {
477 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100478 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), "
479 "D cache %dK (%d bytes/line)\n",
480 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
481 c->x86_cache_size = (ecx>>24) + (edx>>24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 /* On K8 L1 TLB is inclusive, so don't count it */
483 c->x86_tlbsize = 0;
484 }
485
486 if (n >= 0x80000006) {
487 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
488 ecx = cpuid_ecx(0x80000006);
489 c->x86_cache_size = ecx >> 16;
490 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
491
492 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
493 c->x86_cache_size, ecx & 0xFF);
494 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 if (n >= 0x80000008) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100496 cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 c->x86_virt_bits = (eax >> 8) & 0xff;
498 c->x86_phys_bits = eax & 0xff;
499 }
500}
501
Andi Kleen3f098c22005-09-12 18:49:24 +0200502#ifdef CONFIG_NUMA
503static int nearby_node(int apicid)
504{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100505 int i, node;
506
Andi Kleen3f098c22005-09-12 18:49:24 +0200507 for (i = apicid - 1; i >= 0; i--) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100508 node = apicid_to_node[i];
Andi Kleen3f098c22005-09-12 18:49:24 +0200509 if (node != NUMA_NO_NODE && node_online(node))
510 return node;
511 }
512 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100513 node = apicid_to_node[i];
Andi Kleen3f098c22005-09-12 18:49:24 +0200514 if (node != NUMA_NO_NODE && node_online(node))
515 return node;
516 }
517 return first_node(node_online_map); /* Shouldn't happen */
518}
519#endif
520
Andi Kleen63518642005-04-16 15:25:16 -0700521/*
522 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
523 * Assumes number of cores is a power of two.
524 */
Sam Ravnborgadb8dae2008-01-30 13:33:37 +0100525static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
Andi Kleen63518642005-04-16 15:25:16 -0700526{
527#ifdef CONFIG_SMP
Andi Kleenb41e2932005-05-20 14:27:55 -0700528 unsigned bits;
Andi Kleen3f098c22005-09-12 18:49:24 +0200529#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200530 int cpu = smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200531 int node = 0;
Ravikiran G Thirumalai60c1bc82006-03-25 16:30:04 +0100532 unsigned apicid = hard_smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200533#endif
Yinghai Lua860b632008-01-30 13:30:39 +0100534 bits = c->x86_coreid_bits;
Andi Kleenb41e2932005-05-20 14:27:55 -0700535
536 /* Low order bits define the core id (index of core in socket) */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200537 c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
Andi Kleenb41e2932005-05-20 14:27:55 -0700538 /* Convert the APIC ID into the socket ID */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200539 c->phys_proc_id = phys_pkg_id(bits);
Andi Kleen63518642005-04-16 15:25:16 -0700540
541#ifdef CONFIG_NUMA
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100542 node = c->phys_proc_id;
543 if (apicid_to_node[apicid] != NUMA_NO_NODE)
544 node = apicid_to_node[apicid];
545 if (!node_online(node)) {
546 /* Two possibilities here:
547 - The CPU is missing memory and no node was created.
548 In that case try picking one from a nearby CPU
549 - The APIC IDs differ from the HyperTransport node IDs
550 which the K8 northbridge parsing fills in.
551 Assume they are all increased by a constant offset,
552 but in the same order as the HT nodeids.
553 If that doesn't result in a usable node fall back to the
554 path for the previous case. */
555
Mike Travis92cb7612007-10-19 20:35:04 +0200556 int ht_nodeid = apicid - (cpu_data(0).phys_proc_id << bits);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100557
558 if (ht_nodeid >= 0 &&
559 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
560 node = apicid_to_node[ht_nodeid];
561 /* Pick a nearby node */
562 if (!node_online(node))
563 node = nearby_node(apicid);
564 }
Andi Kleen69d81fc2005-11-05 17:25:53 +0100565 numa_set_node(cpu, node);
Andi Kleena1586082005-05-16 21:53:21 -0700566
Rohit Sethe42f9432006-06-26 13:59:14 +0200567 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleen3f098c22005-09-12 18:49:24 +0200568#endif
Andi Kleen63518642005-04-16 15:25:16 -0700569#endif
570}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
Andi Kleen2b16a232008-01-30 13:32:40 +0100572static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
Yinghai Lua860b632008-01-30 13:30:39 +0100573{
574#ifdef CONFIG_SMP
575 unsigned bits, ecx;
576
577 /* Multi core CPU? */
578 if (c->extended_cpuid_level < 0x80000008)
579 return;
580
581 ecx = cpuid_ecx(0x80000008);
582
583 c->x86_max_cores = (ecx & 0xff) + 1;
584
585 /* CPU telling us the core id bits shift? */
586 bits = (ecx >> 12) & 0xF;
587
588 /* Otherwise recompute */
589 if (bits == 0) {
590 while ((1 << bits) < c->x86_max_cores)
591 bits++;
592 }
593
594 c->x86_coreid_bits = bits;
595
596#endif
597}
598
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200599#define ENABLE_C1E_MASK 0x18000000
600#define CPUID_PROCESSOR_SIGNATURE 1
601#define CPUID_XFAM 0x0ff00000
602#define CPUID_XFAM_K8 0x00000000
603#define CPUID_XFAM_10H 0x00100000
604#define CPUID_XFAM_11H 0x00200000
605#define CPUID_XMOD 0x000f0000
606#define CPUID_XMOD_REV_F 0x00040000
607
608/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
609static __cpuinit int amd_apic_timer_broken(void)
610{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100611 u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
612
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200613 switch (eax & CPUID_XFAM) {
614 case CPUID_XFAM_K8:
615 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
616 break;
617 case CPUID_XFAM_10H:
618 case CPUID_XFAM_11H:
619 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
620 if (lo & ENABLE_C1E_MASK)
621 return 1;
622 break;
623 default:
624 /* err on the side of caution */
625 return 1;
626 }
627 return 0;
628}
629
Andi Kleen2b16a232008-01-30 13:32:40 +0100630static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
631{
632 early_init_amd_mc(c);
633
634 /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
635 if (c->x86_power & (1<<8))
636 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
637}
638
Magnus Dammed775042006-09-26 10:52:36 +0200639static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640{
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100641 unsigned level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700643#ifdef CONFIG_SMP
644 unsigned long value;
645
Andi Kleen7d318d72005-09-29 22:05:55 +0200646 /*
647 * Disable TLB flush filter by setting HWCR.FFDIS on K8
648 * bit 6 of msr C001_0015
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100649 *
Andi Kleen7d318d72005-09-29 22:05:55 +0200650 * Errata 63 for SH-B3 steppings
651 * Errata 122 for all steppings (F+ have it disabled by default)
652 */
653 if (c->x86 == 15) {
654 rdmsrl(MSR_K8_HWCR, value);
655 value |= 1 << 6;
656 wrmsrl(MSR_K8_HWCR, value);
657 }
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700658#endif
659
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
661 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
Jeremy Fitzhardinge5548fec2008-01-30 13:30:55 +0100662 clear_bit(0*32+31, (unsigned long *)&c->x86_capability);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100663
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100664 /* On C+ stepping K8 rep microcode works well for copy/memset */
665 level = cpuid_eax(1);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100666 if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) ||
667 level >= 0x0f58))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100668 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Andi Kleen99741fa2007-10-17 18:04:41 +0200669 if (c->x86 == 0x10 || c->x86 == 0x11)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100670 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100671
Andi Kleen18bd0572006-04-20 02:36:45 +0200672 /* Enable workaround for FXSAVE leak */
673 if (c->x86 >= 6)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100674 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Andi Kleen18bd0572006-04-20 02:36:45 +0200675
Rohit Sethe42f9432006-06-26 13:59:14 +0200676 level = get_model_name(c);
677 if (!level) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100678 switch (c->x86) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 case 15:
680 /* Should distinguish Models here, but this is only
681 a fallback anyways. */
682 strcpy(c->x86_model_id, "Hammer");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100683 break;
684 }
685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 display_cacheinfo(c);
687
Andi Kleenfaee9a52006-06-26 13:56:10 +0200688 /* Multi core CPU? */
689 if (c->extended_cpuid_level >= 0x80000008)
Andi Kleen63518642005-04-16 15:25:16 -0700690 amd_detect_cmp(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Andi Kleen67cddd92007-07-21 17:10:03 +0200692 if (c->extended_cpuid_level >= 0x80000006 &&
693 (cpuid_edx(0x80000006) & 0xf000))
694 num_cache_leaves = 4;
695 else
696 num_cache_leaves = 3;
Andi Kleen20493362006-09-26 10:52:41 +0200697
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200698 if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100699 set_cpu_cap(c, X86_FEATURE_K8);
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200700
Andi Kleende421862008-01-30 13:32:37 +0100701 /* MFENCE stops RDTSC speculation */
702 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Andi Kleenf039b752007-05-02 19:27:12 +0200703
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200704 if (amd_apic_timer_broken())
705 disable_apic_timer = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706}
707
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100708void __cpuinit detect_ht(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709{
710#ifdef CONFIG_SMP
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100711 u32 eax, ebx, ecx, edx;
712 int index_msb, core_bits;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100713
714 cpuid(1, &eax, &ebx, &ecx, &edx);
715
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100716
Rohit Sethe42f9432006-06-26 13:59:14 +0200717 if (!cpu_has(c, X86_FEATURE_HT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 return;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100719 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
Rohit Sethe42f9432006-06-26 13:59:14 +0200720 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 smp_num_siblings = (ebx & 0xff0000) >> 16;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 if (smp_num_siblings == 1) {
725 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100726 } else if (smp_num_siblings > 1) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 if (smp_num_siblings > NR_CPUS) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100729 printk(KERN_WARNING "CPU: Unsupported number of "
730 "siblings %d", smp_num_siblings);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 smp_num_siblings = 1;
732 return;
733 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100734
735 index_msb = get_count_order(smp_num_siblings);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200736 c->phys_proc_id = phys_pkg_id(index_msb);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700737
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100738 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700739
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100740 index_msb = get_count_order(smp_num_siblings);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700741
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100742 core_bits = get_count_order(c->x86_max_cores);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700743
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200744 c->cpu_core_id = phys_pkg_id(index_msb) &
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100745 ((1 << core_bits) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 }
Rohit Sethe42f9432006-06-26 13:59:14 +0200747out:
748 if ((c->x86_max_cores * smp_num_siblings) > 1) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100749 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
750 c->phys_proc_id);
751 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
752 c->cpu_core_id);
Rohit Sethe42f9432006-06-26 13:59:14 +0200753 }
754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755#endif
756}
757
Andi Kleen3dd9d512005-04-16 15:25:15 -0700758/*
759 * find out the number of processor cores on the die
760 */
Ashok Raje6982c62005-06-25 14:54:58 -0700761static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700762{
Rohit Seth2bbc4192006-06-26 13:58:02 +0200763 unsigned int eax, t;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700764
765 if (c->cpuid_level < 4)
766 return 1;
767
Rohit Seth2bbc4192006-06-26 13:58:02 +0200768 cpuid_count(4, 0, &eax, &t, &t, &t);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700769
770 if (eax & 0x1f)
771 return ((eax >> 26) + 1);
772 else
773 return 1;
774}
775
Andi Kleendf0cc262005-09-12 18:49:24 +0200776static void srat_detect_node(void)
777{
778#ifdef CONFIG_NUMA
Ravikiran G Thirumalaiddea7be2005-10-03 10:36:28 -0700779 unsigned node;
Andi Kleendf0cc262005-09-12 18:49:24 +0200780 int cpu = smp_processor_id();
Rohit Sethe42f9432006-06-26 13:59:14 +0200781 int apicid = hard_smp_processor_id();
Andi Kleendf0cc262005-09-12 18:49:24 +0200782
783 /* Don't do the funky fallback heuristics the AMD version employs
784 for now. */
Rohit Sethe42f9432006-06-26 13:59:14 +0200785 node = apicid_to_node[apicid];
Andi Kleendf0cc262005-09-12 18:49:24 +0200786 if (node == NUMA_NO_NODE)
Daniel Yeisley0d015322006-05-30 22:47:57 +0200787 node = first_node(node_online_map);
Andi Kleen69d81fc2005-11-05 17:25:53 +0100788 numa_set_node(cpu, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200789
Andi Kleenc31fbb12006-09-26 10:52:33 +0200790 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200791#endif
792}
793
Andi Kleen2b16a232008-01-30 13:32:40 +0100794static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
795{
796 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
797 (c->x86 == 0x6 && c->x86_model >= 0x0e))
798 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
799}
800
Ashok Raje6982c62005-06-25 14:54:58 -0700801static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
803 /* Cache sizes */
804 unsigned n;
805
806 init_intel_cacheinfo(c);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100807 if (c->cpuid_level > 9) {
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200808 unsigned eax = cpuid_eax(10);
809 /* Check for version and the number of counters */
810 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100811 set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200812 }
813
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100814 if (cpu_has_ds) {
815 unsigned int l1, l2;
816 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
Stephane Eranianee58fad2006-12-07 02:14:11 +0100817 if (!(l1 & (1<<11)))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100818 set_cpu_cap(c, X86_FEATURE_BTS);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100819 if (!(l1 & (1<<12)))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100820 set_cpu_cap(c, X86_FEATURE_PEBS);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100821 }
822
Markus Metzgereee3af42008-01-30 13:31:09 +0100823
824 if (cpu_has_bts)
825 ds_init_intel(c);
826
Andi Kleenebfcaa92005-04-16 15:25:18 -0700827 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 if (n >= 0x80000008) {
829 unsigned eax = cpuid_eax(0x80000008);
830 c->x86_virt_bits = (eax >> 8) & 0xff;
831 c->x86_phys_bits = eax & 0xff;
Shaohua Liaf9c1422005-11-05 17:25:54 +0100832 /* CPUID workaround for Intel 0F34 CPU */
833 if (c->x86_vendor == X86_VENDOR_INTEL &&
834 c->x86 == 0xF && c->x86_model == 0x3 &&
835 c->x86_mask == 0x4)
836 c->x86_phys_bits = 36;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 }
838
839 if (c->x86 == 15)
840 c->x86_cache_alignment = c->x86_clflush_size * 2;
Andi Kleen39b3a792006-01-11 22:42:45 +0100841 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
842 (c->x86 == 0x6 && c->x86_model >= 0x0e))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100843 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Andi Kleen27fbe5b2006-09-26 10:52:41 +0200844 if (c->x86 == 6)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100845 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Andi Kleen707fa8e2008-01-30 13:32:37 +0100846 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100847 c->x86_max_cores = intel_num_cpu_cores(c);
Andi Kleendf0cc262005-09-12 18:49:24 +0200848
849 srat_detect_node();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850}
851
Adrian Bunk672289e2005-09-10 00:27:21 -0700852static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853{
854 char *v = c->x86_vendor_id;
855
856 if (!strcmp(v, "AuthenticAMD"))
857 c->x86_vendor = X86_VENDOR_AMD;
858 else if (!strcmp(v, "GenuineIntel"))
859 c->x86_vendor = X86_VENDOR_INTEL;
860 else
861 c->x86_vendor = X86_VENDOR_UNKNOWN;
862}
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864/* Do some early cpuid on the boot CPU to get some parameter that are
865 needed before check_bugs. Everything advanced is in identify_cpu
866 below. */
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100867static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868{
Yinghai Lua860b632008-01-30 13:30:39 +0100869 u32 tfms, xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
871 c->loops_per_jiffy = loops_per_jiffy;
872 c->x86_cache_size = -1;
873 c->x86_vendor = X86_VENDOR_UNKNOWN;
874 c->x86_model = c->x86_mask = 0; /* So far unknown... */
875 c->x86_vendor_id[0] = '\0'; /* Unset */
876 c->x86_model_id[0] = '\0'; /* Unset */
877 c->x86_clflush_size = 64;
878 c->x86_cache_alignment = c->x86_clflush_size;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100879 c->x86_max_cores = 1;
Yinghai Lua860b632008-01-30 13:30:39 +0100880 c->x86_coreid_bits = 0;
Andi Kleenebfcaa92005-04-16 15:25:18 -0700881 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 memset(&c->x86_capability, 0, sizeof c->x86_capability);
883
884 /* Get vendor name */
885 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
886 (unsigned int *)&c->x86_vendor_id[0],
887 (unsigned int *)&c->x86_vendor_id[8],
888 (unsigned int *)&c->x86_vendor_id[4]);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100889
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 get_cpu_vendor(c);
891
892 /* Initialize the standard set of capabilities */
893 /* Note that the vendor-specific code below might override */
894
895 /* Intel-defined flags: level 0x00000001 */
896 if (c->cpuid_level >= 0x00000001) {
897 __u32 misc;
898 cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
899 &c->x86_capability[0]);
900 c->x86 = (tfms >> 8) & 0xf;
901 c->x86_model = (tfms >> 4) & 0xf;
902 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100903 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100905 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100907 if (c->x86_capability[0] & (1<<19))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 } else {
910 /* Have CPUID level 0 only - unheard of */
911 c->x86 = 4;
912 }
Andi Kleena1586082005-05-16 21:53:21 -0700913
914#ifdef CONFIG_SMP
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200915 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
Andi Kleena1586082005-05-16 21:53:21 -0700916#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 /* AMD-defined flags: level 0x80000001 */
918 xlvl = cpuid_eax(0x80000000);
Andi Kleenebfcaa92005-04-16 15:25:18 -0700919 c->extended_cpuid_level = xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 if ((xlvl & 0xffff0000) == 0x80000000) {
921 if (xlvl >= 0x80000001) {
922 c->x86_capability[1] = cpuid_edx(0x80000001);
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700923 c->x86_capability[6] = cpuid_ecx(0x80000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 }
925 if (xlvl >= 0x80000004)
926 get_model_name(c); /* Default name */
927 }
928
929 /* Transmeta-defined flags: level 0x80860001 */
930 xlvl = cpuid_eax(0x80860000);
931 if ((xlvl & 0xffff0000) == 0x80860000) {
932 /* Don't set x86_cpuid_level here for now to not confuse. */
933 if (xlvl >= 0x80860001)
934 c->x86_capability[2] = cpuid_edx(0x80860001);
935 }
936
Andreas Herrmann9566e912008-01-30 13:32:41 +0100937 c->extended_cpuid_level = cpuid_eax(0x80000000);
938 if (c->extended_cpuid_level >= 0x80000007)
939 c->x86_power = cpuid_edx(0x80000007);
940
Yinghai Lua860b632008-01-30 13:30:39 +0100941 switch (c->x86_vendor) {
942 case X86_VENDOR_AMD:
943 early_init_amd(c);
944 break;
Yinghai Lu71617bf2008-01-30 13:33:18 +0100945 case X86_VENDOR_INTEL:
946 early_init_intel(c);
947 break;
Yinghai Lua860b632008-01-30 13:30:39 +0100948 }
949
950}
951
952/*
953 * This does the hard work of actually picking apart the CPU stuff...
954 */
955void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
956{
957 int i;
958
959 early_identify_cpu(c);
960
Venki Pallipadi1d679532007-07-11 12:18:32 -0700961 init_scattered_cpuid_features(c);
962
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800963 c->apicid = phys_pkg_id(0);
964
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 /*
966 * Vendor-specific initialization. In this section we
967 * canonicalize the feature flags, meaning if there are
968 * features a certain CPU supports which CPUID doesn't
969 * tell us, CPUID claiming incorrect flags, or other bugs,
970 * we handle them here.
971 *
972 * At the end of this section, c->x86_capability better
973 * indicate the features this CPU genuinely supports!
974 */
975 switch (c->x86_vendor) {
976 case X86_VENDOR_AMD:
977 init_amd(c);
978 break;
979
980 case X86_VENDOR_INTEL:
981 init_intel(c);
982 break;
983
984 case X86_VENDOR_UNKNOWN:
985 default:
986 display_cacheinfo(c);
987 break;
988 }
989
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100990 detect_ht(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
992 /*
993 * On SMP, boot_cpu_data holds the common feature set between
994 * all CPUs; so make sure that we indicate which features are
995 * common between the CPUs. The first time this routine gets
996 * executed, c == &boot_cpu_data.
997 */
998 if (c != &boot_cpu_data) {
999 /* AND the already accumulated flags with these */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001000 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1002 }
1003
Andi Kleen7d851c82008-01-30 13:33:20 +01001004 /* Clear all flags overriden by options */
1005 for (i = 0; i < NCAPINTS; i++)
1006 c->x86_capability[i] ^= cleared_cpu_caps[i];
1007
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008#ifdef CONFIG_X86_MCE
1009 mcheck_init(c);
1010#endif
Hiroshi Shimamoto74ff3052008-01-30 13:33:18 +01001011 select_idle_routine(c);
1012
Andi Kleen8bd99482007-05-11 11:23:20 +02001013 if (c != &boot_cpu_data)
Shaohua Li3b520b22005-07-07 17:56:38 -07001014 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015#ifdef CONFIG_NUMA
Andi Kleen3019e8e2005-07-28 21:15:28 -07001016 numa_add_cpu(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017#endif
Andi Kleen2b16a232008-01-30 13:32:40 +01001018
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
Andi Kleen191679f2008-01-30 13:33:21 +01001021static __init int setup_noclflush(char *arg)
1022{
1023 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
1024 return 1;
1025}
1026__setup("noclflush", setup_noclflush);
1027
Ashok Raje6982c62005-06-25 14:54:58 -07001028void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029{
1030 if (c->x86_model_id[0])
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001031 printk(KERN_INFO "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001033 if (c->x86_mask || c->cpuid_level >= 0)
1034 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 else
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001036 printk(KERN_CONT "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037}
1038
Andi Kleenac72e782008-01-30 13:33:21 +01001039static __init int setup_disablecpuid(char *arg)
1040{
1041 int bit;
1042 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
1043 setup_clear_cpu_cap(bit);
1044 else
1045 return 0;
1046 return 1;
1047}
1048__setup("clearcpuid=", setup_disablecpuid);
1049
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050/*
1051 * Get CPU information for use by the procfs.
1052 */
1053
1054static int show_cpuinfo(struct seq_file *m, void *v)
1055{
1056 struct cpuinfo_x86 *c = v;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001057 int cpu = 0, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001059 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 * These flag bits must match the definitions in <asm/cpufeature.h>.
1061 * NULL means this bit is undefined or reserved; either way it doesn't
1062 * have meaning as far as Linux is concerned. Note that it's important
1063 * to realize there is a difference between this table and CPUID -- if
1064 * applications want to get the raw CPUID data, they should access
1065 * /dev/cpu/<cpu_nr>/cpuid instead.
1066 */
Jan Beulich121d7bf2007-10-17 18:04:37 +02001067 static const char *const x86_cap_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 /* Intel-defined */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001069 "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
1070 "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
1071 "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
1072 "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
1074 /* AMD-defined */
Zwane Mwaikambo3c3b73b2005-05-01 08:58:51 -07001075 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
1077 NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +01001078 NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
1079 "3dnowext", "3dnow",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
1081 /* Transmeta-defined */
1082 "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
1083 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1084 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1085 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1086
1087 /* Other (Linux-defined) */
H. Peter Anvinec481532007-07-11 12:18:29 -07001088 "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
1089 NULL, NULL, NULL, NULL,
1090 "constant_tsc", "up", NULL, "arch_perfmon",
1091 "pebs", "bts", NULL, "sync_rdtsc",
1092 "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1094
1095 /* Intel-defined (#2) */
Andi Kleen9d95dd82006-03-25 16:31:22 +01001096 "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
Dave Jonesdcf10302006-09-26 10:52:42 +02001097 "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
H. Peter Anvine1054b32007-10-26 14:09:09 -07001098 NULL, NULL, "dca", "sse4_1", "sse4_2", NULL, NULL, "popcnt",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1100
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001101 /* VIA/Cyrix/Centaur-defined */
1102 NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
H. Peter Anvinec481532007-07-11 12:18:29 -07001103 "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001104 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1105 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1106
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 /* AMD-defined (#2) */
H. Peter Anvine1054b32007-10-26 14:09:09 -07001108 "lahf_lm", "cmp_legacy", "svm", "extapic",
1109 "cr8_legacy", "abm", "sse4a", "misalignsse",
1110 "3dnowprefetch", "osvw", "ibs", "sse5",
1111 "skinit", "wdt", NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001113 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Venki Pallipadi1d679532007-07-11 12:18:32 -07001114
1115 /* Auxiliary (Linux-defined) */
1116 "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1117 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1118 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1119 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 };
Jan Beulich121d7bf2007-10-17 18:04:37 +02001121 static const char *const x86_power_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 "ts", /* temperature sensor */
1123 "fid", /* frequency id control */
1124 "vid", /* voltage id control */
1125 "ttp", /* thermal trip */
1126 "tm",
Andi Kleen3f98bc42006-01-11 22:42:51 +01001127 "stc",
Andi Kleenf790cd32007-02-13 13:26:25 +01001128 "100mhzsteps",
1129 "hwpstate",
Joerg Roedeld8243952007-05-02 19:27:09 +02001130 "", /* tsc invariant mapped to constant_tsc */
1131 /* nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 };
1133
1134
1135#ifdef CONFIG_SMP
Mike Travis92cb7612007-10-19 20:35:04 +02001136 cpu = c->cpu_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137#endif
1138
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001139 seq_printf(m, "processor\t: %u\n"
1140 "vendor_id\t: %s\n"
1141 "cpu family\t: %d\n"
1142 "model\t\t: %d\n"
1143 "model name\t: %s\n",
1144 (unsigned)cpu,
1145 c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
1146 c->x86,
1147 (int)c->x86_model,
1148 c->x86_model_id[0] ? c->x86_model_id : "unknown");
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 if (c->x86_mask || c->cpuid_level >= 0)
1151 seq_printf(m, "stepping\t: %d\n", c->x86_mask);
1152 else
1153 seq_printf(m, "stepping\t: unknown\n");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001154
1155 if (cpu_has(c, X86_FEATURE_TSC)) {
Mike Travis92cb7612007-10-19 20:35:04 +02001156 unsigned int freq = cpufreq_quick_get((unsigned)cpu);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001157
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001158 if (!freq)
1159 freq = cpu_khz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001161 freq / 1000, (freq % 1000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 }
1163
1164 /* Cache size */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001165 if (c->x86_cache_size >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001167
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168#ifdef CONFIG_SMP
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001169 if (smp_num_siblings * c->x86_max_cores > 1) {
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001170 seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
Mike Travis08357612007-10-16 01:24:04 -07001171 seq_printf(m, "siblings\t: %d\n",
1172 cpus_weight(per_cpu(cpu_core_map, cpu)));
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001173 seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001174 seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
Andi Kleendb468682005-04-16 15:24:51 -07001175 }
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001176#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
1178 seq_printf(m,
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001179 "fpu\t\t: yes\n"
1180 "fpu_exception\t: yes\n"
1181 "cpuid level\t: %d\n"
1182 "wp\t\t: yes\n"
1183 "flags\t\t:",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 c->cpuid_level);
1185
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001186 for (i = 0; i < 32*NCAPINTS; i++)
1187 if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
1188 seq_printf(m, " %s", x86_cap_flags[i]);
1189
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
1191 c->loops_per_jiffy/(500000/HZ),
1192 (c->loops_per_jiffy/(5000/HZ)) % 100);
1193
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001194 if (c->x86_tlbsize > 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
1196 seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
1197 seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
1198
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001199 seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 c->x86_phys_bits, c->x86_virt_bits);
1201
1202 seq_printf(m, "power management:");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001203 for (i = 0; i < 32; i++) {
1204 if (c->x86_power & (1 << i)) {
1205 if (i < ARRAY_SIZE(x86_power_flags) &&
1206 x86_power_flags[i])
1207 seq_printf(m, "%s%s",
1208 x86_power_flags[i][0]?" ":"",
1209 x86_power_flags[i]);
1210 else
1211 seq_printf(m, " [%d]", i);
1212 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 }
Andi Kleen3dd9d512005-04-16 15:25:15 -07001214
Siddha, Suresh Bd31ddaa2005-04-16 15:25:20 -07001215 seq_printf(m, "\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 return 0;
1218}
1219
1220static void *c_start(struct seq_file *m, loff_t *pos)
1221{
Mike Travis92cb7612007-10-19 20:35:04 +02001222 if (*pos == 0) /* just in case, cpu 0 is not the first */
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001223 *pos = first_cpu(cpu_online_map);
1224 if ((*pos) < NR_CPUS && cpu_online(*pos))
Mike Travis92cb7612007-10-19 20:35:04 +02001225 return &cpu_data(*pos);
1226 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227}
1228
1229static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1230{
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001231 *pos = next_cpu(*pos, cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 return c_start(m, pos);
1233}
1234
1235static void c_stop(struct seq_file *m, void *v)
1236{
1237}
1238
Jan Engelhardt8a45eb32008-01-30 13:33:32 +01001239const struct seq_operations cpuinfo_op = {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001240 .start = c_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 .next = c_next,
1242 .stop = c_stop,
1243 .show = show_cpuinfo,
1244};