blob: 7069780c42c7009a06dddb52c63162b4ffd4a56f [file] [log] [blame]
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07001/* Copyright (c) 2012, The Linux Foundation. All rights reserved.
Praveen Chidambaram78499012011-11-01 17:15:17 -06002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070016#include <asm/io.h>
Arun Menonaabf2632012-02-24 15:30:47 -080017#include <linux/ion.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060018#include <mach/msm_iomap.h>
19#include <mach/irqs-8930.h>
20#include <mach/rpm.h>
Arun Menonaabf2632012-02-24 15:30:47 -080021#include <mach/msm_bus.h>
Gagan Maccd5b3272012-02-09 18:13:10 -070022#include <mach/msm_bus_board.h>
Arun Menonaabf2632012-02-24 15:30:47 -080023#include <mach/board.h>
24#include <mach/socinfo.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070025#include <mach/iommu_domains.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070026#include <mach/msm_rtb.h>
Laura Abbottf3173042012-05-29 15:23:18 -070027#include <mach/msm_cache_dump.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060028
29#include "devices.h"
30#include "rpm_log.h"
31#include "rpm_stats.h"
Girish Mahadevan898c56d2012-06-05 16:09:19 -060032#include "rpm_rbcpr_stats.h"
Matt Wagantall1f65d9d2012-04-25 14:24:20 -070033#include "footswitch.h"
Patrick Dalya3b73c42012-08-28 13:39:17 -070034#include "acpuclock-krait.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060035
36#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053037#include <mach/mpm.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060038#endif
39
40struct msm_rpm_platform_data msm8930_rpm_data __initdata = {
41 .reg_base_addrs = {
42 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
43 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
44 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
45 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
46 },
47 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -080048 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -060049 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -060050 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
51 .ipc_rpm_val = 4,
52 .target_id = {
53 MSM_RPM_MAP(8930, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
54 MSM_RPM_MAP(8930, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
55 MSM_RPM_MAP(8930, INVALIDATE_0, INVALIDATE, 8),
Mahesh Sivasubramanianef2a0fa2012-01-24 15:57:01 -070056 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
57 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -060058 MSM_RPM_MAP(8930, RPM_CTL, RPM_CTL, 1),
59 MSM_RPM_MAP(8930, CXO_CLK, CXO_CLK, 1),
60 MSM_RPM_MAP(8930, PXO_CLK, PXO_CLK, 1),
61 MSM_RPM_MAP(8930, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
62 MSM_RPM_MAP(8930, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
63 MSM_RPM_MAP(8930, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
64 MSM_RPM_MAP(8930, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
65 MSM_RPM_MAP(8930, SFPB_CLK, SFPB_CLK, 1),
66 MSM_RPM_MAP(8930, CFPB_CLK, CFPB_CLK, 1),
67 MSM_RPM_MAP(8930, MMFPB_CLK, MMFPB_CLK, 1),
68 MSM_RPM_MAP(8930, EBI1_CLK, EBI1_CLK, 1),
69 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_HALT_0,
70 APPS_FABRIC_CFG_HALT, 2),
71 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_CLKMOD_0,
72 APPS_FABRIC_CFG_CLKMOD, 3),
73 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_IOCTL,
74 APPS_FABRIC_CFG_IOCTL, 1),
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060075 MSM_RPM_MAP(8930, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
Praveen Chidambaram78499012011-11-01 17:15:17 -060076 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_HALT_0,
77 SYS_FABRIC_CFG_HALT, 2),
78 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_CLKMOD_0,
79 SYS_FABRIC_CFG_CLKMOD, 3),
80 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_IOCTL,
81 SYS_FABRIC_CFG_IOCTL, 1),
82 MSM_RPM_MAP(8930, SYSTEM_FABRIC_ARB_0,
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060083 SYSTEM_FABRIC_ARB, 20),
Praveen Chidambaram78499012011-11-01 17:15:17 -060084 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_HALT_0,
85 MMSS_FABRIC_CFG_HALT, 2),
86 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_CLKMOD_0,
87 MMSS_FABRIC_CFG_CLKMOD, 3),
88 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_IOCTL,
89 MMSS_FABRIC_CFG_IOCTL, 1),
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060090 MSM_RPM_MAP(8930, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 11),
Praveen Chidambaram78499012011-11-01 17:15:17 -060091 MSM_RPM_MAP(8930, PM8038_S1_0, PM8038_S1, 2),
92 MSM_RPM_MAP(8930, PM8038_S2_0, PM8038_S2, 2),
93 MSM_RPM_MAP(8930, PM8038_S3_0, PM8038_S3, 2),
94 MSM_RPM_MAP(8930, PM8038_S4_0, PM8038_S4, 2),
95 MSM_RPM_MAP(8930, PM8038_S5_0, PM8038_S5, 2),
96 MSM_RPM_MAP(8930, PM8038_S6_0, PM8038_S6, 2),
97 MSM_RPM_MAP(8930, PM8038_L1_0, PM8038_L1, 2),
98 MSM_RPM_MAP(8930, PM8038_L2_0, PM8038_L2, 2),
99 MSM_RPM_MAP(8930, PM8038_L3_0, PM8038_L3, 2),
100 MSM_RPM_MAP(8930, PM8038_L4_0, PM8038_L4, 2),
101 MSM_RPM_MAP(8930, PM8038_L5_0, PM8038_L5, 2),
102 MSM_RPM_MAP(8930, PM8038_L6_0, PM8038_L6, 2),
103 MSM_RPM_MAP(8930, PM8038_L7_0, PM8038_L7, 2),
104 MSM_RPM_MAP(8930, PM8038_L8_0, PM8038_L8, 2),
105 MSM_RPM_MAP(8930, PM8038_L9_0, PM8038_L9, 2),
106 MSM_RPM_MAP(8930, PM8038_L10_0, PM8038_L10, 2),
107 MSM_RPM_MAP(8930, PM8038_L11_0, PM8038_L11, 2),
108 MSM_RPM_MAP(8930, PM8038_L12_0, PM8038_L12, 2),
109 MSM_RPM_MAP(8930, PM8038_L13_0, PM8038_L13, 2),
110 MSM_RPM_MAP(8930, PM8038_L14_0, PM8038_L14, 2),
111 MSM_RPM_MAP(8930, PM8038_L15_0, PM8038_L15, 2),
112 MSM_RPM_MAP(8930, PM8038_L16_0, PM8038_L16, 2),
113 MSM_RPM_MAP(8930, PM8038_L17_0, PM8038_L17, 2),
114 MSM_RPM_MAP(8930, PM8038_L18_0, PM8038_L18, 2),
115 MSM_RPM_MAP(8930, PM8038_L19_0, PM8038_L19, 2),
116 MSM_RPM_MAP(8930, PM8038_L20_0, PM8038_L20, 2),
117 MSM_RPM_MAP(8930, PM8038_L21_0, PM8038_L21, 2),
118 MSM_RPM_MAP(8930, PM8038_L22_0, PM8038_L22, 2),
119 MSM_RPM_MAP(8930, PM8038_L23_0, PM8038_L23, 2),
120 MSM_RPM_MAP(8930, PM8038_L24_0, PM8038_L24, 2),
121 MSM_RPM_MAP(8930, PM8038_L25_0, PM8038_L25, 2),
122 MSM_RPM_MAP(8930, PM8038_L26_0, PM8038_L26, 2),
123 MSM_RPM_MAP(8930, PM8038_L27_0, PM8038_L27, 2),
124 MSM_RPM_MAP(8930, PM8038_CLK1_0, PM8038_CLK1, 2),
125 MSM_RPM_MAP(8930, PM8038_CLK2_0, PM8038_CLK2, 2),
126 MSM_RPM_MAP(8930, PM8038_LVS1, PM8038_LVS1, 1),
127 MSM_RPM_MAP(8930, PM8038_LVS2, PM8038_LVS2, 1),
128 MSM_RPM_MAP(8930, NCP_0, NCP, 2),
129 MSM_RPM_MAP(8930, CXO_BUFFERS, CXO_BUFFERS, 1),
130 MSM_RPM_MAP(8930, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
131 MSM_RPM_MAP(8930, HDMI_SWITCH, HDMI_SWITCH, 1),
132 MSM_RPM_MAP(8930, QDSS_CLK, QDSS_CLK, 1),
Mahesh Sivasubramanian9e52ce42012-02-01 16:00:19 -0700133 MSM_RPM_MAP(8930, VOLTAGE_CORNER, VOLTAGE_CORNER, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600134 },
135 .target_status = {
136 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MAJOR),
137 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MINOR),
138 MSM_RPM_STATUS_ID_MAP(8930, VERSION_BUILD),
139 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_0),
140 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_1),
141 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_2),
142 MSM_RPM_STATUS_ID_MAP(8930, RESERVED_SUPPORTED_RESOURCES_0),
143 MSM_RPM_STATUS_ID_MAP(8930, SEQUENCE),
144 MSM_RPM_STATUS_ID_MAP(8930, RPM_CTL),
145 MSM_RPM_STATUS_ID_MAP(8930, CXO_CLK),
146 MSM_RPM_STATUS_ID_MAP(8930, PXO_CLK),
147 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CLK),
148 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_CLK),
149 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_CLK),
150 MSM_RPM_STATUS_ID_MAP(8930, DAYTONA_FABRIC_CLK),
151 MSM_RPM_STATUS_ID_MAP(8930, SFPB_CLK),
152 MSM_RPM_STATUS_ID_MAP(8930, CFPB_CLK),
153 MSM_RPM_STATUS_ID_MAP(8930, MMFPB_CLK),
154 MSM_RPM_STATUS_ID_MAP(8930, EBI1_CLK),
155 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_HALT),
156 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_CLKMOD),
157 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_IOCTL),
158 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_ARB),
159 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_HALT),
160 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_CLKMOD),
161 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_IOCTL),
162 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_ARB),
163 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_HALT),
164 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_CLKMOD),
165 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_IOCTL),
166 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_ARB),
167 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S1_0),
168 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S1_1),
169 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S2_0),
170 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S2_1),
171 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S3_0),
172 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S3_1),
173 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S4_0),
174 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S4_1),
175 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L1_0),
176 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L1_1),
177 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L2_0),
178 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L2_1),
179 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L3_0),
180 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L3_1),
181 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L4_0),
182 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L4_1),
183 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L5_0),
184 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L5_1),
185 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L6_0),
186 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L6_1),
187 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L7_0),
188 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L7_1),
189 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L8_0),
190 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L8_1),
191 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L9_0),
192 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L9_1),
193 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L10_0),
194 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L10_1),
195 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L11_0),
196 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L11_1),
197 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L12_0),
198 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L12_1),
199 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L13_0),
200 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L13_1),
201 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L14_0),
202 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L14_1),
203 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L15_0),
204 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L15_1),
205 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L16_0),
206 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L16_1),
207 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L17_0),
208 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L17_1),
209 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L18_0),
210 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L18_1),
211 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L19_0),
212 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L19_1),
213 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L20_0),
214 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L20_1),
215 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L21_0),
216 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L21_1),
217 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L22_0),
218 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L22_1),
219 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L23_0),
220 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L23_1),
221 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L24_0),
222 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L24_1),
223 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L25_0),
224 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L25_1),
225 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK1_0),
226 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK1_1),
227 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK2_0),
228 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK2_1),
229 MSM_RPM_STATUS_ID_MAP(8930, PM8038_LVS1),
230 MSM_RPM_STATUS_ID_MAP(8930, PM8038_LVS2),
Praveen Chidambaramc6e04692012-08-10 16:26:37 -0600231 MSM_RPM_STATUS_ID_MAP(8930, PM8038_NCP_0),
232 MSM_RPM_STATUS_ID_MAP(8930, PM8038_NCP_1),
233 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CXO_BUFFERS),
234 MSM_RPM_STATUS_ID_MAP(8930, PM8038_USB_OTG_SWITCH),
235 MSM_RPM_STATUS_ID_MAP(8930, PM8038_HDMI_SWITCH),
236 MSM_RPM_STATUS_ID_MAP(8930, PM8038_QDSS_CLK),
237 MSM_RPM_STATUS_ID_MAP(8930, PM8038_VOLTAGE_CORNER),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600238 },
239 .target_ctrl_id = {
240 MSM_RPM_CTRL_MAP(8930, VERSION_MAJOR),
241 MSM_RPM_CTRL_MAP(8930, VERSION_MINOR),
242 MSM_RPM_CTRL_MAP(8930, VERSION_BUILD),
243 MSM_RPM_CTRL_MAP(8930, REQ_CTX_0),
244 MSM_RPM_CTRL_MAP(8930, REQ_SEL_0),
245 MSM_RPM_CTRL_MAP(8930, ACK_CTX_0),
246 MSM_RPM_CTRL_MAP(8930, ACK_SEL_0),
247 },
248 .sel_invalidate = MSM_RPM_8930_SEL_INVALIDATE,
249 .sel_notification = MSM_RPM_8930_SEL_NOTIFICATION,
250 .sel_last = MSM_RPM_8930_SEL_LAST,
251 .ver = {3, 0, 0},
252};
253
Praveen Chidambaramc6e04692012-08-10 16:26:37 -0600254struct msm_rpm_platform_data msm8930_rpm_data_pm8917 __initdata = {
255 .reg_base_addrs = {
256 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
257 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
258 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
259 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
260 },
261 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
262 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
263 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
264 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
265 .ipc_rpm_val = 4,
266 .target_id = {
267 MSM_RPM_MAP(8930, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
268 MSM_RPM_MAP(8930, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
269 MSM_RPM_MAP(8930, INVALIDATE_0, INVALIDATE, 8),
270 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
271 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
272 MSM_RPM_MAP(8930, RPM_CTL, RPM_CTL, 1),
273 MSM_RPM_MAP(8930, CXO_CLK, CXO_CLK, 1),
274 MSM_RPM_MAP(8930, PXO_CLK, PXO_CLK, 1),
275 MSM_RPM_MAP(8930, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
276 MSM_RPM_MAP(8930, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
277 MSM_RPM_MAP(8930, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
278 MSM_RPM_MAP(8930, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
279 MSM_RPM_MAP(8930, SFPB_CLK, SFPB_CLK, 1),
280 MSM_RPM_MAP(8930, CFPB_CLK, CFPB_CLK, 1),
281 MSM_RPM_MAP(8930, MMFPB_CLK, MMFPB_CLK, 1),
282 MSM_RPM_MAP(8930, EBI1_CLK, EBI1_CLK, 1),
283 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_HALT_0,
284 APPS_FABRIC_CFG_HALT, 2),
285 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_CLKMOD_0,
286 APPS_FABRIC_CFG_CLKMOD, 3),
287 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_IOCTL,
288 APPS_FABRIC_CFG_IOCTL, 1),
289 MSM_RPM_MAP(8930, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
290 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_HALT_0,
291 SYS_FABRIC_CFG_HALT, 2),
292 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_CLKMOD_0,
293 SYS_FABRIC_CFG_CLKMOD, 3),
294 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_IOCTL,
295 SYS_FABRIC_CFG_IOCTL, 1),
296 MSM_RPM_MAP(8930, SYSTEM_FABRIC_ARB_0,
297 SYSTEM_FABRIC_ARB, 20),
298 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_HALT_0,
299 MMSS_FABRIC_CFG_HALT, 2),
300 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_CLKMOD_0,
301 MMSS_FABRIC_CFG_CLKMOD, 3),
302 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_IOCTL,
303 MMSS_FABRIC_CFG_IOCTL, 1),
304 MSM_RPM_MAP(8930, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 11),
305 MSM_RPM_MAP(8930, PM8917_S1_0, PM8917_S1, 2),
306 MSM_RPM_MAP(8930, PM8917_S2_0, PM8917_S2, 2),
307 MSM_RPM_MAP(8930, PM8917_S3_0, PM8917_S3, 2),
308 MSM_RPM_MAP(8930, PM8917_S4_0, PM8917_S4, 2),
309 MSM_RPM_MAP(8930, PM8917_S5_0, PM8917_S5, 2),
310 MSM_RPM_MAP(8930, PM8917_S6_0, PM8917_S6, 2),
311 MSM_RPM_MAP(8930, PM8917_S7_0, PM8917_S7, 2),
312 MSM_RPM_MAP(8930, PM8917_S8_0, PM8917_S8, 2),
313 MSM_RPM_MAP(8930, PM8917_L1_0, PM8917_L1, 2),
314 MSM_RPM_MAP(8930, PM8917_L2_0, PM8917_L2, 2),
315 MSM_RPM_MAP(8930, PM8917_L3_0, PM8917_L3, 2),
316 MSM_RPM_MAP(8930, PM8917_L4_0, PM8917_L4, 2),
317 MSM_RPM_MAP(8930, PM8917_L5_0, PM8917_L5, 2),
318 MSM_RPM_MAP(8930, PM8917_L6_0, PM8917_L6, 2),
319 MSM_RPM_MAP(8930, PM8917_L7_0, PM8917_L7, 2),
320 MSM_RPM_MAP(8930, PM8917_L8_0, PM8917_L8, 2),
321 MSM_RPM_MAP(8930, PM8917_L9_0, PM8917_L9, 2),
322 MSM_RPM_MAP(8930, PM8917_L10_0, PM8917_L10, 2),
323 MSM_RPM_MAP(8930, PM8917_L11_0, PM8917_L11, 2),
324 MSM_RPM_MAP(8930, PM8917_L12_0, PM8917_L12, 2),
325 MSM_RPM_MAP(8930, PM8917_L14_0, PM8917_L14, 2),
326 MSM_RPM_MAP(8930, PM8917_L15_0, PM8917_L15, 2),
327 MSM_RPM_MAP(8930, PM8917_L16_0, PM8917_L16, 2),
328 MSM_RPM_MAP(8930, PM8917_L17_0, PM8917_L17, 2),
329 MSM_RPM_MAP(8930, PM8917_L18_0, PM8917_L18, 2),
330 MSM_RPM_MAP(8930, PM8917_L21_0, PM8917_L21, 2),
331 MSM_RPM_MAP(8930, PM8917_L22_0, PM8917_L22, 2),
332 MSM_RPM_MAP(8930, PM8917_L23_0, PM8917_L23, 2),
333 MSM_RPM_MAP(8930, PM8917_L24_0, PM8917_L24, 2),
334 MSM_RPM_MAP(8930, PM8917_L25_0, PM8917_L25, 2),
335 MSM_RPM_MAP(8930, PM8917_L26_0, PM8917_L26, 2),
336 MSM_RPM_MAP(8930, PM8917_L27_0, PM8917_L27, 2),
337 MSM_RPM_MAP(8930, PM8917_L28_0, PM8917_L28, 2),
338 MSM_RPM_MAP(8930, PM8917_L29_0, PM8917_L29, 2),
339 MSM_RPM_MAP(8930, PM8917_L30_0, PM8917_L30, 2),
340 MSM_RPM_MAP(8930, PM8917_L31_0, PM8917_L31, 2),
341 MSM_RPM_MAP(8930, PM8917_L32_0, PM8917_L32, 2),
342 MSM_RPM_MAP(8930, PM8917_L33_0, PM8917_L33, 2),
343 MSM_RPM_MAP(8930, PM8917_L34_0, PM8917_L34, 2),
344 MSM_RPM_MAP(8930, PM8917_L35_0, PM8917_L35, 2),
345 MSM_RPM_MAP(8930, PM8917_L36_0, PM8917_L36, 2),
346 MSM_RPM_MAP(8930, PM8917_CLK1_0, PM8917_CLK1, 2),
347 MSM_RPM_MAP(8930, PM8917_CLK2_0, PM8917_CLK2, 2),
348 MSM_RPM_MAP(8930, PM8917_LVS1, PM8917_LVS1, 1),
349 MSM_RPM_MAP(8930, PM8917_LVS3, PM8917_LVS3, 1),
350 MSM_RPM_MAP(8930, PM8917_LVS4, PM8917_LVS4, 1),
351 MSM_RPM_MAP(8930, PM8917_LVS5, PM8917_LVS5, 1),
352 MSM_RPM_MAP(8930, PM8917_LVS6, PM8917_LVS6, 1),
353 MSM_RPM_MAP(8930, PM8917_LVS7, PM8917_LVS7, 1),
354 MSM_RPM_MAP(8930, NCP_0, NCP, 2),
355 MSM_RPM_MAP(8930, CXO_BUFFERS, CXO_BUFFERS, 1),
356 MSM_RPM_MAP(8930, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
357 MSM_RPM_MAP(8930, HDMI_SWITCH, HDMI_SWITCH, 1),
358 MSM_RPM_MAP(8930, QDSS_CLK, QDSS_CLK, 1),
359 MSM_RPM_MAP(8930, VOLTAGE_CORNER, VOLTAGE_CORNER, 1),
360 },
361 .target_status = {
362 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MAJOR),
363 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MINOR),
364 MSM_RPM_STATUS_ID_MAP(8930, VERSION_BUILD),
365 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_0),
366 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_1),
367 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_2),
368 MSM_RPM_STATUS_ID_MAP(8930, RESERVED_SUPPORTED_RESOURCES_0),
369 MSM_RPM_STATUS_ID_MAP(8930, SEQUENCE),
370 MSM_RPM_STATUS_ID_MAP(8930, RPM_CTL),
371 MSM_RPM_STATUS_ID_MAP(8930, CXO_CLK),
372 MSM_RPM_STATUS_ID_MAP(8930, PXO_CLK),
373 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CLK),
374 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_CLK),
375 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_CLK),
376 MSM_RPM_STATUS_ID_MAP(8930, DAYTONA_FABRIC_CLK),
377 MSM_RPM_STATUS_ID_MAP(8930, SFPB_CLK),
378 MSM_RPM_STATUS_ID_MAP(8930, CFPB_CLK),
379 MSM_RPM_STATUS_ID_MAP(8930, MMFPB_CLK),
380 MSM_RPM_STATUS_ID_MAP(8930, EBI1_CLK),
381 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_HALT),
382 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_CLKMOD),
383 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_IOCTL),
384 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_ARB),
385 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_HALT),
386 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_CLKMOD),
387 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_IOCTL),
388 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_ARB),
389 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_HALT),
390 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_CLKMOD),
391 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_IOCTL),
392 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_ARB),
393 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S1_0),
394 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S1_1),
395 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S2_0),
396 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S2_1),
397 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S3_0),
398 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S3_1),
399 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S4_0),
400 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S4_1),
401 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S5_0),
402 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S5_1),
403 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S6_0),
404 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S6_1),
405 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S7_0),
406 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S7_1),
407 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S8_0),
408 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S8_1),
409 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L1_0),
410 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L1_1),
411 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L2_0),
412 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L2_1),
413 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L3_0),
414 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L3_1),
415 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L4_0),
416 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L4_1),
417 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L5_0),
418 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L5_1),
419 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L6_0),
420 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L6_1),
421 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L7_0),
422 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L7_1),
423 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L8_0),
424 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L8_1),
425 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L9_0),
426 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L9_1),
427 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L10_0),
428 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L10_1),
429 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L11_0),
430 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L11_1),
431 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L12_0),
432 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L12_1),
433 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L14_0),
434 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L14_1),
435 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L15_0),
436 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L15_1),
437 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L16_0),
438 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L16_1),
439 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L17_0),
440 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L17_1),
441 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L18_0),
442 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L18_1),
443 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L21_0),
444 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L21_1),
445 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L22_0),
446 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L22_1),
447 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L23_0),
448 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L23_1),
449 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L24_0),
450 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L24_1),
451 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L25_0),
452 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L25_1),
453 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L26_0),
454 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L26_1),
455 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L27_0),
456 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L27_1),
457 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L28_0),
458 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L28_1),
459 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L29_0),
460 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L29_1),
461 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L30_0),
462 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L30_1),
463 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L31_0),
464 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L31_1),
465 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L32_0),
466 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L32_1),
467 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L33_0),
468 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L33_1),
469 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L34_0),
470 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L34_1),
471 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L35_0),
472 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L35_1),
473 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L36_0),
474 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L36_1),
475 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK1_0),
476 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK1_1),
477 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK2_0),
478 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK2_1),
479 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS1),
480 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS3),
481 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS4),
482 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS5),
483 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS6),
484 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS7),
485 MSM_RPM_STATUS_ID_MAP(8930, PM8917_NCP_0),
486 MSM_RPM_STATUS_ID_MAP(8930, PM8917_NCP_1),
487 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CXO_BUFFERS),
488 MSM_RPM_STATUS_ID_MAP(8930, PM8917_USB_OTG_SWITCH),
489 MSM_RPM_STATUS_ID_MAP(8930, PM8917_HDMI_SWITCH),
490 MSM_RPM_STATUS_ID_MAP(8930, PM8917_QDSS_CLK),
491 MSM_RPM_STATUS_ID_MAP(8930, PM8917_VOLTAGE_CORNER),
492 },
493 .target_ctrl_id = {
494 MSM_RPM_CTRL_MAP(8930, VERSION_MAJOR),
495 MSM_RPM_CTRL_MAP(8930, VERSION_MINOR),
496 MSM_RPM_CTRL_MAP(8930, VERSION_BUILD),
497 MSM_RPM_CTRL_MAP(8930, REQ_CTX_0),
498 MSM_RPM_CTRL_MAP(8930, REQ_SEL_0),
499 MSM_RPM_CTRL_MAP(8930, ACK_CTX_0),
500 MSM_RPM_CTRL_MAP(8930, ACK_SEL_0),
501 },
502 .sel_invalidate = MSM_RPM_8930_SEL_INVALIDATE,
503 .sel_notification = MSM_RPM_8930_SEL_NOTIFICATION,
504 .sel_last = MSM_RPM_8930_SEL_LAST,
505 .ver = {3, 0, 0},
506};
Praveen Chidambaram78499012011-11-01 17:15:17 -0600507struct platform_device msm8930_rpm_device = {
508 .name = "msm_rpm",
509 .id = -1,
510};
511
512static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
513 .phys_addr_base = 0x0010C000,
514 .reg_offsets = {
515 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
516 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
517 },
518 .phys_size = SZ_8K,
519 .log_len = 4096, /* log's buffer length in bytes */
520 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
521};
522
523struct platform_device msm8930_rpm_log_device = {
524 .name = "msm_rpm_log",
525 .id = -1,
526 .dev = {
527 .platform_data = &msm_rpm_log_pdata,
528 },
529};
530
531static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +0530532 .phys_addr_base = 0x0010DD04,
533 .phys_size = SZ_256,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600534};
535
536struct platform_device msm8930_rpm_stat_device = {
537 .name = "msm_rpm_stat",
538 .id = -1,
539 .dev = {
540 .platform_data = &msm_rpm_stat_pdata,
541 },
542};
543
Girish Mahadevan898c56d2012-06-05 16:09:19 -0600544static struct resource msm_rpm_rbcpr_resource = {
545 .start = 0x0010CB00,
546 .end = 0x0010CB00 + SZ_8K - 1,
547 .flags = IORESOURCE_MEM,
548};
549
550static struct msm_rpmrbcpr_platform_data msm_rpm_rbcpr_pdata = {
551 .rbcpr_data = {
552 .upside_steps = 1,
553 .downside_steps = 2,
554 .svs_voltage = 1050000,
555 .nominal_voltage = 1162500,
556 .turbo_voltage = 1287500,
557 },
558};
559
560struct platform_device msm8930_rpm_rbcpr_device = {
561 .name = "msm_rpm_rbcpr",
562 .id = -1,
563 .dev = {
564 .platform_data = &msm_rpm_rbcpr_pdata,
565 },
566 .resource = &msm_rpm_rbcpr_resource,
567};
568
Gagan Maccd5b3272012-02-09 18:13:10 -0700569struct platform_device msm_bus_8930_sys_fabric = {
570 .name = "msm_bus_fabric",
571 .id = MSM_BUS_FAB_SYSTEM,
572};
573struct platform_device msm_bus_8930_apps_fabric = {
574 .name = "msm_bus_fabric",
575 .id = MSM_BUS_FAB_APPSS,
576};
577struct platform_device msm_bus_8930_mm_fabric = {
578 .name = "msm_bus_fabric",
579 .id = MSM_BUS_FAB_MMSS,
580};
581struct platform_device msm_bus_8930_sys_fpb = {
582 .name = "msm_bus_fabric",
583 .id = MSM_BUS_FAB_SYSTEM_FPB,
584};
585struct platform_device msm_bus_8930_cpss_fpb = {
586 .name = "msm_bus_fabric",
587 .id = MSM_BUS_FAB_CPSS_FPB,
588};
589
Matt Wagantallab730bd2012-06-07 20:13:51 -0700590struct platform_device msm8627_device_acpuclk = {
591 .name = "acpuclk-8627",
592 .id = -1,
593};
594
Patrick Dalya3b73c42012-08-28 13:39:17 -0700595static struct acpuclk_platform_data acpuclk_8930_pdata = {
596 .uses_pm8917 = false,
597};
598
Matt Wagantall6dcfa922012-06-07 20:13:51 -0700599struct platform_device msm8930_device_acpuclk = {
600 .name = "acpuclk-8930",
601 .id = -1,
Patrick Dalya3b73c42012-08-28 13:39:17 -0700602 .dev = {
603 .platform_data = &acpuclk_8930_pdata,
604 },
Matt Wagantall6dcfa922012-06-07 20:13:51 -0700605};
606
Tianyi Gou12370f12012-07-23 19:13:57 -0700607struct platform_device msm8930aa_device_acpuclk = {
608 .name = "acpuclk-8930aa",
609 .id = -1,
610};
611
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700612static struct fs_driver_data gfx3d_fs_data = {
613 .clks = (struct fs_clk_data[]){
614 { .name = "core_clk", .reset_rate = 27000000 },
615 { .name = "iface_clk" },
616 { .name = "bus_clk" },
617 { 0 }
618 },
619 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
620};
621
622static struct fs_driver_data ijpeg_fs_data = {
623 .clks = (struct fs_clk_data[]){
624 { .name = "core_clk" },
625 { .name = "iface_clk" },
626 { .name = "bus_clk" },
627 { 0 }
628 },
629 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
630};
631
Tianyi Gou723843b2012-06-13 15:24:56 -0700632static struct fs_driver_data mdp_fs_data_8930 = {
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700633 .clks = (struct fs_clk_data[]){
634 { .name = "core_clk" },
635 { .name = "iface_clk" },
636 { .name = "bus_clk" },
637 { .name = "vsync_clk" },
638 { .name = "lut_clk" },
639 { .name = "tv_src_clk" },
640 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -0700641 { .name = "reset1_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700642 { 0 }
643 },
644 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
645 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
646};
647
Tianyi Gou723843b2012-06-13 15:24:56 -0700648static struct fs_driver_data mdp_fs_data_8627 = {
649 .clks = (struct fs_clk_data[]){
650 { .name = "core_clk" },
651 { .name = "iface_clk" },
652 { .name = "bus_clk" },
653 { .name = "vsync_clk" },
654 { .name = "lut_clk" },
655 { .name = "reset1_clk" },
656 { 0 }
657 },
658 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
659 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
660};
661
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700662static struct fs_driver_data rot_fs_data = {
663 .clks = (struct fs_clk_data[]){
664 { .name = "core_clk" },
665 { .name = "iface_clk" },
666 { .name = "bus_clk" },
667 { 0 }
668 },
669 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
670};
671
672static struct fs_driver_data ved_fs_data = {
673 .clks = (struct fs_clk_data[]){
674 { .name = "core_clk" },
675 { .name = "iface_clk" },
676 { .name = "bus_clk" },
677 { 0 }
678 },
679 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
680 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
681};
682
683static struct fs_driver_data vfe_fs_data = {
684 .clks = (struct fs_clk_data[]){
685 { .name = "core_clk" },
686 { .name = "iface_clk" },
687 { .name = "bus_clk" },
688 { 0 }
689 },
690 .bus_port0 = MSM_BUS_MASTER_VFE,
691};
692
693static struct fs_driver_data vpe_fs_data = {
694 .clks = (struct fs_clk_data[]){
695 { .name = "core_clk" },
696 { .name = "iface_clk" },
697 { .name = "bus_clk" },
698 { 0 }
699 },
700 .bus_port0 = MSM_BUS_MASTER_VPE,
701};
702
703struct platform_device *msm8930_footswitch[] __initdata = {
Tianyi Gou723843b2012-06-13 15:24:56 -0700704 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8930),
Matt Wagantall316f2fc2012-05-03 20:41:42 -0700705 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -0700706 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -0700707 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
708 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -0700709 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -0700710 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700711};
712unsigned msm8930_num_footswitch __initdata = ARRAY_SIZE(msm8930_footswitch);
713
Tianyi Gou723843b2012-06-13 15:24:56 -0700714struct platform_device *msm8627_footswitch[] __initdata = {
715 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8627),
716 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
717 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
718 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
719 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
720 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
721 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
722};
723unsigned msm8627_num_footswitch __initdata = ARRAY_SIZE(msm8627_footswitch);
724
Arun Menonaabf2632012-02-24 15:30:47 -0800725/* MSM Video core device */
726#ifdef CONFIG_MSM_BUS_SCALING
727static struct msm_bus_vectors vidc_init_vectors[] = {
728 {
729 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
730 .dst = MSM_BUS_SLAVE_EBI_CH0,
731 .ab = 0,
732 .ib = 0,
733 },
734 {
735 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
736 .dst = MSM_BUS_SLAVE_EBI_CH0,
737 .ab = 0,
738 .ib = 0,
739 },
740 {
741 .src = MSM_BUS_MASTER_AMPSS_M0,
742 .dst = MSM_BUS_SLAVE_EBI_CH0,
743 .ab = 0,
744 .ib = 0,
745 },
746 {
747 .src = MSM_BUS_MASTER_AMPSS_M0,
748 .dst = MSM_BUS_SLAVE_EBI_CH0,
749 .ab = 0,
750 .ib = 0,
751 },
752};
753static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
754 {
755 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
756 .dst = MSM_BUS_SLAVE_EBI_CH0,
757 .ab = 54525952,
758 .ib = 436207616,
759 },
760 {
761 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
762 .dst = MSM_BUS_SLAVE_EBI_CH0,
763 .ab = 72351744,
764 .ib = 289406976,
765 },
766 {
767 .src = MSM_BUS_MASTER_AMPSS_M0,
768 .dst = MSM_BUS_SLAVE_EBI_CH0,
769 .ab = 500000,
770 .ib = 1000000,
771 },
772 {
773 .src = MSM_BUS_MASTER_AMPSS_M0,
774 .dst = MSM_BUS_SLAVE_EBI_CH0,
775 .ab = 500000,
776 .ib = 1000000,
777 },
778};
779static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
780 {
781 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
782 .dst = MSM_BUS_SLAVE_EBI_CH0,
783 .ab = 40894464,
784 .ib = 327155712,
785 },
786 {
787 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
788 .dst = MSM_BUS_SLAVE_EBI_CH0,
789 .ab = 48234496,
790 .ib = 192937984,
791 },
792 {
793 .src = MSM_BUS_MASTER_AMPSS_M0,
794 .dst = MSM_BUS_SLAVE_EBI_CH0,
795 .ab = 500000,
796 .ib = 2000000,
797 },
798 {
799 .src = MSM_BUS_MASTER_AMPSS_M0,
800 .dst = MSM_BUS_SLAVE_EBI_CH0,
801 .ab = 500000,
802 .ib = 2000000,
803 },
804};
805static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
806 {
807 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
808 .dst = MSM_BUS_SLAVE_EBI_CH0,
809 .ab = 163577856,
810 .ib = 1308622848,
811 },
812 {
813 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
814 .dst = MSM_BUS_SLAVE_EBI_CH0,
815 .ab = 219152384,
816 .ib = 876609536,
817 },
818 {
819 .src = MSM_BUS_MASTER_AMPSS_M0,
820 .dst = MSM_BUS_SLAVE_EBI_CH0,
821 .ab = 1750000,
822 .ib = 3500000,
823 },
824 {
825 .src = MSM_BUS_MASTER_AMPSS_M0,
826 .dst = MSM_BUS_SLAVE_EBI_CH0,
827 .ab = 1750000,
828 .ib = 3500000,
829 },
830};
831static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
832 {
833 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
834 .dst = MSM_BUS_SLAVE_EBI_CH0,
835 .ab = 121634816,
836 .ib = 973078528,
837 },
838 {
839 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
840 .dst = MSM_BUS_SLAVE_EBI_CH0,
841 .ab = 155189248,
842 .ib = 620756992,
843 },
844 {
845 .src = MSM_BUS_MASTER_AMPSS_M0,
846 .dst = MSM_BUS_SLAVE_EBI_CH0,
847 .ab = 1750000,
848 .ib = 7000000,
849 },
850 {
851 .src = MSM_BUS_MASTER_AMPSS_M0,
852 .dst = MSM_BUS_SLAVE_EBI_CH0,
853 .ab = 1750000,
854 .ib = 7000000,
855 },
856};
857static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
858 {
859 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
860 .dst = MSM_BUS_SLAVE_EBI_CH0,
861 .ab = 372244480,
862 .ib = 2560000000U,
863 },
864 {
865 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
866 .dst = MSM_BUS_SLAVE_EBI_CH0,
867 .ab = 501219328,
868 .ib = 2560000000U,
869 },
870 {
871 .src = MSM_BUS_MASTER_AMPSS_M0,
872 .dst = MSM_BUS_SLAVE_EBI_CH0,
873 .ab = 2500000,
874 .ib = 5000000,
875 },
876 {
877 .src = MSM_BUS_MASTER_AMPSS_M0,
878 .dst = MSM_BUS_SLAVE_EBI_CH0,
879 .ab = 2500000,
880 .ib = 5000000,
881 },
882};
883static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
884 {
885 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
886 .dst = MSM_BUS_SLAVE_EBI_CH0,
887 .ab = 222298112,
888 .ib = 2560000000U,
889 },
890 {
891 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
892 .dst = MSM_BUS_SLAVE_EBI_CH0,
893 .ab = 330301440,
894 .ib = 2560000000U,
895 },
896 {
897 .src = MSM_BUS_MASTER_AMPSS_M0,
898 .dst = MSM_BUS_SLAVE_EBI_CH0,
899 .ab = 2500000,
900 .ib = 700000000,
901 },
902 {
903 .src = MSM_BUS_MASTER_AMPSS_M0,
904 .dst = MSM_BUS_SLAVE_EBI_CH0,
905 .ab = 2500000,
906 .ib = 10000000,
907 },
908};
Arun Menonb31fefd2012-07-19 14:02:13 -0700909static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
910 {
911 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
912 .dst = MSM_BUS_SLAVE_EBI_CH0,
913 .ab = 222298112,
914 .ib = 3522000000U,
915 },
916 {
917 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
918 .dst = MSM_BUS_SLAVE_EBI_CH0,
919 .ab = 330301440,
920 .ib = 3522000000U,
921 },
922 {
923 .src = MSM_BUS_MASTER_AMPSS_M0,
924 .dst = MSM_BUS_SLAVE_EBI_CH0,
925 .ab = 2500000,
926 .ib = 700000000,
927 },
928 {
929 .src = MSM_BUS_MASTER_AMPSS_M0,
930 .dst = MSM_BUS_SLAVE_EBI_CH0,
931 .ab = 2500000,
932 .ib = 10000000,
933 },
934};
935static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
936 {
937 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
938 .dst = MSM_BUS_SLAVE_EBI_CH0,
939 .ab = 222298112,
940 .ib = 3522000000U,
941 },
942 {
943 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
944 .dst = MSM_BUS_SLAVE_EBI_CH0,
945 .ab = 330301440,
946 .ib = 3522000000U,
947 },
948 {
949 .src = MSM_BUS_MASTER_AMPSS_M0,
950 .dst = MSM_BUS_SLAVE_EBI_CH0,
951 .ab = 2500000,
952 .ib = 700000000,
953 },
954 {
955 .src = MSM_BUS_MASTER_AMPSS_M0,
956 .dst = MSM_BUS_SLAVE_EBI_CH0,
957 .ab = 2500000,
958 .ib = 10000000,
959 },
960};
Arun Menonaabf2632012-02-24 15:30:47 -0800961
962static struct msm_bus_paths vidc_bus_client_config[] = {
963 {
964 ARRAY_SIZE(vidc_init_vectors),
965 vidc_init_vectors,
966 },
967 {
968 ARRAY_SIZE(vidc_venc_vga_vectors),
969 vidc_venc_vga_vectors,
970 },
971 {
972 ARRAY_SIZE(vidc_vdec_vga_vectors),
973 vidc_vdec_vga_vectors,
974 },
975 {
976 ARRAY_SIZE(vidc_venc_720p_vectors),
977 vidc_venc_720p_vectors,
978 },
979 {
980 ARRAY_SIZE(vidc_vdec_720p_vectors),
981 vidc_vdec_720p_vectors,
982 },
983 {
984 ARRAY_SIZE(vidc_venc_1080p_vectors),
985 vidc_venc_1080p_vectors,
986 },
987 {
988 ARRAY_SIZE(vidc_vdec_1080p_vectors),
989 vidc_vdec_1080p_vectors,
990 },
Arun Menonb31fefd2012-07-19 14:02:13 -0700991 {
992 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
993 vidc_vdec_1080p_turbo_vectors,
994 },
995 {
996 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
997 vidc_vdec_1080p_turbo_vectors,
998 },
Arun Menonaabf2632012-02-24 15:30:47 -0800999};
1000
1001static struct msm_bus_scale_pdata vidc_bus_client_data = {
1002 vidc_bus_client_config,
1003 ARRAY_SIZE(vidc_bus_client_config),
1004 .name = "vidc",
1005};
1006#endif
1007
1008#define MSM_VIDC_BASE_PHYS 0x04400000
1009#define MSM_VIDC_BASE_SIZE 0x00100000
1010
1011static struct resource apq8930_device_vidc_resources[] = {
1012 {
1013 .start = MSM_VIDC_BASE_PHYS,
1014 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1015 .flags = IORESOURCE_MEM,
1016 },
1017 {
1018 .start = VCODEC_IRQ,
1019 .end = VCODEC_IRQ,
1020 .flags = IORESOURCE_IRQ,
1021 },
1022};
1023
1024struct msm_vidc_platform_data apq8930_vidc_platform_data = {
1025#ifdef CONFIG_MSM_BUS_SCALING
1026 .vidc_bus_client_pdata = &vidc_bus_client_data,
1027#endif
1028#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1029 .memtype = ION_CP_MM_HEAP_ID,
1030 .enable_ion = 1,
Deepak Kotur8097f782012-05-14 14:13:06 -07001031 .cp_enabled = 1,
Arun Menonaabf2632012-02-24 15:30:47 -08001032#else
1033 .memtype = MEMTYPE_EBI1,
1034 .enable_ion = 0,
1035#endif
Anil Gahlotd0ce26d2012-05-08 17:58:46 -07001036 .disable_dmx = 1,
Arun Menonaabf2632012-02-24 15:30:47 -08001037 .disable_fullhd = 0,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301038 .fw_addr = 0x9fe00000,
Arun Menonaabf2632012-02-24 15:30:47 -08001039};
1040
1041struct platform_device apq8930_msm_device_vidc = {
1042 .name = "msm_vidc",
1043 .id = 0,
1044 .num_resources = ARRAY_SIZE(apq8930_device_vidc_resources),
1045 .resource = apq8930_device_vidc_resources,
1046 .dev = {
1047 .platform_data = &apq8930_vidc_platform_data,
1048 },
1049};
1050
1051struct platform_device *vidc_device[] __initdata = {
1052 &apq8930_msm_device_vidc
1053};
1054
1055void __init msm8930_add_vidc_device(void)
1056{
1057 if (cpu_is_msm8627()) {
1058 struct msm_vidc_platform_data *pdata;
1059 pdata = (struct msm_vidc_platform_data *)
1060 apq8930_msm_device_vidc.dev.platform_data;
1061 pdata->disable_fullhd = 1;
1062 }
1063 platform_add_devices(vidc_device, ARRAY_SIZE(vidc_device));
1064}
Laura Abbott0577d7b2012-04-17 11:14:30 -07001065
1066struct msm_iommu_domain_name msm8930_iommu_ctx_names[] = {
1067 /* Camera */
1068 {
1069 .name = "vpe_src",
1070 .domain = CAMERA_DOMAIN,
1071 },
1072 /* Camera */
1073 {
1074 .name = "vpe_dst",
1075 .domain = CAMERA_DOMAIN,
1076 },
1077 /* Camera */
1078 {
1079 .name = "vfe_imgwr",
1080 .domain = CAMERA_DOMAIN,
1081 },
1082 /* Camera */
1083 {
1084 .name = "vfe_misc",
1085 .domain = CAMERA_DOMAIN,
1086 },
1087 /* Camera */
1088 {
1089 .name = "ijpeg_src",
1090 .domain = CAMERA_DOMAIN,
1091 },
1092 /* Camera */
1093 {
1094 .name = "ijpeg_dst",
1095 .domain = CAMERA_DOMAIN,
1096 },
1097 /* Camera */
1098 {
1099 .name = "jpegd_src",
1100 .domain = CAMERA_DOMAIN,
1101 },
1102 /* Camera */
1103 {
1104 .name = "jpegd_dst",
1105 .domain = CAMERA_DOMAIN,
1106 },
1107 /* Rotator */
1108 {
1109 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07001110 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001111 },
1112 /* Rotator */
1113 {
1114 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07001115 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001116 },
1117 /* Video */
1118 {
1119 .name = "vcodec_a_mm1",
1120 .domain = VIDEO_DOMAIN,
1121 },
1122 /* Video */
1123 {
1124 .name = "vcodec_b_mm2",
1125 .domain = VIDEO_DOMAIN,
1126 },
1127 /* Video */
1128 {
1129 .name = "vcodec_a_stream",
1130 .domain = VIDEO_DOMAIN,
1131 },
1132};
1133
1134static struct mem_pool msm8930_video_pools[] = {
1135 /*
1136 * Video hardware has the following requirements:
1137 * 1. All video addresses used by the video hardware must be at a higher
1138 * address than video firmware address.
1139 * 2. Video hardware can only access a range of 256MB from the base of
1140 * the video firmware.
1141 */
1142 [VIDEO_FIRMWARE_POOL] =
1143 /* Low addresses, intended for video firmware */
1144 {
1145 .paddr = SZ_128K,
1146 .size = SZ_16M - SZ_128K,
1147 },
1148 [VIDEO_MAIN_POOL] =
1149 /* Main video pool */
1150 {
1151 .paddr = SZ_16M,
1152 .size = SZ_256M - SZ_16M,
1153 },
1154 [GEN_POOL] =
1155 /* Remaining address space up to 2G */
1156 {
1157 .paddr = SZ_256M,
1158 .size = SZ_2G - SZ_256M,
1159 },
1160};
1161
1162static struct mem_pool msm8930_camera_pools[] = {
1163 [GEN_POOL] =
1164 /* One address space for camera */
1165 {
1166 .paddr = SZ_128K,
1167 .size = SZ_2G - SZ_128K,
1168 },
1169};
1170
Olav Hauganef95ae32012-05-15 09:50:30 -07001171static struct mem_pool msm8930_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07001172 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07001173 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07001174 {
1175 .paddr = SZ_128K,
1176 .size = SZ_2G - SZ_128K,
1177 },
1178};
1179
Olav Hauganef95ae32012-05-15 09:50:30 -07001180static struct mem_pool msm8930_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07001181 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07001182 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07001183 {
1184 .paddr = SZ_128K,
1185 .size = SZ_2G - SZ_128K,
1186 },
1187};
1188
1189static struct msm_iommu_domain msm8930_iommu_domains[] = {
1190 [VIDEO_DOMAIN] = {
1191 .iova_pools = msm8930_video_pools,
1192 .npools = ARRAY_SIZE(msm8930_video_pools),
1193 },
1194 [CAMERA_DOMAIN] = {
1195 .iova_pools = msm8930_camera_pools,
1196 .npools = ARRAY_SIZE(msm8930_camera_pools),
1197 },
Olav Hauganef95ae32012-05-15 09:50:30 -07001198 [DISPLAY_READ_DOMAIN] = {
1199 .iova_pools = msm8930_display_read_pools,
1200 .npools = ARRAY_SIZE(msm8930_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07001201 },
Olav Hauganef95ae32012-05-15 09:50:30 -07001202 [ROTATOR_SRC_DOMAIN] = {
1203 .iova_pools = msm8930_rotator_src_pools,
1204 .npools = ARRAY_SIZE(msm8930_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07001205 },
1206};
1207
1208struct iommu_domains_pdata msm8930_iommu_domain_pdata = {
1209 .domains = msm8930_iommu_domains,
1210 .ndomains = ARRAY_SIZE(msm8930_iommu_domains),
1211 .domain_names = msm8930_iommu_ctx_names,
1212 .nnames = ARRAY_SIZE(msm8930_iommu_ctx_names),
1213 .domain_alloc_flags = 0,
1214};
1215
1216struct platform_device msm8930_iommu_domain_device = {
1217 .name = "iommu_domains",
1218 .id = -1,
1219 .dev = {
1220 .platform_data = &msm8930_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07001221 }
1222};
1223
1224struct msm_rtb_platform_data msm8930_rtb_pdata = {
1225 .size = SZ_1M,
1226};
1227
1228static int __init msm_rtb_set_buffer_size(char *p)
1229{
1230 int s;
1231
1232 s = memparse(p, NULL);
1233 msm8930_rtb_pdata.size = ALIGN(s, SZ_4K);
1234 return 0;
1235}
1236early_param("msm_rtb_size", msm_rtb_set_buffer_size);
1237
1238
1239struct platform_device msm8930_rtb_device = {
1240 .name = "msm_rtb",
1241 .id = -1,
1242 .dev = {
1243 .platform_data = &msm8930_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001244 },
1245};
Laura Abbottf3173042012-05-29 15:23:18 -07001246
1247#define MSM8930_L1_SIZE SZ_1M
1248/*
1249 * The actual L2 size is smaller but we need a larger buffer
1250 * size to store other dump information
1251 */
1252#define MSM8930_L2_SIZE SZ_4M
1253
1254struct msm_cache_dump_platform_data msm8930_cache_dump_pdata = {
1255 .l2_size = MSM8930_L2_SIZE,
1256 .l1_size = MSM8930_L1_SIZE,
1257};
1258
1259struct platform_device msm8930_cache_dump_device = {
1260 .name = "msm_cache_dump",
1261 .id = -1,
1262 .dev = {
1263 .platform_data = &msm8930_cache_dump_pdata,
1264 },
1265};