blob: 4956c3cea73172923cff3f2166eff9711a727e1c [file] [log] [blame]
Erik Gilling5ad36c52010-03-15 23:04:46 -07001/*
Colin Cross938fa342011-05-01 14:10:10 -07002 * Copyright (C) 2011 Google, Inc.
Erik Gilling5ad36c52010-03-15 23:04:46 -07003 *
4 * Author:
Colin Cross938fa342011-05-01 14:10:10 -07005 * Colin Cross <ccross@android.com>
Erik Gilling5ad36c52010-03-15 23:04:46 -07006 *
Gary King460907b2010-04-05 20:30:59 -07007 * Copyright (C) 2010, NVIDIA Corporation
8 *
Erik Gilling5ad36c52010-03-15 23:04:46 -07009 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
Erik Gilling5ad36c52010-03-15 23:04:46 -070021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/io.h>
24
25#include <asm/hardware/gic.h>
26
27#include <mach/iomap.h>
28
29#include "board.h"
30
Colin Crossd1d8c662011-05-01 15:26:51 -070031#define INT_SYS_NR (INT_GPIO_BASE - INT_PRI_BASE)
32#define INT_SYS_SZ (INT_SEC_BASE - INT_PRI_BASE)
33#define PPI_NR ((INT_SYS_NR+INT_SYS_SZ-1)/INT_SYS_SZ)
34
35#define ICTLR_CPU_IEP_VFIQ 0x08
36#define ICTLR_CPU_IEP_FIR 0x14
37#define ICTLR_CPU_IEP_FIR_SET 0x18
38#define ICTLR_CPU_IEP_FIR_CLR 0x1c
39
40#define ICTLR_CPU_IER 0x20
41#define ICTLR_CPU_IER_SET 0x24
42#define ICTLR_CPU_IER_CLR 0x28
43#define ICTLR_CPU_IEP_CLASS 0x2C
44
45#define ICTLR_COP_IER 0x30
46#define ICTLR_COP_IER_SET 0x34
47#define ICTLR_COP_IER_CLR 0x38
48#define ICTLR_COP_IEP_CLASS 0x3c
49
50#define NUM_ICTLRS 4
51#define FIRST_LEGACY_IRQ 32
52
53static void __iomem *ictlr_reg_base[] = {
54 IO_ADDRESS(TEGRA_PRIMARY_ICTLR_BASE),
55 IO_ADDRESS(TEGRA_SECONDARY_ICTLR_BASE),
56 IO_ADDRESS(TEGRA_TERTIARY_ICTLR_BASE),
57 IO_ADDRESS(TEGRA_QUATERNARY_ICTLR_BASE),
58};
59
60static inline void tegra_irq_write_mask(unsigned int irq, unsigned long reg)
61{
62 void __iomem *base;
63 u32 mask;
64
65 BUG_ON(irq < FIRST_LEGACY_IRQ ||
66 irq >= FIRST_LEGACY_IRQ + NUM_ICTLRS * 32);
67
68 base = ictlr_reg_base[(irq - FIRST_LEGACY_IRQ) / 32];
69 mask = BIT((irq - FIRST_LEGACY_IRQ) % 32);
70
71 __raw_writel(mask, base + reg);
72}
73
Lennert Buytenhek37337a82010-11-29 11:14:46 +010074static void tegra_mask(struct irq_data *d)
Gary King460907b2010-04-05 20:30:59 -070075{
Colin Crossd1d8c662011-05-01 15:26:51 -070076 if (d->irq < FIRST_LEGACY_IRQ)
77 return;
78
79 tegra_irq_write_mask(d->irq, ICTLR_CPU_IER_CLR);
Gary King460907b2010-04-05 20:30:59 -070080}
81
Lennert Buytenhek37337a82010-11-29 11:14:46 +010082static void tegra_unmask(struct irq_data *d)
Gary King460907b2010-04-05 20:30:59 -070083{
Colin Crossd1d8c662011-05-01 15:26:51 -070084 if (d->irq < FIRST_LEGACY_IRQ)
85 return;
86
87 tegra_irq_write_mask(d->irq, ICTLR_CPU_IER_SET);
Gary King460907b2010-04-05 20:30:59 -070088}
89
Colin Cross26d902c2011-02-09 22:17:17 -080090static void tegra_ack(struct irq_data *d)
91{
Colin Crossd1d8c662011-05-01 15:26:51 -070092 if (d->irq < FIRST_LEGACY_IRQ)
93 return;
94
95 tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_CLR);
Colin Cross26d902c2011-02-09 22:17:17 -080096}
97
Colin Cross4bd66cf2011-05-01 15:27:34 -070098static void tegra_eoi(struct irq_data *d)
99{
100 if (d->irq < FIRST_LEGACY_IRQ)
101 return;
102
103 tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_CLR);
104}
105
Colin Cross26d902c2011-02-09 22:17:17 -0800106static int tegra_retrigger(struct irq_data *d)
107{
Colin Crossd1d8c662011-05-01 15:26:51 -0700108 if (d->irq < FIRST_LEGACY_IRQ)
Colin Cross938fa342011-05-01 14:10:10 -0700109 return 0;
110
Colin Crossd1d8c662011-05-01 15:26:51 -0700111 tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_SET);
112
Colin Cross26d902c2011-02-09 22:17:17 -0800113 return 1;
114}
115
Erik Gilling5ad36c52010-03-15 23:04:46 -0700116void __init tegra_init_irq(void)
117{
Colin Crossd1d8c662011-05-01 15:26:51 -0700118 int i;
119
120 for (i = 0; i < NUM_ICTLRS; i++) {
121 void __iomem *ictlr = ictlr_reg_base[i];
122 writel(~0, ictlr + ICTLR_CPU_IER_CLR);
123 writel(0, ictlr + ICTLR_CPU_IEP_CLASS);
124 }
Gary King460907b2010-04-05 20:30:59 -0700125
Colin Cross938fa342011-05-01 14:10:10 -0700126 gic_arch_extn.irq_ack = tegra_ack;
Colin Cross4bd66cf2011-05-01 15:27:34 -0700127 gic_arch_extn.irq_eoi = tegra_eoi;
Colin Cross938fa342011-05-01 14:10:10 -0700128 gic_arch_extn.irq_mask = tegra_mask;
129 gic_arch_extn.irq_unmask = tegra_unmask;
130 gic_arch_extn.irq_retrigger = tegra_retrigger;
131
Russell Kingb580b892010-12-04 15:55:14 +0000132 gic_init(0, 29, IO_ADDRESS(TEGRA_ARM_INT_DIST_BASE),
133 IO_ADDRESS(TEGRA_ARM_PERIF_BASE + 0x100));
Erik Gilling5ad36c52010-03-15 23:04:46 -0700134}