blob: 69a61367e4b88a50031f6c669e61741c33cf8ea2 [file] [log] [blame]
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -04001/*
2 * arch/arm/plat-orion/time.c
3 *
4 * Marvell Orion SoC timer handling.
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 *
10 * Timer 0 is used as free-running clocksource, while timer 1 is
11 * used as clock_event_device.
12 */
13
14#include <linux/kernel.h>
Nicolas Pitrea399e3f2009-05-15 00:42:36 -040015#include <linux/sched.h>
Nicolas Pitrea399e3f2009-05-15 00:42:36 -040016#include <linux/timer.h>
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040017#include <linux/clockchips.h>
18#include <linux/interrupt.h>
19#include <linux/irq.h>
Russell Kingf06a1622010-12-15 21:55:06 +000020#include <asm/sched_clock.h>
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040021
22/*
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020023 * MBus bridge block registers.
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040024 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020025#define BRIDGE_CAUSE_OFF 0x0110
26#define BRIDGE_MASK_OFF 0x0114
27#define BRIDGE_INT_TIMER0 0x0002
28#define BRIDGE_INT_TIMER1 0x0004
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040029
30
31/*
32 * Timer block registers.
33 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020034#define TIMER_CTRL_OFF 0x0000
35#define TIMER0_EN 0x0001
36#define TIMER0_RELOAD_EN 0x0002
37#define TIMER1_EN 0x0004
38#define TIMER1_RELOAD_EN 0x0008
39#define TIMER0_RELOAD_OFF 0x0010
40#define TIMER0_VAL_OFF 0x0014
41#define TIMER1_RELOAD_OFF 0x0018
42#define TIMER1_VAL_OFF 0x001c
43
44
45/*
46 * SoC-specific data.
47 */
48static void __iomem *bridge_base;
49static u32 bridge_timer1_clr_mask;
50static void __iomem *timer_base;
51
52
53/*
54 * Number of timer ticks per jiffy.
55 */
56static u32 ticks_per_jiffy;
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040057
58
59/*
Stefan Agner8a3269f2009-05-12 10:30:41 -070060 * Orion's sched_clock implementation. It has a resolution of
Russell Kingf06a1622010-12-15 21:55:06 +000061 * at least 7.5ns (133MHz TCLK).
Stefan Agner8a3269f2009-05-12 10:30:41 -070062 */
Russell Kingf06a1622010-12-15 21:55:06 +000063static DEFINE_CLOCK_DATA(cd);
Stefan Agner8a3269f2009-05-12 10:30:41 -070064
Russell King5e06b642010-12-15 19:19:25 +000065unsigned long long notrace sched_clock(void)
Stefan Agner8a3269f2009-05-12 10:30:41 -070066{
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020067 u32 cyc = ~readl(timer_base + TIMER0_VAL_OFF);
Russell Kingf06a1622010-12-15 21:55:06 +000068 return cyc_to_sched_clock(&cd, cyc, (u32)~0);
Nicolas Pitrea399e3f2009-05-15 00:42:36 -040069}
70
Nicolas Pitrea399e3f2009-05-15 00:42:36 -040071
Russell Kingf06a1622010-12-15 21:55:06 +000072static void notrace orion_update_sched_clock(void)
Nicolas Pitrea399e3f2009-05-15 00:42:36 -040073{
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020074 u32 cyc = ~readl(timer_base + TIMER0_VAL_OFF);
Russell Kingf06a1622010-12-15 21:55:06 +000075 update_sched_clock(&cd, cyc, (u32)~0);
Nicolas Pitrea399e3f2009-05-15 00:42:36 -040076}
77
78static void __init setup_sched_clock(unsigned long tclk)
79{
Russell Kingf06a1622010-12-15 21:55:06 +000080 init_sched_clock(&cd, orion_update_sched_clock, 32, tclk);
Stefan Agner8a3269f2009-05-12 10:30:41 -070081}
82
83/*
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040084 * Clockevent handling.
85 */
86static int
87orion_clkevt_next_event(unsigned long delta, struct clock_event_device *dev)
88{
89 unsigned long flags;
90 u32 u;
91
92 if (delta == 0)
93 return -ETIME;
94
95 local_irq_save(flags);
96
97 /*
98 * Clear and enable clockevent timer interrupt.
99 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200100 writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400101
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200102 u = readl(bridge_base + BRIDGE_MASK_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400103 u |= BRIDGE_INT_TIMER1;
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200104 writel(u, bridge_base + BRIDGE_MASK_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400105
106 /*
107 * Setup new clockevent timer value.
108 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200109 writel(delta, timer_base + TIMER1_VAL_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400110
111 /*
112 * Enable the timer.
113 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200114 u = readl(timer_base + TIMER_CTRL_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400115 u = (u & ~TIMER1_RELOAD_EN) | TIMER1_EN;
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200116 writel(u, timer_base + TIMER_CTRL_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400117
118 local_irq_restore(flags);
119
120 return 0;
121}
122
123static void
124orion_clkevt_mode(enum clock_event_mode mode, struct clock_event_device *dev)
125{
126 unsigned long flags;
127 u32 u;
128
129 local_irq_save(flags);
130 if (mode == CLOCK_EVT_MODE_PERIODIC) {
131 /*
132 * Setup timer to fire at 1/HZ intervals.
133 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200134 writel(ticks_per_jiffy - 1, timer_base + TIMER1_RELOAD_OFF);
135 writel(ticks_per_jiffy - 1, timer_base + TIMER1_VAL_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400136
137 /*
138 * Enable timer interrupt.
139 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200140 u = readl(bridge_base + BRIDGE_MASK_OFF);
141 writel(u | BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400142
143 /*
144 * Enable timer.
145 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200146 u = readl(timer_base + TIMER_CTRL_OFF);
147 writel(u | TIMER1_EN | TIMER1_RELOAD_EN,
148 timer_base + TIMER_CTRL_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400149 } else {
150 /*
151 * Disable timer.
152 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200153 u = readl(timer_base + TIMER_CTRL_OFF);
154 writel(u & ~TIMER1_EN, timer_base + TIMER_CTRL_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400155
156 /*
157 * Disable timer interrupt.
158 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200159 u = readl(bridge_base + BRIDGE_MASK_OFF);
160 writel(u & ~BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400161
162 /*
163 * ACK pending timer interrupt.
164 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200165 writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400166
167 }
168 local_irq_restore(flags);
169}
170
171static struct clock_event_device orion_clkevt = {
172 .name = "orion_tick",
173 .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
174 .shift = 32,
175 .rating = 300,
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400176 .set_next_event = orion_clkevt_next_event,
177 .set_mode = orion_clkevt_mode,
178};
179
180static irqreturn_t orion_timer_interrupt(int irq, void *dev_id)
181{
182 /*
183 * ACK timer interrupt and call event handler.
184 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200185 writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400186 orion_clkevt.event_handler(&orion_clkevt);
187
188 return IRQ_HANDLED;
189}
190
191static struct irqaction orion_timer_irq = {
192 .name = "orion_tick",
193 .flags = IRQF_DISABLED | IRQF_TIMER,
194 .handler = orion_timer_interrupt
195};
196
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200197void __init
198orion_time_set_base(u32 _timer_base)
199{
200 timer_base = (void __iomem *)_timer_base;
201}
202
203void __init
204orion_time_init(u32 _bridge_base, u32 _bridge_timer1_clr_mask,
205 unsigned int irq, unsigned int tclk)
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400206{
207 u32 u;
208
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200209 /*
210 * Set SoC-specific data.
211 */
212 bridge_base = (void __iomem *)_bridge_base;
213 bridge_timer1_clr_mask = _bridge_timer1_clr_mask;
214
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400215 ticks_per_jiffy = (tclk + HZ/2) / HZ;
216
Stefan Agner8a3269f2009-05-12 10:30:41 -0700217 /*
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200218 * Set scale and timer for sched_clock.
Stefan Agner8a3269f2009-05-12 10:30:41 -0700219 */
Nicolas Pitrea399e3f2009-05-15 00:42:36 -0400220 setup_sched_clock(tclk);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400221
222 /*
223 * Setup free-running clocksource timer (interrupts
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200224 * disabled).
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400225 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200226 writel(0xffffffff, timer_base + TIMER0_VAL_OFF);
227 writel(0xffffffff, timer_base + TIMER0_RELOAD_OFF);
228 u = readl(bridge_base + BRIDGE_MASK_OFF);
229 writel(u & ~BRIDGE_INT_TIMER0, bridge_base + BRIDGE_MASK_OFF);
230 u = readl(timer_base + TIMER_CTRL_OFF);
231 writel(u | TIMER0_EN | TIMER0_RELOAD_EN, timer_base + TIMER_CTRL_OFF);
Russell Kingbfe45e02011-05-08 15:33:30 +0100232 clocksource_mmio_init(timer_base + TIMER0_VAL_OFF, "orion_clocksource",
233 tclk, 300, 32, clocksource_mmio_readl_down);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400234
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400235 /*
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200236 * Setup clockevent timer (interrupt-driven).
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400237 */
238 setup_irq(irq, &orion_timer_irq);
239 orion_clkevt.mult = div_sc(tclk, NSEC_PER_SEC, orion_clkevt.shift);
240 orion_clkevt.max_delta_ns = clockevent_delta2ns(0xfffffffe, &orion_clkevt);
241 orion_clkevt.min_delta_ns = clockevent_delta2ns(1, &orion_clkevt);
Rusty Russell320ab2b2008-12-13 21:20:26 +1030242 orion_clkevt.cpumask = cpumask_of(0);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400243 clockevents_register_device(&orion_clkevt);
244}