blob: 91bad2f238423f2789386eb37d8b20c88987d363 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guyfb4961d2012-01-06 13:16:33 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-io.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include "iwl-agn-hw.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020038#include "iwl-op-mode.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070039#include "iwl-trans-pcie-int.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080040
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070041#define IWL_TX_CRC_SIZE 4
42#define IWL_TX_DELIMITER_SIZE 4
43
Johannes Berg70a18c52012-03-05 11:24:44 -080044/*
45 * mac80211 queues, ACs, hardware queues, FIFOs.
46 *
47 * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
48 *
49 * Mac80211 uses the following numbers, which we get as from it
50 * by way of skb_get_queue_mapping(skb):
51 *
52 * VO 0
53 * VI 1
54 * BE 2
55 * BK 3
56 *
57 *
58 * Regular (not A-MPDU) frames are put into hardware queues corresponding
59 * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
60 * own queue per aggregation session (RA/TID combination), such queues are
61 * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
62 * order to map frames to the right queue, we also need an AC->hw queue
63 * mapping. This is implemented here.
64 *
65 * Due to the way hw queues are set up (by the hw specific code), the AC->hw
66 * queue mapping is the identity mapping.
67 */
68
69static const u8 tid_to_ac[] = {
70 IEEE80211_AC_BE,
71 IEEE80211_AC_BK,
72 IEEE80211_AC_BK,
73 IEEE80211_AC_BE,
74 IEEE80211_AC_VI,
75 IEEE80211_AC_VI,
76 IEEE80211_AC_VO,
77 IEEE80211_AC_VO
78};
79
80
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030081/**
82 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
83 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070084void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030085 struct iwl_tx_queue *txq,
86 u16 byte_cnt)
87{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070088 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070089 struct iwl_trans_pcie *trans_pcie =
90 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030091 int write_ptr = txq->q.write_ptr;
92 int txq_id = txq->q.id;
93 u8 sec_ctl = 0;
94 u8 sta_id = 0;
95 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
96 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070097 struct iwl_tx_cmd *tx_cmd =
98 (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030099
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700100 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
101
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300102 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
103
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700104 sta_id = tx_cmd->sta_id;
105 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300106
107 switch (sec_ctl & TX_CMD_SEC_MSK) {
108 case TX_CMD_SEC_CCM:
109 len += CCMP_MIC_LEN;
110 break;
111 case TX_CMD_SEC_TKIP:
112 len += TKIP_ICV_LEN;
113 break;
114 case TX_CMD_SEC_WEP:
115 len += WEP_IV_LEN + WEP_ICV_LEN;
116 break;
117 }
118
119 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
120
121 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
122
123 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
124 scd_bc_tbl[txq_id].
125 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
126}
127
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800128/**
129 * iwl_txq_update_write_ptr - Send new write index to hardware
130 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700131void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800132{
133 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800134 int txq_id = txq->q.id;
135
136 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800137 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800138
Johannes Berg0dde86b2012-03-06 13:30:46 -0800139 if (cfg(trans)->base_params->shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800140 /* shadow register enabled */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200141 iwl_write32(trans, HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800142 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800143 } else {
144 /* if we're trying to save power */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700145 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800146 /* wake up nic if it's powered down ...
147 * uCode will wake up, and interrupt us again, so next
148 * time we'll skip this part. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200149 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800150
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800151 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700152 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800153 "Tx queue %d requesting wakeup,"
154 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200155 iwl_set_bit(trans, CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800156 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
157 return;
158 }
159
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200160 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800161 txq->q.write_ptr | (txq_id << 8));
162
163 /*
164 * else not in power-save mode,
165 * uCode will never sleep when we're
166 * trying to tx (during RFKILL, we're not trying to tx).
167 */
168 } else
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200169 iwl_write32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800170 txq->q.write_ptr | (txq_id << 8));
171 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800172 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800173}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800174
Johannes Berg214d14d2011-05-04 07:50:44 -0700175static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
176{
177 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
178
179 dma_addr_t addr = get_unaligned_le32(&tb->lo);
180 if (sizeof(dma_addr_t) > sizeof(u32))
181 addr |=
182 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
183
184 return addr;
185}
186
187static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
188{
189 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
190
191 return le16_to_cpu(tb->hi_n_len) >> 4;
192}
193
194static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
195 dma_addr_t addr, u16 len)
196{
197 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
198 u16 hi_n_len = len << 4;
199
200 put_unaligned_le32(addr, &tb->lo);
201 if (sizeof(dma_addr_t) > sizeof(u32))
202 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
203
204 tb->hi_n_len = cpu_to_le16(hi_n_len);
205
206 tfd->num_tbs = idx + 1;
207}
208
209static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
210{
211 return tfd->num_tbs & 0x1f;
212}
213
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700214static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700215 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700216{
Johannes Berg214d14d2011-05-04 07:50:44 -0700217 int i;
218 int num_tbs;
219
Johannes Berg214d14d2011-05-04 07:50:44 -0700220 /* Sanity check on number of chunks */
221 num_tbs = iwl_tfd_get_num_tbs(tfd);
222
223 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700224 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700225 /* @todo issue fatal error, it is quite serious situation */
226 return;
227 }
228
229 /* Unmap tx_cmd */
230 if (num_tbs)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200231 dma_unmap_single(trans->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700232 dma_unmap_addr(meta, mapping),
233 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700234 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700235
236 /* Unmap chunks, if any. */
237 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200238 dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700239 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Emmanuel Grumbach77bcff92012-05-16 22:35:58 +0200240
241 tfd->num_tbs = 0;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700242}
243
244/**
245 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700246 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700247 * @txq - tx queue
Emmanuel Grumbach77bcff92012-05-16 22:35:58 +0200248 * @dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700249 *
250 * Does NOT advance any TFD circular buffer read/write indexes
251 * Does NOT free the TFD itself (which is within circular buffer)
252 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700253void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach77bcff92012-05-16 22:35:58 +0200254 enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700255{
256 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700257
Emmanuel Grumbach77bcff92012-05-16 22:35:58 +0200258 /* rd_ptr is bounded by n_bd and idx is bounded by n_window */
259 int rd_ptr = txq->q.read_ptr;
260 int idx = get_cmd_index(&txq->q, rd_ptr);
261
Johannes Berg015c15e2012-03-05 11:24:24 -0800262 lockdep_assert_held(&txq->lock);
263
Emmanuel Grumbach77bcff92012-05-16 22:35:58 +0200264 /* We have only q->n_window txq->entries, but we use q->n_bd tfds */
265 iwlagn_unmap_tfd(trans, &txq->meta[idx], &tfd_tmp[rd_ptr], dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700266
267 /* free SKB */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700268 if (txq->skbs) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700269 struct sk_buff *skb;
270
Emmanuel Grumbach77bcff92012-05-16 22:35:58 +0200271 skb = txq->skbs[idx];
Johannes Berg214d14d2011-05-04 07:50:44 -0700272
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700273 /* Can be called from irqs-disabled context
274 * If skb is not NULL, it means that the whole queue is being
275 * freed and that the queue is not empty - free the skb
276 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700277 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200278 iwl_op_mode_free_skb(trans->op_mode, skb);
Emmanuel Grumbach77bcff92012-05-16 22:35:58 +0200279 txq->skbs[idx] = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700280 }
281 }
282}
283
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700284int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700285 struct iwl_tx_queue *txq,
286 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700287 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700288{
289 struct iwl_queue *q;
290 struct iwl_tfd *tfd, *tfd_tmp;
291 u32 num_tbs;
292
293 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700294 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700295 tfd = &tfd_tmp[q->write_ptr];
296
297 if (reset)
298 memset(tfd, 0, sizeof(*tfd));
299
300 num_tbs = iwl_tfd_get_num_tbs(tfd);
301
302 /* Each TFD can point to a maximum 20 Tx buffers */
303 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700304 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700305 IWL_NUM_OF_TBS);
306 return -EINVAL;
307 }
308
309 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
310 return -EINVAL;
311
312 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700313 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700314 (unsigned long long)addr);
315
316 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
317
318 return 0;
319}
320
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800321/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
322 * DMA services
323 *
324 * Theory of operation
325 *
326 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
327 * of buffer descriptors, each of which points to one or more data buffers for
328 * the device to read from or fill. Driver and device exchange status of each
329 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
330 * entries in each circular buffer, to protect against confusing empty and full
331 * queue states.
332 *
333 * The device reads or writes the data in the queues via the device's several
334 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
335 *
336 * For Tx queue, there are low mark and high mark limits. If, after queuing
337 * the packet for Tx, free space become < low mark, Tx queue stopped. When
338 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
339 * Tx queue resumed.
340 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800341 ***************************************************/
342
343int iwl_queue_space(const struct iwl_queue *q)
344{
345 int s = q->read_ptr - q->write_ptr;
346
347 if (q->read_ptr > q->write_ptr)
348 s -= q->n_bd;
349
350 if (s <= 0)
351 s += q->n_window;
352 /* keep some reserve to not confuse empty and full situations */
353 s -= 2;
354 if (s < 0)
355 s = 0;
356 return s;
357}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800358
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800359/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800360 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
361 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700362int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800363{
364 q->n_bd = count;
365 q->n_window = slots_num;
366 q->id = id;
367
368 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
369 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700370 if (WARN_ON(!is_power_of_2(count)))
371 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800372
373 /* slots_num must be power-of-two size, otherwise
374 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700375 if (WARN_ON(!is_power_of_2(slots_num)))
376 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800377
378 q->low_mark = q->n_window / 4;
379 if (q->low_mark < 4)
380 q->low_mark = 4;
381
382 q->high_mark = q->n_window / 8;
383 if (q->high_mark < 2)
384 q->high_mark = 2;
385
386 q->write_ptr = q->read_ptr = 0;
387
388 return 0;
389}
390
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700391static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300392 struct iwl_tx_queue *txq)
393{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700394 struct iwl_trans_pcie *trans_pcie =
395 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700396 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300397 int txq_id = txq->q.id;
398 int read_ptr = txq->q.read_ptr;
399 u8 sta_id = 0;
400 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700401 struct iwl_tx_cmd *tx_cmd =
402 (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300403
404 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
405
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800406 if (txq_id != trans_pcie->cmd_queue)
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700407 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300408
409 bc_ent = cpu_to_le16(1 | (sta_id << 12));
410 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
411
412 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
413 scd_bc_tbl[txq_id].
414 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
415}
416
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700417static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300418 u16 txq_id)
419{
420 u32 tbl_dw_addr;
421 u32 tbl_dw;
422 u16 scd_q2ratid;
423
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700424 struct iwl_trans_pcie *trans_pcie =
425 IWL_TRANS_GET_PCIE_TRANS(trans);
426
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300427 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
428
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700429 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300430 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
431
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200432 tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300433
434 if (txq_id & 0x1)
435 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
436 else
437 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
438
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200439 iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300440
441 return 0;
442}
443
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700444static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300445{
446 /* Simply stop the queue, but don't change any configuration;
447 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200448 iwl_write_prph(trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300449 SCD_QUEUE_STATUS_BITS(txq_id),
450 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
451 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
452}
453
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700454void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300455 int txq_id, u32 index)
456{
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +0200457 IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d", txq_id, index & 0xff);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200458 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300459 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200460 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300461}
462
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700463void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300464 struct iwl_tx_queue *txq,
465 int tx_fifo_id, int scd_retry)
466{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700467 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300468 int txq_id = txq->q.id;
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700469 int active =
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700470 test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300471
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200472 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300473 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
474 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
475 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
476 SCD_QUEUE_STTS_REG_MSK);
477
478 txq->sched_retry = scd_retry;
479
Emmanuel Grumbach1dcedc82012-01-19 08:27:03 +0200480 if (active)
481 IWL_DEBUG_TX_QUEUES(trans, "Activate %s Queue %d on FIFO %d\n",
482 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
483 else
484 IWL_DEBUG_TX_QUEUES(trans, "Deactivate %s Queue %d\n",
485 scd_retry ? "BA" : "AC/CMD", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300486}
487
Johannes Berg70a18c52012-03-05 11:24:44 -0800488static inline int get_ac_from_tid(u16 tid)
489{
490 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
491 return tid_to_ac[tid];
492
493 /* no support for TIDs 8-15 yet */
494 return -EINVAL;
495}
496
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700497static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
498 u8 ctx, u16 tid)
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700499{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700500 const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700501 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700502 return ac_to_fifo[tid_to_ac[tid]];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700503
504 /* no support for TIDs 8-15 yet */
505 return -EINVAL;
506}
507
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200508static inline bool is_agg_txqid_valid(struct iwl_trans *trans, int txq_id)
509{
510 if (txq_id < IWLAGN_FIRST_AMPDU_QUEUE)
511 return false;
512 return txq_id < (IWLAGN_FIRST_AMPDU_QUEUE +
513 hw_params(trans).num_ampdu_queues);
514}
515
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700516void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
517 enum iwl_rxon_context_id ctx, int sta_id,
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200518 int tid, int frame_limit, u16 ssn)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300519{
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200520 int tx_fifo, txq_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300521 u16 ra_tid;
522 unsigned long flags;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300523
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700524 struct iwl_trans_pcie *trans_pcie =
525 IWL_TRANS_GET_PCIE_TRANS(trans);
526
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300527 if (WARN_ON(sta_id == IWL_INVALID_STATION))
528 return;
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -0700529 if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300530 return;
531
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700532 tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700533 if (WARN_ON(tx_fifo < 0)) {
534 IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
535 return;
536 }
537
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200538 txq_id = trans_pcie->agg_txq[sta_id][tid];
Joe Perches23677ce2012-02-09 11:17:23 +0000539 if (WARN_ON_ONCE(!is_agg_txqid_valid(trans, txq_id))) {
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200540 IWL_ERR(trans,
541 "queue number out of range: %d, must be %d to %d\n",
542 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
543 IWLAGN_FIRST_AMPDU_QUEUE +
544 hw_params(trans).num_ampdu_queues - 1);
545 return;
546 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300547
548 ra_tid = BUILD_RAxTID(sta_id, tid);
549
Johannes Berg7b114882012-02-05 13:55:11 -0800550 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300551
552 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700553 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300554
555 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700556 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300557
558 /* Set this queue as a chain-building queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200559 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300560
561 /* enable aggregations for the queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200562 iwl_set_bits_prph(trans, SCD_AGGR_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300563
564 /* Place first TFD at index corresponding to start sequence number.
565 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200566 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
567 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
568 iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300569
570 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200571 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300572 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
573 sizeof(u32),
574 ((frame_limit <<
575 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
576 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
577 ((frame_limit <<
578 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
579 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
580
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200581 iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300582
583 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700584 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700585 tx_fifo, 1);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300586
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700587 trans_pcie->txq[txq_id].sta_id = sta_id;
588 trans_pcie->txq[txq_id].tid = tid;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700589
Johannes Berg7b114882012-02-05 13:55:11 -0800590 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300591}
592
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700593/*
594 * Find first available (lowest unused) Tx Queue, mark it "active".
595 * Called only when finding queue for aggregation.
596 * Should never return anything < 7, because they should already
597 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
598 */
599static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
600{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700601 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700602 int txq_id;
603
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800604 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
605 txq_id++)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700606 if (!test_and_set_bit(txq_id,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700607 &trans_pcie->txq_ctx_active_msk))
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700608 return txq_id;
609 return -1;
610}
611
612int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
Emmanuel Grumbach3c69b592011-11-21 13:25:31 +0200613 int sta_id, int tid)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700614{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700615 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Wey-Yi Guy143bb152011-09-15 11:46:54 -0700616 int txq_id;
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700617
618 txq_id = iwlagn_txq_ctx_activate_free(trans);
619 if (txq_id == -1) {
620 IWL_ERR(trans, "No free aggregation queue available\n");
621 return -ENXIO;
622 }
623
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200624 trans_pcie->agg_txq[sta_id][tid] = txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700625 iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700626
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700627 return 0;
628}
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300629
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200630int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int sta_id, int tid)
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700631{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700632 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200633 u8 txq_id = trans_pcie->agg_txq[sta_id][tid];
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200634
Joe Perches23677ce2012-02-09 11:17:23 +0000635 if (WARN_ON_ONCE(!is_agg_txqid_valid(trans, txq_id))) {
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200636 IWL_ERR(trans,
637 "queue number out of range: %d, must be %d to %d\n",
638 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
639 IWLAGN_FIRST_AMPDU_QUEUE +
640 hw_params(trans).num_ampdu_queues - 1);
641 return -EINVAL;
642 }
643
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700644 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300645
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200646 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300647
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200648 trans_pcie->agg_txq[sta_id][tid] = 0;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700649 trans_pcie->txq[txq_id].q.read_ptr = 0;
650 trans_pcie->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300651 /* supposes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700652 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300653
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200654 iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700655 iwl_txq_ctx_deactivate(trans_pcie, txq_id);
656 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300657 return 0;
658}
659
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800660/*************** HOST COMMAND QUEUE FUNCTIONS *****/
661
662/**
663 * iwl_enqueue_hcmd - enqueue a uCode command
664 * @priv: device private data point
665 * @cmd: a point to the ucode command structure
666 *
667 * The function returns < 0 values to indicate the operation is
668 * failed. On success, it turns the index (> 0) of command in the
669 * command queue.
670 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700671static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800672{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700673 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800674 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800675 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700676 struct iwl_device_cmd *out_cmd;
677 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800678 dma_addr_t phys_addr;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800679 u32 idx;
Johannes Berga41adef2014-02-27 09:52:59 +0800680 u16 copy_size, cmd_size, dma_size;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700681 bool had_nocopy = false;
682 int i;
683 u8 *cmd_dest;
Johannes Berga41adef2014-02-27 09:52:59 +0800684 const u8 *cmddata[IWL_MAX_CMD_TFDS];
685 u16 cmdlen[IWL_MAX_CMD_TFDS];
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700686#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
687 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
688 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
689 int trace_idx;
690#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800691
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700692 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
693 IWL_WARN(trans, "fw recovery, no hcmd send\n");
Wey-Yi Guy3083d032011-05-06 17:06:44 -0700694 return -EIO;
695 }
696
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700697 copy_size = sizeof(out_cmd->hdr);
698 cmd_size = sizeof(out_cmd->hdr);
699
700 /* need one for the header if the first is NOCOPY */
701 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
702
703 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
Johannes Berga41adef2014-02-27 09:52:59 +0800704 cmddata[i] = cmd->data[i];
705 cmdlen[i] = cmd->len[i];
706
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700707 if (!cmd->len[i])
708 continue;
Johannes Berga41adef2014-02-27 09:52:59 +0800709
710 /* need at least IWL_HCMD_MIN_COPY_SIZE copied */
711 if (copy_size < IWL_HCMD_MIN_COPY_SIZE) {
712 int copy = IWL_HCMD_MIN_COPY_SIZE - copy_size;
713
714 if (copy > cmdlen[i])
715 copy = cmdlen[i];
716 cmdlen[i] -= copy;
717 cmddata[i] += copy;
718 copy_size += copy;
719 }
720
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700721 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
722 had_nocopy = true;
723 } else {
724 /* NOCOPY must not be followed by normal! */
725 if (WARN_ON(had_nocopy))
726 return -EINVAL;
Johannes Berga41adef2014-02-27 09:52:59 +0800727 copy_size += cmdlen[i];
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700728 }
729 cmd_size += cmd->len[i];
730 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800731
Johannes Berg3e41ace2011-04-18 09:12:37 -0700732 /*
733 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700734 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
735 * allocated into separate TFDs, then we will need to
736 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700737 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700738 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700739 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800740
Johannes Berg015c15e2012-03-05 11:24:24 -0800741 spin_lock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200742
Johannes Bergc2acea82009-07-24 11:13:05 -0700743 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Johannes Berg015c15e2012-03-05 11:24:24 -0800744 spin_unlock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200745
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700746 IWL_ERR(trans, "No space in command queue\n");
Johannes Berg0e781842012-03-06 13:30:49 -0800747 iwl_op_mode_cmd_queue_full(trans->op_mode);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800748 return -ENOSPC;
749 }
750
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700751 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800752 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700753 out_meta = &txq->meta[idx];
754
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700755 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700756 if (cmd->flags & CMD_WANT_SKB)
757 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800758
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700759 /* set up the header */
760
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800761 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800762 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700763 out_cmd->hdr.sequence =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800764 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700765 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800766
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700767 /* and copy the data that needs to be copied */
768
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700769 cmd_dest = out_cmd->payload;
Johannes Berga41adef2014-02-27 09:52:59 +0800770 copy_size = sizeof(out_cmd->hdr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700771 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
Johannes Berga41adef2014-02-27 09:52:59 +0800772 int copy = 0;
773
774 if (!cmd->len)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700775 continue;
Johannes Berga41adef2014-02-27 09:52:59 +0800776
777 /* need at least IWL_HCMD_MIN_COPY_SIZE copied */
778 if (copy_size < IWL_HCMD_MIN_COPY_SIZE) {
779 copy = IWL_HCMD_MIN_COPY_SIZE - copy_size;
780
781 if (copy > cmd->len[i])
782 copy = cmd->len[i];
783 }
784
785 /* copy everything if not nocopy/dup */
786 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
787 copy = cmd->len[i];
788
789 if (copy) {
790 memcpy(cmd_dest, cmd->data[i], copy);
791 cmd_dest += copy;
792 copy_size += copy;
793 }
Esti Kummerded2ae72008-08-04 16:00:45 +0800794 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700795
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700796 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700797 "%d bytes at %d[%d]:%d\n",
798 get_cmd_string(out_cmd->hdr.cmd),
799 out_cmd->hdr.cmd,
800 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800801 q->write_ptr, idx, trans_pcie->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700802
Johannes Berga41adef2014-02-27 09:52:59 +0800803 /*
804 * If the entire command is smaller than IWL_HCMD_MIN_COPY_SIZE, we must
805 * still map at least that many bytes for the hardware to write back to.
806 * We have enough space, so that's not a problem.
807 */
808 dma_size = max_t(u16, copy_size, IWL_HCMD_MIN_COPY_SIZE);
809
810 phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, dma_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700811 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200812 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700813 idx = -ENOMEM;
814 goto out;
815 }
816
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900817 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berga41adef2014-02-27 09:52:59 +0800818 dma_unmap_len_set(out_meta, len, dma_size);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700819
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700820 iwlagn_txq_attach_buf_to_tfd(trans, txq,
821 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700822#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
823 trace_bufs[0] = &out_cmd->hdr;
824 trace_lens[0] = copy_size;
825 trace_idx = 1;
826#endif
827
828 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
829 if (!cmd->len[i])
830 continue;
831 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
832 continue;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200833 phys_addr = dma_map_single(trans->dev,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700834 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400835 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200836 if (dma_mapping_error(trans->dev, phys_addr)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700837 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700838 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400839 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700840 idx = -ENOMEM;
841 goto out;
842 }
843
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700844 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berga41adef2014-02-27 09:52:59 +0800845 cmdlen[i], 0);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700846#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Johannes Berga41adef2014-02-27 09:52:59 +0800847 trace_bufs[trace_idx] = cmddata[i];
848 trace_lens[trace_idx] = cmdlen[i];
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700849 trace_idx++;
850#endif
851 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700852
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700853 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700854
855 txq->need_update = 1;
856
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700857 /* check that tracing gets all possible blocks */
858 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
859#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Johannes Berg6c1011e2012-03-06 13:30:48 -0800860 trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700861 trace_bufs[0], trace_lens[0],
862 trace_bufs[1], trace_lens[1],
863 trace_bufs[2], trace_lens[2]);
864#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700865
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800866 /* Increment and update queue's write index */
867 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700868 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800869
Johannes Berg2c46f722011-04-28 07:27:10 -0700870 out:
Johannes Berg015c15e2012-03-05 11:24:24 -0800871 spin_unlock_bh(&txq->lock);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800872 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800873}
874
Tomas Winkler17b88922008-05-29 16:35:12 +0800875/**
876 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
877 *
878 * When FW advances 'R' index, all entries between old and new 'R' index
879 * need to be reclaimed. As result, some free space forms. If there is
880 * enough free space (> low mark), wake the stack that feeds us.
881 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700882static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
883 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800884{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700885 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700886 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800887 struct iwl_queue *q = &txq->q;
888 int nfreed = 0;
889
Johannes Berg015c15e2012-03-05 11:24:24 -0800890 lockdep_assert_held(&txq->lock);
891
Tomas Winkler499b1882008-10-14 12:32:48 -0700892 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700893 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700894 "index %d is out of range [0-%d] %d %d.\n", __func__,
895 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800896 return;
897 }
898
Tomas Winkler499b1882008-10-14 12:32:48 -0700899 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
900 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
901
902 if (nfreed++ > 0) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700903 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800904 q->write_ptr, q->read_ptr);
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200905 iwl_op_mode_nic_error(trans->op_mode);
Tomas Winkler17b88922008-05-29 16:35:12 +0800906 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800907
Tomas Winkler17b88922008-05-29 16:35:12 +0800908 }
909}
910
911/**
912 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
913 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700914 * @handler_status: return value of the handler of the command
915 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +0800916 *
917 * If an Rx buffer has an async callback associated with it the callback
918 * will be executed. The attached skb (if present) will only be freed
919 * if the callback returns 1
920 */
Johannes Berg48a2d662012-03-05 11:24:39 -0800921void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700922 int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +0800923{
Zhu Yi2f301222009-10-09 17:19:45 +0800924 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800925 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
926 int txq_id = SEQ_TO_QUEUE(sequence);
927 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800928 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700929 struct iwl_device_cmd *cmd;
930 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700931 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800932 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +0800933
934 /* If a Tx command is being handled and it isn't in the actual
935 * command queue then there a command routing bug has been introduced
936 * in the queue management code. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800937 if (WARN(txq_id != trans_pcie->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200938 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800939 txq_id, trans_pcie->cmd_queue, sequence,
940 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
941 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700942 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200943 return;
Winkler, Tomas01ef9322008-11-07 09:58:45 -0800944 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800945
Johannes Berg015c15e2012-03-05 11:24:24 -0800946 spin_lock(&txq->lock);
947
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700948 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700949 cmd = txq->cmd[cmd_index];
950 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800951
John W. Linville4d8b6142011-09-20 14:11:55 -0400952 txq->time_stamp = jiffies;
953
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700954 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
955 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700956
Tomas Winkler17b88922008-05-29 16:35:12 +0800957 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700958 if (meta->flags & CMD_WANT_SKB) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800959 struct page *p = rxb_steal_page(rxb);
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200960
Johannes Berg65b94a42012-03-05 11:24:38 -0800961 meta->source->resp_pkt = pkt;
962 meta->source->_rx_page_addr = (unsigned long)page_address(p);
963 meta->source->_rx_page_order = hw_params(trans).rx_page_order;
964 meta->source->handler_status = handler_status;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200965 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800966
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700967 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800968
Johannes Bergc2acea82009-07-24 11:13:05 -0700969 if (!(meta->flags & CMD_ASYNC)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700970 if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
971 IWL_WARN(trans,
972 "HCMD_ACTIVE already clear for command %s\n",
973 get_cmd_string(cmd->hdr.cmd));
974 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700975 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
976 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800977 get_cmd_string(cmd->hdr.cmd));
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -0800978 wake_up(&trans->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800979 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200980
Zhu Yidd487442010-03-22 02:28:41 -0700981 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200982
Johannes Berg015c15e2012-03-05 11:24:24 -0800983 spin_unlock(&txq->lock);
Tomas Winkler17b88922008-05-29 16:35:12 +0800984}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700985
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700986#define HOST_COMPLETE_TIMEOUT (2 * HZ)
987
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700988static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700989{
990 int ret;
991
992 /* An asynchronous command can not expect an SKB to be set. */
993 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
994 return -EINVAL;
995
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700996
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700997 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700998 if (ret < 0) {
Johannes Berg721c32f2012-03-06 13:30:40 -0800999 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -08001000 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001001 get_cmd_string(cmd->id), ret);
1002 return ret;
1003 }
1004 return 0;
1005}
1006
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001007static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001008{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001009 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001010 int cmd_idx;
1011 int ret;
1012
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001013 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001014 get_cmd_string(cmd->id));
1015
Wey-Yi Guy94b3c452011-11-10 06:55:19 -08001016 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
1017 IWL_ERR(trans, "Command %s failed: FW Error\n",
1018 get_cmd_string(cmd->id));
1019 return -EIO;
1020 }
Johannes Berg2cc39c92012-03-06 13:30:41 -08001021
1022 if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
1023 &trans->shrd->status))) {
1024 IWL_ERR(trans, "Command %s: a command is already active!\n",
1025 get_cmd_string(cmd->id));
1026 return -EIO;
1027 }
1028
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001029 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001030 get_cmd_string(cmd->id));
1031
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001032 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001033 if (cmd_idx < 0) {
1034 ret = cmd_idx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001035 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
Johannes Berg721c32f2012-03-06 13:30:40 -08001036 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -08001037 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001038 get_cmd_string(cmd->id), ret);
1039 return ret;
1040 }
1041
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001042 ret = wait_event_timeout(trans->wait_command_queue,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001043 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001044 HOST_COMPLETE_TIMEOUT);
1045 if (!ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001046 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001047 struct iwl_tx_queue *txq =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001048 &trans_pcie->txq[trans_pcie->cmd_queue];
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001049 struct iwl_queue *q = &txq->q;
1050
Johannes Berg721c32f2012-03-06 13:30:40 -08001051 IWL_ERR(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001052 "Error sending %s: time out after %dms.\n",
1053 get_cmd_string(cmd->id),
1054 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1055
Johannes Berg721c32f2012-03-06 13:30:40 -08001056 IWL_ERR(trans,
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001057 "Current CMD queue read_ptr %d write_ptr %d\n",
1058 q->read_ptr, q->write_ptr);
1059
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001060 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1061 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001062 "%s\n", get_cmd_string(cmd->id));
1063 ret = -ETIMEDOUT;
1064 goto cancel;
1065 }
1066 }
1067
Johannes Berg65b94a42012-03-05 11:24:38 -08001068 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001069 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001070 get_cmd_string(cmd->id));
1071 ret = -EIO;
1072 goto cancel;
1073 }
1074
1075 return 0;
1076
1077cancel:
1078 if (cmd->flags & CMD_WANT_SKB) {
1079 /*
1080 * Cancel the CMD_WANT_SKB flag for the cmd in the
1081 * TX cmd queue. Otherwise in case the cmd comes
1082 * in later, it will possibly set an invalid
1083 * address (cmd->meta.source).
1084 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001085 trans_pcie->txq[trans_pcie->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001086 ~CMD_WANT_SKB;
1087 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -08001088
Johannes Berg65b94a42012-03-05 11:24:38 -08001089 if (cmd->resp_pkt) {
1090 iwl_free_resp(cmd);
1091 cmd->resp_pkt = NULL;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001092 }
1093
1094 return ret;
1095}
1096
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001097int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001098{
1099 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001100 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001101
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001102 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001103}
1104
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001105/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001106int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1107 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001108{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001109 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1110 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001111 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001112 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001113 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001114
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001115 /* This function is not meant to release cmd queue*/
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001116 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001117 return 0;
1118
Johannes Berg015c15e2012-03-05 11:24:24 -08001119 lockdep_assert_held(&txq->lock);
1120
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001121 /*Since we free until index _not_ inclusive, the one before index is
1122 * the last we will free. This one must be used */
1123 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1124
1125 if ((index >= q->n_bd) ||
1126 (iwl_queue_used(q, last_to_free) == 0)) {
1127 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1128 "last_to_free %d is out of range [0-%d] %d %d.\n",
1129 __func__, txq_id, last_to_free, q->n_bd,
1130 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001131 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001132 }
1133
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001134 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001135 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001136
1137 for (;
1138 q->read_ptr != index;
1139 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1140
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001141 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001142 continue;
1143
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001144 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001145
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001146 txq->skbs[txq->q.read_ptr] = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001147
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001148 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001149
Emmanuel Grumbach77bcff92012-05-16 22:35:58 +02001150 iwlagn_txq_free_tfd(trans, txq, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001151 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001152 }
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001153 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001154}