blob: 9e85eb55f293f72c0e9174511aeb75fd97c9cea1 [file] [log] [blame]
Robert Love04896a72009-06-22 18:43:11 +01001/*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 * drivers/serial/msm_serial.c - driver for msm7k serial device and console
Robert Love04896a72009-06-22 18:43:11 +01003 *
4 * Copyright (C) 2007 Google, Inc.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005 * Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
Robert Love04896a72009-06-22 18:43:11 +01006 * Author: Robert Love <rlove@google.com>
7 *
8 * This software is licensed under the terms of the GNU General Public
9 * License version 2, as published by the Free Software Foundation, and
10 * may be copied, distributed, and modified under those terms.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
19# define SUPPORT_SYSRQ
20#endif
21
22#include <linux/hrtimer.h>
23#include <linux/module.h>
24#include <linux/io.h>
25#include <linux/ioport.h>
26#include <linux/irq.h>
27#include <linux/init.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070028#include <linux/delay.h>
Robert Love04896a72009-06-22 18:43:11 +010029#include <linux/console.h>
30#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034#include <linux/nmi.h>
Robert Love04896a72009-06-22 18:43:11 +010035#include <linux/clk.h>
36#include <linux/platform_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include <linux/pm_runtime.h>
38#include <mach/msm_serial_pdata.h>
Robert Love04896a72009-06-22 18:43:11 +010039#include "msm_serial.h"
40
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041
42#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
43enum msm_clk_states_e {
44 MSM_CLK_PORT_OFF, /* uart port not in use */
45 MSM_CLK_OFF, /* clock enabled */
46 MSM_CLK_REQUEST_OFF, /* disable after TX flushed */
47 MSM_CLK_ON, /* clock disabled */
48};
49#endif
50
51#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
52/* optional low power wakeup, typically on a GPIO RX irq */
53struct msm_wakeup {
54 int irq; /* < 0 indicates low power wakeup disabled */
55 unsigned char ignore; /* bool */
56
57 /* bool: inject char into rx tty on wakeup */
58 unsigned char inject_rx;
59 char rx_to_inject;
60};
61#endif
62
Robert Love04896a72009-06-22 18:43:11 +010063struct msm_port {
64 struct uart_port uart;
65 char name[16];
66 struct clk *clk;
67 unsigned int imr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070068#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
69 enum msm_clk_states_e clk_state;
70 struct hrtimer clk_off_timer;
71 ktime_t clk_off_delay;
72#endif
73#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
74 struct msm_wakeup wakeup;
75#endif
Robert Love04896a72009-06-22 18:43:11 +010076};
77
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078#define UART_TO_MSM(uart_port) ((struct msm_port *) uart_port)
79#define is_console(port) ((port)->cons && \
80 (port)->cons->index == (port)->line)
81
82
83static inline void msm_write(struct uart_port *port, unsigned int val,
84 unsigned int off)
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080085{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070086 __raw_writel(val, port->membase + off);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080087}
88
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089static inline unsigned int msm_read(struct uart_port *port, unsigned int off)
90{
91 return __raw_readl(port->membase + off);
92}
93
94#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
95static inline unsigned int use_low_power_wakeup(struct msm_port *msm_port)
96{
97 return (msm_port->wakeup.irq >= 0);
98}
99#endif
100
Robert Love04896a72009-06-22 18:43:11 +0100101static void msm_stop_tx(struct uart_port *port)
102{
103 struct msm_port *msm_port = UART_TO_MSM(port);
104
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105 clk_enable(msm_port->clk);
106
Robert Love04896a72009-06-22 18:43:11 +0100107 msm_port->imr &= ~UART_IMR_TXLEV;
108 msm_write(port, msm_port->imr, UART_IMR);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109
110 clk_disable(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100111}
112
113static void msm_start_tx(struct uart_port *port)
114{
115 struct msm_port *msm_port = UART_TO_MSM(port);
116
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700117 clk_enable(msm_port->clk);
118
Robert Love04896a72009-06-22 18:43:11 +0100119 msm_port->imr |= UART_IMR_TXLEV;
120 msm_write(port, msm_port->imr, UART_IMR);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700121
122 clk_disable(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100123}
124
125static void msm_stop_rx(struct uart_port *port)
126{
127 struct msm_port *msm_port = UART_TO_MSM(port);
128
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700129 clk_enable(msm_port->clk);
130
Robert Love04896a72009-06-22 18:43:11 +0100131 msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
132 msm_write(port, msm_port->imr, UART_IMR);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133
134 clk_disable(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100135}
136
137static void msm_enable_ms(struct uart_port *port)
138{
139 struct msm_port *msm_port = UART_TO_MSM(port);
140
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 clk_enable(msm_port->clk);
142
Robert Love04896a72009-06-22 18:43:11 +0100143 msm_port->imr |= UART_IMR_DELTA_CTS;
144 msm_write(port, msm_port->imr, UART_IMR);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700145
146 clk_disable(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100147}
148
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700149#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
150/* turn clock off if TX buffer is empty, otherwise reschedule */
151static enum hrtimer_restart msm_serial_clock_off(struct hrtimer *timer) {
152 struct msm_port *msm_port = container_of(timer, struct msm_port,
153 clk_off_timer);
154 struct uart_port *port = &msm_port->uart;
155 struct circ_buf *xmit = &port->state->xmit;
156 unsigned long flags;
157 int ret = HRTIMER_NORESTART;
158
159 spin_lock_irqsave(&port->lock, flags);
160
161 if (msm_port->clk_state == MSM_CLK_REQUEST_OFF) {
162 if (uart_circ_empty(xmit)) {
163 struct msm_port *msm_port = UART_TO_MSM(port);
164 clk_disable(msm_port->clk);
165 msm_port->clk_state = MSM_CLK_OFF;
166#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
167 if (use_low_power_wakeup(msm_port)) {
168 msm_port->wakeup.ignore = 1;
169 enable_irq(msm_port->wakeup.irq);
170 }
171#endif
172 } else {
173 hrtimer_forward_now(timer, msm_port->clk_off_delay);
174 ret = HRTIMER_RESTART;
175 }
176 }
177
178 spin_unlock_irqrestore(&port->lock, flags);
179
180 return HRTIMER_NORESTART;
181}
182
183/* request to turn off uart clock once pending TX is flushed */
184void msm_serial_clock_request_off(struct uart_port *port) {
185 unsigned long flags;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800186 struct msm_port *msm_port = UART_TO_MSM(port);
187
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700188 spin_lock_irqsave(&port->lock, flags);
189 if (msm_port->clk_state == MSM_CLK_ON) {
190 msm_port->clk_state = MSM_CLK_REQUEST_OFF;
191 /* turn off TX later. unfortunately not all msm uart's have a
192 * TXDONE available, and TXLEV does not wait until completely
193 * flushed, so a timer is our only option
194 */
195 hrtimer_start(&msm_port->clk_off_timer,
196 msm_port->clk_off_delay, HRTIMER_MODE_REL);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800197 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198 spin_unlock_irqrestore(&port->lock, flags);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800199}
200
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700201/* request to immediately turn on uart clock.
202 * ignored if there is a pending off request, unless force = 1.
203 */
204void msm_serial_clock_on(struct uart_port *port, int force) {
205 unsigned long flags;
206 struct msm_port *msm_port = UART_TO_MSM(port);
207
208 spin_lock_irqsave(&port->lock, flags);
209
210 switch (msm_port->clk_state) {
211 case MSM_CLK_OFF:
212 clk_enable(msm_port->clk);
213#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
214 if (use_low_power_wakeup(msm_port))
215 disable_irq(msm_port->wakeup.irq);
216#endif
217 force = 1;
218 case MSM_CLK_REQUEST_OFF:
219 if (force) {
220 hrtimer_try_to_cancel(&msm_port->clk_off_timer);
221 msm_port->clk_state = MSM_CLK_ON;
222 }
223 break;
224 case MSM_CLK_ON: break;
225 case MSM_CLK_PORT_OFF: break;
226 }
227
228 spin_unlock_irqrestore(&port->lock, flags);
229}
230#endif
231
232#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
233static irqreturn_t msm_rx_irq(int irq, void *dev_id)
234{
Mayank Ranaa44182a2011-09-20 15:49:47 +0530235 unsigned long flags;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700236 struct uart_port *port = dev_id;
237 struct msm_port *msm_port = UART_TO_MSM(port);
238 int inject_wakeup = 0;
239
Mayank Ranaa44182a2011-09-20 15:49:47 +0530240 spin_lock_irqsave(&port->lock, flags);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700241
242 if (msm_port->clk_state == MSM_CLK_OFF) {
243 /* ignore the first irq - it is a pending irq that occured
244 * before enable_irq() */
245 if (msm_port->wakeup.ignore)
246 msm_port->wakeup.ignore = 0;
247 else
248 inject_wakeup = 1;
249 }
250
251 msm_serial_clock_on(port, 0);
252
253 /* we missed an rx while asleep - it must be a wakeup indicator
254 */
255 if (inject_wakeup) {
256 struct tty_struct *tty = port->state->port.tty;
257 tty_insert_flip_char(tty, WAKE_UP_IND, TTY_NORMAL);
258 tty_flip_buffer_push(tty);
259 }
260
Mayank Ranaa44182a2011-09-20 15:49:47 +0530261 spin_unlock_irqrestore(&port->lock, flags);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700262 return IRQ_HANDLED;
263}
264#endif
265
Robert Love04896a72009-06-22 18:43:11 +0100266static void handle_rx(struct uart_port *port)
267{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700268 struct tty_struct *tty = port->state->port.tty;
Robert Love04896a72009-06-22 18:43:11 +0100269 unsigned int sr;
270
271 /*
272 * Handle overrun. My understanding of the hardware is that overrun
273 * is not tied to the RX buffer, so we handle the case out of band.
274 */
275 if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
276 port->icount.overrun++;
277 tty_insert_flip_char(tty, 0, TTY_OVERRUN);
278 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
279 }
280
281 /* and now the main RX loop */
282 while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
283 unsigned int c;
284 char flag = TTY_NORMAL;
285
286 c = msm_read(port, UART_RF);
287
288 if (sr & UART_SR_RX_BREAK) {
289 port->icount.brk++;
290 if (uart_handle_break(port))
291 continue;
292 } else if (sr & UART_SR_PAR_FRAME_ERR) {
293 port->icount.frame++;
294 } else {
295 port->icount.rx++;
296 }
297
298 /* Mask conditions we're ignorning. */
299 sr &= port->read_status_mask;
300
301 if (sr & UART_SR_RX_BREAK) {
302 flag = TTY_BREAK;
303 } else if (sr & UART_SR_PAR_FRAME_ERR) {
304 flag = TTY_FRAME;
305 }
306
307 if (!uart_handle_sysrq_char(port, c))
308 tty_insert_flip_char(tty, c, flag);
309 }
310
311 tty_flip_buffer_push(tty);
312}
313
314static void handle_tx(struct uart_port *port)
315{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700316 struct circ_buf *xmit = &port->state->xmit;
Robert Love04896a72009-06-22 18:43:11 +0100317 struct msm_port *msm_port = UART_TO_MSM(port);
318 int sent_tx;
319
320 if (port->x_char) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700321 msm_write(port, port->x_char, UART_TF);
Robert Love04896a72009-06-22 18:43:11 +0100322 port->icount.tx++;
323 port->x_char = 0;
324 }
325
326 while (msm_read(port, UART_SR) & UART_SR_TX_READY) {
327 if (uart_circ_empty(xmit)) {
328 /* disable tx interrupts */
329 msm_port->imr &= ~UART_IMR_TXLEV;
330 msm_write(port, msm_port->imr, UART_IMR);
331 break;
332 }
333
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700334 msm_write(port, xmit->buf[xmit->tail], UART_TF);
Robert Love04896a72009-06-22 18:43:11 +0100335
336 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
337 port->icount.tx++;
338 sent_tx = 1;
339 }
340
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700341#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
342 if (sent_tx && msm_port->clk_state == MSM_CLK_REQUEST_OFF)
343 /* new TX - restart the timer */
344 if (hrtimer_try_to_cancel(&msm_port->clk_off_timer) == 1)
345 hrtimer_start(&msm_port->clk_off_timer,
346 msm_port->clk_off_delay, HRTIMER_MODE_REL);
347#endif
348
Robert Love04896a72009-06-22 18:43:11 +0100349 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
350 uart_write_wakeup(port);
351}
352
353static void handle_delta_cts(struct uart_port *port)
354{
355 msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
356 port->icount.cts++;
Alan Coxbdc04e32009-09-19 13:13:31 -0700357 wake_up_interruptible(&port->state->port.delta_msr_wait);
Robert Love04896a72009-06-22 18:43:11 +0100358}
359
360static irqreturn_t msm_irq(int irq, void *dev_id)
361{
Mayank Ranaa44182a2011-09-20 15:49:47 +0530362 unsigned long flags;
Robert Love04896a72009-06-22 18:43:11 +0100363 struct uart_port *port = dev_id;
364 struct msm_port *msm_port = UART_TO_MSM(port);
365 unsigned int misr;
366
Mayank Ranaa44182a2011-09-20 15:49:47 +0530367 spin_lock_irqsave(&port->lock, flags);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700368 clk_enable(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100369 misr = msm_read(port, UART_MISR);
370 msm_write(port, 0, UART_IMR); /* disable interrupt */
371
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700372 if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE))
373 handle_rx(port);
Robert Love04896a72009-06-22 18:43:11 +0100374 if (misr & UART_IMR_TXLEV)
375 handle_tx(port);
376 if (misr & UART_IMR_DELTA_CTS)
377 handle_delta_cts(port);
378
379 msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700380 clk_disable(msm_port->clk);
Mayank Ranaa44182a2011-09-20 15:49:47 +0530381 spin_unlock_irqrestore(&port->lock, flags);
Robert Love04896a72009-06-22 18:43:11 +0100382
383 return IRQ_HANDLED;
384}
385
386static unsigned int msm_tx_empty(struct uart_port *port)
387{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700388 unsigned int ret;
389 struct msm_port *msm_port = UART_TO_MSM(port);
390
391 clk_enable(msm_port->clk);
392 ret = (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
393 clk_disable(msm_port->clk);
394
395 return ret;
Robert Love04896a72009-06-22 18:43:11 +0100396}
397
398static unsigned int msm_get_mctrl(struct uart_port *port)
399{
400 return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
401}
402
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700403static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
Robert Love04896a72009-06-22 18:43:11 +0100404{
405 unsigned int mr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700406 struct msm_port *msm_port = UART_TO_MSM(port);
407
408 clk_enable(msm_port->clk);
409
Robert Love04896a72009-06-22 18:43:11 +0100410 mr = msm_read(port, UART_MR1);
411
412 if (!(mctrl & TIOCM_RTS)) {
413 mr &= ~UART_MR1_RX_RDY_CTL;
414 msm_write(port, mr, UART_MR1);
415 msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
416 } else {
417 mr |= UART_MR1_RX_RDY_CTL;
418 msm_write(port, mr, UART_MR1);
419 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700420
421 clk_disable(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100422}
423
424static void msm_break_ctl(struct uart_port *port, int break_ctl)
425{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700426 struct msm_port *msm_port = UART_TO_MSM(port);
427
428 clk_enable(msm_port->clk);
429
Robert Love04896a72009-06-22 18:43:11 +0100430 if (break_ctl)
431 msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
432 else
433 msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700434
435 clk_disable(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100436}
437
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700438static void msm_set_baud_rate(struct uart_port *port, unsigned int baud)
Robert Love04896a72009-06-22 18:43:11 +0100439{
440 unsigned int baud_code, rxstale, watermark;
441
442 switch (baud) {
443 case 300:
444 baud_code = UART_CSR_300;
445 rxstale = 1;
446 break;
447 case 600:
448 baud_code = UART_CSR_600;
449 rxstale = 1;
450 break;
451 case 1200:
452 baud_code = UART_CSR_1200;
453 rxstale = 1;
454 break;
455 case 2400:
456 baud_code = UART_CSR_2400;
457 rxstale = 1;
458 break;
459 case 4800:
460 baud_code = UART_CSR_4800;
461 rxstale = 1;
462 break;
463 case 9600:
464 baud_code = UART_CSR_9600;
465 rxstale = 2;
466 break;
467 case 14400:
468 baud_code = UART_CSR_14400;
469 rxstale = 3;
470 break;
471 case 19200:
472 baud_code = UART_CSR_19200;
473 rxstale = 4;
474 break;
475 case 28800:
476 baud_code = UART_CSR_28800;
477 rxstale = 6;
478 break;
479 case 38400:
480 baud_code = UART_CSR_38400;
481 rxstale = 8;
482 break;
483 case 57600:
484 baud_code = UART_CSR_57600;
485 rxstale = 16;
486 break;
487 case 115200:
488 default:
489 baud_code = UART_CSR_115200;
490 rxstale = 31;
491 break;
492 }
493
494 msm_write(port, baud_code, UART_CSR);
495
496 /* RX stale watermark */
497 watermark = UART_IPR_STALE_LSB & rxstale;
498 watermark |= UART_IPR_RXSTALE_LAST;
499 watermark |= UART_IPR_STALE_TIMEOUT_MSB & (rxstale << 2);
500 msm_write(port, watermark, UART_IPR);
501
502 /* set RX watermark */
503 watermark = (port->fifosize * 3) / 4;
504 msm_write(port, watermark, UART_RFWR);
505
506 /* set TX watermark */
507 msm_write(port, 10, UART_TFWR);
508}
509
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700510static void msm_reset(struct uart_port *port)
511{
512 /* reset everything */
513 msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
514 msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
515 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
516 msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
517 msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
518 msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
519}
Robert Love04896a72009-06-22 18:43:11 +0100520
521static void msm_init_clock(struct uart_port *port)
522{
523 struct msm_port *msm_port = UART_TO_MSM(port);
524
525 clk_enable(msm_port->clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700526
527#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
528 msm_port->clk_state = MSM_CLK_ON;
529#endif
530
531 if (port->uartclk == 19200000) {
532 /* clock is TCXO (19.2MHz) */
533 msm_write(port, 0x06, UART_MREG);
534 msm_write(port, 0xF1, UART_NREG);
535 msm_write(port, 0x0F, UART_DREG);
536 msm_write(port, 0x1A, UART_MNDREG);
537 } else {
538 /* clock must be TCXO/4 */
539 msm_write(port, 0x18, UART_MREG);
540 msm_write(port, 0xF6, UART_NREG);
541 msm_write(port, 0x0F, UART_DREG);
542 msm_write(port, 0x0A, UART_MNDREG);
543 }
Robert Love04896a72009-06-22 18:43:11 +0100544}
545
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700546static void msm_deinit_clock(struct uart_port *port)
547{
548 struct msm_port *msm_port = UART_TO_MSM(port);
549
550#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
551 if (msm_port->clk_state != MSM_CLK_OFF)
552 clk_disable(msm_port->clk);
553 msm_port->clk_state = MSM_CLK_PORT_OFF;
554#else
555 clk_disable(msm_port->clk);
556#endif
557
558}
Robert Love04896a72009-06-22 18:43:11 +0100559static int msm_startup(struct uart_port *port)
560{
561 struct msm_port *msm_port = UART_TO_MSM(port);
562 unsigned int data, rfr_level;
563 int ret;
564
565 snprintf(msm_port->name, sizeof(msm_port->name),
566 "msm_serial%d", port->line);
567
568 ret = request_irq(port->irq, msm_irq, IRQF_TRIGGER_HIGH,
569 msm_port->name, port);
570 if (unlikely(ret))
571 return ret;
572
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700573 if (unlikely(irq_set_irq_wake(port->irq, 1))) {
574 free_irq(port->irq, port);
575 return -ENXIO;
576 }
577
578#ifndef CONFIG_PM_RUNTIME
Robert Love04896a72009-06-22 18:43:11 +0100579 msm_init_clock(port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700580#endif
581 pm_runtime_get_sync(port->dev);
Robert Love04896a72009-06-22 18:43:11 +0100582
583 if (likely(port->fifosize > 12))
584 rfr_level = port->fifosize - 12;
585 else
586 rfr_level = port->fifosize;
587
588 /* set automatic RFR level */
589 data = msm_read(port, UART_MR1);
590 data &= ~UART_MR1_AUTO_RFR_LEVEL1;
591 data &= ~UART_MR1_AUTO_RFR_LEVEL0;
592 data |= UART_MR1_AUTO_RFR_LEVEL1 & (rfr_level << 2);
593 data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
594 msm_write(port, data, UART_MR1);
595
596 /* make sure that RXSTALE count is non-zero */
597 data = msm_read(port, UART_IPR);
598 if (unlikely(!data)) {
599 data |= UART_IPR_RXSTALE_LAST;
600 data |= UART_IPR_STALE_LSB;
601 msm_write(port, data, UART_IPR);
602 }
603
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700604 msm_reset(port);
Robert Love04896a72009-06-22 18:43:11 +0100605
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700606 msm_write(port, 0x05, UART_CR); /* enable TX & RX */
Robert Love04896a72009-06-22 18:43:11 +0100607
608 /* turn on RX and CTS interrupts */
609 msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
610 UART_IMR_CURRENT_CTS;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800611 msm_write(port, msm_port->imr, UART_IMR);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700612
613#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
614 if (use_low_power_wakeup(msm_port)) {
615 ret = irq_set_irq_wake(msm_port->wakeup.irq, 1);
616 if (unlikely(ret))
617 return ret;
618 ret = request_irq(msm_port->wakeup.irq, msm_rx_irq,
619 IRQF_TRIGGER_FALLING,
620 "msm_serial_wakeup", msm_port);
621 if (unlikely(ret))
622 return ret;
623 disable_irq(msm_port->wakeup.irq);
624 }
625#endif
626
Robert Love04896a72009-06-22 18:43:11 +0100627 return 0;
628}
629
630static void msm_shutdown(struct uart_port *port)
631{
632 struct msm_port *msm_port = UART_TO_MSM(port);
633
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700634 clk_enable(msm_port->clk);
635
Robert Love04896a72009-06-22 18:43:11 +0100636 msm_port->imr = 0;
637 msm_write(port, 0, UART_IMR); /* disable interrupts */
638
639 clk_disable(msm_port->clk);
640
641 free_irq(port->irq, port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700642
643#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
644 if (use_low_power_wakeup(msm_port)) {
645 irq_set_irq_wake(msm_port->wakeup.irq, 0);
646 free_irq(msm_port->wakeup.irq, msm_port);
647 }
648#endif
649#ifndef CONFIG_PM_RUNTIME
650 msm_deinit_clock(port);
651#endif
652 pm_runtime_put_sync(port->dev);
Robert Love04896a72009-06-22 18:43:11 +0100653}
654
655static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
656 struct ktermios *old)
657{
658 unsigned long flags;
659 unsigned int baud, mr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700660 struct msm_port *msm_port = UART_TO_MSM(port);
Robert Love04896a72009-06-22 18:43:11 +0100661
662 spin_lock_irqsave(&port->lock, flags);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700663 clk_enable(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100664
665 /* calculate and set baud rate */
666 baud = uart_get_baud_rate(port, termios, old, 300, 115200);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700667 msm_set_baud_rate(port, baud);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800668
Robert Love04896a72009-06-22 18:43:11 +0100669 /* calculate parity */
670 mr = msm_read(port, UART_MR2);
671 mr &= ~UART_MR2_PARITY_MODE;
672 if (termios->c_cflag & PARENB) {
673 if (termios->c_cflag & PARODD)
674 mr |= UART_MR2_PARITY_MODE_ODD;
675 else if (termios->c_cflag & CMSPAR)
676 mr |= UART_MR2_PARITY_MODE_SPACE;
677 else
678 mr |= UART_MR2_PARITY_MODE_EVEN;
679 }
680
681 /* calculate bits per char */
682 mr &= ~UART_MR2_BITS_PER_CHAR;
683 switch (termios->c_cflag & CSIZE) {
684 case CS5:
685 mr |= UART_MR2_BITS_PER_CHAR_5;
686 break;
687 case CS6:
688 mr |= UART_MR2_BITS_PER_CHAR_6;
689 break;
690 case CS7:
691 mr |= UART_MR2_BITS_PER_CHAR_7;
692 break;
693 case CS8:
694 default:
695 mr |= UART_MR2_BITS_PER_CHAR_8;
696 break;
697 }
698
699 /* calculate stop bits */
700 mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
701 if (termios->c_cflag & CSTOPB)
702 mr |= UART_MR2_STOP_BIT_LEN_TWO;
703 else
704 mr |= UART_MR2_STOP_BIT_LEN_ONE;
705
706 /* set parity, bits per char, and stop bit */
707 msm_write(port, mr, UART_MR2);
708
709 /* calculate and set hardware flow control */
710 mr = msm_read(port, UART_MR1);
711 mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
712 if (termios->c_cflag & CRTSCTS) {
713 mr |= UART_MR1_CTS_CTL;
714 mr |= UART_MR1_RX_RDY_CTL;
715 }
716 msm_write(port, mr, UART_MR1);
717
718 /* Configure status bits to ignore based on termio flags. */
719 port->read_status_mask = 0;
720 if (termios->c_iflag & INPCK)
721 port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
722 if (termios->c_iflag & (BRKINT | PARMRK))
723 port->read_status_mask |= UART_SR_RX_BREAK;
724
725 uart_update_timeout(port, termios->c_cflag, baud);
726
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700727 clk_disable(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100728 spin_unlock_irqrestore(&port->lock, flags);
729}
730
731static const char *msm_type(struct uart_port *port)
732{
733 return "MSM";
734}
735
736static void msm_release_port(struct uart_port *port)
737{
738 struct platform_device *pdev = to_platform_device(port->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700739 struct resource *resource;
Robert Love04896a72009-06-22 18:43:11 +0100740 resource_size_t size;
741
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700742 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
743 if (unlikely(!resource))
Robert Love04896a72009-06-22 18:43:11 +0100744 return;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700745 size = resource->end - resource->start + 1;
Robert Love04896a72009-06-22 18:43:11 +0100746
747 release_mem_region(port->mapbase, size);
748 iounmap(port->membase);
749 port->membase = NULL;
750}
751
752static int msm_request_port(struct uart_port *port)
753{
754 struct platform_device *pdev = to_platform_device(port->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700755 struct resource *resource;
Robert Love04896a72009-06-22 18:43:11 +0100756 resource_size_t size;
757
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700758 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
759 if (unlikely(!resource))
Robert Love04896a72009-06-22 18:43:11 +0100760 return -ENXIO;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700761 size = resource->end - resource->start + 1;
Robert Love04896a72009-06-22 18:43:11 +0100762
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700763 if (unlikely(!request_mem_region(port->mapbase, size, "msm_serial")))
Robert Love04896a72009-06-22 18:43:11 +0100764 return -EBUSY;
765
766 port->membase = ioremap(port->mapbase, size);
767 if (!port->membase) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700768 release_mem_region(port->mapbase, size);
769 return -EBUSY;
Robert Love04896a72009-06-22 18:43:11 +0100770 }
771
772 return 0;
773}
774
775static void msm_config_port(struct uart_port *port, int flags)
776{
777 if (flags & UART_CONFIG_TYPE) {
778 port->type = PORT_MSM;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700779 msm_request_port(port);
Robert Love04896a72009-06-22 18:43:11 +0100780 }
781}
782
783static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
784{
785 if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
786 return -EINVAL;
787 if (unlikely(port->irq != ser->irq))
788 return -EINVAL;
789 return 0;
790}
791
792static void msm_power(struct uart_port *port, unsigned int state,
793 unsigned int oldstate)
794{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700795#ifndef CONFIG_SERIAL_MSM_CLOCK_CONTROL
Robert Love04896a72009-06-22 18:43:11 +0100796 struct msm_port *msm_port = UART_TO_MSM(port);
797
798 switch (state) {
799 case 0:
800 clk_enable(msm_port->clk);
801 break;
802 case 3:
803 clk_disable(msm_port->clk);
804 break;
805 default:
806 printk(KERN_ERR "msm_serial: Unknown PM state %d\n", state);
807 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700808#endif
Robert Love04896a72009-06-22 18:43:11 +0100809}
810
811static struct uart_ops msm_uart_pops = {
812 .tx_empty = msm_tx_empty,
813 .set_mctrl = msm_set_mctrl,
814 .get_mctrl = msm_get_mctrl,
815 .stop_tx = msm_stop_tx,
816 .start_tx = msm_start_tx,
817 .stop_rx = msm_stop_rx,
818 .enable_ms = msm_enable_ms,
819 .break_ctl = msm_break_ctl,
820 .startup = msm_startup,
821 .shutdown = msm_shutdown,
822 .set_termios = msm_set_termios,
823 .type = msm_type,
824 .release_port = msm_release_port,
825 .request_port = msm_request_port,
826 .config_port = msm_config_port,
827 .verify_port = msm_verify_port,
828 .pm = msm_power,
829};
830
831static struct msm_port msm_uart_ports[] = {
832 {
833 .uart = {
834 .iotype = UPIO_MEM,
835 .ops = &msm_uart_pops,
836 .flags = UPF_BOOT_AUTOCONF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700837 .fifosize = 512,
Robert Love04896a72009-06-22 18:43:11 +0100838 .line = 0,
839 },
840 },
841 {
842 .uart = {
843 .iotype = UPIO_MEM,
844 .ops = &msm_uart_pops,
845 .flags = UPF_BOOT_AUTOCONF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700846 .fifosize = 512,
Robert Love04896a72009-06-22 18:43:11 +0100847 .line = 1,
848 },
849 },
850 {
851 .uart = {
852 .iotype = UPIO_MEM,
853 .ops = &msm_uart_pops,
854 .flags = UPF_BOOT_AUTOCONF,
855 .fifosize = 64,
856 .line = 2,
857 },
858 },
859};
860
861#define UART_NR ARRAY_SIZE(msm_uart_ports)
862
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700863static inline struct uart_port * get_port_from_line(unsigned int line)
Robert Love04896a72009-06-22 18:43:11 +0100864{
865 return &msm_uart_ports[line].uart;
866}
867
868#ifdef CONFIG_SERIAL_MSM_CONSOLE
869
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700870/*
871 * Wait for transmitter & holding register to empty
872 * Derived from wait_for_xmitr in 8250 serial driver by Russell King
873 */
874static inline void wait_for_xmitr(struct uart_port *port, int bits)
875{
876 unsigned int status, mr, tmout = 10000;
877
878 /* Wait up to 10ms for the character(s) to be sent. */
879 do {
880 status = msm_read(port, UART_SR);
881
882 if (--tmout == 0)
883 break;
884 udelay(1);
885 } while ((status & bits) != bits);
886
887 mr = msm_read(port, UART_MR1);
888
889 /* Wait up to 1s for flow control if necessary */
890 if (mr & UART_MR1_CTS_CTL) {
891 unsigned int tmout;
892 for (tmout = 1000000; tmout; tmout--) {
893 unsigned int isr = msm_read(port, UART_ISR);
894
895 /* CTS input is active lo */
896 if (!(isr & UART_IMR_CURRENT_CTS))
897 break;
898 udelay(1);
899 touch_nmi_watchdog();
900 }
901 }
902}
903
904
Robert Love04896a72009-06-22 18:43:11 +0100905static void msm_console_putchar(struct uart_port *port, int c)
906{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700907 /* This call can incur significant delay if CTS flowcontrol is enabled
908 * on port and no serial cable is attached.
909 */
910 wait_for_xmitr(port, UART_SR_TX_READY);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800911
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700912 msm_write(port, c, UART_TF);
Robert Love04896a72009-06-22 18:43:11 +0100913}
914
915static void msm_console_write(struct console *co, const char *s,
916 unsigned int count)
917{
918 struct uart_port *port;
919 struct msm_port *msm_port;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700920 int locked;
Robert Love04896a72009-06-22 18:43:11 +0100921
922 BUG_ON(co->index < 0 || co->index >= UART_NR);
923
924 port = get_port_from_line(co->index);
925 msm_port = UART_TO_MSM(port);
926
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700927 /* not pretty, but we can end up here via various convoluted paths */
928 if (port->sysrq || oops_in_progress)
929 locked = spin_trylock(&port->lock);
930 else {
931 locked = 1;
932 spin_lock(&port->lock);
933 }
934
Robert Love04896a72009-06-22 18:43:11 +0100935 uart_console_write(port, s, count, msm_console_putchar);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700936
937 if (locked)
938 spin_unlock(&port->lock);
Robert Love04896a72009-06-22 18:43:11 +0100939}
940
941static int __init msm_console_setup(struct console *co, char *options)
942{
943 struct uart_port *port;
Mayank Ranacf41e612011-09-28 14:49:08 +0530944 int baud = 0, flow, bits, parity;
Robert Love04896a72009-06-22 18:43:11 +0100945
946 if (unlikely(co->index >= UART_NR || co->index < 0))
947 return -ENXIO;
948
949 port = get_port_from_line(co->index);
950
951 if (unlikely(!port->membase))
952 return -ENXIO;
953
954 port->cons = co;
955
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700956 pm_runtime_get_noresume(port->dev);
957
958#ifndef CONFIG_PM_RUNTIME
Robert Love04896a72009-06-22 18:43:11 +0100959 msm_init_clock(port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700960#endif
961 pm_runtime_resume(port->dev);
Robert Love04896a72009-06-22 18:43:11 +0100962
963 if (options)
964 uart_parse_options(options, &baud, &parity, &bits, &flow);
965
966 bits = 8;
967 parity = 'n';
968 flow = 'n';
969 msm_write(port, UART_MR2_BITS_PER_CHAR_8 | UART_MR2_STOP_BIT_LEN_ONE,
970 UART_MR2); /* 8N1 */
971
972 if (baud < 300 || baud > 115200)
973 baud = 115200;
974 msm_set_baud_rate(port, baud);
975
976 msm_reset(port);
977
978 printk(KERN_INFO "msm_serial: console setup on port #%d\n", port->line);
979
980 return uart_set_options(port, co, baud, parity, bits, flow);
981}
982
983static struct uart_driver msm_uart_driver;
984
985static struct console msm_console = {
986 .name = "ttyMSM",
987 .write = msm_console_write,
988 .device = uart_console_device,
989 .setup = msm_console_setup,
990 .flags = CON_PRINTBUFFER,
991 .index = -1,
992 .data = &msm_uart_driver,
993};
994
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700995#define MSM_CONSOLE &msm_console
Robert Love04896a72009-06-22 18:43:11 +0100996
997#else
998#define MSM_CONSOLE NULL
999#endif
1000
1001static struct uart_driver msm_uart_driver = {
1002 .owner = THIS_MODULE,
1003 .driver_name = "msm_serial",
1004 .dev_name = "ttyMSM",
1005 .nr = UART_NR,
1006 .cons = MSM_CONSOLE,
1007};
1008
1009static int __init msm_serial_probe(struct platform_device *pdev)
1010{
1011 struct msm_port *msm_port;
1012 struct resource *resource;
1013 struct uart_port *port;
Roel Kluin1e091752009-12-21 16:26:49 -08001014 int irq;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001015#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
1016 struct msm_serial_platform_data *pdata = pdev->dev.platform_data;
1017#endif
Robert Love04896a72009-06-22 18:43:11 +01001018
1019 if (unlikely(pdev->id < 0 || pdev->id >= UART_NR))
1020 return -ENXIO;
1021
1022 printk(KERN_INFO "msm_serial: detected port #%d\n", pdev->id);
1023
1024 port = get_port_from_line(pdev->id);
1025 port->dev = &pdev->dev;
1026 msm_port = UART_TO_MSM(port);
1027
Matt Wagantalle2522372011-08-17 14:52:21 -07001028 msm_port->clk = clk_get(&pdev->dev, "core_clk");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001029 if (unlikely(IS_ERR(msm_port->clk)))
1030 return PTR_ERR(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +01001031 port->uartclk = clk_get_rate(msm_port->clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001032 if (!port->uartclk)
1033 port->uartclk = 19200000;
Abhijeet Dharmapurikar18c79d72010-05-20 15:20:23 -07001034
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001035 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Robert Love04896a72009-06-22 18:43:11 +01001036 if (unlikely(!resource))
1037 return -ENXIO;
1038 port->mapbase = resource->start;
1039
Roel Kluin1e091752009-12-21 16:26:49 -08001040 irq = platform_get_irq(pdev, 0);
1041 if (unlikely(irq < 0))
Robert Love04896a72009-06-22 18:43:11 +01001042 return -ENXIO;
Roel Kluin1e091752009-12-21 16:26:49 -08001043 port->irq = irq;
Robert Love04896a72009-06-22 18:43:11 +01001044
1045 platform_set_drvdata(pdev, port);
1046
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001047
1048#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
1049 if (pdata == NULL)
1050 msm_port->wakeup.irq = -1;
1051 else {
1052 msm_port->wakeup.irq = pdata->wakeup_irq;
1053 msm_port->wakeup.ignore = 1;
1054 msm_port->wakeup.inject_rx = pdata->inject_rx_on_wakeup;
1055 msm_port->wakeup.rx_to_inject = pdata->rx_to_inject;
1056
1057 if (unlikely(msm_port->wakeup.irq <= 0))
1058 return -EINVAL;
1059 }
1060#endif
1061
1062#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
1063 msm_port->clk_state = MSM_CLK_PORT_OFF;
1064 hrtimer_init(&msm_port->clk_off_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1065 msm_port->clk_off_timer.function = msm_serial_clock_off;
1066 msm_port->clk_off_delay = ktime_set(0, 1000000); /* 1 ms */
1067#endif
1068
1069 pm_runtime_enable(port->dev);
Robert Love04896a72009-06-22 18:43:11 +01001070 return uart_add_one_port(&msm_uart_driver, port);
1071}
1072
1073static int __devexit msm_serial_remove(struct platform_device *pdev)
1074{
1075 struct msm_port *msm_port = platform_get_drvdata(pdev);
1076
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001077 pm_runtime_put_sync(&pdev->dev);
1078 pm_runtime_disable(&pdev->dev);
1079
Robert Love04896a72009-06-22 18:43:11 +01001080 clk_put(msm_port->clk);
1081
1082 return 0;
1083}
1084
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001085#ifdef CONFIG_PM
1086static int msm_serial_suspend(struct device *dev)
1087{
1088 struct uart_port *port;
1089 struct platform_device *pdev = to_platform_device(dev);
1090 port = get_port_from_line(pdev->id);
1091
1092 if (port) {
1093 uart_suspend_port(&msm_uart_driver, port);
1094 if (is_console(port))
1095 msm_deinit_clock(port);
1096 }
1097
1098 return 0;
1099}
1100
1101static int msm_serial_resume(struct device *dev)
1102{
1103 struct uart_port *port;
1104 struct platform_device *pdev = to_platform_device(dev);
1105 port = get_port_from_line(pdev->id);
1106
1107 if (port) {
1108 if (is_console(port))
1109 msm_init_clock(port);
1110 uart_resume_port(&msm_uart_driver, port);
1111 }
1112
1113 return 0;
1114}
1115#else
1116#define msm_serial_suspend NULL
1117#define msm_serial_resume NULL
1118#endif
1119
1120static int msm_serial_runtime_suspend(struct device *dev)
1121{
1122 struct platform_device *pdev = to_platform_device(dev);
1123 struct uart_port *port;
1124 port = get_port_from_line(pdev->id);
1125
1126 dev_dbg(dev, "pm_runtime: suspending\n");
1127 msm_deinit_clock(port);
1128 return 0;
1129}
1130
1131static int msm_serial_runtime_resume(struct device *dev)
1132{
1133 struct platform_device *pdev = to_platform_device(dev);
1134 struct uart_port *port;
1135 port = get_port_from_line(pdev->id);
1136
1137 dev_dbg(dev, "pm_runtime: resuming\n");
1138 msm_init_clock(port);
1139 return 0;
1140}
1141
1142static struct dev_pm_ops msm_serial_dev_pm_ops = {
1143 .suspend = msm_serial_suspend,
1144 .resume = msm_serial_resume,
1145 .runtime_suspend = msm_serial_runtime_suspend,
1146 .runtime_resume = msm_serial_runtime_resume,
1147};
1148
Robert Love04896a72009-06-22 18:43:11 +01001149static struct platform_driver msm_platform_driver = {
Robert Love04896a72009-06-22 18:43:11 +01001150 .remove = msm_serial_remove,
1151 .driver = {
1152 .name = "msm_serial",
1153 .owner = THIS_MODULE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001154 .pm = &msm_serial_dev_pm_ops,
Robert Love04896a72009-06-22 18:43:11 +01001155 },
1156};
1157
1158static int __init msm_serial_init(void)
1159{
1160 int ret;
1161
1162 ret = uart_register_driver(&msm_uart_driver);
1163 if (unlikely(ret))
1164 return ret;
1165
1166 ret = platform_driver_probe(&msm_platform_driver, msm_serial_probe);
1167 if (unlikely(ret))
1168 uart_unregister_driver(&msm_uart_driver);
1169
1170 printk(KERN_INFO "msm_serial: driver initialized\n");
1171
1172 return ret;
1173}
1174
1175static void __exit msm_serial_exit(void)
1176{
1177#ifdef CONFIG_SERIAL_MSM_CONSOLE
1178 unregister_console(&msm_console);
1179#endif
1180 platform_driver_unregister(&msm_platform_driver);
1181 uart_unregister_driver(&msm_uart_driver);
1182}
1183
1184module_init(msm_serial_init);
1185module_exit(msm_serial_exit);
1186
1187MODULE_AUTHOR("Robert Love <rlove@google.com>");
1188MODULE_DESCRIPTION("Driver for msm7x serial device");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001189MODULE_LICENSE("GPL v2");