blob: 73c435ce10fd81e3974a59ec85788520df94f0c7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* -*- mode: c; c-basic-offset: 8 -*- */
2
3/* Copyright (C) 1999,2001
4 *
5 * Author: J.E.J.Bottomley@HansenPartnership.com
6 *
7 * linux/arch/i386/kernel/voyager_smp.c
8 *
9 * This file provides all the same external entries as smp.c but uses
10 * the voyager hal to provide the functionality
11 */
James Bottomley153f8052005-07-13 09:38:05 -040012#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/mm.h>
14#include <linux/kernel_stat.h>
15#include <linux/delay.h>
16#include <linux/mc146818rtc.h>
17#include <linux/cache.h>
18#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/init.h>
20#include <linux/kernel.h>
21#include <linux/bootmem.h>
22#include <linux/completion.h>
23#include <asm/desc.h>
24#include <asm/voyager.h>
25#include <asm/vic.h>
26#include <asm/mtrr.h>
27#include <asm/pgalloc.h>
28#include <asm/tlbflush.h>
29#include <asm/arch_hooks.h>
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/* TLB state -- visible externally, indexed physically */
James Bottomley0cca1ca2007-10-26 12:17:19 -050032DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = { &init_mm, 0 };
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34/* CPU IRQ affinity -- set to all ones initially */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +010035static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned =
36 {[0 ... NR_CPUS-1] = ~0UL };
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38/* per CPU data structure (for /proc/cpuinfo et al), visible externally
39 * indexed physically */
James Bottomley0cca1ca2007-10-26 12:17:19 -050040DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Mike Travis92cb7612007-10-19 20:35:04 +020041EXPORT_PER_CPU_SYMBOL(cpu_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43/* physical ID of the CPU used to boot the system */
44unsigned char boot_cpu_id;
45
46/* The memory line addresses for the Quad CPIs */
47struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
48
49/* The masks for the Extended VIC processors, filled in by cat_init */
50__u32 voyager_extended_vic_processors = 0;
51
52/* Masks for the extended Quad processors which cannot be VIC booted */
53__u32 voyager_allowed_boot_processors = 0;
54
55/* The mask for the Quad Processors (both extended and non-extended) */
56__u32 voyager_quad_processors = 0;
57
58/* Total count of live CPUs, used in process.c to display
59 * the CPU information and in irq.c for the per CPU irq
60 * activity count. Finally exported by i386_ksyms.c */
61static int voyager_extended_cpus = 1;
62
63/* Have we found an SMP box - used by time.c to do the profiling
64 interrupt for timeslicing; do not set to 1 until the per CPU timer
65 interrupt is active */
66int smp_found_config = 0;
67
68/* Used for the invalidate map that's also checked in the spinlock */
69static volatile unsigned long smp_invalidate_needed;
70
71/* Bitmask of currently online CPUs - used by setup.c for
72 /proc/cpuinfo, visible externally but still physical */
73cpumask_t cpu_online_map = CPU_MASK_NONE;
James Bottomley153f8052005-07-13 09:38:05 -040074EXPORT_SYMBOL(cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/* Bitmask of CPUs present in the system - exported by i386_syms.c, used
77 * by scheduler but indexed physically */
78cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080/* The internal functions */
81static void send_CPI(__u32 cpuset, __u8 cpi);
82static void ack_CPI(__u8 cpi);
83static int ack_QIC_CPI(__u8 cpi);
84static void ack_special_QIC_CPI(__u8 cpi);
85static void ack_VIC_CPI(__u8 cpi);
86static void send_CPI_allbutself(__u8 cpi);
James Bottomleyc7717462006-10-12 22:21:16 -050087static void mask_vic_irq(unsigned int irq);
88static void unmask_vic_irq(unsigned int irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089static unsigned int startup_vic_irq(unsigned int irq);
90static void enable_local_vic_irq(unsigned int irq);
91static void disable_local_vic_irq(unsigned int irq);
92static void before_handle_vic_irq(unsigned int irq);
93static void after_handle_vic_irq(unsigned int irq);
94static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
95static void ack_vic_irq(unsigned int irq);
96static void vic_enable_cpi(void);
97static void do_boot_cpu(__u8 cpuid);
98static void do_quad_bootstrap(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100int hard_smp_processor_id(void);
Fernando Vazquez2654c082006-09-30 23:29:08 -0700101int safe_smp_processor_id(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103/* Inline functions */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100104static inline void send_one_QIC_CPI(__u8 cpu, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105{
106 voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100107 (smp_processor_id() << 16) + cpi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108}
109
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100110static inline void send_QIC_CPI(__u32 cpuset, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111{
112 int cpu;
113
114 for_each_online_cpu(cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100115 if (cpuset & (1 << cpu)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#ifdef VOYAGER_DEBUG
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100117 if (!cpu_isset(cpu, cpu_online_map))
118 VDEBUG(("CPU%d sending cpi %d to CPU%d not in "
119 "cpu_online_map\n",
120 hard_smp_processor_id(), cpi, cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#endif
122 send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
123 }
124 }
125}
126
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100127static inline void wrapper_smp_local_timer_interrupt(void)
Dominik Hackl6431e6a2005-05-24 19:29:46 -0700128{
129 irq_enter();
David Howells7d12e782006-10-05 14:55:46 +0100130 smp_local_timer_interrupt();
Dominik Hackl6431e6a2005-05-24 19:29:46 -0700131 irq_exit();
132}
133
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100134static inline void send_one_CPI(__u8 cpu, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100136 if (voyager_quad_processors & (1 << cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
138 else
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100139 send_CPI(1 << cpu, cpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
141
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100142static inline void send_CPI_allbutself(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143{
144 __u8 cpu = smp_processor_id();
145 __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
146 send_CPI(mask, cpi);
147}
148
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100149static inline int is_cpu_quad(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
151 __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
152 return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
153}
154
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100155static inline int is_cpu_extended(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156{
157 __u8 cpu = hard_smp_processor_id();
158
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100159 return (voyager_extended_vic_processors & (1 << cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160}
161
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100162static inline int is_cpu_vic_boot(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
164 __u8 cpu = hard_smp_processor_id();
165
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100166 return (voyager_extended_vic_processors
167 & voyager_allowed_boot_processors & (1 << cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168}
169
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100170static inline void ack_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100172 switch (cpi) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 case VIC_CPU_BOOT_CPI:
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100174 if (is_cpu_quad() && !is_cpu_vic_boot())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 ack_QIC_CPI(cpi);
176 else
177 ack_VIC_CPI(cpi);
178 break;
179 case VIC_SYS_INT:
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100180 case VIC_CMN_INT:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 /* These are slightly strange. Even on the Quad card,
182 * They are vectored as VIC CPIs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100183 if (is_cpu_quad())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 ack_special_QIC_CPI(cpi);
185 else
186 ack_VIC_CPI(cpi);
187 break;
188 default:
189 printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
190 break;
191 }
192}
193
194/* local variables */
195
196/* The VIC IRQ descriptors -- these look almost identical to the
197 * 8259 IRQs except that masks and things must be kept per processor
198 */
James Bottomleyc7717462006-10-12 22:21:16 -0500199static struct irq_chip vic_chip = {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100200 .name = "VIC",
201 .startup = startup_vic_irq,
202 .mask = mask_vic_irq,
203 .unmask = unmask_vic_irq,
204 .set_affinity = set_vic_irq_affinity,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205};
206
207/* used to count up as CPUs are brought on line (starts at 0) */
208static int cpucount = 0;
209
210/* steal a page from the bottom of memory for the trampoline and
211 * squirrel its address away here. This will be in kernel virtual
212 * space */
213static __u32 trampoline_base;
214
215/* The per cpu profile stuff - used in smp_local_timer_interrupt */
216static DEFINE_PER_CPU(int, prof_multiplier) = 1;
217static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100218static DEFINE_PER_CPU(int, prof_counter) = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220/* the map used to check if a CPU has booted */
221static __u32 cpu_booted_map;
222
223/* the synchronize flag used to hold all secondary CPUs spinning in
224 * a tight loop until the boot sequence is ready for them */
225static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
226
227/* This is for the new dynamic CPU boot code */
228cpumask_t cpu_callin_map = CPU_MASK_NONE;
229cpumask_t cpu_callout_map = CPU_MASK_NONE;
James Bottomley153f8052005-07-13 09:38:05 -0400230EXPORT_SYMBOL(cpu_callout_map);
Andrew Morton7a8ef1c2006-02-10 01:51:08 -0800231cpumask_t cpu_possible_map = CPU_MASK_NONE;
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -0700232EXPORT_SYMBOL(cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234/* The per processor IRQ masks (these are usually kept in sync) */
235static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
236
237/* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
238static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
239
240/* Lock for enable/disable of VIC interrupts */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100241static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100243/* The boot processor is correctly set up in PC mode when it
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 * comes up, but the secondaries need their master/slave 8259
245 * pairs initializing correctly */
246
247/* Interrupt counters (per cpu) and total - used to try to
248 * even up the interrupt handling routines */
249static long vic_intr_total = 0;
250static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
251static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
252
253/* Since we can only use CPI0, we fake all the other CPIs */
254static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
255
256/* debugging routine to read the isr of the cpu's pic */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100257static inline __u16 vic_read_isr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258{
259 __u16 isr;
260
261 outb(0x0b, 0xa0);
262 isr = inb(0xa0) << 8;
263 outb(0x0b, 0x20);
264 isr |= inb(0x20);
265
266 return isr;
267}
268
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100269static __init void qic_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100271 if (!is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 /* not a quad, no setup */
273 return;
274 }
275 outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
276 outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100277
278 if (is_cpu_extended()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 /* the QIC duplicate of the VIC base register */
280 outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
281 outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
282
283 /* FIXME: should set up the QIC timer and memory parity
284 * error vectors here */
285 }
286}
287
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100288static __init void vic_setup_pic(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
290 outb(1, VIC_REDIRECT_REGISTER_1);
291 /* clear the claim registers for dynamic routing */
292 outb(0, VIC_CLAIM_REGISTER_0);
293 outb(0, VIC_CLAIM_REGISTER_1);
294
295 outb(0, VIC_PRIORITY_REGISTER);
296 /* Set the Primary and Secondary Microchannel vector
297 * bases to be the same as the ordinary interrupts
298 *
299 * FIXME: This would be more efficient using separate
300 * vectors. */
301 outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
302 outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
303 /* Now initiallise the master PIC belonging to this CPU by
304 * sending the four ICWs */
305
306 /* ICW1: level triggered, ICW4 needed */
307 outb(0x19, 0x20);
308
309 /* ICW2: vector base */
310 outb(FIRST_EXTERNAL_VECTOR, 0x21);
311
312 /* ICW3: slave at line 2 */
313 outb(0x04, 0x21);
314
315 /* ICW4: 8086 mode */
316 outb(0x01, 0x21);
317
318 /* now the same for the slave PIC */
319
320 /* ICW1: level trigger, ICW4 needed */
321 outb(0x19, 0xA0);
322
323 /* ICW2: slave vector base */
324 outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 /* ICW3: slave ID */
327 outb(0x02, 0xA1);
328
329 /* ICW4: 8086 mode */
330 outb(0x01, 0xA1);
331}
332
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100333static void do_quad_bootstrap(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100335 if (is_cpu_quad() && is_cpu_vic_boot()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 int i;
337 unsigned long flags;
338 __u8 cpuid = hard_smp_processor_id();
339
340 local_irq_save(flags);
341
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100342 for (i = 0; i < 4; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 /* FIXME: this would be >>3 &0x7 on the 32 way */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100344 if (((cpuid >> 2) & 0x03) == i)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 /* don't lower our own mask! */
346 continue;
347
348 /* masquerade as local Quad CPU */
349 outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
350 /* enable the startup CPI */
351 outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
352 /* restore cpu id */
353 outb(0, QIC_PROCESSOR_ID);
354 }
355 local_irq_restore(flags);
356 }
357}
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359/* Set up all the basic stuff: read the SMP config and make all the
360 * SMP information reflect only the boot cpu. All others will be
361 * brought on-line later. */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100362void __init find_smp_config(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363{
364 int i;
365
366 boot_cpu_id = hard_smp_processor_id();
367
368 printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
369
370 /* initialize the CPU structures (moved from smp_boot_cpus) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100371 for (i = 0; i < NR_CPUS; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 cpu_irq_affinity[i] = ~0;
373 }
374 cpu_online_map = cpumask_of_cpu(boot_cpu_id);
375
376 /* The boot CPU must be extended */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100377 voyager_extended_vic_processors = 1 << boot_cpu_id;
Simon Arlott27b46d72007-10-20 01:13:56 +0200378 /* initially, all of the first 8 CPUs can boot */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 voyager_allowed_boot_processors = 0xff;
380 /* set up everything for just this CPU, we can alter
381 * this as we start the other CPUs later */
382 /* now get the CPU disposition from the extended CMOS */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100383 cpus_addr(phys_cpu_present_map)[0] =
384 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
385 cpus_addr(phys_cpu_present_map)[0] |=
386 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
387 cpus_addr(phys_cpu_present_map)[0] |=
388 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
389 2) << 16;
390 cpus_addr(phys_cpu_present_map)[0] |=
391 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
392 3) << 24;
James Bottomleyf68a1062006-02-24 13:04:11 -0800393 cpu_possible_map = phys_cpu_present_map;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100394 printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n",
395 cpus_addr(phys_cpu_present_map)[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 /* Here we set up the VIC to enable SMP */
397 /* enable the CPIs by writing the base vector to their register */
398 outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
399 outb(1, VIC_REDIRECT_REGISTER_1);
400 /* set the claim registers for static routing --- Boot CPU gets
401 * all interrupts untill all other CPUs started */
402 outb(0xff, VIC_CLAIM_REGISTER_0);
403 outb(0xff, VIC_CLAIM_REGISTER_1);
404 /* Set the Primary and Secondary Microchannel vector
405 * bases to be the same as the ordinary interrupts
406 *
407 * FIXME: This would be more efficient using separate
408 * vectors. */
409 outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
410 outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
411
412 /* Finally tell the firmware that we're driving */
413 outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
414 VOYAGER_SUS_IN_CONTROL_PORT);
415
416 current_thread_info()->cpu = boot_cpu_id;
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700417 x86_write_percpu(cpu_number, boot_cpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
420/*
421 * The bootstrap kernel entry code has set these up. Save them
422 * for a given CPU, id is physical */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100423void __init smp_store_cpu_info(int id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424{
Mike Travis92cb7612007-10-19 20:35:04 +0200425 struct cpuinfo_x86 *c = &cpu_data(id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
427 *c = boot_cpu_data;
428
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700429 identify_secondary_cpu(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430}
431
432/* set up the trampoline and return the physical address of the code */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100433static __u32 __init setup_trampoline(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434{
435 /* these two are global symbols in trampoline.S */
Jan Beulich121d7bf2007-10-17 18:04:37 +0200436 extern const __u8 trampoline_end[];
437 extern const __u8 trampoline_data[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100439 memcpy((__u8 *) trampoline_base, trampoline_data,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 trampoline_end - trampoline_data);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100441 return virt_to_phys((__u8 *) trampoline_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442}
443
444/* Routine initially called when a non-boot CPU is brought online */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100445static void __init start_secondary(void *unused)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
447 __u8 cpuid = hard_smp_processor_id();
448 /* external functions not defined in the headers */
449 extern void calibrate_delay(void);
450
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700451 cpu_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453 /* OK, we're in the routine */
454 ack_CPI(VIC_CPU_BOOT_CPI);
455
456 /* setup the 8259 master slave pair belonging to this CPU ---
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100457 * we won't actually receive any until the boot CPU
458 * relinquishes it's static routing mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 vic_setup_pic();
460
461 qic_setup();
462
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100463 if (is_cpu_quad() && !is_cpu_vic_boot()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 /* clear the boot CPI */
465 __u8 dummy;
466
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100467 dummy =
468 voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 printk("read dummy %d\n", dummy);
470 }
471
472 /* lower the mask to receive CPIs */
473 vic_enable_cpi();
474
475 VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
476
477 /* enable interrupts */
478 local_irq_enable();
479
480 /* get our bogomips */
481 calibrate_delay();
482
483 /* save our processor parameters */
484 smp_store_cpu_info(cpuid);
485
486 /* if we're a quad, we may need to bootstrap other CPUs */
487 do_quad_bootstrap();
488
489 /* FIXME: this is rather a poor hack to prevent the CPU
490 * activating softirqs while it's supposed to be waiting for
491 * permission to proceed. Without this, the new per CPU stuff
492 * in the softirqs will fail */
493 local_irq_disable();
494 cpu_set(cpuid, cpu_callin_map);
495
496 /* signal that we're done */
497 cpu_booted_map = 1;
498
499 while (!cpu_isset(cpuid, smp_commenced_mask))
500 rep_nop();
501 local_irq_enable();
502
503 local_flush_tlb();
504
505 cpu_set(cpuid, cpu_online_map);
506 wmb();
507 cpu_idle();
508}
509
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510/* Routine to kick start the given CPU and wait for it to report ready
511 * (or timeout in startup). When this routine returns, the requested
512 * CPU is either fully running and configured or known to be dead.
513 *
514 * We call this routine sequentially 1 CPU at a time, so no need for
515 * locking */
516
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100517static void __init do_boot_cpu(__u8 cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518{
519 struct task_struct *idle;
520 int timeout;
521 unsigned long flags;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100522 int quad_boot = (1 << cpu) & voyager_quad_processors
523 & ~(voyager_extended_vic_processors
524 & voyager_allowed_boot_processors);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 /* This is an area in head.S which was used to set up the
527 * initial kernel stack. We need to alter this to give the
528 * booting CPU a new stack (taken from its idle process) */
529 extern struct {
530 __u8 *esp;
531 unsigned short ss;
532 } stack_start;
533 /* This is the format of the CPI IDT gate (in real mode) which
534 * we're hijacking to boot the CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100535 union IDTFormat {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 struct seg {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100537 __u16 Offset;
538 __u16 Segment;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 } idt;
540 __u32 val;
541 } hijack_source;
542
543 __u32 *hijack_vector;
544 __u32 start_phys_address = setup_trampoline();
545
546 /* There's a clever trick to this: The linux trampoline is
547 * compiled to begin at absolute location zero, so make the
548 * address zero but have the data segment selector compensate
549 * for the actual address */
550 hijack_source.idt.Offset = start_phys_address & 0x000F;
551 hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
552
553 cpucount++;
James Bottomleyd6444512007-05-01 10:13:46 -0500554 alternatives_smp_switch(1);
555
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 idle = fork_idle(cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100557 if (IS_ERR(idle))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 panic("failed fork for CPU%d", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100559 idle->thread.eip = (unsigned long)start_secondary;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 /* init_tasks (in sched.c) is indexed logically */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100561 stack_start.esp = (void *)idle->thread.esp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700563 init_gdt(cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100564 per_cpu(current_task, cpu) = idle;
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700565 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 irq_ctx_init(cpu);
567
568 /* Note: Don't modify initial ss override */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100569 VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 (unsigned long)hijack_source.val, hijack_source.idt.Segment,
571 hijack_source.idt.Offset, stack_start.esp));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600573 /* init lowmem identity mapping */
574 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
575 min_t(unsigned long, KERNEL_PGD_PTRS, USER_PGD_PTRS));
576 flush_tlb_all();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100578 if (quad_boot) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 printk("CPU %d: non extended Quad boot\n", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100580 hijack_vector =
581 (__u32 *)
582 phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 *hijack_vector = hijack_source.val;
584 } else {
585 printk("CPU%d: extended VIC boot\n", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100586 hijack_vector =
587 (__u32 *)
588 phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 *hijack_vector = hijack_source.val;
590 /* VIC errata, may also receive interrupt at this address */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100591 hijack_vector =
592 (__u32 *)
593 phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI +
594 VIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 *hijack_vector = hijack_source.val;
596 }
597 /* All non-boot CPUs start with interrupts fully masked. Need
598 * to lower the mask of the CPI we're about to send. We do
599 * this in the VIC by masquerading as the processor we're
600 * about to boot and lowering its interrupt mask */
601 local_irq_save(flags);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100602 if (quad_boot) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
604 } else {
605 outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
606 /* here we're altering registers belonging to `cpu' */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100607
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
609 /* now go back to our original identity */
610 outb(boot_cpu_id, VIC_PROCESSOR_ID);
611
612 /* and boot the CPU */
613
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100614 send_CPI((1 << cpu), VIC_CPU_BOOT_CPI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 }
616 cpu_booted_map = 0;
617 local_irq_restore(flags);
618
619 /* now wait for it to become ready (or timeout) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100620 for (timeout = 0; timeout < 50000; timeout++) {
621 if (cpu_booted_map)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 break;
623 udelay(100);
624 }
625 /* reset the page table */
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600626 zap_low_mappings();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 if (cpu_booted_map) {
629 VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
630 cpu, smp_processor_id()));
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100631
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 printk("CPU%d: ", cpu);
Mike Travis92cb7612007-10-19 20:35:04 +0200633 print_cpu_info(&cpu_data(cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 wmb();
635 cpu_set(cpu, cpu_callout_map);
James Bottomley3c101cf2006-06-26 21:33:09 -0500636 cpu_set(cpu, cpu_present_map);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100637 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 printk("CPU%d FAILED TO BOOT: ", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100639 if (*
640 ((volatile unsigned char *)phys_to_virt(start_phys_address))
641 == 0xA5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 printk("Stuck.\n");
643 else
644 printk("Not responding.\n");
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100645
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 cpucount--;
647 }
648}
649
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100650void __init smp_boot_cpus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651{
652 int i;
653
654 /* CAT BUS initialisation must be done after the memory */
655 /* FIXME: The L4 has a catbus too, it just needs to be
656 * accessed in a totally different way */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100657 if (voyager_level == 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 voyager_cat_init();
659
660 /* now that the cat has probed the Voyager System Bus, sanity
661 * check the cpu map */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100662 if (((voyager_quad_processors | voyager_extended_vic_processors)
663 & cpus_addr(phys_cpu_present_map)[0]) !=
664 cpus_addr(phys_cpu_present_map)[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 /* should panic */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100666 printk("\n\n***WARNING*** "
667 "Sanity check of CPU present map FAILED\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100669 } else if (voyager_level == 4)
670 voyager_extended_vic_processors =
671 cpus_addr(phys_cpu_present_map)[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
673 /* this sets up the idle task to run on the current cpu */
674 voyager_extended_cpus = 1;
675 /* Remove the global_irq_holder setting, it triggers a BUG() on
676 * schedule at the moment */
677 //global_irq_holder = boot_cpu_id;
678
679 /* FIXME: Need to do something about this but currently only works
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100680 * on CPUs with a tsc which none of mine have.
681 smp_tune_scheduling();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 */
683 smp_store_cpu_info(boot_cpu_id);
684 printk("CPU%d: ", boot_cpu_id);
Mike Travis92cb7612007-10-19 20:35:04 +0200685 print_cpu_info(&cpu_data(boot_cpu_id));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100687 if (is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 /* booting on a Quad CPU */
689 printk("VOYAGER SMP: Boot CPU is Quad\n");
690 qic_setup();
691 do_quad_bootstrap();
692 }
693
694 /* enable our own CPIs */
695 vic_enable_cpi();
696
697 cpu_set(boot_cpu_id, cpu_online_map);
698 cpu_set(boot_cpu_id, cpu_callout_map);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100699
700 /* loop over all the extended VIC CPUs and boot them. The
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 * Quad CPUs must be bootstrapped by their extended VIC cpu */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100702 for (i = 0; i < NR_CPUS; i++) {
703 if (i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 continue;
705 do_boot_cpu(i);
706 /* This udelay seems to be needed for the Quad boots
707 * don't remove unless you know what you're doing */
708 udelay(1000);
709 }
710 /* we could compute the total bogomips here, but why bother?,
711 * Code added from smpboot.c */
712 {
713 unsigned long bogosum = 0;
714 for (i = 0; i < NR_CPUS; i++)
715 if (cpu_isset(i, cpu_online_map))
Mike Travis92cb7612007-10-19 20:35:04 +0200716 bogosum += cpu_data(i).loops_per_jiffy;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100717 printk(KERN_INFO "Total of %d processors activated "
718 "(%lu.%02lu BogoMIPS).\n",
719 cpucount + 1, bogosum / (500000 / HZ),
720 (bogosum / (5000 / HZ)) % 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 }
722 voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100723 printk("VOYAGER: Extended (interrupt handling CPUs): "
724 "%d, non-extended: %d\n", voyager_extended_cpus,
725 num_booting_cpus() - voyager_extended_cpus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 /* that's it, switch to symmetric mode */
727 outb(0, VIC_PRIORITY_REGISTER);
728 outb(0, VIC_CLAIM_REGISTER_0);
729 outb(0, VIC_CLAIM_REGISTER_1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
732}
733
734/* Reload the secondary CPUs task structure (this function does not
735 * return ) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100736void __init initialize_secondary(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
738#if 0
739 // AC kernels only
740 set_current(hard_get_current());
741#endif
742
743 /*
744 * We don't actually need to load the full TSS,
745 * basically just the stack pointer and the eip.
746 */
747
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100748 asm volatile ("movl %0,%%esp\n\t"
749 "jmp *%1"::"r" (current->thread.esp),
750 "r"(current->thread.eip));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751}
752
753/* handle a Voyager SYS_INT -- If we don't, the base board will
754 * panic the system.
755 *
756 * System interrupts occur because some problem was detected on the
757 * various busses. To find out what you have to probe all the
758 * hardware via the CAT bus. FIXME: At the moment we do nothing. */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100759fastcall void smp_vic_sys_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
761 ack_CPI(VIC_SYS_INT);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100762 printk("Voyager SYSTEM INTERRUPT\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763}
764
765/* Handle a voyager CMN_INT; These interrupts occur either because of
766 * a system status change or because a single bit memory error
767 * occurred. FIXME: At the moment, ignore all this. */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100768fastcall void smp_vic_cmn_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769{
770 static __u8 in_cmn_int = 0;
771 static DEFINE_SPINLOCK(cmn_int_lock);
772
773 /* common ints are broadcast, so make sure we only do this once */
774 _raw_spin_lock(&cmn_int_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100775 if (in_cmn_int)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 goto unlock_end;
777
778 in_cmn_int++;
779 _raw_spin_unlock(&cmn_int_lock);
780
781 VDEBUG(("Voyager COMMON INTERRUPT\n"));
782
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100783 if (voyager_level == 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 voyager_cat_do_common_interrupt();
785
786 _raw_spin_lock(&cmn_int_lock);
787 in_cmn_int = 0;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100788 unlock_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 _raw_spin_unlock(&cmn_int_lock);
790 ack_CPI(VIC_CMN_INT);
791}
792
793/*
794 * Reschedule call back. Nothing to do, all the work is done
795 * automatically when we return from the interrupt. */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100796static void smp_reschedule_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797{
798 /* do nothing */
799}
800
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100801static struct mm_struct *flush_mm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802static unsigned long flush_va;
803static DEFINE_SPINLOCK(tlbstate_lock);
804#define FLUSH_ALL 0xffffffff
805
806/*
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100807 * We cannot call mmdrop() because we are in interrupt context,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 * instead update mm->cpu_vm_mask.
809 *
810 * We need to reload %cr3 since the page tables may be going
811 * away from under us..
812 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100813static inline void leave_mm(unsigned long cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814{
815 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
816 BUG();
817 cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
818 load_cr3(swapper_pg_dir);
819}
820
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821/*
822 * Invalidate call-back
823 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100824static void smp_invalidate_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825{
826 __u8 cpu = smp_processor_id();
827
828 if (!test_bit(cpu, &smp_invalidate_needed))
829 return;
830 /* This will flood messages. Don't uncomment unless you see
831 * Problems with cross cpu invalidation
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100832 VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
833 smp_processor_id()));
834 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
836 if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
837 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
838 if (flush_va == FLUSH_ALL)
839 local_flush_tlb();
840 else
841 __flush_tlb_one(flush_va);
842 } else
843 leave_mm(cpu);
844 }
845 smp_mb__before_clear_bit();
846 clear_bit(cpu, &smp_invalidate_needed);
847 smp_mb__after_clear_bit();
848}
849
850/* All the new flush operations for 2.4 */
851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852/* This routine is called with a physical cpu mask */
853static void
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100854voyager_flush_tlb_others(unsigned long cpumask, struct mm_struct *mm,
855 unsigned long va)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856{
857 int stuck = 50000;
858
859 if (!cpumask)
860 BUG();
861 if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
862 BUG();
863 if (cpumask & (1 << smp_processor_id()))
864 BUG();
865 if (!mm)
866 BUG();
867
868 spin_lock(&tlbstate_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100869
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 flush_mm = mm;
871 flush_va = va;
872 atomic_set_mask(cpumask, &smp_invalidate_needed);
873 /*
874 * We have to send the CPI only to
875 * CPUs affected.
876 */
877 send_CPI(cpumask, VIC_INVALIDATE_CPI);
878
879 while (smp_invalidate_needed) {
880 mb();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100881 if (--stuck == 0) {
882 printk("***WARNING*** Stuck doing invalidate CPI "
883 "(CPU%d)\n", smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 break;
885 }
886 }
887
888 /* Uncomment only to debug invalidation problems
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100889 VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
890 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891
892 flush_mm = NULL;
893 flush_va = 0;
894 spin_unlock(&tlbstate_lock);
895}
896
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100897void flush_tlb_current_task(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898{
899 struct mm_struct *mm = current->mm;
900 unsigned long cpu_mask;
901
902 preempt_disable();
903
904 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
905 local_flush_tlb();
906 if (cpu_mask)
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700907 voyager_flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
909 preempt_enable();
910}
911
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100912void flush_tlb_mm(struct mm_struct *mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913{
914 unsigned long cpu_mask;
915
916 preempt_disable();
917
918 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
919
920 if (current->active_mm == mm) {
921 if (current->mm)
922 local_flush_tlb();
923 else
924 leave_mm(smp_processor_id());
925 }
926 if (cpu_mask)
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700927 voyager_flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
929 preempt_enable();
930}
931
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100932void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933{
934 struct mm_struct *mm = vma->vm_mm;
935 unsigned long cpu_mask;
936
937 preempt_disable();
938
939 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
940 if (current->active_mm == mm) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100941 if (current->mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 __flush_tlb_one(va);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100943 else
944 leave_mm(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 }
946
947 if (cpu_mask)
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700948 voyager_flush_tlb_others(cpu_mask, mm, va);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
950 preempt_enable();
951}
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100952
James Bottomley153f8052005-07-13 09:38:05 -0400953EXPORT_SYMBOL(flush_tlb_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
955/* enable the requested IRQs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100956static void smp_enable_irq_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957{
958 __u8 irq;
959 __u8 cpu = get_cpu();
960
961 VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100962 vic_irq_enable_mask[cpu]));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963
964 spin_lock(&vic_irq_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100965 for (irq = 0; irq < 16; irq++) {
966 if (vic_irq_enable_mask[cpu] & (1 << irq))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 enable_local_vic_irq(irq);
968 }
969 vic_irq_enable_mask[cpu] = 0;
970 spin_unlock(&vic_irq_lock);
971
972 put_cpu_no_resched();
973}
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100974
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975/*
976 * CPU halt call-back
977 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100978static void smp_stop_cpu_function(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979{
980 VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
981 cpu_clear(smp_processor_id(), cpu_online_map);
982 local_irq_disable();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100983 for (;;)
Zachary Amsdenf2ab4462005-09-03 15:56:42 -0700984 halt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985}
986
987static DEFINE_SPINLOCK(call_lock);
988
989struct call_data_struct {
990 void (*func) (void *info);
991 void *info;
992 volatile unsigned long started;
993 volatile unsigned long finished;
994 int wait;
995};
996
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100997static struct call_data_struct *call_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
999/* execute a thread on a new CPU. The function to be called must be
1000 * previously set up. This is used to schedule a function for
Simon Arlott27b46d72007-10-20 01:13:56 +02001001 * execution on all CPUs - set up the function then broadcast a
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 * function_interrupt CPI to come here on each CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001003static void smp_call_function_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004{
1005 void (*func) (void *info) = call_data->func;
1006 void *info = call_data->info;
1007 /* must take copy of wait because call_data may be replaced
1008 * unless the function is waiting for us to finish */
1009 int wait = call_data->wait;
1010 __u8 cpu = smp_processor_id();
1011
1012 /*
1013 * Notify initiating CPU that I've grabbed the data and am
1014 * about to execute the function
1015 */
1016 mb();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001017 if (!test_and_clear_bit(cpu, &call_data->started)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 /* If the bit wasn't set, this could be a replay */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001019 printk(KERN_WARNING "VOYAGER SMP: CPU %d received call funtion"
1020 " with no call pending\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 return;
1022 }
1023 /*
1024 * At this point the info structure may be out of scope unless wait==1
1025 */
1026 irq_enter();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001027 (*func) (info);
Joe Korty38e760a2007-10-17 18:04:40 +02001028 __get_cpu_var(irq_stat).irq_call_count++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 irq_exit();
1030 if (wait) {
1031 mb();
1032 clear_bit(cpu, &call_data->finished);
1033 }
1034}
1035
James Bottomley0293ca82007-04-30 11:24:05 -05001036static int
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001037voyager_smp_call_function_mask(cpumask_t cpumask,
1038 void (*func) (void *info), void *info, int wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039{
1040 struct call_data_struct data;
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001041 u32 mask = cpus_addr(cpumask)[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001043 mask &= ~(1 << smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
1045 if (!mask)
1046 return 0;
1047
1048 /* Can deadlock when called with interrupts disabled */
1049 WARN_ON(irqs_disabled());
1050
1051 data.func = func;
1052 data.info = info;
1053 data.started = mask;
1054 data.wait = wait;
1055 if (wait)
1056 data.finished = mask;
1057
1058 spin_lock(&call_lock);
1059 call_data = &data;
1060 wmb();
1061 /* Send a message to all other CPUs and wait for them to respond */
James Bottomley0293ca82007-04-30 11:24:05 -05001062 send_CPI(mask, VIC_CALL_FUNCTION_CPI);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
1064 /* Wait for response */
1065 while (data.started)
1066 barrier();
1067
1068 if (wait)
1069 while (data.finished)
1070 barrier();
1071
1072 spin_unlock(&call_lock);
1073
1074 return 0;
1075}
James Bottomley0293ca82007-04-30 11:24:05 -05001076
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077/* Sorry about the name. In an APIC based system, the APICs
1078 * themselves are programmed to send a timer interrupt. This is used
1079 * by linux to reschedule the processor. Voyager doesn't have this,
1080 * so we use the system clock to interrupt one processor, which in
1081 * turn, broadcasts a timer CPI to all the others --- we receive that
1082 * CPI here. We don't use this actually for counting so losing
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001083 * ticks doesn't matter
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 *
Simon Arlott27b46d72007-10-20 01:13:56 +02001085 * FIXME: For those CPUs which actually have a local APIC, we could
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 * try to use it to trigger this interrupt instead of having to
1087 * broadcast the timer tick. Unfortunately, all my pentium DYADs have
1088 * no local APIC, so I can't do this
1089 *
1090 * This function is currently a placeholder and is unused in the code */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001091fastcall void smp_apic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092{
David Howells7d12e782006-10-05 14:55:46 +01001093 struct pt_regs *old_regs = set_irq_regs(regs);
1094 wrapper_smp_local_timer_interrupt();
1095 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096}
1097
1098/* All of the QUAD interrupt GATES */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001099fastcall void smp_qic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100{
David Howells7d12e782006-10-05 14:55:46 +01001101 struct pt_regs *old_regs = set_irq_regs(regs);
James Bottomley81c06b12006-10-12 22:25:03 -05001102 ack_QIC_CPI(QIC_TIMER_CPI);
1103 wrapper_smp_local_timer_interrupt();
David Howells7d12e782006-10-05 14:55:46 +01001104 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105}
1106
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001107fastcall void smp_qic_invalidate_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108{
1109 ack_QIC_CPI(QIC_INVALIDATE_CPI);
1110 smp_invalidate_interrupt();
1111}
1112
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001113fastcall void smp_qic_reschedule_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114{
1115 ack_QIC_CPI(QIC_RESCHEDULE_CPI);
1116 smp_reschedule_interrupt();
1117}
1118
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001119fastcall void smp_qic_enable_irq_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120{
1121 ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
1122 smp_enable_irq_interrupt();
1123}
1124
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001125fastcall void smp_qic_call_function_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126{
1127 ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
1128 smp_call_function_interrupt();
1129}
1130
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001131fastcall void smp_vic_cpi_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132{
David Howells7d12e782006-10-05 14:55:46 +01001133 struct pt_regs *old_regs = set_irq_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 __u8 cpu = smp_processor_id();
1135
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001136 if (is_cpu_quad())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 ack_QIC_CPI(VIC_CPI_LEVEL0);
1138 else
1139 ack_VIC_CPI(VIC_CPI_LEVEL0);
1140
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001141 if (test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
David Howells7d12e782006-10-05 14:55:46 +01001142 wrapper_smp_local_timer_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001143 if (test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 smp_invalidate_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001145 if (test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 smp_reschedule_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001147 if (test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 smp_enable_irq_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001149 if (test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 smp_call_function_interrupt();
David Howells7d12e782006-10-05 14:55:46 +01001151 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152}
1153
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001154static void do_flush_tlb_all(void *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155{
1156 unsigned long cpu = smp_processor_id();
1157
1158 __flush_tlb_all();
1159 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
1160 leave_mm(cpu);
1161}
1162
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163/* flush the TLB of every active CPU in the system */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001164void flush_tlb_all(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165{
1166 on_each_cpu(do_flush_tlb_all, 0, 1, 1);
1167}
1168
1169/* used to set up the trampoline for other CPUs when the memory manager
1170 * is sorted out */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001171void __init smp_alloc_memory(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001173 trampoline_base = (__u32) alloc_bootmem_low_pages(PAGE_SIZE);
1174 if (__pa(trampoline_base) >= 0x93000)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 BUG();
1176}
1177
1178/* send a reschedule CPI to one CPU by physical CPU number*/
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001179static void voyager_smp_send_reschedule(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180{
1181 send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
1182}
1183
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001184int hard_smp_processor_id(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185{
1186 __u8 i;
1187 __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001188 if ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 return cpumask & 0x1F;
1190
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001191 for (i = 0; i < 8; i++) {
1192 if (cpumask & (1 << i))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 return i;
1194 }
1195 printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
1196 return 0;
1197}
1198
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001199int safe_smp_processor_id(void)
Fernando Vazquez2654c082006-09-30 23:29:08 -07001200{
1201 return hard_smp_processor_id();
1202}
1203
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204/* broadcast a halt to all other CPUs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001205static void voyager_smp_send_stop(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206{
1207 smp_call_function(smp_stop_cpu_function, NULL, 1, 1);
1208}
1209
1210/* this function is triggered in time.c when a clock tick fires
1211 * we need to re-broadcast the tick to all CPUs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001212void smp_vic_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213{
1214 send_CPI_allbutself(VIC_TIMER_CPI);
David Howells7d12e782006-10-05 14:55:46 +01001215 smp_local_timer_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216}
1217
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218/* local (per CPU) timer interrupt. It does both profiling and
1219 * process statistics/rescheduling.
1220 *
1221 * We do profiling in every local tick, statistics/rescheduling
1222 * happen only every 'profiling multiplier' ticks. The default
1223 * multiplier is 1 and it can be changed by writing the new multiplier
1224 * value into /proc/profile.
1225 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001226void smp_local_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227{
1228 int cpu = smp_processor_id();
1229 long weight;
1230
David Howells7d12e782006-10-05 14:55:46 +01001231 profile_tick(CPU_PROFILING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 if (--per_cpu(prof_counter, cpu) <= 0) {
1233 /*
1234 * The multiplier may have changed since the last time we got
1235 * to this point as a result of the user writing to
1236 * /proc/profile. In this case we need to adjust the APIC
1237 * timer accordingly.
1238 *
1239 * Interrupts are already masked off at this point.
1240 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001241 per_cpu(prof_counter, cpu) = per_cpu(prof_multiplier, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 if (per_cpu(prof_counter, cpu) !=
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001243 per_cpu(prof_old_multiplier, cpu)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 /* FIXME: need to update the vic timer tick here */
1245 per_cpu(prof_old_multiplier, cpu) =
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001246 per_cpu(prof_counter, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 }
1248
James Bottomley81c06b12006-10-12 22:25:03 -05001249 update_process_times(user_mode_vm(get_irq_regs()));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 }
1251
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001252 if (((1 << cpu) & voyager_extended_vic_processors) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 /* only extended VIC processors participate in
1254 * interrupt distribution */
1255 return;
1256
1257 /*
1258 * We take the 'long' return path, and there every subsystem
Simon Arlott27b46d72007-10-20 01:13:56 +02001259 * grabs the appropriate locks (kernel lock/ irq lock).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 *
1261 * we might want to decouple profiling from the 'long path',
1262 * and do the profiling totally in assembly.
1263 *
1264 * Currently this isn't too much of an issue (performance wise),
1265 * we can take more than 100K local irqs per second on a 100 MHz P5.
1266 */
1267
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001268 if ((++vic_tick[cpu] & 0x7) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 return;
1270 /* get here every 16 ticks (about every 1/6 of a second) */
1271
1272 /* Change our priority to give someone else a chance at getting
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001273 * the IRQ. The algorithm goes like this:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 *
1275 * In the VIC, the dynamically routed interrupt is always
1276 * handled by the lowest priority eligible (i.e. receiving
1277 * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
1278 * lowest processor number gets it.
1279 *
1280 * The priority of a CPU is controlled by a special per-CPU
1281 * VIC priority register which is 3 bits wide 0 being lowest
1282 * and 7 highest priority..
1283 *
1284 * Therefore we subtract the average number of interrupts from
1285 * the number we've fielded. If this number is negative, we
1286 * lower the activity count and if it is positive, we raise
1287 * it.
1288 *
1289 * I'm afraid this still leads to odd looking interrupt counts:
1290 * the totals are all roughly equal, but the individual ones
1291 * look rather skewed.
1292 *
1293 * FIXME: This algorithm is total crap when mixed with SMP
1294 * affinity code since we now try to even up the interrupt
1295 * counts when an affinity binding is keeping them on a
1296 * particular CPU*/
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001297 weight = (vic_intr_count[cpu] * voyager_extended_cpus
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 - vic_intr_total) >> 4;
1299 weight += 4;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001300 if (weight > 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 weight = 7;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001302 if (weight < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 weight = 0;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001304
1305 outb((__u8) weight, VIC_PRIORITY_REGISTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
1307#ifdef VOYAGER_DEBUG
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001308 if ((vic_tick[cpu] & 0xFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 /* print this message roughly every 25 secs */
1310 printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
1311 cpu, vic_tick[cpu], weight);
1312 }
1313#endif
1314}
1315
1316/* setup the profiling timer */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001317int setup_profiling_timer(unsigned int multiplier)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318{
1319 int i;
1320
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001321 if ((!multiplier))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 return -EINVAL;
1323
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001324 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 * Set the new multiplier for each CPU. CPUs don't start using the
1326 * new values until the next timer interrupt in which they do process
1327 * accounting.
1328 */
1329 for (i = 0; i < NR_CPUS; ++i)
1330 per_cpu(prof_multiplier, i) = multiplier;
1331
1332 return 0;
1333}
1334
James Bottomleyc7717462006-10-12 22:21:16 -05001335/* This is a bit of a mess, but forced on us by the genirq changes
1336 * there's no genirq handler that really does what voyager wants
1337 * so hack it up with the simple IRQ handler */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001338static void fastcall handle_vic_irq(unsigned int irq, struct irq_desc *desc)
James Bottomleyc7717462006-10-12 22:21:16 -05001339{
1340 before_handle_vic_irq(irq);
1341 handle_simple_irq(irq, desc);
1342 after_handle_vic_irq(irq);
1343}
1344
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345/* The CPIs are handled in the per cpu 8259s, so they must be
1346 * enabled to be received: FIX: enabling the CPIs in the early
1347 * boot sequence interferes with bug checking; enable them later
1348 * on in smp_init */
1349#define VIC_SET_GATE(cpi, vector) \
1350 set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
1351#define QIC_SET_GATE(cpi, vector) \
1352 set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
1353
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001354void __init smp_intr_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355{
1356 int i;
1357
1358 /* initialize the per cpu irq mask to all disabled */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001359 for (i = 0; i < NR_CPUS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 vic_irq_mask[i] = 0xFFFF;
1361
1362 VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
1363
1364 VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
1365 VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
1366
1367 QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
1368 QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
1369 QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
1370 QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
1371 QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001373 /* now put the VIC descriptor into the first 48 IRQs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 *
1375 * This is for later: first 16 correspond to PC IRQs; next 16
1376 * are Primary MC IRQs and final 16 are Secondary MC IRQs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001377 for (i = 0; i < 48; i++)
James Bottomleyc7717462006-10-12 22:21:16 -05001378 set_irq_chip_and_handler(i, &vic_chip, handle_vic_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379}
1380
1381/* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
1382 * processor to receive CPI */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001383static void send_CPI(__u32 cpuset, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384{
1385 int cpu;
1386 __u32 quad_cpuset = (cpuset & voyager_quad_processors);
1387
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001388 if (cpi < VIC_START_FAKE_CPI) {
1389 /* fake CPI are only used for booting, so send to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 * extended quads as well---Quads must be VIC booted */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001391 outb((__u8) (cpuset), VIC_CPI_Registers[cpi]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 return;
1393 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001394 if (quad_cpuset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 send_QIC_CPI(quad_cpuset, cpi);
1396 cpuset &= ~quad_cpuset;
1397 cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001398 if (cpuset == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 return;
1400 for_each_online_cpu(cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001401 if (cpuset & (1 << cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 set_bit(cpi, &vic_cpi_mailbox[cpu]);
1403 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001404 if (cpuset)
1405 outb((__u8) cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406}
1407
1408/* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
1409 * set the cache line to shared by reading it.
1410 *
1411 * DON'T make this inline otherwise the cache line read will be
1412 * optimised away
1413 * */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001414static int ack_QIC_CPI(__u8 cpi)
1415{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 __u8 cpu = hard_smp_processor_id();
1417
1418 cpi &= 7;
1419
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001420 outb(1 << cpi, QIC_INTERRUPT_CLEAR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
1422}
1423
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001424static void ack_special_QIC_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001426 switch (cpi) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 case VIC_CMN_INT:
1428 outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
1429 break;
1430 case VIC_SYS_INT:
1431 outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
1432 break;
1433 }
1434 /* also clear at the VIC, just in case (nop for non-extended proc) */
1435 ack_VIC_CPI(cpi);
1436}
1437
1438/* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001439static void ack_VIC_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440{
1441#ifdef VOYAGER_DEBUG
1442 unsigned long flags;
1443 __u16 isr;
1444 __u8 cpu = smp_processor_id();
1445
1446 local_irq_save(flags);
1447 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001448 if ((isr & (1 << (cpi & 7))) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
1450 }
1451#endif
1452 /* send specific EOI; the two system interrupts have
1453 * bit 4 set for a separate vector but behave as the
1454 * corresponding 3 bit intr */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001455 outb_p(0x60 | (cpi & 7), 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
1457#ifdef VOYAGER_DEBUG
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001458 if ((vic_read_isr() & (1 << (cpi & 7))) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
1460 }
1461 local_irq_restore(flags);
1462#endif
1463}
1464
1465/* cribbed with thanks from irq.c */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001466#define __byte(x,y) (((unsigned char *)&(y))[x])
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467#define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
1468#define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
1469
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001470static unsigned int startup_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471{
James Bottomleyc7717462006-10-12 22:21:16 -05001472 unmask_vic_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473
1474 return 0;
1475}
1476
1477/* The enable and disable routines. This is where we run into
1478 * conflicting architectural philosophy. Fundamentally, the voyager
1479 * architecture does not expect to have to disable interrupts globally
1480 * (the IRQ controllers belong to each CPU). The processor masquerade
1481 * which is used to start the system shouldn't be used in a running OS
1482 * since it will cause great confusion if two separate CPUs drive to
1483 * the same IRQ controller (I know, I've tried it).
1484 *
1485 * The solution is a variant on the NCR lazy SPL design:
1486 *
1487 * 1) To disable an interrupt, do nothing (other than set the
1488 * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
1489 *
1490 * 2) If the interrupt dares to come in, raise the local mask against
1491 * it (this will result in all the CPU masks being raised
1492 * eventually).
1493 *
1494 * 3) To enable the interrupt, lower the mask on the local CPU and
1495 * broadcast an Interrupt enable CPI which causes all other CPUs to
1496 * adjust their masks accordingly. */
1497
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001498static void unmask_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499{
1500 /* linux doesn't to processor-irq affinity, so enable on
1501 * all CPUs we know about */
1502 int cpu = smp_processor_id(), real_cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001503 __u16 mask = (1 << irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 __u32 processorList = 0;
1505 unsigned long flags;
1506
James Bottomleyc7717462006-10-12 22:21:16 -05001507 VDEBUG(("VOYAGER: unmask_vic_irq(%d) CPU%d affinity 0x%lx\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 irq, cpu, cpu_irq_affinity[cpu]));
1509 spin_lock_irqsave(&vic_irq_lock, flags);
1510 for_each_online_cpu(real_cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001511 if (!(voyager_extended_vic_processors & (1 << real_cpu)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 continue;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001513 if (!(cpu_irq_affinity[real_cpu] & mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 /* irq has no affinity for this CPU, ignore */
1515 continue;
1516 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001517 if (real_cpu == cpu) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 enable_local_vic_irq(irq);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001519 } else if (vic_irq_mask[real_cpu] & mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 vic_irq_enable_mask[real_cpu] |= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001521 processorList |= (1 << real_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 }
1523 }
1524 spin_unlock_irqrestore(&vic_irq_lock, flags);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001525 if (processorList)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
1527}
1528
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001529static void mask_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
1531 /* lazy disable, do nothing */
1532}
1533
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001534static void enable_local_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535{
1536 __u8 cpu = smp_processor_id();
1537 __u16 mask = ~(1 << irq);
1538 __u16 old_mask = vic_irq_mask[cpu];
1539
1540 vic_irq_mask[cpu] &= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001541 if (vic_irq_mask[cpu] == old_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 return;
1543
1544 VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
1545 irq, cpu));
1546
1547 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001548 outb_p(cached_A1(cpu), 0xA1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 (void)inb_p(0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001550 } else {
1551 outb_p(cached_21(cpu), 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 (void)inb_p(0x21);
1553 }
1554}
1555
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001556static void disable_local_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557{
1558 __u8 cpu = smp_processor_id();
1559 __u16 mask = (1 << irq);
1560 __u16 old_mask = vic_irq_mask[cpu];
1561
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001562 if (irq == 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 return;
1564
1565 vic_irq_mask[cpu] |= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001566 if (old_mask == vic_irq_mask[cpu])
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 return;
1568
1569 VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
1570 irq, cpu));
1571
1572 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001573 outb_p(cached_A1(cpu), 0xA1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 (void)inb_p(0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001575 } else {
1576 outb_p(cached_21(cpu), 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 (void)inb_p(0x21);
1578 }
1579}
1580
1581/* The VIC is level triggered, so the ack can only be issued after the
1582 * interrupt completes. However, we do Voyager lazy interrupt
1583 * handling here: It is an extremely expensive operation to mask an
1584 * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
1585 * this interrupt actually comes in, then we mask and ack here to push
1586 * the interrupt off to another CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001587static void before_handle_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588{
1589 irq_desc_t *desc = irq_desc + irq;
1590 __u8 cpu = smp_processor_id();
1591
1592 _raw_spin_lock(&vic_irq_lock);
1593 vic_intr_total++;
1594 vic_intr_count[cpu]++;
1595
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001596 if (!(cpu_irq_affinity[cpu] & (1 << irq))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 /* The irq is not in our affinity mask, push it off
1598 * onto another CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001599 VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d "
1600 "on cpu %d\n", irq, cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601 disable_local_vic_irq(irq);
1602 /* set IRQ_INPROGRESS to prevent the handler in irq.c from
1603 * actually calling the interrupt routine */
1604 desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001605 } else if (desc->status & IRQ_DISABLED) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 /* Damn, the interrupt actually arrived, do the lazy
1607 * disable thing. The interrupt routine in irq.c will
1608 * not handle a IRQ_DISABLED interrupt, so nothing more
1609 * need be done here */
1610 VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
1611 irq, cpu));
1612 disable_local_vic_irq(irq);
1613 desc->status |= IRQ_REPLAY;
1614 } else {
1615 desc->status &= ~IRQ_REPLAY;
1616 }
1617
1618 _raw_spin_unlock(&vic_irq_lock);
1619}
1620
1621/* Finish the VIC interrupt: basically mask */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001622static void after_handle_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623{
1624 irq_desc_t *desc = irq_desc + irq;
1625
1626 _raw_spin_lock(&vic_irq_lock);
1627 {
1628 unsigned int status = desc->status & ~IRQ_INPROGRESS;
1629#ifdef VOYAGER_DEBUG
1630 __u16 isr;
1631#endif
1632
1633 desc->status = status;
1634 if ((status & IRQ_DISABLED))
1635 disable_local_vic_irq(irq);
1636#ifdef VOYAGER_DEBUG
1637 /* DEBUG: before we ack, check what's in progress */
1638 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001639 if ((isr & (1 << irq) && !(status & IRQ_REPLAY)) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640 int i;
1641 __u8 cpu = smp_processor_id();
1642 __u8 real_cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001643 int mask; /* Um... initialize me??? --RR */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
1645 printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
1646 cpu, irq);
KAMEZAWA Hiroyukic8912592006-03-28 01:56:39 -08001647 for_each_possible_cpu(real_cpu, mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
1649 outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
1650 VIC_PROCESSOR_ID);
1651 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001652 if (isr & (1 << irq)) {
1653 printk
1654 ("VOYAGER SMP: CPU%d ack irq %d\n",
1655 real_cpu, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 ack_vic_irq(irq);
1657 }
1658 outb(cpu, VIC_PROCESSOR_ID);
1659 }
1660 }
1661#endif /* VOYAGER_DEBUG */
1662 /* as soon as we ack, the interrupt is eligible for
1663 * receipt by another CPU so everything must be in
1664 * order here */
1665 ack_vic_irq(irq);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001666 if (status & IRQ_REPLAY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 /* replay is set if we disable the interrupt
1668 * in the before_handle_vic_irq() routine, so
1669 * clear the in progress bit here to allow the
1670 * next CPU to handle this correctly */
1671 desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
1672 }
1673#ifdef VOYAGER_DEBUG
1674 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001675 if ((isr & (1 << irq)) != 0)
1676 printk("VOYAGER SMP: after_handle_vic_irq() after "
1677 "ack irq=%d, isr=0x%x\n", irq, isr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678#endif /* VOYAGER_DEBUG */
1679 }
1680 _raw_spin_unlock(&vic_irq_lock);
1681
1682 /* All code after this point is out of the main path - the IRQ
1683 * may be intercepted by another CPU if reasserted */
1684}
1685
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686/* Linux processor - interrupt affinity manipulations.
1687 *
1688 * For each processor, we maintain a 32 bit irq affinity mask.
1689 * Initially it is set to all 1's so every processor accepts every
1690 * interrupt. In this call, we change the processor's affinity mask:
1691 *
1692 * Change from enable to disable:
1693 *
1694 * If the interrupt ever comes in to the processor, we will disable it
1695 * and ack it to push it off to another CPU, so just accept the mask here.
1696 *
1697 * Change from disable to enable:
1698 *
1699 * change the mask and then do an interrupt enable CPI to re-enable on
1700 * the selected processors */
1701
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001702void set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703{
1704 /* Only extended processors handle interrupts */
1705 unsigned long real_mask;
1706 unsigned long irq_mask = 1 << irq;
1707 int cpu;
1708
1709 real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001710
1711 if (cpus_addr(mask)[0] == 0)
Simon Arlott27b46d72007-10-20 01:13:56 +02001712 /* can't have no CPUs to accept the interrupt -- extremely
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 * bad things will happen */
1714 return;
1715
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001716 if (irq == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 /* can't change the affinity of the timer IRQ. This
1718 * is due to the constraint in the voyager
1719 * architecture that the CPI also comes in on and IRQ
1720 * line and we have chosen IRQ0 for this. If you
1721 * raise the mask on this interrupt, the processor
1722 * will no-longer be able to accept VIC CPIs */
1723 return;
1724
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001725 if (irq >= 32)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 /* You can only have 32 interrupts in a voyager system
1727 * (and 32 only if you have a secondary microchannel
1728 * bus) */
1729 return;
1730
1731 for_each_online_cpu(cpu) {
1732 unsigned long cpu_mask = 1 << cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001733
1734 if (cpu_mask & real_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 /* enable the interrupt for this cpu */
1736 cpu_irq_affinity[cpu] |= irq_mask;
1737 } else {
1738 /* disable the interrupt for this cpu */
1739 cpu_irq_affinity[cpu] &= ~irq_mask;
1740 }
1741 }
1742 /* this is magic, we now have the correct affinity maps, so
1743 * enable the interrupt. This will send an enable CPI to
Simon Arlott27b46d72007-10-20 01:13:56 +02001744 * those CPUs who need to enable it in their local masks,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 * causing them to correct for the new affinity . If the
1746 * interrupt is currently globally disabled, it will simply be
1747 * disabled again as it comes in (voyager lazy disable). If
1748 * the affinity map is tightened to disable the interrupt on a
1749 * cpu, it will be pushed off when it comes in */
James Bottomleyc7717462006-10-12 22:21:16 -05001750 unmask_vic_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751}
1752
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001753static void ack_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754{
1755 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001756 outb(0x62, 0x20); /* Specific EOI to cascade */
1757 outb(0x60 | (irq & 7), 0xA0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 } else {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001759 outb(0x60 | (irq & 7), 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 }
1761}
1762
1763/* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
1764 * but are not vectored by it. This means that the 8259 mask must be
1765 * lowered to receive them */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001766static __init void vic_enable_cpi(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767{
1768 __u8 cpu = smp_processor_id();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001769
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 /* just take a copy of the current mask (nop for boot cpu) */
1771 vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
1772
1773 enable_local_vic_irq(VIC_CPI_LEVEL0);
1774 enable_local_vic_irq(VIC_CPI_LEVEL1);
1775 /* for sys int and cmn int */
1776 enable_local_vic_irq(7);
1777
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001778 if (is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
1780 outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
1781 VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
1782 cpu, QIC_CPI_ENABLE));
1783 }
1784
1785 VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
1786 cpu, vic_irq_mask[cpu]));
1787}
1788
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001789void voyager_smp_dump()
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790{
1791 int old_cpu = smp_processor_id(), cpu;
1792
1793 /* dump the interrupt masks of each processor */
1794 for_each_online_cpu(cpu) {
1795 __u16 imr, isr, irr;
1796 unsigned long flags;
1797
1798 local_irq_save(flags);
1799 outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
1800 imr = (inb(0xa1) << 8) | inb(0x21);
1801 outb(0x0a, 0xa0);
1802 irr = inb(0xa0) << 8;
1803 outb(0x0a, 0x20);
1804 irr |= inb(0x20);
1805 outb(0x0b, 0xa0);
1806 isr = inb(0xa0) << 8;
1807 outb(0x0b, 0x20);
1808 isr |= inb(0x20);
1809 outb(old_cpu, VIC_PROCESSOR_ID);
1810 local_irq_restore(flags);
1811 printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
1812 cpu, vic_irq_mask[cpu], imr, irr, isr);
1813#if 0
1814 /* These lines are put in to try to unstick an un ack'd irq */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001815 if (isr != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 int irq;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001817 for (irq = 0; irq < 16; irq++) {
1818 if (isr & (1 << irq)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 printk("\tCPU%d: ack irq %d\n",
1820 cpu, irq);
1821 local_irq_save(flags);
1822 outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
1823 VIC_PROCESSOR_ID);
1824 ack_vic_irq(irq);
1825 outb(old_cpu, VIC_PROCESSOR_ID);
1826 local_irq_restore(flags);
1827 }
1828 }
1829 }
1830#endif
1831 }
1832}
1833
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001834void smp_voyager_power_off(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001836 if (smp_processor_id() == boot_cpu_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 voyager_power_off();
1838 else
1839 smp_stop_cpu_function(NULL);
1840}
1841
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001842static void __init voyager_smp_prepare_cpus(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843{
1844 /* FIXME: ignore max_cpus for now */
1845 smp_boot_cpus();
1846}
1847
Randy Dunlap8f818212007-11-11 21:06:45 -08001848static void __cpuinit voyager_smp_prepare_boot_cpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001850 init_gdt(smp_processor_id());
1851 switch_to_new_gdt();
1852
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853 cpu_set(smp_processor_id(), cpu_online_map);
1854 cpu_set(smp_processor_id(), cpu_callout_map);
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -07001855 cpu_set(smp_processor_id(), cpu_possible_map);
James Bottomley3c101cf2006-06-26 21:33:09 -05001856 cpu_set(smp_processor_id(), cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857}
1858
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001859static int __cpuinit voyager_cpu_up(unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860{
1861 /* This only works at boot for x86. See "rewrite" above. */
1862 if (cpu_isset(cpu, smp_commenced_mask))
1863 return -ENOSYS;
1864
1865 /* In case one didn't come up */
1866 if (!cpu_isset(cpu, cpu_callin_map))
1867 return -EIO;
1868 /* Unleash the CPU! */
1869 cpu_set(cpu, smp_commenced_mask);
1870 while (!cpu_isset(cpu, cpu_online_map))
1871 mb();
1872 return 0;
1873}
1874
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001875static void __init voyager_smp_cpus_done(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876{
1877 zap_low_mappings();
1878}
Andrew Morton033ab7f2006-06-30 01:55:50 -07001879
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001880void __init smp_setup_processor_id(void)
Andrew Morton033ab7f2006-06-30 01:55:50 -07001881{
1882 current_thread_info()->cpu = hard_smp_processor_id();
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001883 x86_write_percpu(cpu_number, hard_smp_processor_id());
Andrew Morton033ab7f2006-06-30 01:55:50 -07001884}
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001885
1886struct smp_ops smp_ops = {
1887 .smp_prepare_boot_cpu = voyager_smp_prepare_boot_cpu,
1888 .smp_prepare_cpus = voyager_smp_prepare_cpus,
1889 .cpu_up = voyager_cpu_up,
1890 .smp_cpus_done = voyager_smp_cpus_done,
1891
1892 .smp_send_stop = voyager_smp_send_stop,
1893 .smp_send_reschedule = voyager_smp_send_reschedule,
1894 .smp_call_function_mask = voyager_smp_call_function_mask,
1895};