blob: 823c29f6806705c7500ebea048fcc80ce804835d [file] [log] [blame]
Changhwan Younc8bef142010-07-27 17:52:39 +09001/* linux/arch/arm/mach-s5pv310/clock.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV310 - Clock support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23
24#include <mach/map.h>
25#include <mach/regs-clock.h>
26
27static struct clk clk_sclk_hdmi27m = {
28 .name = "sclk_hdmi27m",
29 .id = -1,
30 .rate = 27000000,
31};
32
Jongpill Lee3297c2e2010-08-27 17:53:26 +090033static int s5pv310_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
34{
35 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
36}
37
Jongpill Lee5a847b42010-08-27 16:50:47 +090038static int s5pv310_clk_ip_peril_ctrl(struct clk *clk, int enable)
39{
40 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
41}
42
Changhwan Younc8bef142010-07-27 17:52:39 +090043/* Core list of CMU_CPU side */
44
45static struct clksrc_clk clk_mout_apll = {
46 .clk = {
47 .name = "mout_apll",
48 .id = -1,
49 },
50 .sources = &clk_src_apll,
51 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +090052};
53
54static struct clksrc_clk clk_sclk_apll = {
55 .clk = {
56 .name = "sclk_apll",
57 .id = -1,
58 .parent = &clk_mout_apll.clk,
59 },
Changhwan Younc8bef142010-07-27 17:52:39 +090060 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
61};
62
63static struct clksrc_clk clk_mout_epll = {
64 .clk = {
65 .name = "mout_epll",
66 .id = -1,
67 },
68 .sources = &clk_src_epll,
69 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
70};
71
72static struct clksrc_clk clk_mout_mpll = {
73 .clk = {
74 .name = "mout_mpll",
75 .id = -1,
76 },
77 .sources = &clk_src_mpll,
78 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
79};
80
81static struct clk *clkset_moutcore_list[] = {
Jongpill Lee3ff31022010-08-18 22:20:31 +090082 [0] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +090083 [1] = &clk_mout_mpll.clk,
84};
85
86static struct clksrc_sources clkset_moutcore = {
87 .sources = clkset_moutcore_list,
88 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
89};
90
91static struct clksrc_clk clk_moutcore = {
92 .clk = {
93 .name = "moutcore",
94 .id = -1,
95 },
96 .sources = &clkset_moutcore,
97 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
98};
99
100static struct clksrc_clk clk_coreclk = {
101 .clk = {
102 .name = "core_clk",
103 .id = -1,
104 .parent = &clk_moutcore.clk,
105 },
106 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
107};
108
109static struct clksrc_clk clk_armclk = {
110 .clk = {
111 .name = "armclk",
112 .id = -1,
113 .parent = &clk_coreclk.clk,
114 },
115};
116
117static struct clksrc_clk clk_aclk_corem0 = {
118 .clk = {
119 .name = "aclk_corem0",
120 .id = -1,
121 .parent = &clk_coreclk.clk,
122 },
123 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
124};
125
126static struct clksrc_clk clk_aclk_cores = {
127 .clk = {
128 .name = "aclk_cores",
129 .id = -1,
130 .parent = &clk_coreclk.clk,
131 },
132 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
133};
134
135static struct clksrc_clk clk_aclk_corem1 = {
136 .clk = {
137 .name = "aclk_corem1",
138 .id = -1,
139 .parent = &clk_coreclk.clk,
140 },
141 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
142};
143
144static struct clksrc_clk clk_periphclk = {
145 .clk = {
146 .name = "periphclk",
147 .id = -1,
148 .parent = &clk_coreclk.clk,
149 },
150 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
151};
152
Changhwan Younc8bef142010-07-27 17:52:39 +0900153/* Core list of CMU_CORE side */
154
155static struct clk *clkset_corebus_list[] = {
156 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900157 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900158};
159
160static struct clksrc_sources clkset_mout_corebus = {
161 .sources = clkset_corebus_list,
162 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
163};
164
165static struct clksrc_clk clk_mout_corebus = {
166 .clk = {
167 .name = "mout_corebus",
168 .id = -1,
169 },
170 .sources = &clkset_mout_corebus,
171 .reg_src = { .reg = S5P_CLKSRC_CORE, .shift = 4, .size = 1 },
172};
173
174static struct clksrc_clk clk_sclk_dmc = {
175 .clk = {
176 .name = "sclk_dmc",
177 .id = -1,
178 .parent = &clk_mout_corebus.clk,
179 },
180 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 12, .size = 3 },
181};
182
183static struct clksrc_clk clk_aclk_cored = {
184 .clk = {
185 .name = "aclk_cored",
186 .id = -1,
187 .parent = &clk_sclk_dmc.clk,
188 },
189 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 16, .size = 3 },
190};
191
192static struct clksrc_clk clk_aclk_corep = {
193 .clk = {
194 .name = "aclk_corep",
195 .id = -1,
196 .parent = &clk_aclk_cored.clk,
197 },
198 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 20, .size = 3 },
199};
200
201static struct clksrc_clk clk_aclk_acp = {
202 .clk = {
203 .name = "aclk_acp",
204 .id = -1,
205 .parent = &clk_mout_corebus.clk,
206 },
207 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 0, .size = 3 },
208};
209
210static struct clksrc_clk clk_pclk_acp = {
211 .clk = {
212 .name = "pclk_acp",
213 .id = -1,
214 .parent = &clk_aclk_acp.clk,
215 },
216 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 4, .size = 3 },
217};
218
219/* Core list of CMU_TOP side */
220
221static struct clk *clkset_aclk_top_list[] = {
222 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900223 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900224};
225
226static struct clksrc_sources clkset_aclk_200 = {
227 .sources = clkset_aclk_top_list,
228 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
229};
230
231static struct clksrc_clk clk_aclk_200 = {
232 .clk = {
233 .name = "aclk_200",
234 .id = -1,
235 },
236 .sources = &clkset_aclk_200,
237 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
238 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
239};
240
241static struct clksrc_sources clkset_aclk_100 = {
242 .sources = clkset_aclk_top_list,
243 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
244};
245
246static struct clksrc_clk clk_aclk_100 = {
247 .clk = {
248 .name = "aclk_100",
249 .id = -1,
250 },
251 .sources = &clkset_aclk_100,
252 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
253 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
254};
255
256static struct clksrc_sources clkset_aclk_160 = {
257 .sources = clkset_aclk_top_list,
258 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
259};
260
261static struct clksrc_clk clk_aclk_160 = {
262 .clk = {
263 .name = "aclk_160",
264 .id = -1,
265 },
266 .sources = &clkset_aclk_160,
267 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
268 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
269};
270
271static struct clksrc_sources clkset_aclk_133 = {
272 .sources = clkset_aclk_top_list,
273 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
274};
275
276static struct clksrc_clk clk_aclk_133 = {
277 .clk = {
278 .name = "aclk_133",
279 .id = -1,
280 },
281 .sources = &clkset_aclk_133,
282 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
283 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
284};
285
286static struct clk *clkset_vpllsrc_list[] = {
287 [0] = &clk_fin_vpll,
288 [1] = &clk_sclk_hdmi27m,
289};
290
291static struct clksrc_sources clkset_vpllsrc = {
292 .sources = clkset_vpllsrc_list,
293 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
294};
295
296static struct clksrc_clk clk_vpllsrc = {
297 .clk = {
298 .name = "vpll_src",
299 .id = -1,
300 },
301 .sources = &clkset_vpllsrc,
302 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
303};
304
305static struct clk *clkset_sclk_vpll_list[] = {
306 [0] = &clk_vpllsrc.clk,
307 [1] = &clk_fout_vpll,
308};
309
310static struct clksrc_sources clkset_sclk_vpll = {
311 .sources = clkset_sclk_vpll_list,
312 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
313};
314
315static struct clksrc_clk clk_sclk_vpll = {
316 .clk = {
317 .name = "sclk_vpll",
318 .id = -1,
319 },
320 .sources = &clkset_sclk_vpll,
321 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
322};
323
Changhwan Younc8bef142010-07-27 17:52:39 +0900324static struct clk init_clocks_disable[] = {
325 {
326 .name = "timers",
327 .id = -1,
328 .parent = &clk_aclk_100.clk,
329 .enable = s5pv310_clk_ip_peril_ctrl,
330 .ctrlbit = (1<<24),
331 }
332};
333
334static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900335 {
336 .name = "uart",
337 .id = 0,
338 .enable = s5pv310_clk_ip_peril_ctrl,
339 .ctrlbit = (1 << 0),
340 }, {
341 .name = "uart",
342 .id = 1,
343 .enable = s5pv310_clk_ip_peril_ctrl,
344 .ctrlbit = (1 << 1),
345 }, {
346 .name = "uart",
347 .id = 2,
348 .enable = s5pv310_clk_ip_peril_ctrl,
349 .ctrlbit = (1 << 2),
350 }, {
351 .name = "uart",
352 .id = 3,
353 .enable = s5pv310_clk_ip_peril_ctrl,
354 .ctrlbit = (1 << 3),
355 }, {
356 .name = "uart",
357 .id = 4,
358 .enable = s5pv310_clk_ip_peril_ctrl,
359 .ctrlbit = (1 << 4),
360 }, {
361 .name = "uart",
362 .id = 5,
363 .enable = s5pv310_clk_ip_peril_ctrl,
364 .ctrlbit = (1 << 5),
365 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900366};
367
368static struct clk *clkset_group_list[] = {
369 [0] = &clk_ext_xtal_mux,
370 [1] = &clk_xusbxti,
371 [2] = &clk_sclk_hdmi27m,
372 [6] = &clk_mout_mpll.clk,
373 [7] = &clk_mout_epll.clk,
374 [8] = &clk_sclk_vpll.clk,
375};
376
377static struct clksrc_sources clkset_group = {
378 .sources = clkset_group_list,
379 .nr_sources = ARRAY_SIZE(clkset_group_list),
380};
381
382static struct clksrc_clk clksrcs[] = {
383 {
384 .clk = {
385 .name = "uclk1",
386 .id = 0,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900387 .enable = s5pv310_clksrc_mask_peril0_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900388 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900389 },
390 .sources = &clkset_group,
391 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
392 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
393 }, {
394 .clk = {
395 .name = "uclk1",
396 .id = 1,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900397 .enable = s5pv310_clksrc_mask_peril0_ctrl,
398 .ctrlbit = (1 << 4),
Changhwan Younc8bef142010-07-27 17:52:39 +0900399 },
400 .sources = &clkset_group,
401 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
402 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
403 }, {
404 .clk = {
405 .name = "uclk1",
406 .id = 2,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900407 .enable = s5pv310_clksrc_mask_peril0_ctrl,
408 .ctrlbit = (1 << 8),
Changhwan Younc8bef142010-07-27 17:52:39 +0900409 },
410 .sources = &clkset_group,
411 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
412 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
413 }, {
414 .clk = {
415 .name = "uclk1",
416 .id = 3,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900417 .enable = s5pv310_clksrc_mask_peril0_ctrl,
418 .ctrlbit = (1 << 12),
Changhwan Younc8bef142010-07-27 17:52:39 +0900419 },
420 .sources = &clkset_group,
421 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
422 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
423 }, {
424 .clk = {
425 .name = "sclk_pwm",
426 .id = -1,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900427 .enable = s5pv310_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900428 .ctrlbit = (1 << 24),
429 },
430 .sources = &clkset_group,
431 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
432 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
433 },
434};
435
436/* Clock initialization code */
437static struct clksrc_clk *sysclks[] = {
438 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900439 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +0900440 &clk_mout_epll,
441 &clk_mout_mpll,
442 &clk_moutcore,
443 &clk_coreclk,
444 &clk_armclk,
445 &clk_aclk_corem0,
446 &clk_aclk_cores,
447 &clk_aclk_corem1,
448 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900449 &clk_mout_corebus,
450 &clk_sclk_dmc,
451 &clk_aclk_cored,
452 &clk_aclk_corep,
453 &clk_aclk_acp,
454 &clk_pclk_acp,
455 &clk_vpllsrc,
456 &clk_sclk_vpll,
457 &clk_aclk_200,
458 &clk_aclk_100,
459 &clk_aclk_160,
460 &clk_aclk_133,
461};
462
463void __init_or_cpufreq s5pv310_setup_clocks(void)
464{
465 struct clk *xtal_clk;
466 unsigned long apll;
467 unsigned long mpll;
468 unsigned long epll;
469 unsigned long vpll;
470 unsigned long vpllsrc;
471 unsigned long xtal;
472 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +0900473 unsigned long sclk_dmc;
Changhwan Younc8bef142010-07-27 17:52:39 +0900474 unsigned int ptr;
475
476 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
477
478 xtal_clk = clk_get(NULL, "xtal");
479 BUG_ON(IS_ERR(xtal_clk));
480
481 xtal = clk_get_rate(xtal_clk);
482 clk_put(xtal_clk);
483
484 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
485
486 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
487 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
488 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +0900489 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +0900490
491 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
492 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +0900493 __raw_readl(S5P_VPLL_CON1), pll_4650);
Changhwan Younc8bef142010-07-27 17:52:39 +0900494
495 clk_fout_apll.rate = apll;
496 clk_fout_mpll.rate = mpll;
497 clk_fout_epll.rate = epll;
498 clk_fout_vpll.rate = vpll;
499
500 printk(KERN_INFO "S5PV310: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
501 apll, mpll, epll, vpll);
502
503 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +0900504 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +0900505
Kukjin Kima6aa7a52010-08-18 22:03:19 +0900506 printk(KERN_INFO "S5PV310: ARMCLK=%ld, DMC=%ld\n", armclk, sclk_dmc);
Changhwan Younc8bef142010-07-27 17:52:39 +0900507
508 clk_f.rate = armclk;
509 clk_h.rate = sclk_dmc;
Changhwan Younc8bef142010-07-27 17:52:39 +0900510
511 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
512 s3c_set_clksrc(&clksrcs[ptr], true);
513}
514
515static struct clk *clks[] __initdata = {
516 /* Nothing here yet */
517};
518
519void __init s5pv310_register_clocks(void)
520{
521 struct clk *clkp;
522 int ret;
523 int ptr;
524
525 ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
526 if (ret > 0)
527 printk(KERN_ERR "Failed to register %u clocks\n", ret);
528
529 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
530 s3c_register_clksrc(sysclks[ptr], 1);
531
532 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
533 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
534
535 clkp = init_clocks_disable;
536 for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
537 ret = s3c24xx_register_clock(clkp);
538 if (ret < 0) {
539 printk(KERN_ERR "Failed to register clock %s (%d)\n",
540 clkp->name, ret);
541 }
542 (clkp->enable)(clkp, 0);
543 }
544
545 s3c_pwmclk_init();
546}