blob: 9f603cfd440aa0b89ba7e1e08f478590fcad2f20 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/alpha/kernel/irq_pyxis.c
3 *
4 * Based on code written by David A Rusling (david.rusling@reo.mts.dec.com).
5 *
6 * IRQ Code common to all PYXIS core logic chips.
7 */
8
9#include <linux/init.h>
10#include <linux/sched.h>
11#include <linux/irq.h>
12
13#include <asm/io.h>
14#include <asm/core_cia.h>
15
16#include "proto.h"
17#include "irq_impl.h"
18
19
20/* Note mask bit is true for ENABLED irqs. */
21static unsigned long cached_irq_mask;
22
23static inline void
24pyxis_update_irq_hw(unsigned long mask)
25{
26 *(vulp)PYXIS_INT_MASK = mask;
27 mb();
28 *(vulp)PYXIS_INT_MASK;
29}
30
31static inline void
32pyxis_enable_irq(unsigned int irq)
33{
34 pyxis_update_irq_hw(cached_irq_mask |= 1UL << (irq - 16));
35}
36
37static void
38pyxis_disable_irq(unsigned int irq)
39{
40 pyxis_update_irq_hw(cached_irq_mask &= ~(1UL << (irq - 16)));
41}
42
43static unsigned int
44pyxis_startup_irq(unsigned int irq)
45{
46 pyxis_enable_irq(irq);
47 return 0;
48}
49
50static void
51pyxis_end_irq(unsigned int irq)
52{
Kyle McMartina891b392010-10-14 22:31:25 -040053 struct irq_desc *desc = irq_to_desc(irq);
54 if (desc || !(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 pyxis_enable_irq(irq);
56}
57
58static void
59pyxis_mask_and_ack_irq(unsigned int irq)
60{
61 unsigned long bit = 1UL << (irq - 16);
62 unsigned long mask = cached_irq_mask &= ~bit;
63
64 /* Disable the interrupt. */
65 *(vulp)PYXIS_INT_MASK = mask;
66 wmb();
67 /* Ack PYXIS PCI interrupt. */
68 *(vulp)PYXIS_INT_REQ = bit;
69 mb();
70 /* Re-read to force both writes. */
71 *(vulp)PYXIS_INT_MASK;
72}
73
Thomas Gleixner44377f62009-06-16 15:33:25 -070074static struct irq_chip pyxis_irq_type = {
Thomas Gleixner8ab12212009-11-30 22:51:31 -050075 .name = "PYXIS",
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 .startup = pyxis_startup_irq,
77 .shutdown = pyxis_disable_irq,
78 .enable = pyxis_enable_irq,
79 .disable = pyxis_disable_irq,
80 .ack = pyxis_mask_and_ack_irq,
81 .end = pyxis_end_irq,
82};
83
84void
Al Viro7ca56052006-10-08 14:36:08 +010085pyxis_device_interrupt(unsigned long vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
87 unsigned long pld;
88 unsigned int i;
89
90 /* Read the interrupt summary register of PYXIS */
91 pld = *(vulp)PYXIS_INT_REQ;
92 pld &= cached_irq_mask;
93
94 /*
95 * Now for every possible bit set, work through them and call
96 * the appropriate interrupt handler.
97 */
98 while (pld) {
99 i = ffz(~pld);
100 pld &= pld - 1; /* clear least bit set */
101 if (i == 7)
Al Viro7ca56052006-10-08 14:36:08 +0100102 isa_device_interrupt(vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 else
Al Viro3dbb8c62006-10-08 14:37:32 +0100104 handle_irq(16+i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 }
106}
107
108void __init
109init_pyxis_irqs(unsigned long ignore_mask)
110{
111 long i;
112
113 *(vulp)PYXIS_INT_MASK = 0; /* disable all */
114 *(vulp)PYXIS_INT_REQ = -1; /* flush all */
115 mb();
116
117 /* Send -INTA pulses to clear any pending interrupts ...*/
118 *(vuip) CIA_IACK_SC;
119
120 for (i = 16; i < 48; ++i) {
121 if ((ignore_mask >> i) & 1)
122 continue;
Kyle McMartind5ccde02010-10-14 22:31:11 -0400123 set_irq_chip_and_handler(i, &pyxis_irq_type, alpha_do_IRQ);
Kyle McMartina891b392010-10-14 22:31:25 -0400124 irq_to_desc(i)->status |= IRQ_LEVEL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 }
126
127 setup_irq(16+7, &isa_cascade_irqaction);
128}