blob: dcb670a4594d7d9383a5b5af2fec04932a070490 [file] [log] [blame]
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053012 */
13
14#include <linux/module.h>
15#include <linux/device.h>
16#include <linux/platform_device.h>
17#include <linux/clk.h>
18#include <linux/slab.h>
19#include <linux/interrupt.h>
20#include <linux/err.h>
21#include <linux/delay.h>
22#include <linux/io.h>
23#include <linux/ioport.h>
24#include <linux/uaccess.h>
25#include <linux/debugfs.h>
26#include <linux/seq_file.h>
Pavankumar Kondeti87c01042010-12-07 17:53:58 +053027#include <linux/pm_runtime.h>
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053028#include <linux/of.h>
29#include <linux/dma-mapping.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053030
31#include <linux/usb.h>
32#include <linux/usb/otg.h>
33#include <linux/usb/ulpi.h>
34#include <linux/usb/gadget.h>
35#include <linux/usb/hcd.h>
36#include <linux/usb/msm_hsusb.h>
37#include <linux/usb/msm_hsusb_hw.h>
Anji jonnala11aa5c42011-05-04 10:19:48 +053038#include <linux/regulator/consumer.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070039#include <linux/mfd/pm8xxx/pm8921-charger.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053040
41#include <mach/clk.h>
42
43#define MSM_USB_BASE (motg->regs)
44#define DRIVER_NAME "msm_otg"
45
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053046#define ID_TIMER_FREQ (jiffies + msecs_to_jiffies(2000))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053047#define ULPI_IO_TIMEOUT_USEC (10 * 1000)
Anji jonnala11aa5c42011-05-04 10:19:48 +053048
49#define USB_PHY_3P3_VOL_MIN 3050000 /* uV */
50#define USB_PHY_3P3_VOL_MAX 3300000 /* uV */
51#define USB_PHY_3P3_HPM_LOAD 50000 /* uA */
52#define USB_PHY_3P3_LPM_LOAD 4000 /* uA */
53
54#define USB_PHY_1P8_VOL_MIN 1800000 /* uV */
55#define USB_PHY_1P8_VOL_MAX 1800000 /* uV */
56#define USB_PHY_1P8_HPM_LOAD 50000 /* uA */
57#define USB_PHY_1P8_LPM_LOAD 4000 /* uA */
58
Vamsi Krishna132b2762011-11-11 16:09:20 -080059#define USB_PHY_VDD_DIG_VOL_MIN 1045000 /* uV */
Anji jonnala11aa5c42011-05-04 10:19:48 +053060#define USB_PHY_VDD_DIG_VOL_MAX 1320000 /* uV */
61
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062static struct msm_otg *the_msm_otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053063static bool debug_aca_enabled;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070064
Anji jonnala11aa5c42011-05-04 10:19:48 +053065static struct regulator *hsusb_3p3;
66static struct regulator *hsusb_1p8;
67static struct regulator *hsusb_vddcx;
68
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053069static inline bool aca_enabled(void)
70{
71#ifdef CONFIG_USB_MSM_ACA
72 return true;
73#else
74 return debug_aca_enabled;
75#endif
76}
77
Anji jonnala11aa5c42011-05-04 10:19:48 +053078static int msm_hsusb_init_vddcx(struct msm_otg *motg, int init)
79{
80 int ret = 0;
81
82 if (init) {
83 hsusb_vddcx = regulator_get(motg->otg.dev, "HSUSB_VDDCX");
84 if (IS_ERR(hsusb_vddcx)) {
85 dev_err(motg->otg.dev, "unable to get hsusb vddcx\n");
86 return PTR_ERR(hsusb_vddcx);
87 }
88
89 ret = regulator_set_voltage(hsusb_vddcx,
90 USB_PHY_VDD_DIG_VOL_MIN,
91 USB_PHY_VDD_DIG_VOL_MAX);
92 if (ret) {
93 dev_err(motg->otg.dev, "unable to set the voltage "
94 "for hsusb vddcx\n");
95 regulator_put(hsusb_vddcx);
96 return ret;
97 }
98
99 ret = regulator_enable(hsusb_vddcx);
100 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700101 regulator_set_voltage(hsusb_vddcx, 0,
102 USB_PHY_VDD_DIG_VOL_MIN);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530103 regulator_put(hsusb_vddcx);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700104 dev_err(motg->otg.dev, "unable to enable the hsusb vddcx\n");
105 return ret;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530106 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700107
Anji jonnala11aa5c42011-05-04 10:19:48 +0530108 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109
Anji jonnala11aa5c42011-05-04 10:19:48 +0530110 ret = regulator_disable(hsusb_vddcx);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700111 if (ret) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530112 dev_err(motg->otg.dev, "unable to disable hsusb vddcx\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700113 return ret;
114 }
115
116 ret = regulator_set_voltage(hsusb_vddcx, 0,
117 USB_PHY_VDD_DIG_VOL_MIN);
118 if (ret) {
119 dev_err(motg->otg.dev, "unable to set the voltage"
120 "for hsusb vddcx\n");
121 return ret;
122 }
Anji jonnala11aa5c42011-05-04 10:19:48 +0530123
124 regulator_put(hsusb_vddcx);
125 }
126
127 return ret;
128}
129
130static int msm_hsusb_ldo_init(struct msm_otg *motg, int init)
131{
132 int rc = 0;
133
134 if (init) {
135 hsusb_3p3 = regulator_get(motg->otg.dev, "HSUSB_3p3");
136 if (IS_ERR(hsusb_3p3)) {
137 dev_err(motg->otg.dev, "unable to get hsusb 3p3\n");
138 return PTR_ERR(hsusb_3p3);
139 }
140
141 rc = regulator_set_voltage(hsusb_3p3, USB_PHY_3P3_VOL_MIN,
142 USB_PHY_3P3_VOL_MAX);
143 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700144 dev_err(motg->otg.dev, "unable to set voltage level for"
145 "hsusb 3p3\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530146 goto put_3p3;
147 }
148 hsusb_1p8 = regulator_get(motg->otg.dev, "HSUSB_1p8");
149 if (IS_ERR(hsusb_1p8)) {
150 dev_err(motg->otg.dev, "unable to get hsusb 1p8\n");
151 rc = PTR_ERR(hsusb_1p8);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152 goto put_3p3_lpm;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530153 }
154 rc = regulator_set_voltage(hsusb_1p8, USB_PHY_1P8_VOL_MIN,
155 USB_PHY_1P8_VOL_MAX);
156 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157 dev_err(motg->otg.dev, "unable to set voltage level for"
158 "hsusb 1p8\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530159 goto put_1p8;
160 }
161
162 return 0;
163 }
164
Anji jonnala11aa5c42011-05-04 10:19:48 +0530165put_1p8:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700166 regulator_set_voltage(hsusb_1p8, 0, USB_PHY_1P8_VOL_MAX);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530167 regulator_put(hsusb_1p8);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168put_3p3_lpm:
169 regulator_set_voltage(hsusb_3p3, 0, USB_PHY_3P3_VOL_MAX);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530170put_3p3:
171 regulator_put(hsusb_3p3);
172 return rc;
173}
174
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530175#ifdef CONFIG_PM_SLEEP
176#define USB_PHY_SUSP_DIG_VOL 500000
177static int msm_hsusb_config_vddcx(int high)
178{
179 int max_vol = USB_PHY_VDD_DIG_VOL_MAX;
180 int min_vol;
181 int ret;
182
183 if (high)
184 min_vol = USB_PHY_VDD_DIG_VOL_MIN;
185 else
186 min_vol = USB_PHY_SUSP_DIG_VOL;
187
188 ret = regulator_set_voltage(hsusb_vddcx, min_vol, max_vol);
189 if (ret) {
190 pr_err("%s: unable to set the voltage for regulator "
191 "HSUSB_VDDCX\n", __func__);
192 return ret;
193 }
194
195 pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);
196
197 return ret;
198}
Hemant Kumar8e7bd072011-08-01 14:14:24 -0700199#else
200static int msm_hsusb_config_vddcx(int high)
201{
202 return 0;
203}
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530204#endif
205
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700206static int msm_hsusb_ldo_enable(struct msm_otg *motg, int on)
Anji jonnala11aa5c42011-05-04 10:19:48 +0530207{
208 int ret = 0;
209
Pavankumar Kondeti68964c92011-10-27 14:58:56 +0530210 if (IS_ERR(hsusb_1p8)) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530211 pr_err("%s: HSUSB_1p8 is not initialized\n", __func__);
212 return -ENODEV;
213 }
214
Pavankumar Kondeti68964c92011-10-27 14:58:56 +0530215 if (IS_ERR(hsusb_3p3)) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530216 pr_err("%s: HSUSB_3p3 is not initialized\n", __func__);
217 return -ENODEV;
218 }
219
220 if (on) {
221 ret = regulator_set_optimum_mode(hsusb_1p8,
222 USB_PHY_1P8_HPM_LOAD);
223 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700224 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530225 "HSUSB_1p8\n", __func__);
226 return ret;
227 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700228
229 ret = regulator_enable(hsusb_1p8);
230 if (ret) {
231 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 1p8\n",
232 __func__);
233 regulator_set_optimum_mode(hsusb_1p8, 0);
234 return ret;
235 }
236
Anji jonnala11aa5c42011-05-04 10:19:48 +0530237 ret = regulator_set_optimum_mode(hsusb_3p3,
238 USB_PHY_3P3_HPM_LOAD);
239 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700240 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530241 "HSUSB_3p3\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700242 regulator_set_optimum_mode(hsusb_1p8, 0);
243 regulator_disable(hsusb_1p8);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530244 return ret;
245 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700246
247 ret = regulator_enable(hsusb_3p3);
248 if (ret) {
249 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 3p3\n",
250 __func__);
251 regulator_set_optimum_mode(hsusb_3p3, 0);
252 regulator_set_optimum_mode(hsusb_1p8, 0);
253 regulator_disable(hsusb_1p8);
254 return ret;
255 }
256
Anji jonnala11aa5c42011-05-04 10:19:48 +0530257 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700258 ret = regulator_disable(hsusb_1p8);
259 if (ret) {
260 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 1p8\n",
261 __func__);
262 return ret;
263 }
264
265 ret = regulator_set_optimum_mode(hsusb_1p8, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530266 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700267 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530268 "HSUSB_1p8\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700269
270 ret = regulator_disable(hsusb_3p3);
271 if (ret) {
272 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 3p3\n",
273 __func__);
274 return ret;
275 }
276 ret = regulator_set_optimum_mode(hsusb_3p3, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530277 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700278 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530279 "HSUSB_3p3\n", __func__);
280 }
281
282 pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
283 return ret < 0 ? ret : 0;
284}
285
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530286static void msm_hsusb_mhl_switch_enable(struct msm_otg *motg, bool on)
287{
288 static struct regulator *mhl_analog_switch;
289 struct msm_otg_platform_data *pdata = motg->pdata;
290
291 if (!pdata->mhl_enable)
292 return;
293
294 if (on) {
295 mhl_analog_switch = regulator_get(motg->otg.dev,
296 "mhl_ext_3p3v");
297 if (IS_ERR(mhl_analog_switch)) {
298 pr_err("Unable to get mhl_analog_switch\n");
299 return;
300 }
301
302 if (regulator_enable(mhl_analog_switch)) {
303 pr_err("unable to enable mhl_analog_switch\n");
304 goto put_analog_switch;
305 }
306 return;
307 }
308
309 regulator_disable(mhl_analog_switch);
310put_analog_switch:
311 regulator_put(mhl_analog_switch);
312}
313
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530314static int ulpi_read(struct otg_transceiver *otg, u32 reg)
315{
316 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
317 int cnt = 0;
318
319 /* initiate read operation */
320 writel(ULPI_RUN | ULPI_READ | ULPI_ADDR(reg),
321 USB_ULPI_VIEWPORT);
322
323 /* wait for completion */
324 while (cnt < ULPI_IO_TIMEOUT_USEC) {
325 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
326 break;
327 udelay(1);
328 cnt++;
329 }
330
331 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
332 dev_err(otg->dev, "ulpi_read: timeout %08x\n",
333 readl(USB_ULPI_VIEWPORT));
334 return -ETIMEDOUT;
335 }
336 return ULPI_DATA_READ(readl(USB_ULPI_VIEWPORT));
337}
338
339static int ulpi_write(struct otg_transceiver *otg, u32 val, u32 reg)
340{
341 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
342 int cnt = 0;
343
344 /* initiate write operation */
345 writel(ULPI_RUN | ULPI_WRITE |
346 ULPI_ADDR(reg) | ULPI_DATA(val),
347 USB_ULPI_VIEWPORT);
348
349 /* wait for completion */
350 while (cnt < ULPI_IO_TIMEOUT_USEC) {
351 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
352 break;
353 udelay(1);
354 cnt++;
355 }
356
357 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
358 dev_err(otg->dev, "ulpi_write: timeout\n");
359 return -ETIMEDOUT;
360 }
361 return 0;
362}
363
364static struct otg_io_access_ops msm_otg_io_ops = {
365 .read = ulpi_read,
366 .write = ulpi_write,
367};
368
369static void ulpi_init(struct msm_otg *motg)
370{
371 struct msm_otg_platform_data *pdata = motg->pdata;
372 int *seq = pdata->phy_init_seq;
373
374 if (!seq)
375 return;
376
377 while (seq[0] >= 0) {
378 dev_vdbg(motg->otg.dev, "ulpi: write 0x%02x to 0x%02x\n",
379 seq[0], seq[1]);
380 ulpi_write(&motg->otg, seq[0], seq[1]);
381 seq += 2;
382 }
383}
384
385static int msm_otg_link_clk_reset(struct msm_otg *motg, bool assert)
386{
387 int ret;
388
389 if (assert) {
390 ret = clk_reset(motg->clk, CLK_RESET_ASSERT);
391 if (ret)
392 dev_err(motg->otg.dev, "usb hs_clk assert failed\n");
393 } else {
394 ret = clk_reset(motg->clk, CLK_RESET_DEASSERT);
395 if (ret)
396 dev_err(motg->otg.dev, "usb hs_clk deassert failed\n");
397 }
398 return ret;
399}
400
401static int msm_otg_phy_clk_reset(struct msm_otg *motg)
402{
403 int ret;
404
Amit Blay02eff132011-09-21 16:46:24 +0300405 if (IS_ERR(motg->phy_reset_clk))
406 return 0;
407
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530408 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_ASSERT);
409 if (ret) {
410 dev_err(motg->otg.dev, "usb phy clk assert failed\n");
411 return ret;
412 }
413 usleep_range(10000, 12000);
414 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_DEASSERT);
415 if (ret)
416 dev_err(motg->otg.dev, "usb phy clk deassert failed\n");
417 return ret;
418}
419
420static int msm_otg_phy_reset(struct msm_otg *motg)
421{
422 u32 val;
423 int ret;
424 int retries;
425
426 ret = msm_otg_link_clk_reset(motg, 1);
427 if (ret)
428 return ret;
429 ret = msm_otg_phy_clk_reset(motg);
430 if (ret)
431 return ret;
432 ret = msm_otg_link_clk_reset(motg, 0);
433 if (ret)
434 return ret;
435
436 val = readl(USB_PORTSC) & ~PORTSC_PTS_MASK;
437 writel(val | PORTSC_PTS_ULPI, USB_PORTSC);
438
439 for (retries = 3; retries > 0; retries--) {
440 ret = ulpi_write(&motg->otg, ULPI_FUNC_CTRL_SUSPENDM,
441 ULPI_CLR(ULPI_FUNC_CTRL));
442 if (!ret)
443 break;
444 ret = msm_otg_phy_clk_reset(motg);
445 if (ret)
446 return ret;
447 }
448 if (!retries)
449 return -ETIMEDOUT;
450
451 /* This reset calibrates the phy, if the above write succeeded */
452 ret = msm_otg_phy_clk_reset(motg);
453 if (ret)
454 return ret;
455
456 for (retries = 3; retries > 0; retries--) {
457 ret = ulpi_read(&motg->otg, ULPI_DEBUG);
458 if (ret != -ETIMEDOUT)
459 break;
460 ret = msm_otg_phy_clk_reset(motg);
461 if (ret)
462 return ret;
463 }
464 if (!retries)
465 return -ETIMEDOUT;
466
467 dev_info(motg->otg.dev, "phy_reset: success\n");
468 return 0;
469}
470
471#define LINK_RESET_TIMEOUT_USEC (250 * 1000)
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530472static int msm_otg_link_reset(struct msm_otg *motg)
473{
474 int cnt = 0;
475
476 writel_relaxed(USBCMD_RESET, USB_USBCMD);
477 while (cnt < LINK_RESET_TIMEOUT_USEC) {
478 if (!(readl_relaxed(USB_USBCMD) & USBCMD_RESET))
479 break;
480 udelay(1);
481 cnt++;
482 }
483 if (cnt >= LINK_RESET_TIMEOUT_USEC)
484 return -ETIMEDOUT;
485
486 /* select ULPI phy */
487 writel_relaxed(0x80000000, USB_PORTSC);
488 writel_relaxed(0x0, USB_AHBBURST);
489 writel_relaxed(0x00, USB_AHBMODE);
490
491 return 0;
492}
493
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530494static int msm_otg_reset(struct otg_transceiver *otg)
495{
496 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
497 struct msm_otg_platform_data *pdata = motg->pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530498 int ret;
499 u32 val = 0;
500 u32 ulpi_val = 0;
501
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700502 clk_enable(motg->clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530503 ret = msm_otg_phy_reset(motg);
504 if (ret) {
505 dev_err(otg->dev, "phy_reset failed\n");
506 return ret;
507 }
508
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530509 ret = msm_otg_link_reset(motg);
510 if (ret) {
511 dev_err(otg->dev, "link reset failed\n");
512 return ret;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530513 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530514 msleep(100);
Anji jonnalaa8b8d732011-12-06 10:03:24 +0530515
516 ulpi_init(motg);
517
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700518 /* Ensure that RESET operation is completed before turning off clock */
519 mb();
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530520
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700521 clk_disable(motg->clk);
522
523 val = readl_relaxed(USB_OTGSC);
524 if (pdata->mode == USB_OTG) {
525 ulpi_val = ULPI_INT_IDGRD | ULPI_INT_SESS_VALID;
526 val |= OTGSC_IDIE | OTGSC_BSVIE;
527 } else if (pdata->mode == USB_PERIPHERAL) {
528 ulpi_val = ULPI_INT_SESS_VALID;
529 val |= OTGSC_BSVIE;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530530 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700531 writel_relaxed(val, USB_OTGSC);
532 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_RISE);
533 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_FALL);
534
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530535 return 0;
536}
537
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530538static int msm_otg_set_suspend(struct otg_transceiver *otg, int suspend)
539{
540 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
541
542 /*
543 * Allow bus suspend only for host mode. Device mode bus suspend
544 * is not implemented yet.
545 */
546 if (!test_bit(ID, &motg->inputs) || test_bit(ID_A, &motg->inputs)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530547 /*
548 * ID_GND --> ID_A transition can not be detected in LPM.
549 * Disallow host bus suspend when ACA is enabled.
550 */
551 if (suspend && !aca_enabled())
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530552 pm_runtime_put(otg->dev);
553 else
554 pm_runtime_resume(otg->dev);
555 }
556
557 return 0;
558}
559
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530560#define PHY_SUSPEND_TIMEOUT_USEC (500 * 1000)
Pavankumar Kondeti70187732011-02-15 09:42:34 +0530561#define PHY_RESUME_TIMEOUT_USEC (100 * 1000)
562
563#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530564static int msm_otg_suspend(struct msm_otg *motg)
565{
566 struct otg_transceiver *otg = &motg->otg;
567 struct usb_bus *bus = otg->host;
568 struct msm_otg_platform_data *pdata = motg->pdata;
569 int cnt = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700570 bool session_active;
Amit Blay58b31472011-11-18 09:39:39 +0200571 u32 phy_ctrl_val = 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530572
573 if (atomic_read(&motg->in_lpm))
574 return 0;
575
576 disable_irq(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700577 session_active = (otg->host && !test_bit(ID, &motg->inputs)) ||
578 test_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530579 /*
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530580 * Chipidea 45-nm PHY suspend sequence:
581 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530582 * Interrupt Latch Register auto-clear feature is not present
583 * in all PHY versions. Latch register is clear on read type.
584 * Clear latch register to avoid spurious wakeup from
585 * low power mode (LPM).
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530586 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530587 * PHY comparators are disabled when PHY enters into low power
588 * mode (LPM). Keep PHY comparators ON in LPM only when we expect
589 * VBUS/Id notifications from USB PHY. Otherwise turn off USB
590 * PHY comparators. This save significant amount of power.
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530591 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530592 * PLL is not turned off when PHY enters into low power mode (LPM).
593 * Disable PLL for maximum power savings.
594 */
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530595
596 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY) {
597 ulpi_read(otg, 0x14);
598 if (pdata->otg_control == OTG_PHY_CONTROL)
599 ulpi_write(otg, 0x01, 0x30);
600 ulpi_write(otg, 0x08, 0x09);
601 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530602
603 /*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700604 * Turn off the OTG comparators, if depends on PMIC for
605 * VBUS and ID notifications.
606 */
607 if ((motg->caps & ALLOW_PHY_COMP_DISABLE) && !session_active) {
608 ulpi_write(otg, OTG_COMP_DISABLE,
609 ULPI_SET(ULPI_PWR_CLK_MNG_REG));
610 motg->lpm_flags |= PHY_OTG_COMP_DISABLED;
611 }
612
613 /*
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530614 * PHY may take some time or even fail to enter into low power
615 * mode (LPM). Hence poll for 500 msec and reset the PHY and link
616 * in failure case.
617 */
618 writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
619 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
620 if (readl(USB_PORTSC) & PORTSC_PHCD)
621 break;
622 udelay(1);
623 cnt++;
624 }
625
626 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC) {
627 dev_err(otg->dev, "Unable to suspend PHY\n");
628 msm_otg_reset(otg);
629 enable_irq(motg->irq);
630 return -ETIMEDOUT;
631 }
632
633 /*
634 * PHY has capability to generate interrupt asynchronously in low
635 * power mode (LPM). This interrupt is level triggered. So USB IRQ
636 * line must be disabled till async interrupt enable bit is cleared
637 * in USBCMD register. Assert STP (ULPI interface STOP signal) to
638 * block data communication from PHY.
639 */
640 writel(readl(USB_USBCMD) | ASYNC_INTR_CTRL | ULPI_STP_CTRL, USB_USBCMD);
641
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700642 if (motg->caps & ALLOW_PHY_RETENTION && !session_active) {
Amit Blay58b31472011-11-18 09:39:39 +0200643 phy_ctrl_val = readl_relaxed(USB_PHY_CTRL);
644 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
645 /* Enable PHY HV interrupts to wake MPM/Link */
646 phy_ctrl_val |=
647 (PHY_IDHV_INTEN | PHY_OTGSESSVLDHV_INTEN);
648
649 writel_relaxed(phy_ctrl_val & ~PHY_RETEN, USB_PHY_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700650 motg->lpm_flags |= PHY_RETENTIONED;
651 }
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530652
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700653 /* Ensure that above operation is completed before turning off clocks */
654 mb();
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530655 clk_disable(motg->pclk);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530656 if (motg->core_clk)
657 clk_disable(motg->core_clk);
658
Amit Blay137575f2011-11-06 15:20:54 +0200659 if (!IS_ERR(motg->system_clk))
660 clk_disable(motg->system_clk);
661
Anji jonnala0f73cac2011-05-04 10:19:46 +0530662 if (!IS_ERR(motg->pclk_src))
663 clk_disable(motg->pclk_src);
664
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700665 if (motg->caps & ALLOW_PHY_POWER_COLLAPSE && !session_active) {
666 msm_hsusb_ldo_enable(motg, 0);
667 motg->lpm_flags |= PHY_PWR_COLLAPSED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530668 }
669
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530670 if (motg->lpm_flags & PHY_RETENTIONED) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700671 msm_hsusb_config_vddcx(0);
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530672 msm_hsusb_mhl_switch_enable(motg, 0);
673 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700674
675 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530676 enable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700677 if (motg->pdata->pmic_id_irq)
678 enable_irq_wake(motg->pdata->pmic_id_irq);
679 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530680 if (bus)
681 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
682
683 atomic_set(&motg->in_lpm, 1);
684 enable_irq(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700685 wake_unlock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530686
687 dev_info(otg->dev, "USB in low power mode\n");
688
689 return 0;
690}
691
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530692static int msm_otg_resume(struct msm_otg *motg)
693{
694 struct otg_transceiver *otg = &motg->otg;
695 struct usb_bus *bus = otg->host;
696 int cnt = 0;
697 unsigned temp;
Amit Blay58b31472011-11-18 09:39:39 +0200698 u32 phy_ctrl_val = 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530699
700 if (!atomic_read(&motg->in_lpm))
701 return 0;
702
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700703 wake_lock(&motg->wlock);
Anji jonnala0f73cac2011-05-04 10:19:46 +0530704 if (!IS_ERR(motg->pclk_src))
705 clk_enable(motg->pclk_src);
706
Amit Blay137575f2011-11-06 15:20:54 +0200707 if (!IS_ERR(motg->system_clk))
708 clk_enable(motg->system_clk);
709
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530710 clk_enable(motg->pclk);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530711 if (motg->core_clk)
712 clk_enable(motg->core_clk);
713
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700714 if (motg->lpm_flags & PHY_PWR_COLLAPSED) {
715 msm_hsusb_ldo_enable(motg, 1);
716 motg->lpm_flags &= ~PHY_PWR_COLLAPSED;
717 }
718
719 if (motg->lpm_flags & PHY_RETENTIONED) {
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530720 msm_hsusb_mhl_switch_enable(motg, 1);
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530721 msm_hsusb_config_vddcx(1);
Amit Blay58b31472011-11-18 09:39:39 +0200722 phy_ctrl_val = readl_relaxed(USB_PHY_CTRL);
723 phy_ctrl_val |= PHY_RETEN;
724 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
725 /* Disable PHY HV interrupts */
726 phy_ctrl_val &=
727 ~(PHY_IDHV_INTEN | PHY_OTGSESSVLDHV_INTEN);
728 writel_relaxed(phy_ctrl_val, USB_PHY_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700729 motg->lpm_flags &= ~PHY_RETENTIONED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530730 }
731
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530732 temp = readl(USB_USBCMD);
733 temp &= ~ASYNC_INTR_CTRL;
734 temp &= ~ULPI_STP_CTRL;
735 writel(temp, USB_USBCMD);
736
737 /*
738 * PHY comes out of low power mode (LPM) in case of wakeup
739 * from asynchronous interrupt.
740 */
741 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
742 goto skip_phy_resume;
743
744 writel(readl(USB_PORTSC) & ~PORTSC_PHCD, USB_PORTSC);
745 while (cnt < PHY_RESUME_TIMEOUT_USEC) {
746 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
747 break;
748 udelay(1);
749 cnt++;
750 }
751
752 if (cnt >= PHY_RESUME_TIMEOUT_USEC) {
753 /*
754 * This is a fatal error. Reset the link and
755 * PHY. USB state can not be restored. Re-insertion
756 * of USB cable is the only way to get USB working.
757 */
758 dev_err(otg->dev, "Unable to resume USB."
759 "Re-plugin the cable\n");
760 msm_otg_reset(otg);
761 }
762
763skip_phy_resume:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700764 /* Turn on the OTG comparators on resume */
765 if (motg->lpm_flags & PHY_OTG_COMP_DISABLED) {
766 ulpi_write(otg, OTG_COMP_DISABLE,
767 ULPI_CLR(ULPI_PWR_CLK_MNG_REG));
768 motg->lpm_flags &= ~PHY_OTG_COMP_DISABLED;
769 }
770 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530771 disable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700772 if (motg->pdata->pmic_id_irq)
773 disable_irq_wake(motg->pdata->pmic_id_irq);
774 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530775 if (bus)
776 set_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
777
Pavankumar Kondeti2ce2c3a2011-05-02 11:56:33 +0530778 atomic_set(&motg->in_lpm, 0);
779
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530780 if (aca_enabled() && !irq_read_line(motg->pdata->pmic_id_irq)) {
781 clear_bit(ID, &motg->inputs);
782 schedule_work(&motg->sm_work);
783 }
784
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530785 if (motg->async_int) {
786 motg->async_int = 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530787 enable_irq(motg->irq);
788 }
789
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530790 dev_info(otg->dev, "USB exited from low power mode\n");
791
792 return 0;
793}
Pavankumar Kondeti70187732011-02-15 09:42:34 +0530794#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530795
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530796static void msm_otg_notify_charger(struct msm_otg *motg, unsigned mA)
797{
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530798 if ((motg->chg_type == USB_ACA_DOCK_CHARGER ||
799 motg->chg_type == USB_ACA_A_CHARGER ||
800 motg->chg_type == USB_ACA_B_CHARGER ||
801 motg->chg_type == USB_ACA_C_CHARGER) &&
802 mA > IDEV_ACA_CHG_LIMIT)
803 mA = IDEV_ACA_CHG_LIMIT;
804
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530805 if (motg->cur_power == mA)
806 return;
807
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530808 dev_info(motg->otg.dev, "Avail curr from USB = %u\n", mA);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700809 pm8921_charger_vbus_draw(mA);
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530810 motg->cur_power = mA;
811}
812
813static int msm_otg_set_power(struct otg_transceiver *otg, unsigned mA)
814{
815 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
816
817 /*
818 * Gadget driver uses set_power method to notify about the
819 * available current based on suspend/configured states.
820 *
821 * IDEV_CHG can be drawn irrespective of suspend/un-configured
822 * states when CDP/ACA is connected.
823 */
824 if (motg->chg_type == USB_SDP_CHARGER)
825 msm_otg_notify_charger(motg, mA);
826
827 return 0;
828}
829
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530830static void msm_otg_start_host(struct otg_transceiver *otg, int on)
831{
832 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
833 struct msm_otg_platform_data *pdata = motg->pdata;
834 struct usb_hcd *hcd;
835
836 if (!otg->host)
837 return;
838
839 hcd = bus_to_hcd(otg->host);
840
841 if (on) {
842 dev_dbg(otg->dev, "host on\n");
843
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530844 /*
845 * Some boards have a switch cotrolled by gpio
846 * to enable/disable internal HUB. Enable internal
847 * HUB before kicking the host.
848 */
849 if (pdata->setup_gpio)
850 pdata->setup_gpio(OTG_STATE_A_HOST);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530851 usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530852 } else {
853 dev_dbg(otg->dev, "host off\n");
854
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530855 usb_remove_hcd(hcd);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530856 /* HCD core reset all bits of PORTSC. select ULPI phy */
857 writel_relaxed(0x80000000, USB_PORTSC);
858
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530859 if (pdata->setup_gpio)
860 pdata->setup_gpio(OTG_STATE_UNDEFINED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530861 }
862}
863
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700864static int msm_otg_usbdev_notify(struct notifier_block *self,
865 unsigned long action, void *priv)
866{
867 struct msm_otg *motg = container_of(self, struct msm_otg, usbdev_nb);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530868 struct usb_device *udev = priv;
869
870 if (!aca_enabled())
871 goto out;
872
873 if (action == USB_BUS_ADD || action == USB_BUS_REMOVE)
874 goto out;
875
876 if (udev->bus != motg->otg.host)
877 goto out;
878 /*
879 * Interested in devices connected directly to the root hub.
880 * ACA dock can supply IDEV_CHG irrespective devices connected
881 * on the accessory port.
882 */
883 if (!udev->parent || udev->parent->parent ||
884 motg->chg_type == USB_ACA_DOCK_CHARGER)
885 goto out;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700886
887 switch (action) {
888 case USB_DEVICE_ADD:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530889 usb_disable_autosuspend(udev);
890 /* fall through */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700891 case USB_DEVICE_CONFIG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700892 if (udev->actconfig)
893 motg->mA_port = udev->actconfig->desc.bMaxPower * 2;
894 else
895 motg->mA_port = IUNIT;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530896 break;
897 case USB_DEVICE_REMOVE:
898 motg->mA_port = IUNIT;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700899 break;
900 default:
901 break;
902 }
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530903 if (test_bit(ID_A, &motg->inputs))
904 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX -
905 motg->mA_port);
906out:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700907 return NOTIFY_OK;
908}
909
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530910static int msm_otg_set_host(struct otg_transceiver *otg, struct usb_bus *host)
911{
912 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
913 struct usb_hcd *hcd;
914
915 /*
916 * Fail host registration if this board can support
917 * only peripheral configuration.
918 */
919 if (motg->pdata->mode == USB_PERIPHERAL) {
920 dev_info(otg->dev, "Host mode is not supported\n");
921 return -ENODEV;
922 }
923
924 if (!host) {
925 if (otg->state == OTG_STATE_A_HOST) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530926 pm_runtime_get_sync(otg->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700927 usb_unregister_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530928 msm_otg_start_host(otg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700929 if (motg->pdata->vbus_power)
930 motg->pdata->vbus_power(0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530931 otg->host = NULL;
932 otg->state = OTG_STATE_UNDEFINED;
933 schedule_work(&motg->sm_work);
934 } else {
935 otg->host = NULL;
936 }
937
938 return 0;
939 }
940
941 hcd = bus_to_hcd(host);
942 hcd->power_budget = motg->pdata->power_budget;
943
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700944 motg->usbdev_nb.notifier_call = msm_otg_usbdev_notify;
945 usb_register_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530946 otg->host = host;
947 dev_dbg(otg->dev, "host driver registered w/ tranceiver\n");
948
949 /*
950 * Kick the state machine work, if peripheral is not supported
951 * or peripheral is already registered with us.
952 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530953 if (motg->pdata->mode == USB_HOST || otg->gadget) {
954 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530955 schedule_work(&motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530956 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530957
958 return 0;
959}
960
961static void msm_otg_start_peripheral(struct otg_transceiver *otg, int on)
962{
963 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
964 struct msm_otg_platform_data *pdata = motg->pdata;
965
966 if (!otg->gadget)
967 return;
968
969 if (on) {
970 dev_dbg(otg->dev, "gadget on\n");
971 /*
972 * Some boards have a switch cotrolled by gpio
973 * to enable/disable internal HUB. Disable internal
974 * HUB before kicking the gadget.
975 */
976 if (pdata->setup_gpio)
977 pdata->setup_gpio(OTG_STATE_B_PERIPHERAL);
978 usb_gadget_vbus_connect(otg->gadget);
979 } else {
980 dev_dbg(otg->dev, "gadget off\n");
981 usb_gadget_vbus_disconnect(otg->gadget);
982 if (pdata->setup_gpio)
983 pdata->setup_gpio(OTG_STATE_UNDEFINED);
984 }
985
986}
987
988static int msm_otg_set_peripheral(struct otg_transceiver *otg,
989 struct usb_gadget *gadget)
990{
991 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
992
993 /*
994 * Fail peripheral registration if this board can support
995 * only host configuration.
996 */
997 if (motg->pdata->mode == USB_HOST) {
998 dev_info(otg->dev, "Peripheral mode is not supported\n");
999 return -ENODEV;
1000 }
1001
1002 if (!gadget) {
1003 if (otg->state == OTG_STATE_B_PERIPHERAL) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301004 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301005 msm_otg_start_peripheral(otg, 0);
1006 otg->gadget = NULL;
1007 otg->state = OTG_STATE_UNDEFINED;
1008 schedule_work(&motg->sm_work);
1009 } else {
1010 otg->gadget = NULL;
1011 }
1012
1013 return 0;
1014 }
1015 otg->gadget = gadget;
1016 dev_dbg(otg->dev, "peripheral driver registered w/ tranceiver\n");
1017
1018 /*
1019 * Kick the state machine work, if host is not supported
1020 * or host is already registered with us.
1021 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301022 if (motg->pdata->mode == USB_PERIPHERAL || otg->host) {
1023 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301024 schedule_work(&motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301025 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301026
1027 return 0;
1028}
1029
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001030static bool msm_chg_aca_detect(struct msm_otg *motg)
1031{
1032 struct otg_transceiver *otg = &motg->otg;
1033 u32 int_sts;
1034 bool ret = false;
1035
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301036 if (!aca_enabled())
1037 goto out;
1038
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001039 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY)
1040 goto out;
1041
1042 int_sts = ulpi_read(otg, 0x87);
1043 switch (int_sts & 0x1C) {
1044 case 0x08:
1045 if (!test_and_set_bit(ID_A, &motg->inputs)) {
1046 dev_dbg(otg->dev, "ID_A\n");
1047 motg->chg_type = USB_ACA_A_CHARGER;
1048 motg->chg_state = USB_CHG_STATE_DETECTED;
1049 clear_bit(ID_B, &motg->inputs);
1050 clear_bit(ID_C, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301051 set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001052 ret = true;
1053 }
1054 break;
1055 case 0x0C:
1056 if (!test_and_set_bit(ID_B, &motg->inputs)) {
1057 dev_dbg(otg->dev, "ID_B\n");
1058 motg->chg_type = USB_ACA_B_CHARGER;
1059 motg->chg_state = USB_CHG_STATE_DETECTED;
1060 clear_bit(ID_A, &motg->inputs);
1061 clear_bit(ID_C, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301062 set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001063 ret = true;
1064 }
1065 break;
1066 case 0x10:
1067 if (!test_and_set_bit(ID_C, &motg->inputs)) {
1068 dev_dbg(otg->dev, "ID_C\n");
1069 motg->chg_type = USB_ACA_C_CHARGER;
1070 motg->chg_state = USB_CHG_STATE_DETECTED;
1071 clear_bit(ID_A, &motg->inputs);
1072 clear_bit(ID_B, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301073 set_bit(ID, &motg->inputs);
1074 ret = true;
1075 }
1076 break;
1077 case 0x04:
1078 if (test_and_clear_bit(ID, &motg->inputs)) {
1079 dev_dbg(otg->dev, "ID_GND\n");
1080 motg->chg_type = USB_INVALID_CHARGER;
1081 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1082 clear_bit(ID_A, &motg->inputs);
1083 clear_bit(ID_B, &motg->inputs);
1084 clear_bit(ID_C, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001085 ret = true;
1086 }
1087 break;
1088 default:
1089 ret = test_and_clear_bit(ID_A, &motg->inputs) |
1090 test_and_clear_bit(ID_B, &motg->inputs) |
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301091 test_and_clear_bit(ID_C, &motg->inputs) |
1092 !test_and_set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001093 if (ret) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301094 dev_dbg(otg->dev, "ID A/B/C/GND is no more\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001095 motg->chg_type = USB_INVALID_CHARGER;
1096 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1097 }
1098 }
1099out:
1100 return ret;
1101}
1102
1103static void msm_chg_enable_aca_det(struct msm_otg *motg)
1104{
1105 struct otg_transceiver *otg = &motg->otg;
1106
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301107 if (!aca_enabled())
1108 return;
1109
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001110 switch (motg->pdata->phy_type) {
1111 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301112 /* Disable ID_GND in link and PHY */
1113 writel_relaxed(readl_relaxed(USB_OTGSC) & ~(OTGSC_IDPU |
1114 OTGSC_IDIE), USB_OTGSC);
1115 ulpi_write(otg, 0x01, 0x0C);
1116 ulpi_write(otg, 0x10, 0x0F);
1117 ulpi_write(otg, 0x10, 0x12);
1118 /* Enable ACA ID detection */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001119 ulpi_write(otg, 0x20, 0x85);
1120 break;
1121 default:
1122 break;
1123 }
1124}
1125
1126static void msm_chg_enable_aca_intr(struct msm_otg *motg)
1127{
1128 struct otg_transceiver *otg = &motg->otg;
1129
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301130 if (!aca_enabled())
1131 return;
1132
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001133 switch (motg->pdata->phy_type) {
1134 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301135 /* Enable ACA Detection interrupt (on any RID change) */
1136 ulpi_write(otg, 0x01, 0x94);
1137 break;
1138 default:
1139 break;
1140 }
1141}
1142
1143static void msm_chg_disable_aca_intr(struct msm_otg *motg)
1144{
1145 struct otg_transceiver *otg = &motg->otg;
1146
1147 if (!aca_enabled())
1148 return;
1149
1150 switch (motg->pdata->phy_type) {
1151 case SNPS_28NM_INTEGRATED_PHY:
1152 ulpi_write(otg, 0x01, 0x95);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001153 break;
1154 default:
1155 break;
1156 }
1157}
1158
1159static bool msm_chg_check_aca_intr(struct msm_otg *motg)
1160{
1161 struct otg_transceiver *otg = &motg->otg;
1162 bool ret = false;
1163
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301164 if (!aca_enabled())
1165 return ret;
1166
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001167 switch (motg->pdata->phy_type) {
1168 case SNPS_28NM_INTEGRATED_PHY:
1169 if (ulpi_read(otg, 0x91) & 1) {
1170 dev_dbg(otg->dev, "RID change\n");
1171 ulpi_write(otg, 0x01, 0x92);
1172 ret = msm_chg_aca_detect(motg);
1173 }
1174 default:
1175 break;
1176 }
1177 return ret;
1178}
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301179
1180static void msm_otg_id_timer_func(unsigned long data)
1181{
1182 struct msm_otg *motg = (struct msm_otg *) data;
1183
1184 if (!aca_enabled())
1185 return;
1186
1187 if (atomic_read(&motg->in_lpm)) {
1188 dev_dbg(motg->otg.dev, "timer: in lpm\n");
1189 return;
1190 }
1191
1192 if (msm_chg_check_aca_intr(motg)) {
1193 dev_dbg(motg->otg.dev, "timer: aca work\n");
1194 schedule_work(&motg->sm_work);
1195 }
1196
1197 if (!test_bit(ID, &motg->inputs) || test_bit(ID_A, &motg->inputs))
1198 mod_timer(&motg->id_timer, ID_TIMER_FREQ);
1199}
1200
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301201static bool msm_chg_check_secondary_det(struct msm_otg *motg)
1202{
1203 struct otg_transceiver *otg = &motg->otg;
1204 u32 chg_det;
1205 bool ret = false;
1206
1207 switch (motg->pdata->phy_type) {
1208 case CI_45NM_INTEGRATED_PHY:
1209 chg_det = ulpi_read(otg, 0x34);
1210 ret = chg_det & (1 << 4);
1211 break;
1212 case SNPS_28NM_INTEGRATED_PHY:
1213 chg_det = ulpi_read(otg, 0x87);
1214 ret = chg_det & 1;
1215 break;
1216 default:
1217 break;
1218 }
1219 return ret;
1220}
1221
1222static void msm_chg_enable_secondary_det(struct msm_otg *motg)
1223{
1224 struct otg_transceiver *otg = &motg->otg;
1225 u32 chg_det;
1226
1227 switch (motg->pdata->phy_type) {
1228 case CI_45NM_INTEGRATED_PHY:
1229 chg_det = ulpi_read(otg, 0x34);
1230 /* Turn off charger block */
1231 chg_det |= ~(1 << 1);
1232 ulpi_write(otg, chg_det, 0x34);
1233 udelay(20);
1234 /* control chg block via ULPI */
1235 chg_det &= ~(1 << 3);
1236 ulpi_write(otg, chg_det, 0x34);
1237 /* put it in host mode for enabling D- source */
1238 chg_det &= ~(1 << 2);
1239 ulpi_write(otg, chg_det, 0x34);
1240 /* Turn on chg detect block */
1241 chg_det &= ~(1 << 1);
1242 ulpi_write(otg, chg_det, 0x34);
1243 udelay(20);
1244 /* enable chg detection */
1245 chg_det &= ~(1 << 0);
1246 ulpi_write(otg, chg_det, 0x34);
1247 break;
1248 case SNPS_28NM_INTEGRATED_PHY:
1249 /*
1250 * Configure DM as current source, DP as current sink
1251 * and enable battery charging comparators.
1252 */
1253 ulpi_write(otg, 0x8, 0x85);
1254 ulpi_write(otg, 0x2, 0x85);
1255 ulpi_write(otg, 0x1, 0x85);
1256 break;
1257 default:
1258 break;
1259 }
1260}
1261
1262static bool msm_chg_check_primary_det(struct msm_otg *motg)
1263{
1264 struct otg_transceiver *otg = &motg->otg;
1265 u32 chg_det;
1266 bool ret = false;
1267
1268 switch (motg->pdata->phy_type) {
1269 case CI_45NM_INTEGRATED_PHY:
1270 chg_det = ulpi_read(otg, 0x34);
1271 ret = chg_det & (1 << 4);
1272 break;
1273 case SNPS_28NM_INTEGRATED_PHY:
1274 chg_det = ulpi_read(otg, 0x87);
1275 ret = chg_det & 1;
1276 break;
1277 default:
1278 break;
1279 }
1280 return ret;
1281}
1282
1283static void msm_chg_enable_primary_det(struct msm_otg *motg)
1284{
1285 struct otg_transceiver *otg = &motg->otg;
1286 u32 chg_det;
1287
1288 switch (motg->pdata->phy_type) {
1289 case CI_45NM_INTEGRATED_PHY:
1290 chg_det = ulpi_read(otg, 0x34);
1291 /* enable chg detection */
1292 chg_det &= ~(1 << 0);
1293 ulpi_write(otg, chg_det, 0x34);
1294 break;
1295 case SNPS_28NM_INTEGRATED_PHY:
1296 /*
1297 * Configure DP as current source, DM as current sink
1298 * and enable battery charging comparators.
1299 */
1300 ulpi_write(otg, 0x2, 0x85);
1301 ulpi_write(otg, 0x1, 0x85);
1302 break;
1303 default:
1304 break;
1305 }
1306}
1307
1308static bool msm_chg_check_dcd(struct msm_otg *motg)
1309{
1310 struct otg_transceiver *otg = &motg->otg;
1311 u32 line_state;
1312 bool ret = false;
1313
1314 switch (motg->pdata->phy_type) {
1315 case CI_45NM_INTEGRATED_PHY:
1316 line_state = ulpi_read(otg, 0x15);
1317 ret = !(line_state & 1);
1318 break;
1319 case SNPS_28NM_INTEGRATED_PHY:
1320 line_state = ulpi_read(otg, 0x87);
1321 ret = line_state & 2;
1322 break;
1323 default:
1324 break;
1325 }
1326 return ret;
1327}
1328
1329static void msm_chg_disable_dcd(struct msm_otg *motg)
1330{
1331 struct otg_transceiver *otg = &motg->otg;
1332 u32 chg_det;
1333
1334 switch (motg->pdata->phy_type) {
1335 case CI_45NM_INTEGRATED_PHY:
1336 chg_det = ulpi_read(otg, 0x34);
1337 chg_det &= ~(1 << 5);
1338 ulpi_write(otg, chg_det, 0x34);
1339 break;
1340 case SNPS_28NM_INTEGRATED_PHY:
1341 ulpi_write(otg, 0x10, 0x86);
1342 break;
1343 default:
1344 break;
1345 }
1346}
1347
1348static void msm_chg_enable_dcd(struct msm_otg *motg)
1349{
1350 struct otg_transceiver *otg = &motg->otg;
1351 u32 chg_det;
1352
1353 switch (motg->pdata->phy_type) {
1354 case CI_45NM_INTEGRATED_PHY:
1355 chg_det = ulpi_read(otg, 0x34);
1356 /* Turn on D+ current source */
1357 chg_det |= (1 << 5);
1358 ulpi_write(otg, chg_det, 0x34);
1359 break;
1360 case SNPS_28NM_INTEGRATED_PHY:
1361 /* Data contact detection enable */
1362 ulpi_write(otg, 0x10, 0x85);
1363 break;
1364 default:
1365 break;
1366 }
1367}
1368
1369static void msm_chg_block_on(struct msm_otg *motg)
1370{
1371 struct otg_transceiver *otg = &motg->otg;
1372 u32 func_ctrl, chg_det;
1373
1374 /* put the controller in non-driving mode */
1375 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1376 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1377 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NONDRIVING;
1378 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1379
1380 switch (motg->pdata->phy_type) {
1381 case CI_45NM_INTEGRATED_PHY:
1382 chg_det = ulpi_read(otg, 0x34);
1383 /* control chg block via ULPI */
1384 chg_det &= ~(1 << 3);
1385 ulpi_write(otg, chg_det, 0x34);
1386 /* Turn on chg detect block */
1387 chg_det &= ~(1 << 1);
1388 ulpi_write(otg, chg_det, 0x34);
1389 udelay(20);
1390 break;
1391 case SNPS_28NM_INTEGRATED_PHY:
1392 /* Clear charger detecting control bits */
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301393 ulpi_write(otg, 0x1F, 0x86);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301394 /* Clear alt interrupt latch and enable bits */
1395 ulpi_write(otg, 0x1F, 0x92);
1396 ulpi_write(otg, 0x1F, 0x95);
1397 udelay(100);
1398 break;
1399 default:
1400 break;
1401 }
1402}
1403
1404static void msm_chg_block_off(struct msm_otg *motg)
1405{
1406 struct otg_transceiver *otg = &motg->otg;
1407 u32 func_ctrl, chg_det;
1408
1409 switch (motg->pdata->phy_type) {
1410 case CI_45NM_INTEGRATED_PHY:
1411 chg_det = ulpi_read(otg, 0x34);
1412 /* Turn off charger block */
1413 chg_det |= ~(1 << 1);
1414 ulpi_write(otg, chg_det, 0x34);
1415 break;
1416 case SNPS_28NM_INTEGRATED_PHY:
1417 /* Clear charger detecting control bits */
1418 ulpi_write(otg, 0x3F, 0x86);
1419 /* Clear alt interrupt latch and enable bits */
1420 ulpi_write(otg, 0x1F, 0x92);
1421 ulpi_write(otg, 0x1F, 0x95);
1422 break;
1423 default:
1424 break;
1425 }
1426
1427 /* put the controller in normal mode */
1428 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1429 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1430 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NORMAL;
1431 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1432}
1433
Anji jonnalad270e2d2011-08-09 11:28:32 +05301434static const char *chg_to_string(enum usb_chg_type chg_type)
1435{
1436 switch (chg_type) {
1437 case USB_SDP_CHARGER: return "USB_SDP_CHARGER";
1438 case USB_DCP_CHARGER: return "USB_DCP_CHARGER";
1439 case USB_CDP_CHARGER: return "USB_CDP_CHARGER";
1440 case USB_ACA_A_CHARGER: return "USB_ACA_A_CHARGER";
1441 case USB_ACA_B_CHARGER: return "USB_ACA_B_CHARGER";
1442 case USB_ACA_C_CHARGER: return "USB_ACA_C_CHARGER";
1443 case USB_ACA_DOCK_CHARGER: return "USB_ACA_DOCK_CHARGER";
1444 default: return "INVALID_CHARGER";
1445 }
1446}
1447
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301448#define MSM_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1449#define MSM_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
1450#define MSM_CHG_PRIMARY_DET_TIME (40 * HZ/1000) /* TVDPSRC_ON */
1451#define MSM_CHG_SECONDARY_DET_TIME (40 * HZ/1000) /* TVDMSRC_ON */
1452static void msm_chg_detect_work(struct work_struct *w)
1453{
1454 struct msm_otg *motg = container_of(w, struct msm_otg, chg_work.work);
1455 struct otg_transceiver *otg = &motg->otg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001456 bool is_dcd, tmout, vout, is_aca;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301457 unsigned long delay;
1458
1459 dev_dbg(otg->dev, "chg detection work\n");
1460 switch (motg->chg_state) {
1461 case USB_CHG_STATE_UNDEFINED:
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301462 msm_chg_block_on(motg);
1463 msm_chg_enable_dcd(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001464 msm_chg_enable_aca_det(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301465 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1466 motg->dcd_retries = 0;
1467 delay = MSM_CHG_DCD_POLL_TIME;
1468 break;
1469 case USB_CHG_STATE_WAIT_FOR_DCD:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001470 is_aca = msm_chg_aca_detect(motg);
1471 if (is_aca) {
1472 /*
1473 * ID_A can be ACA dock too. continue
1474 * primary detection after DCD.
1475 */
1476 if (test_bit(ID_A, &motg->inputs)) {
1477 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1478 } else {
1479 delay = 0;
1480 break;
1481 }
1482 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301483 is_dcd = msm_chg_check_dcd(motg);
1484 tmout = ++motg->dcd_retries == MSM_CHG_DCD_MAX_RETRIES;
1485 if (is_dcd || tmout) {
1486 msm_chg_disable_dcd(motg);
1487 msm_chg_enable_primary_det(motg);
1488 delay = MSM_CHG_PRIMARY_DET_TIME;
1489 motg->chg_state = USB_CHG_STATE_DCD_DONE;
1490 } else {
1491 delay = MSM_CHG_DCD_POLL_TIME;
1492 }
1493 break;
1494 case USB_CHG_STATE_DCD_DONE:
1495 vout = msm_chg_check_primary_det(motg);
1496 if (vout) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301497 if (test_bit(ID_A, &motg->inputs)) {
1498 motg->chg_type = USB_ACA_DOCK_CHARGER;
1499 motg->chg_state = USB_CHG_STATE_DETECTED;
1500 delay = 0;
1501 break;
1502 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301503 msm_chg_enable_secondary_det(motg);
1504 delay = MSM_CHG_SECONDARY_DET_TIME;
1505 motg->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1506 } else {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301507 if (test_bit(ID_A, &motg->inputs)) {
1508 motg->chg_type = USB_ACA_A_CHARGER;
1509 motg->chg_state = USB_CHG_STATE_DETECTED;
1510 delay = 0;
1511 break;
1512 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301513 motg->chg_type = USB_SDP_CHARGER;
1514 motg->chg_state = USB_CHG_STATE_DETECTED;
1515 delay = 0;
1516 }
1517 break;
1518 case USB_CHG_STATE_PRIMARY_DONE:
1519 vout = msm_chg_check_secondary_det(motg);
1520 if (vout)
1521 motg->chg_type = USB_DCP_CHARGER;
1522 else
1523 motg->chg_type = USB_CDP_CHARGER;
1524 motg->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1525 /* fall through */
1526 case USB_CHG_STATE_SECONDARY_DONE:
1527 motg->chg_state = USB_CHG_STATE_DETECTED;
1528 case USB_CHG_STATE_DETECTED:
1529 msm_chg_block_off(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001530 msm_chg_enable_aca_det(motg);
1531 msm_chg_enable_aca_intr(motg);
Anji jonnalad270e2d2011-08-09 11:28:32 +05301532 dev_dbg(otg->dev, "chg_type = %s\n",
1533 chg_to_string(motg->chg_type));
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301534 schedule_work(&motg->sm_work);
1535 return;
1536 default:
1537 return;
1538 }
1539
1540 schedule_delayed_work(&motg->chg_work, delay);
1541}
1542
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301543/*
1544 * We support OTG, Peripheral only and Host only configurations. In case
1545 * of OTG, mode switch (host-->peripheral/peripheral-->host) can happen
1546 * via Id pin status or user request (debugfs). Id/BSV interrupts are not
1547 * enabled when switch is controlled by user and default mode is supplied
1548 * by board file, which can be changed by userspace later.
1549 */
1550static void msm_otg_init_sm(struct msm_otg *motg)
1551{
1552 struct msm_otg_platform_data *pdata = motg->pdata;
1553 u32 otgsc = readl(USB_OTGSC);
1554
1555 switch (pdata->mode) {
1556 case USB_OTG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001557 if (pdata->otg_control == OTG_USER_CONTROL) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301558 if (pdata->default_mode == USB_HOST) {
1559 clear_bit(ID, &motg->inputs);
1560 } else if (pdata->default_mode == USB_PERIPHERAL) {
1561 set_bit(ID, &motg->inputs);
1562 set_bit(B_SESS_VLD, &motg->inputs);
1563 } else {
1564 set_bit(ID, &motg->inputs);
1565 clear_bit(B_SESS_VLD, &motg->inputs);
1566 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001567 } else {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301568 if (aca_enabled()) {
1569 if (irq_read_line(motg->pdata->pmic_id_irq))
1570 set_bit(ID, &motg->inputs);
1571 else
1572 clear_bit(ID, &motg->inputs);
1573
1574 } else {
1575 if (otgsc & OTGSC_ID)
1576 set_bit(ID, &motg->inputs);
1577 else
1578 clear_bit(ID, &motg->inputs);
1579 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001580
1581 if (otgsc & OTGSC_BSV)
1582 set_bit(B_SESS_VLD, &motg->inputs);
1583 else
1584 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301585 }
1586 break;
1587 case USB_HOST:
1588 clear_bit(ID, &motg->inputs);
1589 break;
1590 case USB_PERIPHERAL:
1591 set_bit(ID, &motg->inputs);
1592 if (otgsc & OTGSC_BSV)
1593 set_bit(B_SESS_VLD, &motg->inputs);
1594 else
1595 clear_bit(B_SESS_VLD, &motg->inputs);
1596 break;
1597 default:
1598 break;
1599 }
1600}
1601
1602static void msm_otg_sm_work(struct work_struct *w)
1603{
1604 struct msm_otg *motg = container_of(w, struct msm_otg, sm_work);
1605 struct otg_transceiver *otg = &motg->otg;
1606
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301607 pm_runtime_resume(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301608 switch (otg->state) {
1609 case OTG_STATE_UNDEFINED:
1610 dev_dbg(otg->dev, "OTG_STATE_UNDEFINED state\n");
1611 msm_otg_reset(otg);
1612 msm_otg_init_sm(motg);
1613 otg->state = OTG_STATE_B_IDLE;
1614 /* FALL THROUGH */
1615 case OTG_STATE_B_IDLE:
1616 dev_dbg(otg->dev, "OTG_STATE_B_IDLE state\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001617 if ((!test_bit(ID, &motg->inputs) ||
1618 test_bit(ID_A, &motg->inputs)) && otg->host) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001619 if (motg->chg_type == USB_ACA_DOCK_CHARGER)
1620 msm_otg_notify_charger(motg,
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301621 IDEV_ACA_CHG_MAX);
1622 else if (test_bit(ID_A, &motg->inputs))
1623 msm_otg_notify_charger(motg,
1624 IDEV_ACA_CHG_MAX - IUNIT);
1625 else if (motg->pdata->vbus_power)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001626 motg->pdata->vbus_power(1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301627 msm_otg_start_host(otg, 1);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301628 /*
1629 * Link can not generate PHY_ALT interrupt
1630 * in host mode when no device is attached
1631 * to the port. It is also observed PHY_ALT
1632 * interrupt missing upon Micro-A cable disconnect.
1633 * Hence disable PHY_ALT interrupt and perform
1634 * polling to detect RID change.
1635 */
1636 msm_chg_enable_aca_det(motg);
1637 msm_chg_disable_aca_intr(motg);
1638 mod_timer(&motg->id_timer, ID_TIMER_FREQ);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301639 otg->state = OTG_STATE_A_HOST;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301640 } else if (test_bit(B_SESS_VLD, &motg->inputs)) {
1641 switch (motg->chg_state) {
1642 case USB_CHG_STATE_UNDEFINED:
1643 msm_chg_detect_work(&motg->chg_work.work);
1644 break;
1645 case USB_CHG_STATE_DETECTED:
1646 switch (motg->chg_type) {
1647 case USB_DCP_CHARGER:
1648 msm_otg_notify_charger(motg,
1649 IDEV_CHG_MAX);
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301650 pm_runtime_put_noidle(otg->dev);
1651 pm_runtime_suspend(otg->dev);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301652 break;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301653 case USB_ACA_B_CHARGER:
1654 msm_otg_notify_charger(motg,
1655 IDEV_ACA_CHG_MAX);
1656 /*
1657 * (ID_B --> ID_C) PHY_ALT interrupt can
1658 * not be detected in LPM.
1659 */
1660 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301661 case USB_CDP_CHARGER:
1662 msm_otg_notify_charger(motg,
1663 IDEV_CHG_MAX);
1664 msm_otg_start_peripheral(otg, 1);
1665 otg->state = OTG_STATE_B_PERIPHERAL;
1666 break;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301667 case USB_ACA_C_CHARGER:
1668 msm_otg_notify_charger(motg,
1669 IDEV_ACA_CHG_MAX);
1670 msm_otg_start_peripheral(otg, 1);
1671 otg->state = OTG_STATE_B_PERIPHERAL;
1672 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301673 case USB_SDP_CHARGER:
1674 msm_otg_notify_charger(motg, IUNIT);
1675 msm_otg_start_peripheral(otg, 1);
1676 otg->state = OTG_STATE_B_PERIPHERAL;
1677 break;
1678 default:
1679 break;
1680 }
1681 break;
1682 default:
1683 break;
1684 }
1685 } else {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301686 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301687 msm_otg_notify_charger(motg, 0);
1688 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1689 motg->chg_type = USB_INVALID_CHARGER;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301690 msm_otg_reset(otg);
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301691 pm_runtime_put_noidle(otg->dev);
1692 pm_runtime_suspend(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301693 }
1694 break;
1695 case OTG_STATE_B_PERIPHERAL:
1696 dev_dbg(otg->dev, "OTG_STATE_B_PERIPHERAL state\n");
1697 if (!test_bit(B_SESS_VLD, &motg->inputs) ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001698 !test_bit(ID, &motg->inputs) ||
1699 !test_bit(ID_C, &motg->inputs)) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301700 msm_otg_start_peripheral(otg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001701 otg->state = OTG_STATE_B_IDLE;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001702 schedule_work(w);
1703 } else if (test_bit(ID_C, &motg->inputs)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301704 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001705 }
1706 break;
1707 case OTG_STATE_A_HOST:
1708 dev_dbg(otg->dev, "OTG_STATE_A_HOST state\n");
1709 if (test_bit(ID, &motg->inputs) &&
1710 !test_bit(ID_A, &motg->inputs)) {
1711 msm_otg_start_host(otg, 0);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301712 if (motg->pdata->vbus_power) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001713 motg->pdata->vbus_power(0);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301714 msleep(100); /* TA_WAIT_VFALL */
1715 }
1716 /*
1717 * Exit point of host mode.
1718 *
1719 * 1. Micro-A cable disconnect: Just schedule
1720 * the work. PHY is reset in B_IDLE and LPM
1721 * is allowed.
1722 * 2. ID_GND --> ID_B: No need to reset the PHY.
1723 * HCD core clears all PORTSC bits and initializes
1724 * the controller to host mode in remove_hcd.
1725 * Restore PORTSC transceiver select bits (ULPI)
1726 * and reset the controller to change MODE bits.
1727 * PHY_ALT interrupt can not occur in host mode.
1728 */
1729 del_timer_sync(&motg->id_timer);
1730 if (motg->chg_state != USB_CHG_STATE_UNDEFINED) {
1731 msm_otg_link_reset(motg);
1732 msm_chg_enable_aca_intr(motg);
1733 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301734 otg->state = OTG_STATE_B_IDLE;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301735 schedule_work(w);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001736 } else if (test_bit(ID_A, &motg->inputs)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001737 if (motg->pdata->vbus_power)
1738 motg->pdata->vbus_power(0);
1739 msm_otg_notify_charger(motg,
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301740 IDEV_ACA_CHG_MAX - motg->mA_port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001741 } else if (!test_bit(ID, &motg->inputs)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001742 msm_otg_notify_charger(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001743 if (motg->pdata->vbus_power)
1744 motg->pdata->vbus_power(1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301745 }
1746 break;
1747 default:
1748 break;
1749 }
1750}
1751
1752static irqreturn_t msm_otg_irq(int irq, void *data)
1753{
1754 struct msm_otg *motg = data;
1755 struct otg_transceiver *otg = &motg->otg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001756 u32 otgsc = 0, usbsts;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301757
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301758 if (atomic_read(&motg->in_lpm)) {
1759 disable_irq_nosync(irq);
1760 motg->async_int = 1;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301761 pm_request_resume(otg->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301762 return IRQ_HANDLED;
1763 }
1764
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001765 usbsts = readl(USB_USBSTS);
1766 if ((usbsts & PHY_ALT_INT)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301767 dev_dbg(otg->dev, "PHY_ALT interrupt\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001768 writel(PHY_ALT_INT, USB_USBSTS);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301769 if (msm_chg_check_aca_intr(motg)) {
1770 dev_dbg(otg->dev, "ACA work from IRQ\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001771 schedule_work(&motg->sm_work);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301772 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001773 return IRQ_HANDLED;
1774 }
1775
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301776 otgsc = readl(USB_OTGSC);
1777 if (!(otgsc & (OTGSC_IDIS | OTGSC_BSVIS)))
1778 return IRQ_NONE;
1779
1780 if ((otgsc & OTGSC_IDIS) && (otgsc & OTGSC_IDIE)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301781 if (otgsc & OTGSC_ID) {
1782 dev_dbg(otg->dev, "ID set\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301783 set_bit(ID, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301784 } else {
1785 dev_dbg(otg->dev, "ID clear\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301786 clear_bit(ID, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301787 msm_chg_enable_aca_det(motg);
1788 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001789 schedule_work(&motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301790 } else if ((otgsc & OTGSC_BSVIS) && (otgsc & OTGSC_BSVIE)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301791 if (otgsc & OTGSC_BSV) {
1792 dev_dbg(otg->dev, "BSV set\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301793 set_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301794 } else {
1795 dev_dbg(otg->dev, "BSV clear\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301796 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301797 msm_chg_check_aca_intr(motg);
1798 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001799 schedule_work(&motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301800 }
1801
1802 writel(otgsc, USB_OTGSC);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001803 return IRQ_HANDLED;
1804}
1805
1806static void msm_otg_set_vbus_state(int online)
1807{
1808 struct msm_otg *motg = the_msm_otg;
1809
1810 /* We depend on PMIC for only VBUS ON interrupt */
1811 if (!atomic_read(&motg->in_lpm) || !online)
1812 return;
1813
1814 /*
1815 * Let interrupt handler take care of resuming
1816 * the hardware.
1817 */
1818 msm_otg_irq(motg->irq, (void *) motg);
1819}
1820
1821static irqreturn_t msm_pmic_id_irq(int irq, void *data)
1822{
1823 struct msm_otg *motg = data;
1824
1825 if (atomic_read(&motg->in_lpm) && !motg->async_int)
1826 msm_otg_irq(motg->irq, motg);
1827
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301828 return IRQ_HANDLED;
1829}
1830
1831static int msm_otg_mode_show(struct seq_file *s, void *unused)
1832{
1833 struct msm_otg *motg = s->private;
1834 struct otg_transceiver *otg = &motg->otg;
1835
1836 switch (otg->state) {
1837 case OTG_STATE_A_HOST:
1838 seq_printf(s, "host\n");
1839 break;
1840 case OTG_STATE_B_PERIPHERAL:
1841 seq_printf(s, "peripheral\n");
1842 break;
1843 default:
1844 seq_printf(s, "none\n");
1845 break;
1846 }
1847
1848 return 0;
1849}
1850
1851static int msm_otg_mode_open(struct inode *inode, struct file *file)
1852{
1853 return single_open(file, msm_otg_mode_show, inode->i_private);
1854}
1855
1856static ssize_t msm_otg_mode_write(struct file *file, const char __user *ubuf,
1857 size_t count, loff_t *ppos)
1858{
Pavankumar Kondetie2904ee2011-02-15 09:42:35 +05301859 struct seq_file *s = file->private_data;
1860 struct msm_otg *motg = s->private;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301861 char buf[16];
1862 struct otg_transceiver *otg = &motg->otg;
1863 int status = count;
1864 enum usb_mode_type req_mode;
1865
1866 memset(buf, 0x00, sizeof(buf));
1867
1868 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count))) {
1869 status = -EFAULT;
1870 goto out;
1871 }
1872
1873 if (!strncmp(buf, "host", 4)) {
1874 req_mode = USB_HOST;
1875 } else if (!strncmp(buf, "peripheral", 10)) {
1876 req_mode = USB_PERIPHERAL;
1877 } else if (!strncmp(buf, "none", 4)) {
1878 req_mode = USB_NONE;
1879 } else {
1880 status = -EINVAL;
1881 goto out;
1882 }
1883
1884 switch (req_mode) {
1885 case USB_NONE:
1886 switch (otg->state) {
1887 case OTG_STATE_A_HOST:
1888 case OTG_STATE_B_PERIPHERAL:
1889 set_bit(ID, &motg->inputs);
1890 clear_bit(B_SESS_VLD, &motg->inputs);
1891 break;
1892 default:
1893 goto out;
1894 }
1895 break;
1896 case USB_PERIPHERAL:
1897 switch (otg->state) {
1898 case OTG_STATE_B_IDLE:
1899 case OTG_STATE_A_HOST:
1900 set_bit(ID, &motg->inputs);
1901 set_bit(B_SESS_VLD, &motg->inputs);
1902 break;
1903 default:
1904 goto out;
1905 }
1906 break;
1907 case USB_HOST:
1908 switch (otg->state) {
1909 case OTG_STATE_B_IDLE:
1910 case OTG_STATE_B_PERIPHERAL:
1911 clear_bit(ID, &motg->inputs);
1912 break;
1913 default:
1914 goto out;
1915 }
1916 break;
1917 default:
1918 goto out;
1919 }
1920
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301921 pm_runtime_resume(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301922 schedule_work(&motg->sm_work);
1923out:
1924 return status;
1925}
1926
1927const struct file_operations msm_otg_mode_fops = {
1928 .open = msm_otg_mode_open,
1929 .read = seq_read,
1930 .write = msm_otg_mode_write,
1931 .llseek = seq_lseek,
1932 .release = single_release,
1933};
1934
Anji jonnalad270e2d2011-08-09 11:28:32 +05301935static int msm_otg_show_chg_type(struct seq_file *s, void *unused)
1936{
1937 struct msm_otg *motg = s->private;
1938
1939 seq_printf(s, chg_to_string(motg->chg_type));
1940 return 0;
1941}
1942
1943static int msm_otg_chg_open(struct inode *inode, struct file *file)
1944{
1945 return single_open(file, msm_otg_show_chg_type, inode->i_private);
1946}
1947
1948const struct file_operations msm_otg_chg_fops = {
1949 .open = msm_otg_chg_open,
1950 .read = seq_read,
1951 .llseek = seq_lseek,
1952 .release = single_release,
1953};
1954
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301955static int msm_otg_aca_show(struct seq_file *s, void *unused)
1956{
1957 if (debug_aca_enabled)
1958 seq_printf(s, "enabled\n");
1959 else
1960 seq_printf(s, "disabled\n");
1961
1962 return 0;
1963}
1964
1965static int msm_otg_aca_open(struct inode *inode, struct file *file)
1966{
1967 return single_open(file, msm_otg_aca_show, inode->i_private);
1968}
1969
1970static ssize_t msm_otg_aca_write(struct file *file, const char __user *ubuf,
1971 size_t count, loff_t *ppos)
1972{
1973 char buf[8];
1974
1975 memset(buf, 0x00, sizeof(buf));
1976
1977 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
1978 return -EFAULT;
1979
1980 if (!strncmp(buf, "enable", 6))
1981 debug_aca_enabled = true;
1982 else
1983 debug_aca_enabled = false;
1984
1985 return count;
1986}
1987
1988const struct file_operations msm_otg_aca_fops = {
1989 .open = msm_otg_aca_open,
1990 .read = seq_read,
1991 .write = msm_otg_aca_write,
1992 .llseek = seq_lseek,
1993 .release = single_release,
1994};
1995
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301996static struct dentry *msm_otg_dbg_root;
1997static struct dentry *msm_otg_dbg_mode;
Anji jonnalad270e2d2011-08-09 11:28:32 +05301998static struct dentry *msm_otg_chg_type;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301999static struct dentry *msm_otg_dbg_aca;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302000
2001static int msm_otg_debugfs_init(struct msm_otg *motg)
2002{
Anji jonnalad270e2d2011-08-09 11:28:32 +05302003
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302004 msm_otg_dbg_root = debugfs_create_dir("msm_otg", NULL);
2005
2006 if (!msm_otg_dbg_root || IS_ERR(msm_otg_dbg_root))
2007 return -ENODEV;
2008
Anji jonnalad270e2d2011-08-09 11:28:32 +05302009 if (motg->pdata->mode == USB_OTG &&
2010 motg->pdata->otg_control == OTG_USER_CONTROL) {
2011
2012 msm_otg_dbg_mode = debugfs_create_file("mode", S_IRUGO |
2013 S_IWUSR, msm_otg_dbg_root, motg,
2014 &msm_otg_mode_fops);
2015
2016 if (!msm_otg_dbg_mode) {
2017 debugfs_remove(msm_otg_dbg_root);
2018 msm_otg_dbg_root = NULL;
2019 return -ENODEV;
2020 }
2021 }
2022
2023 msm_otg_chg_type = debugfs_create_file("chg_type", S_IRUGO,
2024 msm_otg_dbg_root, motg,
2025 &msm_otg_chg_fops);
2026
2027 if (!msm_otg_chg_type) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302028 debugfs_remove_recursive(msm_otg_dbg_root);
2029 return -ENODEV;
2030 }
2031
2032 msm_otg_dbg_aca = debugfs_create_file("aca", S_IRUGO | S_IWUSR,
2033 msm_otg_dbg_root, motg,
2034 &msm_otg_aca_fops);
2035
2036 if (!msm_otg_dbg_aca) {
2037 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302038 return -ENODEV;
2039 }
2040
2041 return 0;
2042}
2043
2044static void msm_otg_debugfs_cleanup(void)
2045{
Anji jonnalad270e2d2011-08-09 11:28:32 +05302046 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302047}
2048
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302049static u64 msm_otg_dma_mask = DMA_BIT_MASK(64);
2050static struct platform_device *msm_otg_add_pdev(
2051 struct platform_device *ofdev, const char *name)
2052{
2053 struct platform_device *pdev;
2054 const struct resource *res = ofdev->resource;
2055 unsigned int num = ofdev->num_resources;
2056 int retval;
2057
2058 pdev = platform_device_alloc(name, -1);
2059 if (!pdev) {
2060 retval = -ENOMEM;
2061 goto error;
2062 }
2063
2064 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
2065 pdev->dev.dma_mask = &msm_otg_dma_mask;
2066
2067 if (num) {
2068 retval = platform_device_add_resources(pdev, res, num);
2069 if (retval)
2070 goto error;
2071 }
2072
2073 retval = platform_device_add(pdev);
2074 if (retval)
2075 goto error;
2076
2077 return pdev;
2078
2079error:
2080 platform_device_put(pdev);
2081 return ERR_PTR(retval);
2082}
2083
2084static int msm_otg_setup_devices(struct platform_device *ofdev,
2085 enum usb_mode_type mode, bool init)
2086{
2087 const char *gadget_name = "msm_hsusb";
2088 const char *host_name = "msm_hsusb_host";
2089 static struct platform_device *gadget_pdev;
2090 static struct platform_device *host_pdev;
2091 int retval = 0;
2092
2093 if (!init) {
2094 if (gadget_pdev)
2095 platform_device_unregister(gadget_pdev);
2096 if (host_pdev)
2097 platform_device_unregister(host_pdev);
2098 return 0;
2099 }
2100
2101 switch (mode) {
2102 case USB_OTG:
2103 /* fall through */
2104 case USB_PERIPHERAL:
2105 gadget_pdev = msm_otg_add_pdev(ofdev, gadget_name);
2106 if (IS_ERR(gadget_pdev)) {
2107 retval = PTR_ERR(gadget_pdev);
2108 break;
2109 }
2110 if (mode == USB_PERIPHERAL)
2111 break;
2112 /* fall through */
2113 case USB_HOST:
2114 host_pdev = msm_otg_add_pdev(ofdev, host_name);
2115 if (IS_ERR(host_pdev)) {
2116 retval = PTR_ERR(host_pdev);
2117 if (mode == USB_OTG)
2118 platform_device_unregister(gadget_pdev);
2119 }
2120 break;
2121 default:
2122 break;
2123 }
2124
2125 return retval;
2126}
2127
2128struct msm_otg_platform_data *msm_otg_dt_to_pdata(struct platform_device *pdev)
2129{
2130 struct device_node *node = pdev->dev.of_node;
2131 struct msm_otg_platform_data *pdata;
2132 int len = 0;
2133
2134 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
2135 if (!pdata) {
2136 pr_err("unable to allocate platform data\n");
2137 return NULL;
2138 }
2139 of_get_property(node, "qcom,hsusb-otg-phy-init-seq", &len);
2140 if (len) {
2141 pdata->phy_init_seq = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
2142 if (!pdata->phy_init_seq)
2143 return NULL;
2144 of_property_read_u32_array(node, "qcom,hsusb-otg-phy-init-seq",
2145 pdata->phy_init_seq,
2146 len/sizeof(*pdata->phy_init_seq));
2147 }
2148 of_property_read_u32(node, "qcom,hsusb-otg-power-budget",
2149 &pdata->power_budget);
2150 of_property_read_u32(node, "qcom,hsusb-otg-mode",
2151 &pdata->mode);
2152 of_property_read_u32(node, "qcom,hsusb-otg-otg-control",
2153 &pdata->otg_control);
2154 of_property_read_u32(node, "qcom,hsusb-otg-default-mode",
2155 &pdata->default_mode);
2156 of_property_read_u32(node, "qcom,hsusb-otg-phy-type",
2157 &pdata->phy_type);
2158 of_property_read_u32(node, "qcom,hsusb-otg-pmic-id-irq",
2159 &pdata->pmic_id_irq);
2160 of_property_read_string(node, "qcom,hsusb-otg-pclk-src-name",
2161 &pdata->pclk_src_name);
2162 return pdata;
2163}
2164
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302165static int __init msm_otg_probe(struct platform_device *pdev)
2166{
2167 int ret = 0;
2168 struct resource *res;
2169 struct msm_otg *motg;
2170 struct otg_transceiver *otg;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302171 struct msm_otg_platform_data *pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302172
2173 dev_info(&pdev->dev, "msm_otg probe\n");
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302174
2175 if (pdev->dev.of_node) {
2176 dev_dbg(&pdev->dev, "device tree enabled\n");
2177 pdata = msm_otg_dt_to_pdata(pdev);
2178 if (!pdata)
2179 return -ENOMEM;
2180 ret = msm_otg_setup_devices(pdev, pdata->mode, true);
2181 if (ret) {
2182 dev_err(&pdev->dev, "devices setup failed\n");
2183 return ret;
2184 }
2185 } else if (!pdev->dev.platform_data) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302186 dev_err(&pdev->dev, "No platform data given. Bailing out\n");
2187 return -ENODEV;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302188 } else {
2189 pdata = pdev->dev.platform_data;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302190 }
2191
2192 motg = kzalloc(sizeof(struct msm_otg), GFP_KERNEL);
2193 if (!motg) {
2194 dev_err(&pdev->dev, "unable to allocate msm_otg\n");
2195 return -ENOMEM;
2196 }
2197
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002198 the_msm_otg = motg;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302199 motg->pdata = pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302200 otg = &motg->otg;
2201 otg->dev = &pdev->dev;
2202
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302203 /*
2204 * ACA ID_GND threshold range is overlapped with OTG ID_FLOAT. Hence
2205 * PHY treat ACA ID_GND as float and no interrupt is generated. But
2206 * PMIC can detect ACA ID_GND and generate an interrupt.
2207 */
2208 if (aca_enabled() && motg->pdata->otg_control != OTG_PMIC_CONTROL) {
2209 dev_err(&pdev->dev, "ACA can not be enabled without PMIC\n");
2210 ret = -EINVAL;
2211 goto free_motg;
2212 }
2213
Amit Blay02eff132011-09-21 16:46:24 +03002214 /* Some targets don't support PHY clock. */
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302215 motg->phy_reset_clk = clk_get(&pdev->dev, "usb_phy_clk");
Amit Blay02eff132011-09-21 16:46:24 +03002216 if (IS_ERR(motg->phy_reset_clk))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302217 dev_err(&pdev->dev, "failed to get usb_phy_clk\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302218
2219 motg->clk = clk_get(&pdev->dev, "usb_hs_clk");
2220 if (IS_ERR(motg->clk)) {
2221 dev_err(&pdev->dev, "failed to get usb_hs_clk\n");
2222 ret = PTR_ERR(motg->clk);
2223 goto put_phy_reset_clk;
2224 }
Anji jonnala0f73cac2011-05-04 10:19:46 +05302225 clk_set_rate(motg->clk, 60000000);
2226
2227 /*
2228 * If USB Core is running its protocol engine based on CORE CLK,
2229 * CORE CLK must be running at >55Mhz for correct HSUSB
2230 * operation and USB core cannot tolerate frequency changes on
2231 * CORE CLK. For such USB cores, vote for maximum clk frequency
2232 * on pclk source
2233 */
2234 if (motg->pdata->pclk_src_name) {
2235 motg->pclk_src = clk_get(&pdev->dev,
2236 motg->pdata->pclk_src_name);
2237 if (IS_ERR(motg->pclk_src))
2238 goto put_clk;
2239 clk_set_rate(motg->pclk_src, INT_MAX);
2240 clk_enable(motg->pclk_src);
2241 } else
2242 motg->pclk_src = ERR_PTR(-ENOENT);
2243
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302244 motg->pclk = clk_get(&pdev->dev, "usb_hs_pclk");
2245 if (IS_ERR(motg->pclk)) {
2246 dev_err(&pdev->dev, "failed to get usb_hs_pclk\n");
2247 ret = PTR_ERR(motg->pclk);
Anji jonnala0f73cac2011-05-04 10:19:46 +05302248 goto put_pclk_src;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302249 }
2250
Amit Blay02eff132011-09-21 16:46:24 +03002251 motg->system_clk = clk_get(&pdev->dev, "usb_hs_system_clk");
2252 if (!IS_ERR(motg->system_clk))
2253 clk_enable(motg->system_clk);
2254
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302255 /*
2256 * USB core clock is not present on all MSM chips. This
2257 * clock is introduced to remove the dependency on AXI
2258 * bus frequency.
2259 */
2260 motg->core_clk = clk_get(&pdev->dev, "usb_hs_core_clk");
2261 if (IS_ERR(motg->core_clk))
2262 motg->core_clk = NULL;
2263
2264 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2265 if (!res) {
2266 dev_err(&pdev->dev, "failed to get platform resource mem\n");
2267 ret = -ENODEV;
2268 goto put_core_clk;
2269 }
2270
2271 motg->regs = ioremap(res->start, resource_size(res));
2272 if (!motg->regs) {
2273 dev_err(&pdev->dev, "ioremap failed\n");
2274 ret = -ENOMEM;
2275 goto put_core_clk;
2276 }
2277 dev_info(&pdev->dev, "OTG regs = %p\n", motg->regs);
2278
2279 motg->irq = platform_get_irq(pdev, 0);
2280 if (!motg->irq) {
2281 dev_err(&pdev->dev, "platform_get_irq failed\n");
2282 ret = -ENODEV;
2283 goto free_regs;
2284 }
2285
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302286 clk_enable(motg->pclk);
Anji jonnala11aa5c42011-05-04 10:19:48 +05302287
2288 ret = msm_hsusb_init_vddcx(motg, 1);
2289 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002290 dev_err(&pdev->dev, "hsusb vddcx init failed\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +05302291 goto free_regs;
2292 }
2293
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002294 ret = msm_hsusb_config_vddcx(1);
2295 if (ret) {
2296 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
2297 goto free_init_vddcx;
2298 }
2299
Anji jonnala11aa5c42011-05-04 10:19:48 +05302300 ret = msm_hsusb_ldo_init(motg, 1);
2301 if (ret) {
2302 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002303 goto free_init_vddcx;
Anji jonnala11aa5c42011-05-04 10:19:48 +05302304 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002305
2306 ret = msm_hsusb_ldo_enable(motg, 1);
Anji jonnala11aa5c42011-05-04 10:19:48 +05302307 if (ret) {
2308 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002309 goto free_ldo_init;
Anji jonnala11aa5c42011-05-04 10:19:48 +05302310 }
2311
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302312 if (motg->core_clk)
2313 clk_enable(motg->core_clk);
2314
2315 writel(0, USB_USBINTR);
2316 writel(0, USB_OTGSC);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002317 /* Ensure that above STOREs are completed before enabling interrupts */
2318 mb();
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302319
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002320 wake_lock_init(&motg->wlock, WAKE_LOCK_SUSPEND, "msm_otg");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302321 INIT_WORK(&motg->sm_work, msm_otg_sm_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302322 INIT_DELAYED_WORK(&motg->chg_work, msm_chg_detect_work);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302323 setup_timer(&motg->id_timer, msm_otg_id_timer_func,
2324 (unsigned long) motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302325 ret = request_irq(motg->irq, msm_otg_irq, IRQF_SHARED,
2326 "msm_otg", motg);
2327 if (ret) {
2328 dev_err(&pdev->dev, "request irq failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002329 goto destroy_wlock;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302330 }
2331
2332 otg->init = msm_otg_reset;
2333 otg->set_host = msm_otg_set_host;
2334 otg->set_peripheral = msm_otg_set_peripheral;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302335 otg->set_power = msm_otg_set_power;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302336 otg->set_suspend = msm_otg_set_suspend;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302337
2338 otg->io_ops = &msm_otg_io_ops;
2339
2340 ret = otg_set_transceiver(&motg->otg);
2341 if (ret) {
2342 dev_err(&pdev->dev, "otg_set_transceiver failed\n");
2343 goto free_irq;
2344 }
2345
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002346 if (motg->pdata->otg_control == OTG_PMIC_CONTROL) {
2347 if (motg->pdata->pmic_id_irq) {
2348 ret = request_irq(motg->pdata->pmic_id_irq,
2349 msm_pmic_id_irq,
2350 IRQF_TRIGGER_RISING |
2351 IRQF_TRIGGER_FALLING,
2352 "msm_otg", motg);
2353 if (ret) {
2354 dev_err(&pdev->dev, "request irq failed for PMIC ID\n");
2355 goto remove_otg;
2356 }
2357 } else {
2358 ret = -ENODEV;
2359 dev_err(&pdev->dev, "PMIC IRQ for ID notifications doesn't exist\n");
2360 goto remove_otg;
2361 }
2362 }
2363
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +05302364 msm_hsusb_mhl_switch_enable(motg, 1);
2365
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302366 platform_set_drvdata(pdev, motg);
2367 device_init_wakeup(&pdev->dev, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002368 motg->mA_port = IUNIT;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302369
Anji jonnalad270e2d2011-08-09 11:28:32 +05302370 ret = msm_otg_debugfs_init(motg);
2371 if (ret)
2372 dev_dbg(&pdev->dev, "mode debugfs file is"
2373 "not available\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302374
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002375 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
2376 pm8921_charger_register_vbus_sn(&msm_otg_set_vbus_state);
2377
Amit Blay58b31472011-11-18 09:39:39 +02002378 if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY) {
2379 if (motg->pdata->otg_control == OTG_PMIC_CONTROL &&
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002380 motg->pdata->pmic_id_irq)
Amit Blay58b31472011-11-18 09:39:39 +02002381 motg->caps = ALLOW_PHY_POWER_COLLAPSE |
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002382 ALLOW_PHY_RETENTION |
2383 ALLOW_PHY_COMP_DISABLE;
2384
Amit Blay58b31472011-11-18 09:39:39 +02002385 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
2386 motg->caps = ALLOW_PHY_RETENTION;
2387 }
2388
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002389 wake_lock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302390 pm_runtime_set_active(&pdev->dev);
2391 pm_runtime_enable(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302392
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302393 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002394
2395remove_otg:
2396 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302397free_irq:
2398 free_irq(motg->irq, motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002399destroy_wlock:
2400 wake_lock_destroy(&motg->wlock);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302401 clk_disable(motg->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002402 msm_hsusb_ldo_enable(motg, 0);
2403free_ldo_init:
Anji jonnala11aa5c42011-05-04 10:19:48 +05302404 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002405free_init_vddcx:
Anji jonnala11aa5c42011-05-04 10:19:48 +05302406 msm_hsusb_init_vddcx(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302407free_regs:
2408 iounmap(motg->regs);
2409put_core_clk:
2410 if (motg->core_clk)
2411 clk_put(motg->core_clk);
Amit Blay02eff132011-09-21 16:46:24 +03002412
2413 if (!IS_ERR(motg->system_clk)) {
2414 clk_disable(motg->system_clk);
2415 clk_put(motg->system_clk);
2416 }
Anji jonnala0f73cac2011-05-04 10:19:46 +05302417put_pclk_src:
2418 if (!IS_ERR(motg->pclk_src)) {
2419 clk_disable(motg->pclk_src);
2420 clk_put(motg->pclk_src);
2421 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302422put_clk:
2423 clk_put(motg->clk);
2424put_phy_reset_clk:
Amit Blay02eff132011-09-21 16:46:24 +03002425 if (!IS_ERR(motg->phy_reset_clk))
2426 clk_put(motg->phy_reset_clk);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302427free_motg:
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302428 kfree(motg);
2429 return ret;
2430}
2431
2432static int __devexit msm_otg_remove(struct platform_device *pdev)
2433{
2434 struct msm_otg *motg = platform_get_drvdata(pdev);
2435 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302436 int cnt = 0;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302437
2438 if (otg->host || otg->gadget)
2439 return -EBUSY;
2440
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302441 if (pdev->dev.of_node)
2442 msm_otg_setup_devices(pdev, motg->pdata->mode, false);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002443 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
2444 pm8921_charger_unregister_vbus_sn(0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302445 msm_otg_debugfs_cleanup();
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302446 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302447 cancel_work_sync(&motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302448
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302449 pm_runtime_resume(&pdev->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302450
2451 device_init_wakeup(&pdev->dev, 0);
2452 pm_runtime_disable(&pdev->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002453 wake_lock_destroy(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302454
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +05302455 msm_hsusb_mhl_switch_enable(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002456 if (motg->pdata->pmic_id_irq)
2457 free_irq(motg->pdata->pmic_id_irq, motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302458 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302459 free_irq(motg->irq, motg);
2460
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302461 /*
2462 * Put PHY in low power mode.
2463 */
2464 ulpi_read(otg, 0x14);
2465 ulpi_write(otg, 0x08, 0x09);
2466
2467 writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
2468 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
2469 if (readl(USB_PORTSC) & PORTSC_PHCD)
2470 break;
2471 udelay(1);
2472 cnt++;
2473 }
2474 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC)
2475 dev_err(otg->dev, "Unable to suspend PHY\n");
2476
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302477 clk_disable(motg->pclk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302478 if (motg->core_clk)
2479 clk_disable(motg->core_clk);
Amit Blay137575f2011-11-06 15:20:54 +02002480 if (!IS_ERR(motg->system_clk))
2481 clk_disable(motg->system_clk);
Anji jonnala0f73cac2011-05-04 10:19:46 +05302482 if (!IS_ERR(motg->pclk_src)) {
2483 clk_disable(motg->pclk_src);
2484 clk_put(motg->pclk_src);
2485 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002486 msm_hsusb_ldo_enable(motg, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +05302487 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002488 msm_hsusb_init_vddcx(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302489
2490 iounmap(motg->regs);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302491 pm_runtime_set_suspended(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302492
Amit Blay02eff132011-09-21 16:46:24 +03002493 if (!IS_ERR(motg->phy_reset_clk))
2494 clk_put(motg->phy_reset_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302495 clk_put(motg->pclk);
2496 clk_put(motg->clk);
2497 if (motg->core_clk)
2498 clk_put(motg->core_clk);
Amit Blay02eff132011-09-21 16:46:24 +03002499 if (!IS_ERR(motg->system_clk))
2500 clk_put(motg->system_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302501
2502 kfree(motg);
2503
2504 return 0;
2505}
2506
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302507#ifdef CONFIG_PM_RUNTIME
2508static int msm_otg_runtime_idle(struct device *dev)
2509{
2510 struct msm_otg *motg = dev_get_drvdata(dev);
2511 struct otg_transceiver *otg = &motg->otg;
2512
2513 dev_dbg(dev, "OTG runtime idle\n");
2514
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302515 if (otg->state == OTG_STATE_UNDEFINED)
2516 return -EAGAIN;
2517 else
2518 return 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302519}
2520
2521static int msm_otg_runtime_suspend(struct device *dev)
2522{
2523 struct msm_otg *motg = dev_get_drvdata(dev);
2524
2525 dev_dbg(dev, "OTG runtime suspend\n");
2526 return msm_otg_suspend(motg);
2527}
2528
2529static int msm_otg_runtime_resume(struct device *dev)
2530{
2531 struct msm_otg *motg = dev_get_drvdata(dev);
2532
2533 dev_dbg(dev, "OTG runtime resume\n");
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302534 pm_runtime_get_noresume(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302535 return msm_otg_resume(motg);
2536}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302537#endif
2538
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302539#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302540static int msm_otg_pm_suspend(struct device *dev)
2541{
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302542 int ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302543
2544 dev_dbg(dev, "OTG PM suspend\n");
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302545
2546#ifdef CONFIG_PM_RUNTIME
2547 ret = pm_runtime_suspend(dev);
2548 if (ret > 0)
2549 ret = 0;
2550#else
2551 ret = msm_otg_suspend(dev_get_drvdata(dev));
2552#endif
2553 return ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302554}
2555
2556static int msm_otg_pm_resume(struct device *dev)
2557{
2558 struct msm_otg *motg = dev_get_drvdata(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302559
2560 dev_dbg(dev, "OTG PM resume\n");
2561
Manu Gautamf284c052011-09-08 16:52:48 +05302562#ifdef CONFIG_PM_RUNTIME
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302563 /*
Manu Gautamf284c052011-09-08 16:52:48 +05302564 * Do not resume hardware as part of system resume,
2565 * rather, wait for the ASYNC INT from the h/w
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302566 */
Gregory Beanebd8ca22011-10-11 12:02:35 -07002567 return 0;
Manu Gautamf284c052011-09-08 16:52:48 +05302568#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302569
Manu Gautamf284c052011-09-08 16:52:48 +05302570 return msm_otg_resume(motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302571}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302572#endif
2573
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302574#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302575static const struct dev_pm_ops msm_otg_dev_pm_ops = {
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302576 SET_SYSTEM_SLEEP_PM_OPS(msm_otg_pm_suspend, msm_otg_pm_resume)
2577 SET_RUNTIME_PM_OPS(msm_otg_runtime_suspend, msm_otg_runtime_resume,
2578 msm_otg_runtime_idle)
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302579};
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302580#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302581
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302582static struct of_device_id msm_otg_dt_match[] = {
2583 { .compatible = "qcom,hsusb-otg",
2584 },
2585 {}
2586};
2587
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302588static struct platform_driver msm_otg_driver = {
2589 .remove = __devexit_p(msm_otg_remove),
2590 .driver = {
2591 .name = DRIVER_NAME,
2592 .owner = THIS_MODULE,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302593#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302594 .pm = &msm_otg_dev_pm_ops,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302595#endif
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302596 .of_match_table = msm_otg_dt_match,
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302597 },
2598};
2599
2600static int __init msm_otg_init(void)
2601{
2602 return platform_driver_probe(&msm_otg_driver, msm_otg_probe);
2603}
2604
2605static void __exit msm_otg_exit(void)
2606{
2607 platform_driver_unregister(&msm_otg_driver);
2608}
2609
2610module_init(msm_otg_init);
2611module_exit(msm_otg_exit);
2612
2613MODULE_LICENSE("GPL v2");
2614MODULE_DESCRIPTION("MSM USB transceiver driver");