blob: 1d410ee4b06467cd79fc25d083783419014585c4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18
19#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
Aaron Durbin39928722006-12-07 02:14:01 +010026#include <linux/ioport.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070027#include <linux/cpu.h>
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020028#include <linux/clockchips.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010029#include <linux/acpi_pmtmr.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010030#include <linux/module.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070031#include <linux/dmi.h>
Suresh Siddha6e1cb382008-07-10 11:16:58 -070032#include <linux/dmar.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34#include <asm/atomic.h>
35#include <asm/smp.h>
36#include <asm/mtrr.h>
37#include <asm/mpspec.h>
Yinghai Luefa25592008-08-19 20:50:36 -070038#include <asm/desc.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070039#include <asm/arch_hooks.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010040#include <asm/hpet.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/pgalloc.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070042#include <asm/i8253.h>
Andi Kleen75152112005-05-16 21:53:34 -070043#include <asm/nmi.h>
Andi Kleen95833c82006-01-11 22:44:36 +010044#include <asm/idle.h>
Andi Kleen73dea472006-02-03 21:50:50 +010045#include <asm/proto.h>
46#include <asm/timex.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020047#include <asm/apic.h>
Suresh Siddha6e1cb382008-07-10 11:16:58 -070048#include <asm/i8259.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Glauber Costadd46e3c2008-03-25 18:10:46 -030050#include <mach_apic.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070051#include <mach_apicdef.h>
52#include <mach_ipi.h>
Glauber Costa5af55732008-03-25 13:28:56 -030053
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070054/*
55 * Sanity check
56 */
57#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
58# error SPURIOUS_APIC_VECTOR definition error
59#endif
60
Yinghai Lub3c51172008-08-24 02:01:46 -070061#ifdef CONFIG_X86_32
62/*
63 * Knob to control our willingness to enable the local APIC.
64 *
65 * +1=force-enable
66 */
67static int force_enable_local_apic;
68/*
69 * APIC command line parameters
70 */
71static int __init parse_lapic(char *arg)
72{
73 force_enable_local_apic = 1;
74 return 0;
75}
76early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070077/* Local APIC was disabled by the BIOS and enabled by the kernel */
78static int enabled_via_apicbase;
79
Yinghai Lub3c51172008-08-24 02:01:46 -070080#endif
81
82#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +020083static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070084static __init int setup_apicpmtimer(char *s)
85{
86 apic_calibrate_pmtmr = 1;
87 notsc_setup(NULL);
88 return 0;
89}
90__setup("apicpmtimer", setup_apicpmtimer);
91#endif
92
Yinghai Lu49899ea2008-08-24 02:01:47 -070093#ifdef CONFIG_X86_64
94#define HAVE_X2APIC
95#endif
96
97#ifdef HAVE_X2APIC
Suresh Siddha89027d32008-07-10 11:16:56 -070098int x2apic;
Suresh Siddha6e1cb382008-07-10 11:16:58 -070099/* x2apic enabled before OS handover */
100int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700101int disable_x2apic;
102static __init int setup_nox2apic(char *str)
103{
104 disable_x2apic = 1;
105 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
106 return 0;
107}
108early_param("nox2apic", setup_nox2apic);
109#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Yinghai Lub3c51172008-08-24 02:01:46 -0700111unsigned long mp_lapic_addr;
112int disable_apic;
113/* Disable local APIC timer from the kernel commandline or via dmi quirk */
114static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100115/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700116int local_apic_timer_c2_ok;
117EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
118
Yinghai Luefa25592008-08-19 20:50:36 -0700119int first_system_vector = 0xfe;
120
121char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
122
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100123/*
124 * Debug level, exported for io_apic.c
125 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100126unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100127
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700128int pic_mode;
129
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400130/* Have we found an MP table */
131int smp_found_config;
132
Aaron Durbin39928722006-12-07 02:14:01 +0100133static struct resource lapic_resource = {
134 .name = "Local APIC",
135 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
136};
137
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200138static unsigned int calibration_result;
139
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200140static int lapic_next_event(unsigned long delta,
141 struct clock_event_device *evt);
142static void lapic_timer_setup(enum clock_event_mode mode,
143 struct clock_event_device *evt);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200144static void lapic_timer_broadcast(cpumask_t mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100145static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200146
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400147/*
148 * The local apic timer can be used for any function which is CPU local.
149 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200150static struct clock_event_device lapic_clockevent = {
151 .name = "lapic",
152 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
153 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
154 .shift = 32,
155 .set_mode = lapic_timer_setup,
156 .set_next_event = lapic_next_event,
157 .broadcast = lapic_timer_broadcast,
158 .rating = 100,
159 .irq = -1,
160};
161static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
162
Andi Kleend3432892008-01-30 13:33:17 +0100163static unsigned long apic_phys;
164
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100165/*
166 * Get the LAPIC version
167 */
168static inline int lapic_get_version(void)
169{
170 return GET_APIC_VERSION(apic_read(APIC_LVR));
171}
172
173/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400174 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100175 */
176static inline int lapic_is_integrated(void)
177{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400178#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100179 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400180#else
181 return APIC_INTEGRATED(lapic_get_version());
182#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100183}
184
185/*
186 * Check, whether this is a modern or a first generation APIC
187 */
188static int modern_apic(void)
189{
190 /* AMD systems use old APIC versions, so check the CPU */
191 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
192 boot_cpu_data.x86 >= 0xf)
193 return 1;
194 return lapic_get_version() >= 0x14;
195}
196
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400197/*
198 * Paravirt kernels also might be using these below ops. So we still
199 * use generic apic_read()/apic_write(), which might be pointing to different
200 * ops in PARAVIRT case.
201 */
Suresh Siddha1b374e42008-07-10 11:16:49 -0700202void xapic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100203{
204 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
205 cpu_relax();
206}
207
Suresh Siddha1b374e42008-07-10 11:16:49 -0700208u32 safe_xapic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100209{
210 u32 send_status;
211 int timeout;
212
213 timeout = 0;
214 do {
215 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
216 if (!send_status)
217 break;
218 udelay(100);
219 } while (timeout++ < 1000);
220
221 return send_status;
222}
223
Suresh Siddha1b374e42008-07-10 11:16:49 -0700224void xapic_icr_write(u32 low, u32 id)
225{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200226 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700227 apic_write(APIC_ICR, low);
228}
229
230u64 xapic_icr_read(void)
231{
232 u32 icr1, icr2;
233
234 icr2 = apic_read(APIC_ICR2);
235 icr1 = apic_read(APIC_ICR);
236
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400237 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700238}
239
240static struct apic_ops xapic_ops = {
241 .read = native_apic_mem_read,
242 .write = native_apic_mem_write,
Suresh Siddha1b374e42008-07-10 11:16:49 -0700243 .icr_read = xapic_icr_read,
244 .icr_write = xapic_icr_write,
245 .wait_icr_idle = xapic_wait_icr_idle,
246 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
247};
248
249struct apic_ops __read_mostly *apic_ops = &xapic_ops;
Suresh Siddha1b374e42008-07-10 11:16:49 -0700250EXPORT_SYMBOL_GPL(apic_ops);
251
Yinghai Lu49899ea2008-08-24 02:01:47 -0700252#ifdef HAVE_X2APIC
Suresh Siddha13c88fb2008-07-10 11:16:52 -0700253static void x2apic_wait_icr_idle(void)
254{
255 /* no need to wait for icr idle in x2apic */
256 return;
257}
258
259static u32 safe_x2apic_wait_icr_idle(void)
260{
261 /* no need to wait for icr idle in x2apic */
262 return 0;
263}
264
265void x2apic_icr_write(u32 low, u32 id)
266{
267 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
268}
269
270u64 x2apic_icr_read(void)
271{
272 unsigned long val;
273
274 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
275 return val;
276}
277
278static struct apic_ops x2apic_ops = {
279 .read = native_apic_msr_read,
280 .write = native_apic_msr_write,
Suresh Siddha13c88fb2008-07-10 11:16:52 -0700281 .icr_read = x2apic_icr_read,
282 .icr_write = x2apic_icr_write,
283 .wait_icr_idle = x2apic_wait_icr_idle,
284 .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
285};
Yinghai Lu49899ea2008-08-24 02:01:47 -0700286#endif
Suresh Siddha13c88fb2008-07-10 11:16:52 -0700287
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100288/**
289 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
290 */
Jan Beuliche9427102008-01-30 13:31:24 +0100291void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100292{
293 unsigned int v;
294
295 /* unmask and set to NMI */
296 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200297
298 /* Level triggered for 82489DX (32bit mode) */
299 if (!lapic_is_integrated())
300 v |= APIC_LVT_LEVEL_TRIGGER;
301
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100302 apic_write(APIC_LVT0, v);
303}
304
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700305#ifdef CONFIG_X86_32
306/**
307 * get_physical_broadcast - Get number of physical broadcast IDs
308 */
309int get_physical_broadcast(void)
310{
311 return modern_apic() ? 0xff : 0xf;
312}
313#endif
314
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100315/**
316 * lapic_get_maxlvt - get the maximum number of local vector table entries
317 */
318int lapic_get_maxlvt(void)
319{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200320 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100321
322 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200323 /*
324 * - we always have APIC integrated on 64bit mode
325 * - 82489DXs do not report # of LVT entries
326 */
327 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100328}
329
330/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400331 * Local APIC timer
332 */
333
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400334/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400335#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200336
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100337/*
338 * This function sets up the local APIC timer, with a timeout of
339 * 'clocks' APIC bus clock. During calibration we actually call
340 * this function twice on the boot CPU, once with a bogus timeout
341 * value, second time for real. The other (noncalibrating) CPUs
342 * call this function only once, with the real, calibrated value.
343 *
344 * We do reads before writes even if unnecessary, to get around the
345 * P5 APIC double write bug.
346 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100347static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
348{
349 unsigned int lvtt_value, tmp_value;
350
351 lvtt_value = LOCAL_TIMER_VECTOR;
352 if (!oneshot)
353 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200354 if (!lapic_is_integrated())
355 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
356
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100357 if (!irqen)
358 lvtt_value |= APIC_LVT_MASKED;
359
360 apic_write(APIC_LVTT, lvtt_value);
361
362 /*
363 * Divide PICLK by 16
364 */
365 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400366 apic_write(APIC_TDCR,
367 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
368 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100369
370 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200371 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100372}
373
374/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100375 * Setup extended LVT, AMD specific (K8, family 10h)
376 *
377 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
378 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Robert Richter286f5712008-07-22 21:08:46 +0200379 *
380 * If mask=1, the LVT entry does not generate interrupts while mask=0
381 * enables the vector. See also the BKDGs.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100382 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100383
384#define APIC_EILVT_LVTOFF_MCE 0
385#define APIC_EILVT_LVTOFF_IBS 1
386
387static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100388{
Robert Richter7b83dae2008-01-30 13:30:40 +0100389 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100390 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
391
392 apic_write(reg, v);
393}
394
Robert Richter7b83dae2008-01-30 13:30:40 +0100395u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
396{
397 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
398 return APIC_EILVT_LVTOFF_MCE;
399}
400
401u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
402{
403 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
404 return APIC_EILVT_LVTOFF_IBS;
405}
Robert Richter6aa360e2008-07-23 15:28:14 +0200406EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
Robert Richter7b83dae2008-01-30 13:30:40 +0100407
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100408/*
409 * Program the next event, relative to now
410 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200411static int lapic_next_event(unsigned long delta,
412 struct clock_event_device *evt)
413{
414 apic_write(APIC_TMICT, delta);
415 return 0;
416}
417
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100418/*
419 * Setup the lapic timer in periodic or oneshot mode
420 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200421static void lapic_timer_setup(enum clock_event_mode mode,
422 struct clock_event_device *evt)
423{
424 unsigned long flags;
425 unsigned int v;
426
427 /* Lapic used as dummy for broadcast ? */
428 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
429 return;
430
431 local_irq_save(flags);
432
433 switch (mode) {
434 case CLOCK_EVT_MODE_PERIODIC:
435 case CLOCK_EVT_MODE_ONESHOT:
436 __setup_APIC_LVTT(calibration_result,
437 mode != CLOCK_EVT_MODE_PERIODIC, 1);
438 break;
439 case CLOCK_EVT_MODE_UNUSED:
440 case CLOCK_EVT_MODE_SHUTDOWN:
441 v = apic_read(APIC_LVTT);
442 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
443 apic_write(APIC_LVTT, v);
Thomas Gleixnera98f8fd2008-11-06 01:13:39 +0100444 apic_write(APIC_TMICT, 0xffffffff);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200445 break;
446 case CLOCK_EVT_MODE_RESUME:
447 /* Nothing to do here */
448 break;
449 }
450
451 local_irq_restore(flags);
452}
453
454/*
455 * Local APIC timer broadcast function
456 */
457static void lapic_timer_broadcast(cpumask_t mask)
458{
459#ifdef CONFIG_SMP
460 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
461#endif
462}
463
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100464/*
465 * Setup the local APIC timer for this CPU. Copy the initilized values
466 * of the boot CPU and register the clock event in the framework.
467 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700468static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200469{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100470 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
471
472 memcpy(levt, &lapic_clockevent, sizeof(*levt));
473 levt->cpumask = cpumask_of_cpu(smp_processor_id());
474
475 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200476}
477
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700478/*
479 * In this functions we calibrate APIC bus clocks to the external timer.
480 *
481 * We want to do the calibration only once since we want to have local timer
482 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
483 * frequency.
484 *
485 * This was previously done by reading the PIT/HPET and waiting for a wrap
486 * around to find out, that a tick has elapsed. I have a box, where the PIT
487 * readout is broken, so it never gets out of the wait loop again. This was
488 * also reported by others.
489 *
490 * Monitoring the jiffies value is inaccurate and the clockevents
491 * infrastructure allows us to do a simple substitution of the interrupt
492 * handler.
493 *
494 * The calibration routine also uses the pm_timer when possible, as the PIT
495 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
496 * back to normal later in the boot process).
497 */
498
499#define LAPIC_CAL_LOOPS (HZ/10)
500
501static __initdata int lapic_cal_loops = -1;
502static __initdata long lapic_cal_t1, lapic_cal_t2;
503static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
504static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
505static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
506
507/*
508 * Temporary interrupt handler.
509 */
510static void __init lapic_cal_handler(struct clock_event_device *dev)
511{
512 unsigned long long tsc = 0;
513 long tapic = apic_read(APIC_TMCCT);
514 unsigned long pm = acpi_pm_read_early();
515
516 if (cpu_has_tsc)
517 rdtscll(tsc);
518
519 switch (lapic_cal_loops++) {
520 case 0:
521 lapic_cal_t1 = tapic;
522 lapic_cal_tsc1 = tsc;
523 lapic_cal_pm1 = pm;
524 lapic_cal_j1 = jiffies;
525 break;
526
527 case LAPIC_CAL_LOOPS:
528 lapic_cal_t2 = tapic;
529 lapic_cal_tsc2 = tsc;
530 if (pm < lapic_cal_pm1)
531 pm += ACPI_PM_OVRRUN;
532 lapic_cal_pm2 = pm;
533 lapic_cal_j2 = jiffies;
534 break;
535 }
536}
537
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400538static int __init calibrate_by_pmtimer(long deltapm, long *delta)
539{
540 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
541 const long pm_thresh = pm_100ms / 100;
542 unsigned long mult;
543 u64 res;
544
545#ifndef CONFIG_X86_PM_TIMER
546 return -1;
547#endif
548
549 apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
550
551 /* Check, if the PM timer is available */
552 if (!deltapm)
553 return -1;
554
555 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
556
557 if (deltapm > (pm_100ms - pm_thresh) &&
558 deltapm < (pm_100ms + pm_thresh)) {
559 apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
560 } else {
561 res = (((u64)deltapm) * mult) >> 22;
562 do_div(res, 1000000);
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100563 pr_warning("APIC calibration not consistent "
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400564 "with PM Timer: %ldms instead of 100ms\n",
565 (long)res);
566 /* Correct the lapic counter value */
567 res = (((u64)(*delta)) * pm_100ms);
568 do_div(res, deltapm);
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100569 pr_info("APIC delta adjusted to PM-Timer: "
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400570 "%lu (%ld)\n", (unsigned long)res, *delta);
571 *delta = (long)res;
572 }
573
574 return 0;
575}
576
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700577static int __init calibrate_APIC_clock(void)
578{
579 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700580 void (*real_handler)(struct clock_event_device *dev);
581 unsigned long deltaj;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400582 long delta;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700583 int pm_referenced = 0;
584
585 local_irq_disable();
586
587 /* Replace the global interrupt handler */
588 real_handler = global_clock_event->event_handler;
589 global_clock_event->event_handler = lapic_cal_handler;
590
591 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400592 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700593 * can underflow in the 100ms detection time frame
594 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400595 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700596
597 /* Let the interrupts run */
598 local_irq_enable();
599
600 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
601 cpu_relax();
602
603 local_irq_disable();
604
605 /* Restore the real event handler */
606 global_clock_event->event_handler = real_handler;
607
608 /* Build delta t1-t2 as apic timer counts down */
609 delta = lapic_cal_t1 - lapic_cal_t2;
610 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
611
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400612 /* we trust the PM based calibration if possible */
613 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
614 &delta);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700615
616 /* Calculate the scaled math multiplication factor */
617 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
618 lapic_clockevent.shift);
619 lapic_clockevent.max_delta_ns =
620 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
621 lapic_clockevent.min_delta_ns =
622 clockevent_delta2ns(0xF, &lapic_clockevent);
623
624 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
625
626 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
627 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
628 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
629 calibration_result);
630
631 if (cpu_has_tsc) {
632 delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
633 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
634 "%ld.%04ld MHz.\n",
635 (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
636 (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
637 }
638
639 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
640 "%u.%04u MHz.\n",
641 calibration_result / (1000000 / HZ),
642 calibration_result % (1000000 / HZ));
643
644 /*
645 * Do a sanity check on the APIC calibration result
646 */
647 if (calibration_result < (1000000 / HZ)) {
648 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100649 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700650 return -1;
651 }
652
653 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
654
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400655 /*
656 * PM timer calibration failed or not turned on
657 * so lets try APIC timer based calibration
658 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700659 if (!pm_referenced) {
660 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
661
662 /*
663 * Setup the apic timer manually
664 */
665 levt->event_handler = lapic_cal_handler;
666 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
667 lapic_cal_loops = -1;
668
669 /* Let the interrupts run */
670 local_irq_enable();
671
672 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
673 cpu_relax();
674
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700675 /* Stop the lapic timer */
676 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
677
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700678 /* Jiffies delta */
679 deltaj = lapic_cal_j2 - lapic_cal_j1;
680 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
681
682 /* Check, if the jiffies result is consistent */
683 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
684 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
685 else
686 levt->features |= CLOCK_EVT_FEAT_DUMMY;
687 } else
688 local_irq_enable();
689
690 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100691 pr_warning("APIC timer disabled due to verification failure.\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700692 return -1;
693 }
694
695 return 0;
696}
697
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100698/*
699 * Setup the boot APIC
700 *
701 * Calibrate and verify the result.
702 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100703void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100705 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400706 * The local apic timer can be disabled via the kernel
707 * commandline or from the CPU detection code. Register the lapic
708 * timer as a dummy clock event source on SMP systems, so the
709 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100710 */
711 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100712 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100713 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100714 if (num_possible_cpus() > 1) {
715 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100716 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100717 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100718 return;
719 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200720
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400721 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
722 "calibrating APIC timer ...\n");
723
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400724 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100725 /* No broadcast on UP ! */
726 if (num_possible_cpus() > 1)
727 setup_APIC_timer();
728 return;
729 }
730
731 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100732 * If nmi_watchdog is set to IO_APIC, we need the
733 * PIT/HPET going. Otherwise register lapic as a dummy
734 * device.
735 */
736 if (nmi_watchdog != NMI_IO_APIC)
737 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
738 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100739 pr_warning("APIC timer registered as dummy,"
Cyrill Gorcunov116f5702008-06-24 22:52:04 +0200740 " due to nmi_watchdog=%d!\n", nmi_watchdog);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100741
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400742 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100743 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744}
745
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100746void __cpuinit setup_secondary_APIC_clock(void)
747{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100748 setup_APIC_timer();
749}
750
751/*
752 * The guts of the apic timer interrupt
753 */
754static void local_apic_timer_interrupt(void)
755{
756 int cpu = smp_processor_id();
757 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
758
759 /*
760 * Normally we should not be here till LAPIC has been initialized but
761 * in some cases like kdump, its possible that there is a pending LAPIC
762 * timer interrupt from previous kernel's context and is delivered in
763 * new kernel the moment interrupts are enabled.
764 *
765 * Interrupts are enabled early and LAPIC is setup much later, hence
766 * its possible that when we get here evt->event_handler is NULL.
767 * Check for event_handler being NULL and discard the interrupt as
768 * spurious.
769 */
770 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100771 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100772 /* Switch it off */
773 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
774 return;
775 }
776
777 /*
778 * the NMI deadlock-detector uses this.
779 */
Cyrill Gorcunov0b23e8c2008-08-18 20:45:59 +0400780#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100781 add_pda(apic_timer_irqs, 1);
Cyrill Gorcunov0b23e8c2008-08-18 20:45:59 +0400782#else
783 per_cpu(irq_stat, cpu).apic_timer_irqs++;
784#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100785
786 evt->event_handler(evt);
787}
788
789/*
790 * Local APIC timer interrupt. This is the most natural way for doing
791 * local interrupts, but local timer interrupts can be emulated by
792 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
793 *
794 * [ if a single-CPU system runs an SMP kernel then we call the local
795 * interrupt as well. Thus we cannot inline the local irq ... ]
796 */
797void smp_apic_timer_interrupt(struct pt_regs *regs)
798{
799 struct pt_regs *old_regs = set_irq_regs(regs);
800
801 /*
802 * NOTE! We'd better ACK the irq immediately,
803 * because timer handling can be slow.
804 */
805 ack_APIC_irq();
806 /*
807 * update_process_times() expects us to have done irq_enter().
808 * Besides, if we don't timer interrupts ignore the global
809 * interrupt lock, which is the WrongThing (tm) to do.
810 */
Cyrill Gorcunov6460bc72008-08-24 02:01:45 -0700811#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100812 exit_idle();
Cyrill Gorcunov6460bc72008-08-24 02:01:45 -0700813#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100814 irq_enter();
815 local_apic_timer_interrupt();
816 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400817
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100818 set_irq_regs(old_regs);
819}
820
821int setup_profiling_timer(unsigned int multiplier)
822{
823 return -EINVAL;
824}
825
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100826/*
827 * Local APIC start and shutdown
828 */
829
830/**
831 * clear_local_APIC - shutdown the local APIC
832 *
833 * This is called, when a CPU is disabled and before rebooting, so the state of
834 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
835 * leftovers during boot.
836 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837void clear_local_APIC(void)
838{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400839 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100840 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
Andi Kleend3432892008-01-30 13:33:17 +0100842 /* APIC hasn't been mapped yet */
843 if (!apic_phys)
844 return;
845
846 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200848 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 * if the vector is zero. Mask LVTERR first to prevent this.
850 */
851 if (maxlvt >= 3) {
852 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100853 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 }
855 /*
856 * Careful: we have to set masks only first to deassert
857 * any level-triggered sources.
858 */
859 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100860 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100862 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100864 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 if (maxlvt >= 4) {
866 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100867 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 }
869
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400870 /* lets not touch this if we didn't frob it */
871#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
872 if (maxlvt >= 5) {
873 v = apic_read(APIC_LVTTHMR);
874 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
875 }
876#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 /*
878 * Clean APIC state for other OSs:
879 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100880 apic_write(APIC_LVTT, APIC_LVT_MASKED);
881 apic_write(APIC_LVT0, APIC_LVT_MASKED);
882 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100884 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100886 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400887
888 /* Integrated APIC (!82489DX) ? */
889 if (lapic_is_integrated()) {
890 if (maxlvt > 3)
891 /* Clear ESR due to Pentium errata 3AP and 11AP */
892 apic_write(APIC_ESR, 0);
893 apic_read(APIC_ESR);
894 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895}
896
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100897/**
898 * disable_local_APIC - clear and disable the local APIC
899 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900void disable_local_APIC(void)
901{
902 unsigned int value;
903
904 clear_local_APIC();
905
906 /*
907 * Disable APIC (implies clearing of registers
908 * for 82489DX!).
909 */
910 value = apic_read(APIC_SPIV);
911 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100912 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400913
914#ifdef CONFIG_X86_32
915 /*
916 * When LAPIC was disabled by the BIOS and enabled by the kernel,
917 * restore the disabled state.
918 */
919 if (enabled_via_apicbase) {
920 unsigned int l, h;
921
922 rdmsr(MSR_IA32_APICBASE, l, h);
923 l &= ~MSR_IA32_APICBASE_ENABLE;
924 wrmsr(MSR_IA32_APICBASE, l, h);
925 }
926#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927}
928
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400929/*
930 * If Linux enabled the LAPIC against the BIOS default disable it down before
931 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
932 * not power-off. Additionally clear all LVT entries before disable_local_APIC
933 * for the case where Linux didn't enable the LAPIC.
934 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700935void lapic_shutdown(void)
936{
937 unsigned long flags;
938
939 if (!cpu_has_apic)
940 return;
941
942 local_irq_save(flags);
943
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400944#ifdef CONFIG_X86_32
945 if (!enabled_via_apicbase)
946 clear_local_APIC();
947 else
948#endif
949 disable_local_APIC();
950
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700951
952 local_irq_restore(flags);
953}
954
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955/*
956 * This is to verify that we're looking at a real local APIC.
957 * Check these against your board if the CPUs aren't getting
958 * started for no apparent reason.
959 */
960int __init verify_local_APIC(void)
961{
962 unsigned int reg0, reg1;
963
964 /*
965 * The version register is read-only in a real APIC.
966 */
967 reg0 = apic_read(APIC_LVR);
968 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
969 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
970 reg1 = apic_read(APIC_LVR);
971 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
972
973 /*
974 * The two version reads above should print the same
975 * numbers. If the second one is different, then we
976 * poke at a non-APIC.
977 */
978 if (reg1 != reg0)
979 return 0;
980
981 /*
982 * Check if the version looks reasonably.
983 */
984 reg1 = GET_APIC_VERSION(reg0);
985 if (reg1 == 0x00 || reg1 == 0xff)
986 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +0100987 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 if (reg1 < 0x02 || reg1 == 0xff)
989 return 0;
990
991 /*
992 * The ID register is read/write in a real APIC.
993 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -0700994 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
996 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -0700997 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
999 apic_write(APIC_ID, reg0);
1000 if (reg1 != (reg0 ^ APIC_ID_MASK))
1001 return 0;
1002
1003 /*
1004 * The next two are just to see if we have sane values.
1005 * They're only really relevant if we're in Virtual Wire
1006 * compatibility mode, but most boxes are anymore.
1007 */
1008 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001009 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 reg1 = apic_read(APIC_LVT1);
1011 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1012
1013 return 1;
1014}
1015
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001016/**
1017 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019void __init sync_Arb_IDs(void)
1020{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001021 /*
1022 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1023 * needed on AMD.
1024 */
1025 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 return;
1027
1028 /*
1029 * Wait for idle.
1030 */
1031 apic_wait_icr_idle();
1032
1033 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001034 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1035 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036}
1037
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038/*
1039 * An initial setup of the virtual wire mode.
1040 */
1041void __init init_bsp_APIC(void)
1042{
Andi Kleen11a8e772006-01-11 22:46:51 +01001043 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
1045 /*
1046 * Don't do the setup now if we have a SMP BIOS as the
1047 * through-I/O-APIC virtual wire mode might be active.
1048 */
1049 if (smp_found_config || !cpu_has_apic)
1050 return;
1051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 /*
1053 * Do not trust the local APIC being empty at bootup.
1054 */
1055 clear_local_APIC();
1056
1057 /*
1058 * Enable APIC.
1059 */
1060 value = apic_read(APIC_SPIV);
1061 value &= ~APIC_VECTOR_MASK;
1062 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001063
1064#ifdef CONFIG_X86_32
1065 /* This bit is reserved on P4/Xeon and should be cleared */
1066 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1067 (boot_cpu_data.x86 == 15))
1068 value &= ~APIC_SPIV_FOCUS_DISABLED;
1069 else
1070#endif
1071 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001073 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
1075 /*
1076 * Set up the virtual wire mode.
1077 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001078 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001080 if (!lapic_is_integrated()) /* 82489DX */
1081 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001082 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083}
1084
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001085static void __cpuinit lapic_setup_esr(void)
1086{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001087 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001088
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001089 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001090 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001091 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001092 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001093
1094 if (esr_disable) {
1095 /*
1096 * Something untraceable is creating bad interrupts on
1097 * secondary quads ... for the moment, just leave the
1098 * ESR disabled - we can't do anything useful with the
1099 * errors anyway - mbligh
1100 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001101 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001102 return;
1103 }
1104
1105 maxlvt = lapic_get_maxlvt();
1106 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1107 apic_write(APIC_ESR, 0);
1108 oldvalue = apic_read(APIC_ESR);
1109
1110 /* enables sending errors */
1111 value = ERROR_APIC_VECTOR;
1112 apic_write(APIC_LVTERR, value);
1113
1114 /*
1115 * spec says clear errors after enabling vector.
1116 */
1117 if (maxlvt > 3)
1118 apic_write(APIC_ESR, 0);
1119 value = apic_read(APIC_ESR);
1120 if (value != oldvalue)
1121 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1122 "vector: 0x%08x after: 0x%08x\n",
1123 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001124}
1125
1126
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001127/**
1128 * setup_local_APIC - setup the local APIC
1129 */
1130void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131{
Andi Kleen739f33b2008-01-30 13:30:40 +01001132 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001133 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001135#ifdef CONFIG_X86_32
1136 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Cyrill Gorcunov08ad7762008-09-14 11:55:38 +04001137 if (lapic_is_integrated() && esr_disable) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001138 apic_write(APIC_ESR, 0);
1139 apic_write(APIC_ESR, 0);
1140 apic_write(APIC_ESR, 0);
1141 apic_write(APIC_ESR, 0);
1142 }
1143#endif
1144
Jack Steinerac23d4e2008-03-28 14:12:16 -05001145 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 /*
1148 * Double-check whether this APIC is really registered.
1149 * This is meaningless in clustered apic mode, so we skip it.
1150 */
1151 if (!apic_id_registered())
1152 BUG();
1153
1154 /*
1155 * Intel recommends to set DFR, LDR and TPR before enabling
1156 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1157 * document number 292116). So here it goes...
1158 */
1159 init_apic_ldr();
1160
1161 /*
1162 * Set Task Priority to 'accept all'. We never change this
1163 * later on.
1164 */
1165 value = apic_read(APIC_TASKPRI);
1166 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001167 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
1169 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001170 * After a crash, we no longer service the interrupts and a pending
1171 * interrupt from previous kernel might still have ISR bit set.
1172 *
1173 * Most probably by now CPU has serviced that pending interrupt and
1174 * it might not have done the ack_APIC_irq() because it thought,
1175 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1176 * does not clear the ISR bit and cpu thinks it has already serivced
1177 * the interrupt. Hence a vector might get locked. It was noticed
1178 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1179 */
1180 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1181 value = apic_read(APIC_ISR + i*0x10);
1182 for (j = 31; j >= 0; j--) {
1183 if (value & (1<<j))
1184 ack_APIC_irq();
1185 }
1186 }
1187
1188 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 * Now that we are all set up, enable the APIC
1190 */
1191 value = apic_read(APIC_SPIV);
1192 value &= ~APIC_VECTOR_MASK;
1193 /*
1194 * Enable APIC
1195 */
1196 value |= APIC_SPIV_APIC_ENABLED;
1197
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001198#ifdef CONFIG_X86_32
1199 /*
1200 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1201 * certain networking cards. If high frequency interrupts are
1202 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1203 * entry is masked/unmasked at a high rate as well then sooner or
1204 * later IOAPIC line gets 'stuck', no more interrupts are received
1205 * from the device. If focus CPU is disabled then the hang goes
1206 * away, oh well :-(
1207 *
1208 * [ This bug can be reproduced easily with a level-triggered
1209 * PCI Ne2000 networking cards and PII/PIII processors, dual
1210 * BX chipset. ]
1211 */
1212 /*
1213 * Actually disabling the focus CPU check just makes the hang less
1214 * frequent as it makes the interrupt distributon model be more
1215 * like LRU than MRU (the short-term load is more even across CPUs).
1216 * See also the comment in end_level_ioapic_irq(). --macro
1217 */
1218
1219 /*
1220 * - enable focus processor (bit==0)
1221 * - 64bit mode always use processor focus
1222 * so no need to set it
1223 */
1224 value &= ~APIC_SPIV_FOCUS_DISABLED;
1225#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001226
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 /*
1228 * Set spurious IRQ vector
1229 */
1230 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001231 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232
1233 /*
1234 * Set up LVT0, LVT1:
1235 *
1236 * set up through-local-APIC on the BP's LINT0. This is not
1237 * strictly necessary in pure symmetric-IO mode, but sometimes
1238 * we delegate interrupts to the 8259A.
1239 */
1240 /*
1241 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1242 */
1243 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001244 if (!smp_processor_id() && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001246 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001247 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 } else {
1249 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001250 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001251 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001253 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254
1255 /*
1256 * only the BP should see the LINT1 NMI signal, obviously.
1257 */
1258 if (!smp_processor_id())
1259 value = APIC_DM_NMI;
1260 else
1261 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001262 if (!lapic_is_integrated()) /* 82489DX */
1263 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001264 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001265
Jack Steinerac23d4e2008-03-28 14:12:16 -05001266 preempt_enable();
Andi Kleen739f33b2008-01-30 13:30:40 +01001267}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
Andi Kleen739f33b2008-01-30 13:30:40 +01001269void __cpuinit end_local_APIC_setup(void)
1270{
1271 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001272
1273#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001274 {
1275 unsigned int value;
1276 /* Disable the local apic timer */
1277 value = apic_read(APIC_LVTT);
1278 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1279 apic_write(APIC_LVTT, value);
1280 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001281#endif
1282
Don Zickusf2802e72006-09-26 10:52:26 +02001283 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 apic_pm_activate();
1285}
1286
Yinghai Lu49899ea2008-08-24 02:01:47 -07001287#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001288void check_x2apic(void)
1289{
1290 int msr, msr2;
1291
1292 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1293
1294 if (msr & X2APIC_ENABLE) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001295 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001296 x2apic_preenabled = x2apic = 1;
1297 apic_ops = &x2apic_ops;
1298 }
1299}
1300
1301void enable_x2apic(void)
1302{
1303 int msr, msr2;
1304
1305 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1306 if (!(msr & X2APIC_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001307 pr_info("Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001308 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1309 }
1310}
1311
1312void enable_IR_x2apic(void)
1313{
1314#ifdef CONFIG_INTR_REMAP
1315 int ret;
1316 unsigned long flags;
1317
1318 if (!cpu_has_x2apic)
1319 return;
1320
1321 if (!x2apic_preenabled && disable_x2apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001322 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1323 "because of nox2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001324 return;
1325 }
1326
1327 if (x2apic_preenabled && disable_x2apic)
1328 panic("Bios already enabled x2apic, can't enforce nox2apic");
1329
1330 if (!x2apic_preenabled && skip_ioapic_setup) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001331 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1332 "because of skipping io-apic setup\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001333 return;
1334 }
1335
1336 ret = dmar_table_init();
1337 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001338 pr_info("dmar_table_init() failed with %d:\n", ret);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001339
1340 if (x2apic_preenabled)
1341 panic("x2apic enabled by bios. But IR enabling failed");
1342 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001343 pr_info("Not enabling x2apic,Intr-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001344 return;
1345 }
1346
1347 local_irq_save(flags);
1348 mask_8259A();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001349
1350 ret = save_mask_IO_APIC_setup();
1351 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001352 pr_info("Saving IO-APIC state failed: %d\n", ret);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001353 goto end;
1354 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001355
1356 ret = enable_intr_remapping(1);
1357
1358 if (ret && x2apic_preenabled) {
1359 local_irq_restore(flags);
1360 panic("x2apic enabled by bios. But IR enabling failed");
1361 }
1362
1363 if (ret)
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001364 goto end_restore;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001365
1366 if (!x2apic) {
1367 x2apic = 1;
1368 apic_ops = &x2apic_ops;
1369 enable_x2apic();
1370 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001371
1372end_restore:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001373 if (ret)
1374 /*
1375 * IR enabling failed
1376 */
1377 restore_IO_APIC_setup();
1378 else
1379 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1380
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001381end:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001382 unmask_8259A();
1383 local_irq_restore(flags);
1384
1385 if (!ret) {
1386 if (!x2apic_preenabled)
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001387 pr_info("Enabled x2apic and interrupt-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001388 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001389 pr_info("Enabled Interrupt-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001390 } else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001391 pr_err("Failed to enable Interrupt-remapping and x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001392#else
1393 if (!cpu_has_x2apic)
1394 return;
1395
1396 if (x2apic_preenabled)
1397 panic("x2apic enabled prior OS handover,"
1398 " enable CONFIG_INTR_REMAP");
1399
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001400 pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1401 " and x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001402#endif
1403
1404 return;
1405}
Yinghai Lu49899ea2008-08-24 02:01:47 -07001406#endif /* HAVE_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001407
Yinghai Lube7a6562008-08-24 02:01:51 -07001408#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001409/*
1410 * Detect and enable local APICs on non-SMP boards.
1411 * Original code written by Keir Fraser.
1412 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1413 * not correctly set up (usually the APIC timer won't work etc.)
1414 */
1415static int __init detect_init_APIC(void)
1416{
1417 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001418 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001419 return -1;
1420 }
1421
1422 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001423 boot_cpu_physical_apicid = 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001424 return 0;
1425}
Yinghai Lube7a6562008-08-24 02:01:51 -07001426#else
1427/*
1428 * Detect and initialize APIC
1429 */
1430static int __init detect_init_APIC(void)
1431{
1432 u32 h, l, features;
1433
1434 /* Disabled by kernel option? */
1435 if (disable_apic)
1436 return -1;
1437
1438 switch (boot_cpu_data.x86_vendor) {
1439 case X86_VENDOR_AMD:
1440 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1441 (boot_cpu_data.x86 == 15))
1442 break;
1443 goto no_apic;
1444 case X86_VENDOR_INTEL:
1445 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1446 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1447 break;
1448 goto no_apic;
1449 default:
1450 goto no_apic;
1451 }
1452
1453 if (!cpu_has_apic) {
1454 /*
1455 * Over-ride BIOS and try to enable the local APIC only if
1456 * "lapic" specified.
1457 */
1458 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001459 pr_info("Local APIC disabled by BIOS -- "
1460 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001461 return -1;
1462 }
1463 /*
1464 * Some BIOSes disable the local APIC in the APIC_BASE
1465 * MSR. This can only be done in software for Intel P6 or later
1466 * and AMD K7 (Model > 1) or later.
1467 */
1468 rdmsr(MSR_IA32_APICBASE, l, h);
1469 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001470 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001471 l &= ~MSR_IA32_APICBASE_BASE;
1472 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1473 wrmsr(MSR_IA32_APICBASE, l, h);
1474 enabled_via_apicbase = 1;
1475 }
1476 }
1477 /*
1478 * The APIC feature bit should now be enabled
1479 * in `cpuid'
1480 */
1481 features = cpuid_edx(1);
1482 if (!(features & (1 << X86_FEATURE_APIC))) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001483 pr_warning("Could not enable APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001484 return -1;
1485 }
1486 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1487 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1488
1489 /* The BIOS may have set up the APIC at some other address */
1490 rdmsr(MSR_IA32_APICBASE, l, h);
1491 if (l & MSR_IA32_APICBASE_ENABLE)
1492 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1493
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001494 pr_info("Found and enabled local APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001495
1496 apic_pm_activate();
1497
1498 return 0;
1499
1500no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001501 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001502 return -1;
1503}
1504#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001505
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001506#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001507void __init early_init_lapic_mapping(void)
1508{
Thomas Gleixner431ee792008-05-12 15:43:35 +02001509 unsigned long phys_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001510
1511 /*
1512 * If no local APIC can be found then go out
1513 * : it means there is no mpatable and MADT
1514 */
1515 if (!smp_found_config)
1516 return;
1517
Thomas Gleixner431ee792008-05-12 15:43:35 +02001518 phys_addr = mp_lapic_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001519
Thomas Gleixner431ee792008-05-12 15:43:35 +02001520 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001521 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Thomas Gleixner431ee792008-05-12 15:43:35 +02001522 APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001523
1524 /*
1525 * Fetch the APIC ID of the BSP in case we have a
1526 * default configuration (or the MP table is broken).
1527 */
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001528 boot_cpu_physical_apicid = read_apic_id();
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001529}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001530#endif
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001531
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001532/**
1533 * init_apic_mappings - initialize APIC mappings
1534 */
1535void __init init_apic_mappings(void)
1536{
Yinghai Lu49899ea2008-08-24 02:01:47 -07001537#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001538 if (x2apic) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001539 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001540 return;
1541 }
Yinghai Lu49899ea2008-08-24 02:01:47 -07001542#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001543
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001544 /*
1545 * If no local APIC can be found then set up a fake all
1546 * zeroes page to simulate the local APIC and another
1547 * one for the IO-APIC.
1548 */
1549 if (!smp_found_config && detect_init_APIC()) {
1550 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1551 apic_phys = __pa(apic_phys);
1552 } else
1553 apic_phys = mp_lapic_addr;
1554
1555 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
Yinghai Lu79c09692008-09-07 17:58:57 -07001556 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001557 APIC_BASE, apic_phys);
1558
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001559 /*
1560 * Fetch the APIC ID of the BSP in case we have a
1561 * default configuration (or the MP table is broken).
1562 */
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001563 if (boot_cpu_physical_apicid == -1U)
1564 boot_cpu_physical_apicid = read_apic_id();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001565}
1566
1567/*
1568 * This initializes the IO-APIC and APIC hardware if this is
1569 * a UP kernel.
1570 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001571int apic_version[MAX_APICS];
1572
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001573int __init APIC_init_uniprocessor(void)
1574{
Yinghai Lufa2bd352008-08-24 02:01:50 -07001575#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001576 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001577 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001578 return -1;
1579 }
1580 if (!cpu_has_apic) {
1581 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001582 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001583 return -1;
1584 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001585#else
1586 if (!smp_found_config && !cpu_has_apic)
1587 return -1;
1588
1589 /*
1590 * Complain if the BIOS pretends there is one.
1591 */
1592 if (!cpu_has_apic &&
1593 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001594 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1595 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001596 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1597 return -1;
1598 }
1599#endif
1600
Yinghai Lu49899ea2008-08-24 02:01:47 -07001601#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001602 enable_IR_x2apic();
Yinghai Lu49899ea2008-08-24 02:01:47 -07001603#endif
Yinghai Lufa2bd352008-08-24 02:01:50 -07001604#ifdef CONFIG_X86_64
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001605 setup_apic_routing();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001606#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001607
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001608 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001609 connect_bsp_APIC();
1610
Yinghai Lufa2bd352008-08-24 02:01:50 -07001611#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001612 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001613#else
1614 /*
1615 * Hack: In case of kdump, after a crash, kernel might be booting
1616 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1617 * might be zero if read from MP tables. Get it from LAPIC.
1618 */
1619# ifdef CONFIG_CRASH_DUMP
1620 boot_cpu_physical_apicid = read_apic_id();
1621# endif
1622#endif
1623 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001624 setup_local_APIC();
1625
Yinghai Lufa2bd352008-08-24 02:01:50 -07001626#ifdef CONFIG_X86_64
Andi Kleen739f33b2008-01-30 13:30:40 +01001627 /*
1628 * Now enable IO-APICs, actually call clear_IO_APIC
1629 * We need clear_IO_APIC before enabling vector on BP
1630 */
1631 if (!skip_ioapic_setup && nr_ioapics)
1632 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001633#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001634
Yinghai Lufa2bd352008-08-24 02:01:50 -07001635#ifdef CONFIG_X86_IO_APIC
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001636 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
Yinghai Lufa2bd352008-08-24 02:01:50 -07001637#endif
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001638 localise_nmi_watchdog();
Andi Kleen739f33b2008-01-30 13:30:40 +01001639 end_local_APIC_setup();
1640
Yinghai Lufa2bd352008-08-24 02:01:50 -07001641#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001642 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1643 setup_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001644# ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001645 else
1646 nr_ioapics = 0;
Yinghai Lufa2bd352008-08-24 02:01:50 -07001647# endif
1648#endif
1649
1650#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001651 setup_boot_APIC_clock();
1652 check_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001653#else
1654 setup_boot_clock();
1655#endif
1656
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001657 return 0;
1658}
1659
1660/*
1661 * Local APIC interrupts
1662 */
1663
1664/*
1665 * This interrupt should _never_ happen with our APIC/SMP architecture
1666 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001667void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001668{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001669 u32 v;
1670
1671#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001672 exit_idle();
Yinghai Ludc1528d2008-08-24 02:01:53 -07001673#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001674 irq_enter();
1675 /*
1676 * Check if this really is a spurious interrupt and ACK it
1677 * if it is a vectored one. Just in case...
1678 * Spurious interrupts should not be ACKed.
1679 */
1680 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1681 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1682 ack_APIC_irq();
1683
Yinghai Ludc1528d2008-08-24 02:01:53 -07001684#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001685 add_pda(irq_spurious_count, 1);
Yinghai Ludc1528d2008-08-24 02:01:53 -07001686#else
1687 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001688 pr_info("spurious APIC interrupt on CPU#%d, "
1689 "should never happen.\n", smp_processor_id());
Yinghai Ludc1528d2008-08-24 02:01:53 -07001690 __get_cpu_var(irq_stat).irq_spurious_count++;
1691#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001692 irq_exit();
1693}
1694
1695/*
1696 * This interrupt should never happen with our APIC/SMP architecture
1697 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001698void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001699{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001700 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001701
Yinghai Ludc1528d2008-08-24 02:01:53 -07001702#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001703 exit_idle();
Yinghai Ludc1528d2008-08-24 02:01:53 -07001704#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001705 irq_enter();
1706 /* First tickle the hardware, only then report what went on. -- REW */
1707 v = apic_read(APIC_ESR);
1708 apic_write(APIC_ESR, 0);
1709 v1 = apic_read(APIC_ESR);
1710 ack_APIC_irq();
1711 atomic_inc(&irq_err_count);
1712
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001713 /*
1714 * Here is what the APIC error bits mean:
1715 * 0: Send CS error
1716 * 1: Receive CS error
1717 * 2: Send accept error
1718 * 3: Receive accept error
1719 * 4: Reserved
1720 * 5: Send illegal vector
1721 * 6: Received illegal vector
1722 * 7: Illegal register address
1723 */
1724 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001725 smp_processor_id(), v , v1);
1726 irq_exit();
1727}
1728
Glauber Costab5841762008-05-28 13:38:28 -03001729/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001730 * connect_bsp_APIC - attach the APIC to the interrupt system
1731 */
Glauber Costab5841762008-05-28 13:38:28 -03001732void __init connect_bsp_APIC(void)
1733{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001734#ifdef CONFIG_X86_32
1735 if (pic_mode) {
1736 /*
1737 * Do not trust the local APIC being empty at bootup.
1738 */
1739 clear_local_APIC();
1740 /*
1741 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1742 * local APIC to INT and NMI lines.
1743 */
1744 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1745 "enabling APIC mode.\n");
1746 outb(0x70, 0x22);
1747 outb(0x01, 0x23);
1748 }
1749#endif
Glauber Costab5841762008-05-28 13:38:28 -03001750 enable_apic_mode();
1751}
1752
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001753/**
1754 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1755 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1756 *
1757 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1758 * APIC is disabled.
1759 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001760void disconnect_bsp_APIC(int virt_wire_setup)
1761{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001762 unsigned int value;
1763
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001764#ifdef CONFIG_X86_32
1765 if (pic_mode) {
1766 /*
1767 * Put the board back into PIC mode (has an effect only on
1768 * certain older boards). Note that APIC interrupts, including
1769 * IPIs, won't work beyond this point! The only exception are
1770 * INIT IPIs.
1771 */
1772 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1773 "entering PIC mode.\n");
1774 outb(0x70, 0x22);
1775 outb(0x00, 0x23);
1776 return;
1777 }
1778#endif
1779
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001780 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001781
1782 /* For the spurious interrupt use vector F, and enable it */
1783 value = apic_read(APIC_SPIV);
1784 value &= ~APIC_VECTOR_MASK;
1785 value |= APIC_SPIV_APIC_ENABLED;
1786 value |= 0xf;
1787 apic_write(APIC_SPIV, value);
1788
1789 if (!virt_wire_setup) {
1790 /*
1791 * For LVT0 make it edge triggered, active high,
1792 * external and enabled
1793 */
1794 value = apic_read(APIC_LVT0);
1795 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1796 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1797 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1798 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1799 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1800 apic_write(APIC_LVT0, value);
1801 } else {
1802 /* Disable LVT0 */
1803 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1804 }
1805
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001806 /*
1807 * For LVT1 make it edge triggered, active high,
1808 * nmi and enabled
1809 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001810 value = apic_read(APIC_LVT1);
1811 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1812 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1813 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1814 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1815 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1816 apic_write(APIC_LVT1, value);
1817}
1818
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001819void __cpuinit generic_processor_info(int apicid, int version)
1820{
1821 int cpu;
1822 cpumask_t tmp_map;
1823
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001824 /*
1825 * Validate version
1826 */
1827 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001828 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1829 "fixing up to 0x10. (tell your hw vendor)\n",
1830 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001831 version = 0x10;
1832 }
1833 apic_version[apicid] = version;
1834
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001835 if (num_processors >= NR_CPUS) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001836 pr_warning("WARNING: NR_CPUS limit of %i reached."
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001837 " Processor ignored.\n", NR_CPUS);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001838 return;
1839 }
1840
1841 num_processors++;
1842 cpus_complement(tmp_map, cpu_present_map);
1843 cpu = first_cpu(tmp_map);
1844
1845 physid_set(apicid, phys_cpu_present_map);
1846 if (apicid == boot_cpu_physical_apicid) {
1847 /*
1848 * x86_bios_cpu_apicid is required to have processors listed
1849 * in same order as logical cpu numbers. Hence the first
1850 * entry is BSP, and so on.
1851 */
1852 cpu = 0;
1853 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001854 if (apicid > max_physical_apicid)
1855 max_physical_apicid = apicid;
1856
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001857#ifdef CONFIG_X86_32
1858 /*
1859 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1860 * but we need to work other dependencies like SMP_SUSPEND etc
1861 * before this can be done without some confusion.
1862 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1863 * - Ashok Raj <ashok.raj@intel.com>
1864 */
1865 if (max_physical_apicid >= 8) {
1866 switch (boot_cpu_data.x86_vendor) {
1867 case X86_VENDOR_INTEL:
1868 if (!APIC_XAPIC(version)) {
1869 def_to_bigsmp = 0;
1870 break;
1871 }
1872 /* If P4 and above fall through */
1873 case X86_VENDOR_AMD:
1874 def_to_bigsmp = 1;
1875 }
1876 }
1877#endif
1878
1879#if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001880 /* are we being called early in kernel startup? */
Mike Travis23ca4bb2008-05-12 21:21:12 +02001881 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1882 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1883 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001884
1885 cpu_to_apicid[cpu] = apicid;
1886 bios_cpu_apicid[cpu] = apicid;
1887 } else {
1888 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1889 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1890 }
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001891#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001892
1893 cpu_set(cpu, cpu_possible_map);
1894 cpu_set(cpu, cpu_present_map);
1895}
1896
Yinghai Lu34919982008-08-24 02:01:48 -07001897#ifdef CONFIG_X86_64
Suresh Siddha0c81c742008-07-10 11:16:48 -07001898int hard_smp_processor_id(void)
1899{
1900 return read_apic_id();
1901}
Yinghai Lu34919982008-08-24 02:01:48 -07001902#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07001903
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001904/*
1905 * Power management
1906 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907#ifdef CONFIG_PM
1908
1909static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001910 /*
1911 * 'active' is true if the local APIC was enabled by us and
1912 * not the BIOS; this signifies that we are also responsible
1913 * for disabling it before entering apm/acpi suspend
1914 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 int active;
1916 /* r/w apic fields */
1917 unsigned int apic_id;
1918 unsigned int apic_taskpri;
1919 unsigned int apic_ldr;
1920 unsigned int apic_dfr;
1921 unsigned int apic_spiv;
1922 unsigned int apic_lvtt;
1923 unsigned int apic_lvtpc;
1924 unsigned int apic_lvt0;
1925 unsigned int apic_lvt1;
1926 unsigned int apic_lvterr;
1927 unsigned int apic_tmict;
1928 unsigned int apic_tdcr;
1929 unsigned int apic_thmr;
1930} apic_pm_state;
1931
Pavel Machek0b9c33a2005-04-16 15:25:31 -07001932static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933{
1934 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001935 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936
1937 if (!apic_pm_state.active)
1938 return 0;
1939
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001940 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001941
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001942 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1944 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1945 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1946 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1947 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001948 if (maxlvt >= 4)
1949 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1951 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1952 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1953 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1954 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001955#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01001956 if (maxlvt >= 5)
1957 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1958#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001959
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02001960 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 disable_local_APIC();
1962 local_irq_restore(flags);
1963 return 0;
1964}
1965
1966static int lapic_resume(struct sys_device *dev)
1967{
1968 unsigned int l, h;
1969 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001970 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
1972 if (!apic_pm_state.active)
1973 return 0;
1974
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001975 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001976
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 local_irq_save(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001978
Yinghai Lu49899ea2008-08-24 02:01:47 -07001979#ifdef HAVE_X2APIC
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001980 if (x2apic)
1981 enable_x2apic();
1982 else
1983#endif
Yinghai Lud5e629a2008-08-17 21:12:27 -07001984 {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001985 /*
1986 * Make sure the APICBASE points to the right address
1987 *
1988 * FIXME! This will be wrong if we ever support suspend on
1989 * SMP! We'll need to do this as part of the CPU restore!
1990 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001991 rdmsr(MSR_IA32_APICBASE, l, h);
1992 l &= ~MSR_IA32_APICBASE_BASE;
1993 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1994 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07001995 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001996
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1998 apic_write(APIC_ID, apic_pm_state.apic_id);
1999 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2000 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2001 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2002 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2003 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2004 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002005#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002006 if (maxlvt >= 5)
2007 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2008#endif
2009 if (maxlvt >= 4)
2010 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2012 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2013 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2014 apic_write(APIC_ESR, 0);
2015 apic_read(APIC_ESR);
2016 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2017 apic_write(APIC_ESR, 0);
2018 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002019
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002021
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 return 0;
2023}
2024
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002025/*
2026 * This device has no shutdown method - fully functioning local APICs
2027 * are needed on every CPU up until machine_halt/restart/poweroff.
2028 */
2029
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002031 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032 .resume = lapic_resume,
2033 .suspend = lapic_suspend,
2034};
2035
2036static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002037 .id = 0,
2038 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039};
2040
Ashok Raje6982c62005-06-25 14:54:58 -07002041static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042{
2043 apic_pm_state.active = 1;
2044}
2045
2046static int __init init_lapic_sysfs(void)
2047{
2048 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002049
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 if (!cpu_has_apic)
2051 return 0;
2052 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002053
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 error = sysdev_class_register(&lapic_sysclass);
2055 if (!error)
2056 error = sysdev_register(&device_lapic);
2057 return error;
2058}
2059device_initcall(init_lapic_sysfs);
2060
2061#else /* CONFIG_PM */
2062
2063static void apic_pm_activate(void) { }
2064
2065#endif /* CONFIG_PM */
2066
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002067#ifdef CONFIG_X86_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068/*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002069 * apic_is_clustered_box() -- Check if we can expect good TSC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 *
2071 * Thus far, the major user of this is IBM's Summit2 series:
2072 *
Linus Torvalds637029c2006-02-27 20:41:56 -08002073 * Clustered boxes may have unsynced TSC problems if they are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 * multi-chassis. Use available data to take a good guess.
2075 * If in doubt, go HPET.
2076 */
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002077__cpuinit int apic_is_clustered_box(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078{
2079 int i, clusters, zeros;
2080 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002081 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2083
Yinghai Lu322850a2008-02-23 21:48:42 -08002084 /*
2085 * there is not this kind of box with AMD CPU yet.
2086 * Some AMD box with quadcore cpu and 8 sockets apicid
2087 * will be [4, 0x23] or [8, 0x27] could be thought to
Yinghai Luf8fffa42008-02-24 21:36:28 -08002088 * vsmp box still need checking...
Yinghai Lu322850a2008-02-23 21:48:42 -08002089 */
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002090 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
Yinghai Lu322850a2008-02-23 21:48:42 -08002091 return 0;
2092
Mike Travis23ca4bb2008-05-12 21:21:12 +02002093 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002094 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095
2096 for (i = 0; i < NR_CPUS; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002097 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002098 if (bios_cpu_apicid) {
2099 id = bios_cpu_apicid[i];
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002100 }
2101 else if (i < nr_cpu_ids) {
2102 if (cpu_present(i))
2103 id = per_cpu(x86_bios_cpu_apicid, i);
2104 else
2105 continue;
2106 }
2107 else
2108 break;
2109
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 if (id != BAD_APICID)
2111 __set_bit(APIC_CLUSTERID(id), clustermap);
2112 }
2113
2114 /* Problem: Partially populated chassis may not have CPUs in some of
2115 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002116 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2117 * Since clusters are allocated sequentially, count zeros only if
2118 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 */
2120 clusters = 0;
2121 zeros = 0;
2122 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2123 if (test_bit(i, clustermap)) {
2124 clusters += 1 + zeros;
2125 zeros = 0;
2126 } else
2127 ++zeros;
2128 }
2129
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002130 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2131 * not guaranteed to be synced between boards
2132 */
2133 if (is_vsmp_box() && clusters > 1)
2134 return 1;
2135
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 /*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002137 * If clusters > 2, then should be multi-chassis.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 * May have to revisit this when multi-core + hyperthreaded CPUs come
2139 * out, but AFAIK this will work even for them.
2140 */
2141 return (clusters > 2);
2142}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002143#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144
2145/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002146 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002148static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002149{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002151 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002152 return 0;
2153}
2154early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002156/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002157static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002158{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002159 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002160}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002161early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002163static int __init parse_lapic_timer_c2_ok(char *arg)
2164{
2165 local_apic_timer_c2_ok = 1;
2166 return 0;
2167}
2168early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2169
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002170static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002171{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002173 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002174}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002175early_param("noapictimer", parse_disable_apic_timer);
2176
2177static int __init parse_nolapic_timer(char *arg)
2178{
2179 disable_apic_timer = 1;
2180 return 0;
2181}
2182early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002183
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002184static int __init apic_set_verbosity(char *arg)
2185{
2186 if (!arg) {
2187#ifdef CONFIG_X86_64
2188 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002189 return 0;
2190#endif
2191 return -EINVAL;
2192 }
2193
2194 if (strcmp("debug", arg) == 0)
2195 apic_verbosity = APIC_DEBUG;
2196 else if (strcmp("verbose", arg) == 0)
2197 apic_verbosity = APIC_VERBOSE;
2198 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002199 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002200 " use apic=verbose or apic=debug\n", arg);
2201 return -EINVAL;
2202 }
2203
2204 return 0;
2205}
2206early_param("apic", apic_set_verbosity);
2207
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002208static int __init lapic_insert_resource(void)
2209{
2210 if (!apic_phys)
2211 return -1;
2212
2213 /* Put local APIC into the resource map. */
2214 lapic_resource.start = apic_phys;
2215 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2216 insert_resource(&iomem_resource, &lapic_resource);
2217
2218 return 0;
2219}
2220
2221/*
2222 * need call insert after e820_reserve_resources()
2223 * that is using request_resource
2224 */
2225late_initcall(lapic_insert_resource);