blob: 80a58e9dbba3f4eaada04726c59af2e19c12e7c4 [file] [log] [blame]
Tony Lindgren3179a012005-11-10 14:26:48 +00001/*
2 * linux/arch/arm/mach-omap1/clock.c
3 *
4 * Copyright (C) 2004 - 2005 Nokia corporation
5 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
6 *
7 * Modified to use omap shared clock framework by
8 * Tony Lindgren <tony@atomide.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000019#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000021
Tony Lindgren90afd5c2006-09-25 13:27:20 +030022#include <asm/mach-types.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000023
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/cpu.h>
25#include <mach/usb.h>
26#include <mach/clock.h>
27#include <mach/sram.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000028
Russell King548d8492008-11-04 14:02:46 +000029static const struct clkops clkops_generic;
30static const struct clkops clkops_uart;
31static const struct clkops clkops_dspck;
32
Tony Lindgren3179a012005-11-10 14:26:48 +000033#include "clock.h"
34
Russell King548d8492008-11-04 14:02:46 +000035static int omap1_clk_enable_generic(struct clk * clk);
36static int omap1_clk_enable(struct clk *clk);
37static void omap1_clk_disable_generic(struct clk * clk);
38static void omap1_clk_disable(struct clk *clk);
39
Tony Lindgren3179a012005-11-10 14:26:48 +000040__u32 arm_idlect1_mask;
41
42/*-------------------------------------------------------------------------
43 * Omap1 specific clock functions
44 *-------------------------------------------------------------------------*/
45
46static void omap1_watchdog_recalc(struct clk * clk)
47{
48 clk->rate = clk->parent->rate / 14;
49}
50
51static void omap1_uart_recalc(struct clk * clk)
52{
53 unsigned int val = omap_readl(clk->enable_reg);
54 if (val & clk->enable_bit)
55 clk->rate = 48000000;
56 else
57 clk->rate = 12000000;
58}
59
Imre Deakdf2c2e72007-03-05 17:22:58 +020060static void omap1_sossi_recalc(struct clk *clk)
61{
62 u32 div = omap_readl(MOD_CONF_CTRL_1);
63
64 div = (div >> 17) & 0x7;
65 div++;
66 clk->rate = clk->parent->rate / div;
67}
68
Tony Lindgren3179a012005-11-10 14:26:48 +000069static int omap1_clk_enable_dsp_domain(struct clk *clk)
70{
71 int retval;
72
Tony Lindgren10b55792006-01-17 15:30:42 -080073 retval = omap1_clk_enable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000074 if (!retval) {
Tony Lindgren10b55792006-01-17 15:30:42 -080075 retval = omap1_clk_enable_generic(clk);
76 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000077 }
78
79 return retval;
80}
81
82static void omap1_clk_disable_dsp_domain(struct clk *clk)
83{
Tony Lindgren10b55792006-01-17 15:30:42 -080084 if (omap1_clk_enable(&api_ck.clk) == 0) {
85 omap1_clk_disable_generic(clk);
86 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000087 }
88}
89
Russell King548d8492008-11-04 14:02:46 +000090static const struct clkops clkops_dspck = {
91 .enable = &omap1_clk_enable_dsp_domain,
92 .disable = &omap1_clk_disable_dsp_domain,
93};
94
Tony Lindgren3179a012005-11-10 14:26:48 +000095static int omap1_clk_enable_uart_functional(struct clk *clk)
96{
97 int ret;
98 struct uart_clk *uclk;
99
Tony Lindgren10b55792006-01-17 15:30:42 -0800100 ret = omap1_clk_enable_generic(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000101 if (ret == 0) {
102 /* Set smart idle acknowledgement mode */
103 uclk = (struct uart_clk *)clk;
104 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
105 uclk->sysc_addr);
106 }
107
108 return ret;
109}
110
111static void omap1_clk_disable_uart_functional(struct clk *clk)
112{
113 struct uart_clk *uclk;
114
115 /* Set force idle acknowledgement mode */
116 uclk = (struct uart_clk *)clk;
117 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
118
Tony Lindgren10b55792006-01-17 15:30:42 -0800119 omap1_clk_disable_generic(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000120}
121
Russell King548d8492008-11-04 14:02:46 +0000122static const struct clkops clkops_uart = {
123 .enable = &omap1_clk_enable_uart_functional,
124 .disable = &omap1_clk_disable_uart_functional,
125};
126
Tony Lindgren3179a012005-11-10 14:26:48 +0000127static void omap1_clk_allow_idle(struct clk *clk)
128{
129 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
130
131 if (!(clk->flags & CLOCK_IDLE_CONTROL))
132 return;
133
134 if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
135 arm_idlect1_mask |= 1 << iclk->idlect_shift;
136}
137
138static void omap1_clk_deny_idle(struct clk *clk)
139{
140 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
141
142 if (!(clk->flags & CLOCK_IDLE_CONTROL))
143 return;
144
145 if (iclk->no_idle_count++ == 0)
146 arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
147}
148
149static __u16 verify_ckctl_value(__u16 newval)
150{
151 /* This function checks for following limitations set
152 * by the hardware (all conditions must be true):
153 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
154 * ARM_CK >= TC_CK
155 * DSP_CK >= TC_CK
156 * DSPMMU_CK >= TC_CK
157 *
158 * In addition following rules are enforced:
159 * LCD_CK <= TC_CK
160 * ARMPER_CK <= TC_CK
161 *
162 * However, maximum frequencies are not checked for!
163 */
164 __u8 per_exp;
165 __u8 lcd_exp;
166 __u8 arm_exp;
167 __u8 dsp_exp;
168 __u8 tc_exp;
169 __u8 dspmmu_exp;
170
171 per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
172 lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
173 arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
174 dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
175 tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
176 dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
177
178 if (dspmmu_exp < dsp_exp)
179 dspmmu_exp = dsp_exp;
180 if (dspmmu_exp > dsp_exp+1)
181 dspmmu_exp = dsp_exp+1;
182 if (tc_exp < arm_exp)
183 tc_exp = arm_exp;
184 if (tc_exp < dspmmu_exp)
185 tc_exp = dspmmu_exp;
186 if (tc_exp > lcd_exp)
187 lcd_exp = tc_exp;
188 if (tc_exp > per_exp)
189 per_exp = tc_exp;
190
191 newval &= 0xf000;
192 newval |= per_exp << CKCTL_PERDIV_OFFSET;
193 newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
194 newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
195 newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
196 newval |= tc_exp << CKCTL_TCDIV_OFFSET;
197 newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
198
199 return newval;
200}
201
202static int calc_dsor_exp(struct clk *clk, unsigned long rate)
203{
204 /* Note: If target frequency is too low, this function will return 4,
205 * which is invalid value. Caller must check for this value and act
206 * accordingly.
207 *
208 * Note: This function does not check for following limitations set
209 * by the hardware (all conditions must be true):
210 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
211 * ARM_CK >= TC_CK
212 * DSP_CK >= TC_CK
213 * DSPMMU_CK >= TC_CK
214 */
215 unsigned long realrate;
216 struct clk * parent;
217 unsigned dsor_exp;
218
219 if (unlikely(!(clk->flags & RATE_CKCTL)))
220 return -EINVAL;
221
222 parent = clk->parent;
Russell Kingc0fc18c2008-09-05 15:10:27 +0100223 if (unlikely(parent == NULL))
Tony Lindgren3179a012005-11-10 14:26:48 +0000224 return -EIO;
225
226 realrate = parent->rate;
227 for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
228 if (realrate <= rate)
229 break;
230
231 realrate /= 2;
232 }
233
234 return dsor_exp;
235}
236
237static void omap1_ckctl_recalc(struct clk * clk)
238{
239 int dsor;
240
241 /* Calculate divisor encoded as 2-bit exponent */
242 dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
243
244 if (unlikely(clk->rate == clk->parent->rate / dsor))
245 return; /* No change, quick exit */
246 clk->rate = clk->parent->rate / dsor;
247
248 if (unlikely(clk->flags & RATE_PROPAGATES))
249 propagate_rate(clk);
250}
251
252static void omap1_ckctl_recalc_dsp_domain(struct clk * clk)
253{
254 int dsor;
255
256 /* Calculate divisor encoded as 2-bit exponent
257 *
258 * The clock control bits are in DSP domain,
259 * so api_ck is needed for access.
260 * Note that DSP_CKCTL virt addr = phys addr, so
261 * we must use __raw_readw() instead of omap_readw().
262 */
Tony Lindgren10b55792006-01-17 15:30:42 -0800263 omap1_clk_enable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000264 dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
Tony Lindgren10b55792006-01-17 15:30:42 -0800265 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000266
267 if (unlikely(clk->rate == clk->parent->rate / dsor))
268 return; /* No change, quick exit */
269 clk->rate = clk->parent->rate / dsor;
270
271 if (unlikely(clk->flags & RATE_PROPAGATES))
272 propagate_rate(clk);
273}
274
275/* MPU virtual clock functions */
276static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
277{
278 /* Find the highest supported frequency <= rate and switch to it */
279 struct mpu_rate * ptr;
280
281 if (clk != &virtual_ck_mpu)
282 return -EINVAL;
283
284 for (ptr = rate_table; ptr->rate; ptr++) {
285 if (ptr->xtal != ck_ref.rate)
286 continue;
287
288 /* DPLL1 cannot be reprogrammed without risking system crash */
289 if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
290 continue;
291
292 /* Can check only after xtal frequency check */
293 if (ptr->rate <= rate)
294 break;
295 }
296
297 if (!ptr->rate)
298 return -EINVAL;
299
300 /*
301 * In most cases we should not need to reprogram DPLL.
302 * Reprogramming the DPLL is tricky, it must be done from SRAM.
Brian Swetland495f71d2006-06-26 16:16:03 -0700303 * (on 730, bit 13 must always be 1)
Tony Lindgren3179a012005-11-10 14:26:48 +0000304 */
Brian Swetland495f71d2006-06-26 16:16:03 -0700305 if (cpu_is_omap730())
306 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
307 else
308 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
Tony Lindgren3179a012005-11-10 14:26:48 +0000309
310 ck_dpll1.rate = ptr->pll_rate;
Tony Lindgren3179a012005-11-10 14:26:48 +0000311 return 0;
312}
313
314static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
315{
316 int ret = -EINVAL;
317 int dsor_exp;
318 __u16 regval;
319
320 if (clk->flags & RATE_CKCTL) {
321 dsor_exp = calc_dsor_exp(clk, rate);
322 if (dsor_exp > 3)
323 dsor_exp = -EINVAL;
324 if (dsor_exp < 0)
325 return dsor_exp;
326
327 regval = __raw_readw(DSP_CKCTL);
328 regval &= ~(3 << clk->rate_offset);
329 regval |= dsor_exp << clk->rate_offset;
330 __raw_writew(regval, DSP_CKCTL);
331 clk->rate = clk->parent->rate / (1 << dsor_exp);
332 ret = 0;
333 }
334
Tony Lindgren3179a012005-11-10 14:26:48 +0000335 return ret;
336}
337
338static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
339{
340 /* Find the highest supported frequency <= rate */
341 struct mpu_rate * ptr;
342 long highest_rate;
343
344 if (clk != &virtual_ck_mpu)
345 return -EINVAL;
346
347 highest_rate = -EINVAL;
348
349 for (ptr = rate_table; ptr->rate; ptr++) {
350 if (ptr->xtal != ck_ref.rate)
351 continue;
352
353 highest_rate = ptr->rate;
354
355 /* Can check only after xtal frequency check */
356 if (ptr->rate <= rate)
357 break;
358 }
359
360 return highest_rate;
361}
362
363static unsigned calc_ext_dsor(unsigned long rate)
364{
365 unsigned dsor;
366
367 /* MCLK and BCLK divisor selection is not linear:
368 * freq = 96MHz / dsor
369 *
370 * RATIO_SEL range: dsor <-> RATIO_SEL
371 * 0..6: (RATIO_SEL+2) <-> (dsor-2)
372 * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
373 * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
374 * can not be used.
375 */
376 for (dsor = 2; dsor < 96; ++dsor) {
377 if ((dsor & 1) && dsor > 8)
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100378 continue;
Tony Lindgren3179a012005-11-10 14:26:48 +0000379 if (rate >= 96000000 / dsor)
380 break;
381 }
382 return dsor;
383}
384
385/* Only needed on 1510 */
386static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
387{
388 unsigned int val;
389
390 val = omap_readl(clk->enable_reg);
391 if (rate == 12000000)
392 val &= ~(1 << clk->enable_bit);
393 else if (rate == 48000000)
394 val |= (1 << clk->enable_bit);
395 else
396 return -EINVAL;
397 omap_writel(val, clk->enable_reg);
398 clk->rate = rate;
399
400 return 0;
401}
402
403/* External clock (MCLK & BCLK) functions */
404static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
405{
406 unsigned dsor;
407 __u16 ratio_bits;
408
409 dsor = calc_ext_dsor(rate);
410 clk->rate = 96000000 / dsor;
411 if (dsor > 8)
412 ratio_bits = ((dsor - 8) / 2 + 6) << 2;
413 else
414 ratio_bits = (dsor - 2) << 2;
415
416 ratio_bits |= omap_readw(clk->enable_reg) & ~0xfd;
417 omap_writew(ratio_bits, clk->enable_reg);
418
419 return 0;
420}
421
Imre Deakdf2c2e72007-03-05 17:22:58 +0200422static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
423{
424 u32 l;
425 int div;
426 unsigned long p_rate;
427
428 p_rate = clk->parent->rate;
429 /* Round towards slower frequency */
430 div = (p_rate + rate - 1) / rate;
431 div--;
432 if (div < 0 || div > 7)
433 return -EINVAL;
434
435 l = omap_readl(MOD_CONF_CTRL_1);
436 l &= ~(7 << 17);
437 l |= div << 17;
438 omap_writel(l, MOD_CONF_CTRL_1);
439
440 clk->rate = p_rate / (div + 1);
Imre Deakdf2c2e72007-03-05 17:22:58 +0200441
442 return 0;
443}
444
Tony Lindgren3179a012005-11-10 14:26:48 +0000445static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
446{
447 return 96000000 / calc_ext_dsor(rate);
448}
449
450static void omap1_init_ext_clk(struct clk * clk)
451{
452 unsigned dsor;
453 __u16 ratio_bits;
454
455 /* Determine current rate and ensure clock is based on 96MHz APLL */
456 ratio_bits = omap_readw(clk->enable_reg) & ~1;
457 omap_writew(ratio_bits, clk->enable_reg);
458
459 ratio_bits = (ratio_bits & 0xfc) >> 2;
460 if (ratio_bits > 6)
461 dsor = (ratio_bits - 6) * 2 + 8;
462 else
463 dsor = ratio_bits + 2;
464
465 clk-> rate = 96000000 / dsor;
466}
467
Tony Lindgren10b55792006-01-17 15:30:42 -0800468static int omap1_clk_enable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000469{
470 int ret = 0;
471 if (clk->usecount++ == 0) {
472 if (likely(clk->parent)) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800473 ret = omap1_clk_enable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000474
475 if (unlikely(ret != 0)) {
476 clk->usecount--;
477 return ret;
478 }
479
480 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800481 omap1_clk_deny_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000482 }
483
Russell King548d8492008-11-04 14:02:46 +0000484 ret = clk->ops->enable(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000485
486 if (unlikely(ret != 0) && clk->parent) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800487 omap1_clk_disable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000488 clk->usecount--;
489 }
490 }
491
492 return ret;
493}
494
Tony Lindgren10b55792006-01-17 15:30:42 -0800495static void omap1_clk_disable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000496{
497 if (clk->usecount > 0 && !(--clk->usecount)) {
Russell King548d8492008-11-04 14:02:46 +0000498 clk->ops->disable(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000499 if (likely(clk->parent)) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800500 omap1_clk_disable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000501 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800502 omap1_clk_allow_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000503 }
504 }
505}
506
Tony Lindgren10b55792006-01-17 15:30:42 -0800507static int omap1_clk_enable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000508{
509 __u16 regval16;
510 __u32 regval32;
511
Russell Kingc0fc18c2008-09-05 15:10:27 +0100512 if (unlikely(clk->enable_reg == NULL)) {
Tony Lindgren3179a012005-11-10 14:26:48 +0000513 printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
514 clk->name);
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800515 return -EINVAL;
Tony Lindgren3179a012005-11-10 14:26:48 +0000516 }
517
518 if (clk->flags & ENABLE_REG_32BIT) {
519 if (clk->flags & VIRTUAL_IO_ADDRESS) {
520 regval32 = __raw_readl(clk->enable_reg);
521 regval32 |= (1 << clk->enable_bit);
522 __raw_writel(regval32, clk->enable_reg);
523 } else {
524 regval32 = omap_readl(clk->enable_reg);
525 regval32 |= (1 << clk->enable_bit);
526 omap_writel(regval32, clk->enable_reg);
527 }
528 } else {
529 if (clk->flags & VIRTUAL_IO_ADDRESS) {
530 regval16 = __raw_readw(clk->enable_reg);
531 regval16 |= (1 << clk->enable_bit);
532 __raw_writew(regval16, clk->enable_reg);
533 } else {
534 regval16 = omap_readw(clk->enable_reg);
535 regval16 |= (1 << clk->enable_bit);
536 omap_writew(regval16, clk->enable_reg);
537 }
538 }
539
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800540 return 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000541}
542
Tony Lindgren10b55792006-01-17 15:30:42 -0800543static void omap1_clk_disable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000544{
545 __u16 regval16;
546 __u32 regval32;
547
Russell Kingc0fc18c2008-09-05 15:10:27 +0100548 if (clk->enable_reg == NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000549 return;
550
551 if (clk->flags & ENABLE_REG_32BIT) {
552 if (clk->flags & VIRTUAL_IO_ADDRESS) {
553 regval32 = __raw_readl(clk->enable_reg);
554 regval32 &= ~(1 << clk->enable_bit);
555 __raw_writel(regval32, clk->enable_reg);
556 } else {
557 regval32 = omap_readl(clk->enable_reg);
558 regval32 &= ~(1 << clk->enable_bit);
559 omap_writel(regval32, clk->enable_reg);
560 }
561 } else {
562 if (clk->flags & VIRTUAL_IO_ADDRESS) {
563 regval16 = __raw_readw(clk->enable_reg);
564 regval16 &= ~(1 << clk->enable_bit);
565 __raw_writew(regval16, clk->enable_reg);
566 } else {
567 regval16 = omap_readw(clk->enable_reg);
568 regval16 &= ~(1 << clk->enable_bit);
569 omap_writew(regval16, clk->enable_reg);
570 }
571 }
572}
573
Russell King548d8492008-11-04 14:02:46 +0000574static const struct clkops clkops_generic = {
575 .enable = &omap1_clk_enable_generic,
576 .disable = &omap1_clk_disable_generic,
577};
578
Tony Lindgren3179a012005-11-10 14:26:48 +0000579static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
580{
581 int dsor_exp;
582
583 if (clk->flags & RATE_FIXED)
584 return clk->rate;
585
586 if (clk->flags & RATE_CKCTL) {
587 dsor_exp = calc_dsor_exp(clk, rate);
588 if (dsor_exp < 0)
589 return dsor_exp;
590 if (dsor_exp > 3)
591 dsor_exp = 3;
592 return clk->parent->rate / (1 << dsor_exp);
593 }
594
Russell Kingc0fc18c2008-09-05 15:10:27 +0100595 if (clk->round_rate != NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000596 return clk->round_rate(clk, rate);
597
598 return clk->rate;
599}
600
601static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
602{
603 int ret = -EINVAL;
604 int dsor_exp;
605 __u16 regval;
606
607 if (clk->set_rate)
608 ret = clk->set_rate(clk, rate);
609 else if (clk->flags & RATE_CKCTL) {
610 dsor_exp = calc_dsor_exp(clk, rate);
611 if (dsor_exp > 3)
612 dsor_exp = -EINVAL;
613 if (dsor_exp < 0)
614 return dsor_exp;
615
616 regval = omap_readw(ARM_CKCTL);
617 regval &= ~(3 << clk->rate_offset);
618 regval |= dsor_exp << clk->rate_offset;
619 regval = verify_ckctl_value(regval);
620 omap_writew(regval, ARM_CKCTL);
621 clk->rate = clk->parent->rate / (1 << dsor_exp);
622 ret = 0;
623 }
624
Tony Lindgren3179a012005-11-10 14:26:48 +0000625 return ret;
626}
627
628/*-------------------------------------------------------------------------
629 * Omap1 clock reset and init functions
630 *-------------------------------------------------------------------------*/
631
632#ifdef CONFIG_OMAP_RESET_CLOCKS
Tony Lindgren3179a012005-11-10 14:26:48 +0000633
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300634static void __init omap1_clk_disable_unused(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000635{
Tony Lindgren3179a012005-11-10 14:26:48 +0000636 __u32 regval32;
637
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300638 /* Clocks in the DSP domain need api_ck. Just assume bootloader
639 * has not enabled any DSP clocks */
Russell King397fcaf2008-09-05 15:46:19 +0100640 if (clk->enable_reg == DSP_IDLECT2) {
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300641 printk(KERN_INFO "Skipping reset check for DSP domain "
642 "clock \"%s\"\n", clk->name);
643 return;
Tony Lindgren3179a012005-11-10 14:26:48 +0000644 }
645
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300646 /* Is the clock already disabled? */
647 if (clk->flags & ENABLE_REG_32BIT) {
648 if (clk->flags & VIRTUAL_IO_ADDRESS)
649 regval32 = __raw_readl(clk->enable_reg);
650 else
651 regval32 = omap_readl(clk->enable_reg);
652 } else {
653 if (clk->flags & VIRTUAL_IO_ADDRESS)
654 regval32 = __raw_readw(clk->enable_reg);
655 else
656 regval32 = omap_readw(clk->enable_reg);
657 }
658
659 if ((regval32 & (1 << clk->enable_bit)) == 0)
660 return;
661
662 /* FIXME: This clock seems to be necessary but no-one
663 * has asked for its activation. */
David Cohen6e2d4102007-12-13 22:27:15 -0400664 if (clk == &tc2_ck /* FIX: pm.c (SRAM), CCP, Camera */
665 || clk == &ck_dpll1out.clk /* FIX: SoSSI, SSR */
666 || clk == &arm_gpio_ck /* FIX: GPIO code for 1510 */
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300667 ) {
668 printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
669 clk->name);
670 return;
671 }
672
673 printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
Russell King548d8492008-11-04 14:02:46 +0000674 clk->ops->disable(clk);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300675 printk(" done\n");
Tony Lindgren3179a012005-11-10 14:26:48 +0000676}
Tony Lindgren3179a012005-11-10 14:26:48 +0000677
678#else
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300679#define omap1_clk_disable_unused NULL
Tony Lindgren3179a012005-11-10 14:26:48 +0000680#endif
681
682static struct clk_functions omap1_clk_functions = {
Tony Lindgren10b55792006-01-17 15:30:42 -0800683 .clk_enable = omap1_clk_enable,
684 .clk_disable = omap1_clk_disable,
Tony Lindgren3179a012005-11-10 14:26:48 +0000685 .clk_round_rate = omap1_clk_round_rate,
686 .clk_set_rate = omap1_clk_set_rate,
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300687 .clk_disable_unused = omap1_clk_disable_unused,
Tony Lindgren3179a012005-11-10 14:26:48 +0000688};
689
690int __init omap1_clk_init(void)
691{
692 struct clk ** clkp;
693 const struct omap_clock_config *info;
694 int crystal_type = 0; /* Default 12 MHz */
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300695 u32 reg;
Tony Lindgren3179a012005-11-10 14:26:48 +0000696
Dirk Behmeef772f22006-12-06 17:14:02 -0800697#ifdef CONFIG_DEBUG_LL
698 /* Resets some clocks that may be left on from bootloader,
699 * but leaves serial clocks on.
700 */
701 omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
702#endif
703
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300704 /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
705 reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
706 omap_writew(reg, SOFT_REQ_REG);
Andrzej Zaborowskief557d72006-12-06 17:13:48 -0800707 if (!cpu_is_omap15xx())
708 omap_writew(0, SOFT_REQ_REG2);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300709
Tony Lindgren3179a012005-11-10 14:26:48 +0000710 clk_init(&omap1_clk_functions);
711
712 /* By default all idlect1 clocks are allowed to idle */
713 arm_idlect1_mask = ~0;
714
715 for (clkp = onchip_clks; clkp < onchip_clks+ARRAY_SIZE(onchip_clks); clkp++) {
716 if (((*clkp)->flags &CLOCK_IN_OMAP1510) && cpu_is_omap1510()) {
717 clk_register(*clkp);
718 continue;
719 }
720
721 if (((*clkp)->flags &CLOCK_IN_OMAP16XX) && cpu_is_omap16xx()) {
722 clk_register(*clkp);
723 continue;
724 }
725
726 if (((*clkp)->flags &CLOCK_IN_OMAP730) && cpu_is_omap730()) {
727 clk_register(*clkp);
728 continue;
729 }
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100730
731 if (((*clkp)->flags &CLOCK_IN_OMAP310) && cpu_is_omap310()) {
732 clk_register(*clkp);
733 continue;
734 }
Tony Lindgren3179a012005-11-10 14:26:48 +0000735 }
736
737 info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
738 if (info != NULL) {
Vladimir Ananiev99c658a2006-12-11 13:30:21 -0800739 if (!cpu_is_omap15xx())
Tony Lindgren3179a012005-11-10 14:26:48 +0000740 crystal_type = info->system_clock_type;
741 }
742
743#if defined(CONFIG_ARCH_OMAP730)
744 ck_ref.rate = 13000000;
745#elif defined(CONFIG_ARCH_OMAP16XX)
746 if (crystal_type == 2)
747 ck_ref.rate = 19200000;
748#endif
749
750 printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
751 omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
752 omap_readw(ARM_CKCTL));
753
754 /* We want to be in syncronous scalable mode */
755 omap_writew(0x1000, ARM_SYSST);
756
757#ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
758 /* Use values set by bootloader. Determine PLL rate and recalculate
759 * dependent clocks as if kernel had changed PLL or divisors.
760 */
761 {
762 unsigned pll_ctl_val = omap_readw(DPLL_CTL);
763
764 ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
765 if (pll_ctl_val & 0x10) {
766 /* PLL enabled, apply multiplier and divisor */
767 if (pll_ctl_val & 0xf80)
768 ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
769 ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
770 } else {
771 /* PLL disabled, apply bypass divisor */
772 switch (pll_ctl_val & 0xc) {
773 case 0:
774 break;
775 case 0x4:
776 ck_dpll1.rate /= 2;
777 break;
778 default:
779 ck_dpll1.rate /= 4;
780 break;
781 }
782 }
783 }
Tony Lindgren3179a012005-11-10 14:26:48 +0000784#else
785 /* Find the highest supported frequency and enable it */
786 if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
787 printk(KERN_ERR "System frequencies not set. Check your config.\n");
788 /* Guess sane values (60MHz) */
789 omap_writew(0x2290, DPLL_CTL);
Brian Swetland495f71d2006-06-26 16:16:03 -0700790 omap_writew(cpu_is_omap730() ? 0x3005 : 0x1005, ARM_CKCTL);
Tony Lindgren3179a012005-11-10 14:26:48 +0000791 ck_dpll1.rate = 60000000;
Tony Lindgren3179a012005-11-10 14:26:48 +0000792 }
793#endif
Russell Kinga9e88202008-11-13 13:07:00 +0000794 propagate_rate(&ck_dpll1);
Tony Lindgren3179a012005-11-10 14:26:48 +0000795 /* Cache rates for clocks connected to ck_ref (not dpll1) */
796 propagate_rate(&ck_ref);
797 printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
798 "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
799 ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
800 ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
801 arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
802
Brian Swetland495f71d2006-06-26 16:16:03 -0700803#if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
Tony Lindgren3179a012005-11-10 14:26:48 +0000804 /* Select slicer output as OMAP input clock */
805 omap_writew(omap_readw(OMAP730_PCC_UPLD_CTRL) & ~0x1, OMAP730_PCC_UPLD_CTRL);
806#endif
807
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300808 /* Amstrad Delta wants BCLK high when inactive */
809 if (machine_is_ams_delta())
810 omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
811 (1 << SDW_MCLK_INV_BIT),
812 ULPD_CLOCK_CTRL);
813
Tony Lindgren3179a012005-11-10 14:26:48 +0000814 /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
Brian Swetland495f71d2006-06-26 16:16:03 -0700815 /* (on 730, bit 13 must not be cleared) */
816 if (cpu_is_omap730())
817 omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
818 else
819 omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
Tony Lindgren3179a012005-11-10 14:26:48 +0000820
821 /* Put DSP/MPUI into reset until needed */
822 omap_writew(0, ARM_RSTCT1);
823 omap_writew(1, ARM_RSTCT2);
824 omap_writew(0x400, ARM_IDLECT1);
825
826 /*
827 * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
828 * of the ARM_IDLECT2 register must be set to zero. The power-on
829 * default value of this bit is one.
830 */
831 omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
832
833 /*
834 * Only enable those clocks we will need, let the drivers
835 * enable other clocks as necessary
836 */
Tony Lindgren10b55792006-01-17 15:30:42 -0800837 clk_enable(&armper_ck.clk);
838 clk_enable(&armxor_ck.clk);
839 clk_enable(&armtim_ck.clk); /* This should be done by timer code */
Tony Lindgren3179a012005-11-10 14:26:48 +0000840
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100841 if (cpu_is_omap15xx())
Tony Lindgren3179a012005-11-10 14:26:48 +0000842 clk_enable(&arm_gpio_ck);
843
844 return 0;
845}
846