blob: a5cc8447cf4dde3cde1ea58bbb3620e828833e26 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18
19#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
Aaron Durbin39928722006-12-07 02:14:01 +010026#include <linux/ioport.h>
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020027#include <linux/clockchips.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010028#include <linux/acpi_pmtmr.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010029#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31#include <asm/atomic.h>
32#include <asm/smp.h>
33#include <asm/mtrr.h>
34#include <asm/mpspec.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010035#include <asm/hpet.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/pgalloc.h>
Andi Kleen75152112005-05-16 21:53:34 -070037#include <asm/nmi.h>
Andi Kleen95833c82006-01-11 22:44:36 +010038#include <asm/idle.h>
Andi Kleen73dea472006-02-03 21:50:50 +010039#include <asm/proto.h>
40#include <asm/timex.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020041#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Glauber Costa5af55732008-03-25 13:28:56 -030043#include <mach_ipi.h>
Glauber Costadd46e3c2008-03-25 18:10:46 -030044#include <mach_apic.h>
Glauber Costa5af55732008-03-25 13:28:56 -030045
Thomas Gleixneraa276e12008-06-09 19:15:00 +020046static int disable_apic_timer __cpuinitdata;
Chris Wrightbc1d99c2007-10-12 23:04:23 +020047static int apic_calibrate_pmtmr __initdata;
Thomas Gleixner0e078e22008-01-30 13:30:20 +010048int disable_apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010050/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -070051int local_apic_timer_c2_ok;
52EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
53
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010054/*
55 * Debug level, exported for io_apic.c
56 */
57int apic_verbosity;
58
Aaron Durbin39928722006-12-07 02:14:01 +010059static struct resource lapic_resource = {
60 .name = "Local APIC",
61 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
62};
63
Thomas Gleixnerd03030e2007-10-12 23:04:06 +020064static unsigned int calibration_result;
65
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020066static int lapic_next_event(unsigned long delta,
67 struct clock_event_device *evt);
68static void lapic_timer_setup(enum clock_event_mode mode,
69 struct clock_event_device *evt);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020070static void lapic_timer_broadcast(cpumask_t mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +010071static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020072
73static struct clock_event_device lapic_clockevent = {
74 .name = "lapic",
75 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
76 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
77 .shift = 32,
78 .set_mode = lapic_timer_setup,
79 .set_next_event = lapic_next_event,
80 .broadcast = lapic_timer_broadcast,
81 .rating = 100,
82 .irq = -1,
83};
84static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
85
Andi Kleend3432892008-01-30 13:33:17 +010086static unsigned long apic_phys;
87
Alexey Starikovskiy3f530702008-03-27 23:55:47 +030088unsigned long mp_lapic_addr;
89
Alexey Starikovskiyaf926a52008-04-04 23:40:32 +040090DEFINE_PER_CPU(u16, x86_bios_cpu_apicid) = BAD_APICID;
91EXPORT_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
92
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +030093unsigned int __cpuinitdata maxcpus = NR_CPUS;
Thomas Gleixner0e078e22008-01-30 13:30:20 +010094/*
95 * Get the LAPIC version
96 */
97static inline int lapic_get_version(void)
98{
99 return GET_APIC_VERSION(apic_read(APIC_LVR));
100}
101
102/*
103 * Check, if the APIC is integrated or a seperate chip
104 */
105static inline int lapic_is_integrated(void)
106{
107 return 1;
108}
109
110/*
111 * Check, whether this is a modern or a first generation APIC
112 */
113static int modern_apic(void)
114{
115 /* AMD systems use old APIC versions, so check the CPU */
116 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
117 boot_cpu_data.x86 >= 0xf)
118 return 1;
119 return lapic_get_version() >= 0x14;
120}
121
122void apic_wait_icr_idle(void)
123{
124 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
125 cpu_relax();
126}
127
128u32 safe_apic_wait_icr_idle(void)
129{
130 u32 send_status;
131 int timeout;
132
133 timeout = 0;
134 do {
135 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
136 if (!send_status)
137 break;
138 udelay(100);
139 } while (timeout++ < 1000);
140
141 return send_status;
142}
143
144/**
145 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
146 */
Jan Beuliche9427102008-01-30 13:31:24 +0100147void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100148{
149 unsigned int v;
150
151 /* unmask and set to NMI */
152 v = APIC_DM_NMI;
153 apic_write(APIC_LVT0, v);
154}
155
156/**
157 * lapic_get_maxlvt - get the maximum number of local vector table entries
158 */
159int lapic_get_maxlvt(void)
160{
161 unsigned int v, maxlvt;
162
163 v = apic_read(APIC_LVR);
164 maxlvt = GET_APIC_MAXLVT(v);
165 return maxlvt;
166}
167
168/*
169 * This function sets up the local APIC timer, with a timeout of
170 * 'clocks' APIC bus clock. During calibration we actually call
171 * this function twice on the boot CPU, once with a bogus timeout
172 * value, second time for real. The other (noncalibrating) CPUs
173 * call this function only once, with the real, calibrated value.
174 *
175 * We do reads before writes even if unnecessary, to get around the
176 * P5 APIC double write bug.
177 */
178
179static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
180{
181 unsigned int lvtt_value, tmp_value;
182
183 lvtt_value = LOCAL_TIMER_VECTOR;
184 if (!oneshot)
185 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
186 if (!irqen)
187 lvtt_value |= APIC_LVT_MASKED;
188
189 apic_write(APIC_LVTT, lvtt_value);
190
191 /*
192 * Divide PICLK by 16
193 */
194 tmp_value = apic_read(APIC_TDCR);
195 apic_write(APIC_TDCR, (tmp_value
196 & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
197 | APIC_TDR_DIV_16);
198
199 if (!oneshot)
200 apic_write(APIC_TMICT, clocks);
201}
202
203/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100204 * Setup extended LVT, AMD specific (K8, family 10h)
205 *
206 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
207 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100208 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100209
210#define APIC_EILVT_LVTOFF_MCE 0
211#define APIC_EILVT_LVTOFF_IBS 1
212
213static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100214{
Robert Richter7b83dae2008-01-30 13:30:40 +0100215 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100216 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
217
218 apic_write(reg, v);
219}
220
Robert Richter7b83dae2008-01-30 13:30:40 +0100221u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
222{
223 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
224 return APIC_EILVT_LVTOFF_MCE;
225}
226
227u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
228{
229 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
230 return APIC_EILVT_LVTOFF_IBS;
231}
232
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100233/*
234 * Program the next event, relative to now
235 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200236static int lapic_next_event(unsigned long delta,
237 struct clock_event_device *evt)
238{
239 apic_write(APIC_TMICT, delta);
240 return 0;
241}
242
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100243/*
244 * Setup the lapic timer in periodic or oneshot mode
245 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200246static void lapic_timer_setup(enum clock_event_mode mode,
247 struct clock_event_device *evt)
248{
249 unsigned long flags;
250 unsigned int v;
251
252 /* Lapic used as dummy for broadcast ? */
253 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
254 return;
255
256 local_irq_save(flags);
257
258 switch (mode) {
259 case CLOCK_EVT_MODE_PERIODIC:
260 case CLOCK_EVT_MODE_ONESHOT:
261 __setup_APIC_LVTT(calibration_result,
262 mode != CLOCK_EVT_MODE_PERIODIC, 1);
263 break;
264 case CLOCK_EVT_MODE_UNUSED:
265 case CLOCK_EVT_MODE_SHUTDOWN:
266 v = apic_read(APIC_LVTT);
267 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
268 apic_write(APIC_LVTT, v);
269 break;
270 case CLOCK_EVT_MODE_RESUME:
271 /* Nothing to do here */
272 break;
273 }
274
275 local_irq_restore(flags);
276}
277
278/*
279 * Local APIC timer broadcast function
280 */
281static void lapic_timer_broadcast(cpumask_t mask)
282{
283#ifdef CONFIG_SMP
284 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
285#endif
286}
287
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100288/*
289 * Setup the local APIC timer for this CPU. Copy the initilized values
290 * of the boot CPU and register the clock event in the framework.
291 */
292static void setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200293{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100294 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
295
296 memcpy(levt, &lapic_clockevent, sizeof(*levt));
297 levt->cpumask = cpumask_of_cpu(smp_processor_id());
298
299 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200300}
301
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100302/*
303 * In this function we calibrate APIC bus clocks to the external
304 * timer. Unfortunately we cannot use jiffies and the timer irq
305 * to calibrate, since some later bootup code depends on getting
306 * the first irq? Ugh.
307 *
308 * We want to do the calibration only once since we
309 * want to have local timer irqs syncron. CPUs connected
310 * by the same APIC bus have the very same bus frequency.
311 * And we want to have irqs off anyways, no accidental
312 * APIC irq that way.
313 */
314
315#define TICK_COUNT 100000000
316
317static void __init calibrate_APIC_clock(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200318{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100319 unsigned apic, apic_start;
320 unsigned long tsc, tsc_start;
321 int result;
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200322
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100323 local_irq_disable();
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200324
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100325 /*
326 * Put whatever arbitrary (but long enough) timeout
327 * value into the APIC clock, we just want to get the
328 * counter running for calibration.
329 *
330 * No interrupt enable !
331 */
332 __setup_APIC_LVTT(250000000, 0, 0);
333
334 apic_start = apic_read(APIC_TMCCT);
335#ifdef CONFIG_X86_PM_TIMER
336 if (apic_calibrate_pmtmr && pmtmr_ioport) {
337 pmtimer_wait(5000); /* 5ms wait */
338 apic = apic_read(APIC_TMCCT);
339 result = (apic_start - apic) * 1000L / 5;
340 } else
341#endif
342 {
343 rdtscll(tsc_start);
344
345 do {
346 apic = apic_read(APIC_TMCCT);
347 rdtscll(tsc);
348 } while ((tsc - tsc_start) < TICK_COUNT &&
349 (apic_start - apic) < TICK_COUNT);
350
351 result = (apic_start - apic) * 1000L * tsc_khz /
352 (tsc - tsc_start);
353 }
354
355 local_irq_enable();
356
357 printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
358
359 printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
360 result / 1000 / 1000, result / 1000 % 1000);
361
362 /* Calculate the scaled math multiplication factor */
Akinobu Mita877084f2008-04-19 23:55:16 +0900363 lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
364 lapic_clockevent.shift);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100365 lapic_clockevent.max_delta_ns =
366 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
367 lapic_clockevent.min_delta_ns =
368 clockevent_delta2ns(0xF, &lapic_clockevent);
369
370 calibration_result = result / HZ;
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200371}
372
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100373/*
374 * Setup the boot APIC
375 *
376 * Calibrate and verify the result.
377 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100378void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100380 /*
381 * The local apic timer can be disabled via the kernel commandline.
382 * Register the lapic timer as a dummy clock event source on SMP
383 * systems, so the broadcast mechanism is used. On UP systems simply
384 * ignore it.
385 */
386 if (disable_apic_timer) {
387 printk(KERN_INFO "Disabling APIC timer\n");
388 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100389 if (num_possible_cpus() > 1) {
390 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100391 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100392 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100393 return;
394 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200395
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100396 printk(KERN_INFO "Using local APIC timer interrupts.\n");
397 calibrate_APIC_clock();
398
399 /*
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100400 * Do a sanity check on the APIC calibration result
401 */
402 if (calibration_result < (1000000 / HZ)) {
403 printk(KERN_WARNING
404 "APIC frequency too slow, disabling apic timer\n");
405 /* No broadcast on UP ! */
406 if (num_possible_cpus() > 1)
407 setup_APIC_timer();
408 return;
409 }
410
411 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100412 * If nmi_watchdog is set to IO_APIC, we need the
413 * PIT/HPET going. Otherwise register lapic as a dummy
414 * device.
415 */
416 if (nmi_watchdog != NMI_IO_APIC)
417 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
418 else
419 printk(KERN_WARNING "APIC timer registered as dummy,"
420 " due to nmi_watchdog=1!\n");
421
422 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100425void __cpuinit setup_secondary_APIC_clock(void)
426{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100427 setup_APIC_timer();
428}
429
430/*
431 * The guts of the apic timer interrupt
432 */
433static void local_apic_timer_interrupt(void)
434{
435 int cpu = smp_processor_id();
436 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
437
438 /*
439 * Normally we should not be here till LAPIC has been initialized but
440 * in some cases like kdump, its possible that there is a pending LAPIC
441 * timer interrupt from previous kernel's context and is delivered in
442 * new kernel the moment interrupts are enabled.
443 *
444 * Interrupts are enabled early and LAPIC is setup much later, hence
445 * its possible that when we get here evt->event_handler is NULL.
446 * Check for event_handler being NULL and discard the interrupt as
447 * spurious.
448 */
449 if (!evt->event_handler) {
450 printk(KERN_WARNING
451 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
452 /* Switch it off */
453 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
454 return;
455 }
456
457 /*
458 * the NMI deadlock-detector uses this.
459 */
460 add_pda(apic_timer_irqs, 1);
461
462 evt->event_handler(evt);
463}
464
465/*
466 * Local APIC timer interrupt. This is the most natural way for doing
467 * local interrupts, but local timer interrupts can be emulated by
468 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
469 *
470 * [ if a single-CPU system runs an SMP kernel then we call the local
471 * interrupt as well. Thus we cannot inline the local irq ... ]
472 */
473void smp_apic_timer_interrupt(struct pt_regs *regs)
474{
475 struct pt_regs *old_regs = set_irq_regs(regs);
476
477 /*
478 * NOTE! We'd better ACK the irq immediately,
479 * because timer handling can be slow.
480 */
481 ack_APIC_irq();
482 /*
483 * update_process_times() expects us to have done irq_enter().
484 * Besides, if we don't timer interrupts ignore the global
485 * interrupt lock, which is the WrongThing (tm) to do.
486 */
487 exit_idle();
488 irq_enter();
489 local_apic_timer_interrupt();
490 irq_exit();
491 set_irq_regs(old_regs);
492}
493
494int setup_profiling_timer(unsigned int multiplier)
495{
496 return -EINVAL;
497}
498
499
500/*
501 * Local APIC start and shutdown
502 */
503
504/**
505 * clear_local_APIC - shutdown the local APIC
506 *
507 * This is called, when a CPU is disabled and before rebooting, so the state of
508 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
509 * leftovers during boot.
510 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511void clear_local_APIC(void)
512{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400513 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100514 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Andi Kleend3432892008-01-30 13:33:17 +0100516 /* APIC hasn't been mapped yet */
517 if (!apic_phys)
518 return;
519
520 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200522 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 * if the vector is zero. Mask LVTERR first to prevent this.
524 */
525 if (maxlvt >= 3) {
526 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100527 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 }
529 /*
530 * Careful: we have to set masks only first to deassert
531 * any level-triggered sources.
532 */
533 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100534 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100536 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100538 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 if (maxlvt >= 4) {
540 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100541 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 }
543
544 /*
545 * Clean APIC state for other OSs:
546 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100547 apic_write(APIC_LVTT, APIC_LVT_MASKED);
548 apic_write(APIC_LVT0, APIC_LVT_MASKED);
549 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100551 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100553 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Andi Kleen5a40b7c2005-09-12 18:49:24 +0200554 apic_write(APIC_ESR, 0);
555 apic_read(APIC_ESR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556}
557
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100558/**
559 * disable_local_APIC - clear and disable the local APIC
560 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561void disable_local_APIC(void)
562{
563 unsigned int value;
564
565 clear_local_APIC();
566
567 /*
568 * Disable APIC (implies clearing of registers
569 * for 82489DX!).
570 */
571 value = apic_read(APIC_SPIV);
572 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100573 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574}
575
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700576void lapic_shutdown(void)
577{
578 unsigned long flags;
579
580 if (!cpu_has_apic)
581 return;
582
583 local_irq_save(flags);
584
585 disable_local_APIC();
586
587 local_irq_restore(flags);
588}
589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590/*
591 * This is to verify that we're looking at a real local APIC.
592 * Check these against your board if the CPUs aren't getting
593 * started for no apparent reason.
594 */
595int __init verify_local_APIC(void)
596{
597 unsigned int reg0, reg1;
598
599 /*
600 * The version register is read-only in a real APIC.
601 */
602 reg0 = apic_read(APIC_LVR);
603 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
604 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
605 reg1 = apic_read(APIC_LVR);
606 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
607
608 /*
609 * The two version reads above should print the same
610 * numbers. If the second one is different, then we
611 * poke at a non-APIC.
612 */
613 if (reg1 != reg0)
614 return 0;
615
616 /*
617 * Check if the version looks reasonably.
618 */
619 reg1 = GET_APIC_VERSION(reg0);
620 if (reg1 == 0x00 || reg1 == 0xff)
621 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +0100622 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 if (reg1 < 0x02 || reg1 == 0xff)
624 return 0;
625
626 /*
627 * The ID register is read/write in a real APIC.
628 */
Jack Steiner05f2d122008-03-28 14:12:02 -0500629 reg0 = read_apic_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
631 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
Jack Steiner05f2d122008-03-28 14:12:02 -0500632 reg1 = read_apic_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
634 apic_write(APIC_ID, reg0);
635 if (reg1 != (reg0 ^ APIC_ID_MASK))
636 return 0;
637
638 /*
639 * The next two are just to see if we have sane values.
640 * They're only really relevant if we're in Virtual Wire
641 * compatibility mode, but most boxes are anymore.
642 */
643 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100644 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 reg1 = apic_read(APIC_LVT1);
646 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
647
648 return 1;
649}
650
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100651/**
652 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
653 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654void __init sync_Arb_IDs(void)
655{
656 /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100657 if (modern_apic())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 return;
659
660 /*
661 * Wait for idle.
662 */
663 apic_wait_icr_idle();
664
665 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Andi Kleen11a8e772006-01-11 22:46:51 +0100666 apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 | APIC_DM_INIT);
668}
669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670/*
671 * An initial setup of the virtual wire mode.
672 */
673void __init init_bsp_APIC(void)
674{
Andi Kleen11a8e772006-01-11 22:46:51 +0100675 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
677 /*
678 * Don't do the setup now if we have a SMP BIOS as the
679 * through-I/O-APIC virtual wire mode might be active.
680 */
681 if (smp_found_config || !cpu_has_apic)
682 return;
683
684 value = apic_read(APIC_LVR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
686 /*
687 * Do not trust the local APIC being empty at bootup.
688 */
689 clear_local_APIC();
690
691 /*
692 * Enable APIC.
693 */
694 value = apic_read(APIC_SPIV);
695 value &= ~APIC_VECTOR_MASK;
696 value |= APIC_SPIV_APIC_ENABLED;
697 value |= APIC_SPIV_FOCUS_DISABLED;
698 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +0100699 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
701 /*
702 * Set up the virtual wire mode.
703 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100704 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 value = APIC_DM_NMI;
Andi Kleen11a8e772006-01-11 22:46:51 +0100706 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707}
708
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100709/**
710 * setup_local_APIC - setup the local APIC
711 */
712void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713{
Andi Kleen739f33b2008-01-30 13:30:40 +0100714 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +0100715 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Jack Steinerac23d4e2008-03-28 14:12:16 -0500717 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 value = apic_read(APIC_LVR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Andi Kleenfe7414a2006-09-26 10:52:30 +0200720 BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
722 /*
723 * Double-check whether this APIC is really registered.
724 * This is meaningless in clustered apic mode, so we skip it.
725 */
726 if (!apic_id_registered())
727 BUG();
728
729 /*
730 * Intel recommends to set DFR, LDR and TPR before enabling
731 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
732 * document number 292116). So here it goes...
733 */
734 init_apic_ldr();
735
736 /*
737 * Set Task Priority to 'accept all'. We never change this
738 * later on.
739 */
740 value = apic_read(APIC_TASKPRI);
741 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +0100742 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
744 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +0100745 * After a crash, we no longer service the interrupts and a pending
746 * interrupt from previous kernel might still have ISR bit set.
747 *
748 * Most probably by now CPU has serviced that pending interrupt and
749 * it might not have done the ack_APIC_irq() because it thought,
750 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
751 * does not clear the ISR bit and cpu thinks it has already serivced
752 * the interrupt. Hence a vector might get locked. It was noticed
753 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
754 */
755 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
756 value = apic_read(APIC_ISR + i*0x10);
757 for (j = 31; j >= 0; j--) {
758 if (value & (1<<j))
759 ack_APIC_irq();
760 }
761 }
762
763 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 * Now that we are all set up, enable the APIC
765 */
766 value = apic_read(APIC_SPIV);
767 value &= ~APIC_VECTOR_MASK;
768 /*
769 * Enable APIC
770 */
771 value |= APIC_SPIV_APIC_ENABLED;
772
Andi Kleen3f14c742006-09-26 10:52:29 +0200773 /* We always use processor focus */
774
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 /*
776 * Set spurious IRQ vector
777 */
778 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +0100779 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
781 /*
782 * Set up LVT0, LVT1:
783 *
784 * set up through-local-APIC on the BP's LINT0. This is not
785 * strictly necessary in pure symmetric-IO mode, but sometimes
786 * we delegate interrupts to the 8259A.
787 */
788 /*
789 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
790 */
791 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Andi Kleena8fcf1a2006-09-26 10:52:30 +0200792 if (!smp_processor_id() && !value) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200794 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
795 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 } else {
797 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200798 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
799 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 }
Andi Kleen11a8e772006-01-11 22:46:51 +0100801 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
803 /*
804 * only the BP should see the LINT1 NMI signal, obviously.
805 */
806 if (!smp_processor_id())
807 value = APIC_DM_NMI;
808 else
809 value = APIC_DM_NMI | APIC_LVT_MASKED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100810 apic_write(APIC_LVT1, value);
Jack Steinerac23d4e2008-03-28 14:12:16 -0500811 preempt_enable();
Andi Kleen739f33b2008-01-30 13:30:40 +0100812}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Ingo Molnara4928cf2008-04-23 13:20:56 +0200814static void __cpuinit lapic_setup_esr(void)
Andi Kleen739f33b2008-01-30 13:30:40 +0100815{
816 unsigned maxlvt = lapic_get_maxlvt();
817
818 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
Yinghai Lu1c695242008-01-30 13:30:39 +0100819 /*
Andi Kleen739f33b2008-01-30 13:30:40 +0100820 * spec says clear errors after enabling vector.
Yinghai Lu1c695242008-01-30 13:30:39 +0100821 */
Andi Kleen739f33b2008-01-30 13:30:40 +0100822 if (maxlvt > 3)
823 apic_write(APIC_ESR, 0);
824}
Yinghai Lu1c695242008-01-30 13:30:39 +0100825
Andi Kleen739f33b2008-01-30 13:30:40 +0100826void __cpuinit end_local_APIC_setup(void)
827{
828 lapic_setup_esr();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 nmi_watchdog_default();
Don Zickusf2802e72006-09-26 10:52:26 +0200830 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 apic_pm_activate();
832}
833
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100834/*
835 * Detect and enable local APICs on non-SMP boards.
836 * Original code written by Keir Fraser.
837 * On AMD64 we trust the BIOS - if it says no APIC it is likely
838 * not correctly set up (usually the APIC timer won't work etc.)
839 */
840static int __init detect_init_APIC(void)
841{
842 if (!cpu_has_apic) {
843 printk(KERN_INFO "No local APIC present\n");
844 return -1;
845 }
846
847 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -0300848 boot_cpu_physical_apicid = 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100849 return 0;
850}
851
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800852void __init early_init_lapic_mapping(void)
853{
854 unsigned long apic_phys;
855
856 /*
857 * If no local APIC can be found then go out
858 * : it means there is no mpatable and MADT
859 */
860 if (!smp_found_config)
861 return;
862
863 apic_phys = mp_lapic_addr;
864
865 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
866 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
867 APIC_BASE, apic_phys);
868
869 /*
870 * Fetch the APIC ID of the BSP in case we have a
871 * default configuration (or the MP table is broken).
872 */
Jack Steiner05f2d122008-03-28 14:12:02 -0500873 boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800874}
875
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100876/**
877 * init_apic_mappings - initialize APIC mappings
878 */
879void __init init_apic_mappings(void)
880{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100881 /*
882 * If no local APIC can be found then set up a fake all
883 * zeroes page to simulate the local APIC and another
884 * one for the IO-APIC.
885 */
886 if (!smp_found_config && detect_init_APIC()) {
887 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
888 apic_phys = __pa(apic_phys);
889 } else
890 apic_phys = mp_lapic_addr;
891
892 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
893 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
894 APIC_BASE, apic_phys);
895
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100896 /*
897 * Fetch the APIC ID of the BSP in case we have a
898 * default configuration (or the MP table is broken).
899 */
Jack Steiner05f2d122008-03-28 14:12:02 -0500900 boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100901}
902
903/*
904 * This initializes the IO-APIC and APIC hardware if this is
905 * a UP kernel.
906 */
907int __init APIC_init_uniprocessor(void)
908{
909 if (disable_apic) {
910 printk(KERN_INFO "Apic disabled\n");
911 return -1;
912 }
913 if (!cpu_has_apic) {
914 disable_apic = 1;
915 printk(KERN_INFO "Apic disabled by BIOS\n");
916 return -1;
917 }
918
919 verify_local_APIC();
920
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -0300921 phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
922 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100923
924 setup_local_APIC();
925
Andi Kleen739f33b2008-01-30 13:30:40 +0100926 /*
927 * Now enable IO-APICs, actually call clear_IO_APIC
928 * We need clear_IO_APIC before enabling vector on BP
929 */
930 if (!skip_ioapic_setup && nr_ioapics)
931 enable_IO_APIC();
932
933 end_local_APIC_setup();
934
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100935 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
936 setup_IO_APIC();
937 else
938 nr_ioapics = 0;
939 setup_boot_APIC_clock();
940 check_nmi_watchdog();
941 return 0;
942}
943
944/*
945 * Local APIC interrupts
946 */
947
948/*
949 * This interrupt should _never_ happen with our APIC/SMP architecture
950 */
951asmlinkage void smp_spurious_interrupt(void)
952{
953 unsigned int v;
954 exit_idle();
955 irq_enter();
956 /*
957 * Check if this really is a spurious interrupt and ACK it
958 * if it is a vectored one. Just in case...
959 * Spurious interrupts should not be ACKed.
960 */
961 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
962 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
963 ack_APIC_irq();
964
965 add_pda(irq_spurious_count, 1);
966 irq_exit();
967}
968
969/*
970 * This interrupt should never happen with our APIC/SMP architecture
971 */
972asmlinkage void smp_error_interrupt(void)
973{
974 unsigned int v, v1;
975
976 exit_idle();
977 irq_enter();
978 /* First tickle the hardware, only then report what went on. -- REW */
979 v = apic_read(APIC_ESR);
980 apic_write(APIC_ESR, 0);
981 v1 = apic_read(APIC_ESR);
982 ack_APIC_irq();
983 atomic_inc(&irq_err_count);
984
985 /* Here is what the APIC error bits mean:
986 0: Send CS error
987 1: Receive CS error
988 2: Send accept error
989 3: Receive accept error
990 4: Reserved
991 5: Send illegal vector
992 6: Received illegal vector
993 7: Illegal register address
994 */
995 printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
996 smp_processor_id(), v , v1);
997 irq_exit();
998}
999
1000void disconnect_bsp_APIC(int virt_wire_setup)
1001{
1002 /* Go back to Virtual Wire compatibility mode */
1003 unsigned long value;
1004
1005 /* For the spurious interrupt use vector F, and enable it */
1006 value = apic_read(APIC_SPIV);
1007 value &= ~APIC_VECTOR_MASK;
1008 value |= APIC_SPIV_APIC_ENABLED;
1009 value |= 0xf;
1010 apic_write(APIC_SPIV, value);
1011
1012 if (!virt_wire_setup) {
1013 /*
1014 * For LVT0 make it edge triggered, active high,
1015 * external and enabled
1016 */
1017 value = apic_read(APIC_LVT0);
1018 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1019 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1020 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1021 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1022 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1023 apic_write(APIC_LVT0, value);
1024 } else {
1025 /* Disable LVT0 */
1026 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1027 }
1028
1029 /* For LVT1 make it edge triggered, active high, nmi and enabled */
1030 value = apic_read(APIC_LVT1);
1031 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1032 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1033 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1034 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1035 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1036 apic_write(APIC_LVT1, value);
1037}
1038
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001039void __cpuinit generic_processor_info(int apicid, int version)
1040{
1041 int cpu;
1042 cpumask_t tmp_map;
1043
1044 if (num_processors >= NR_CPUS) {
1045 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1046 " Processor ignored.\n", NR_CPUS);
1047 return;
1048 }
1049
1050 if (num_processors >= maxcpus) {
1051 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1052 " Processor ignored.\n", maxcpus);
1053 return;
1054 }
1055
1056 num_processors++;
1057 cpus_complement(tmp_map, cpu_present_map);
1058 cpu = first_cpu(tmp_map);
1059
1060 physid_set(apicid, phys_cpu_present_map);
1061 if (apicid == boot_cpu_physical_apicid) {
1062 /*
1063 * x86_bios_cpu_apicid is required to have processors listed
1064 * in same order as logical cpu numbers. Hence the first
1065 * entry is BSP, and so on.
1066 */
1067 cpu = 0;
1068 }
1069 /* are we being called early in kernel startup? */
1070 if (x86_cpu_to_apicid_early_ptr) {
1071 u16 *cpu_to_apicid = x86_cpu_to_apicid_early_ptr;
1072 u16 *bios_cpu_apicid = x86_bios_cpu_apicid_early_ptr;
1073
1074 cpu_to_apicid[cpu] = apicid;
1075 bios_cpu_apicid[cpu] = apicid;
1076 } else {
1077 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1078 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1079 }
1080
1081 cpu_set(cpu, cpu_possible_map);
1082 cpu_set(cpu, cpu_present_map);
1083}
1084
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001085/*
1086 * Power management
1087 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088#ifdef CONFIG_PM
1089
1090static struct {
1091 /* 'active' is true if the local APIC was enabled by us and
1092 not the BIOS; this signifies that we are also responsible
1093 for disabling it before entering apm/acpi suspend */
1094 int active;
1095 /* r/w apic fields */
1096 unsigned int apic_id;
1097 unsigned int apic_taskpri;
1098 unsigned int apic_ldr;
1099 unsigned int apic_dfr;
1100 unsigned int apic_spiv;
1101 unsigned int apic_lvtt;
1102 unsigned int apic_lvtpc;
1103 unsigned int apic_lvt0;
1104 unsigned int apic_lvt1;
1105 unsigned int apic_lvterr;
1106 unsigned int apic_tmict;
1107 unsigned int apic_tdcr;
1108 unsigned int apic_thmr;
1109} apic_pm_state;
1110
Pavel Machek0b9c33a2005-04-16 15:25:31 -07001111static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112{
1113 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001114 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
1116 if (!apic_pm_state.active)
1117 return 0;
1118
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001119 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001120
Jack Steiner05f2d122008-03-28 14:12:02 -05001121 apic_pm_state.apic_id = read_apic_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1123 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1124 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1125 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1126 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001127 if (maxlvt >= 4)
1128 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1130 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1131 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1132 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1133 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001134#ifdef CONFIG_X86_MCE_INTEL
1135 if (maxlvt >= 5)
1136 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1137#endif
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02001138 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 disable_local_APIC();
1140 local_irq_restore(flags);
1141 return 0;
1142}
1143
1144static int lapic_resume(struct sys_device *dev)
1145{
1146 unsigned int l, h;
1147 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001148 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
1150 if (!apic_pm_state.active)
1151 return 0;
1152
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001153 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001154
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 local_irq_save(flags);
1156 rdmsr(MSR_IA32_APICBASE, l, h);
1157 l &= ~MSR_IA32_APICBASE_BASE;
Shaohua Li5b743572006-01-16 01:56:45 +01001158 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 wrmsr(MSR_IA32_APICBASE, l, h);
1160 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1161 apic_write(APIC_ID, apic_pm_state.apic_id);
1162 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1163 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1164 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1165 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1166 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1167 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001168#ifdef CONFIG_X86_MCE_INTEL
1169 if (maxlvt >= 5)
1170 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1171#endif
1172 if (maxlvt >= 4)
1173 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1175 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1176 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1177 apic_write(APIC_ESR, 0);
1178 apic_read(APIC_ESR);
1179 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1180 apic_write(APIC_ESR, 0);
1181 apic_read(APIC_ESR);
1182 local_irq_restore(flags);
1183 return 0;
1184}
1185
1186static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001187 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 .resume = lapic_resume,
1189 .suspend = lapic_suspend,
1190};
1191
1192static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001193 .id = 0,
1194 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195};
1196
Ashok Raje6982c62005-06-25 14:54:58 -07001197static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198{
1199 apic_pm_state.active = 1;
1200}
1201
1202static int __init init_lapic_sysfs(void)
1203{
1204 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001205
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 if (!cpu_has_apic)
1207 return 0;
1208 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001209
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 error = sysdev_class_register(&lapic_sysclass);
1211 if (!error)
1212 error = sysdev_register(&device_lapic);
1213 return error;
1214}
1215device_initcall(init_lapic_sysfs);
1216
1217#else /* CONFIG_PM */
1218
1219static void apic_pm_activate(void) { }
1220
1221#endif /* CONFIG_PM */
1222
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223/*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02001224 * apic_is_clustered_box() -- Check if we can expect good TSC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 *
1226 * Thus far, the major user of this is IBM's Summit2 series:
1227 *
Linus Torvalds637029c2006-02-27 20:41:56 -08001228 * Clustered boxes may have unsynced TSC problems if they are
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 * multi-chassis. Use available data to take a good guess.
1230 * If in doubt, go HPET.
1231 */
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02001232__cpuinit int apic_is_clustered_box(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233{
1234 int i, clusters, zeros;
1235 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08001236 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
1238
Yinghai Lu322850a2008-02-23 21:48:42 -08001239 /*
1240 * there is not this kind of box with AMD CPU yet.
1241 * Some AMD box with quadcore cpu and 8 sockets apicid
1242 * will be [4, 0x23] or [8, 0x27] could be thought to
Yinghai Luf8fffa42008-02-24 21:36:28 -08001243 * vsmp box still need checking...
Yinghai Lu322850a2008-02-23 21:48:42 -08001244 */
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07001245 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
Yinghai Lu322850a2008-02-23 21:48:42 -08001246 return 0;
1247
1248 bios_cpu_apicid = x86_bios_cpu_apicid_early_ptr;
Suresh Siddha376ec332005-05-16 21:53:32 -07001249 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
1251 for (i = 0; i < NR_CPUS; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01001252 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01001253 if (bios_cpu_apicid) {
1254 id = bios_cpu_apicid[i];
travis@sgi.come8c10ef2008-01-30 13:33:12 +01001255 }
1256 else if (i < nr_cpu_ids) {
1257 if (cpu_present(i))
1258 id = per_cpu(x86_bios_cpu_apicid, i);
1259 else
1260 continue;
1261 }
1262 else
1263 break;
1264
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 if (id != BAD_APICID)
1266 __set_bit(APIC_CLUSTERID(id), clustermap);
1267 }
1268
1269 /* Problem: Partially populated chassis may not have CPUs in some of
1270 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01001271 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
1272 * Since clusters are allocated sequentially, count zeros only if
1273 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 */
1275 clusters = 0;
1276 zeros = 0;
1277 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
1278 if (test_bit(i, clustermap)) {
1279 clusters += 1 + zeros;
1280 zeros = 0;
1281 } else
1282 ++zeros;
1283 }
1284
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07001285 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
1286 * not guaranteed to be synced between boards
1287 */
1288 if (is_vsmp_box() && clusters > 1)
1289 return 1;
1290
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 /*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02001292 * If clusters > 2, then should be multi-chassis.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 * May have to revisit this when multi-core + hyperthreaded CPUs come
1294 * out, but AFAIK this will work even for them.
1295 */
1296 return (clusters > 2);
1297}
1298
1299/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001300 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001302static int __init apic_set_verbosity(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303{
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001304 if (str == NULL) {
1305 skip_ioapic_setup = 0;
1306 ioapic_force = 1;
1307 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001309 if (strcmp("debug", str) == 0)
1310 apic_verbosity = APIC_DEBUG;
1311 else if (strcmp("verbose", str) == 0)
1312 apic_verbosity = APIC_VERBOSE;
1313 else {
1314 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
1315 " use apic=verbose or apic=debug\n", str);
1316 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 }
1318
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 return 0;
1320}
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001321early_param("apic", apic_set_verbosity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02001323static __init int setup_disableapic(char *str)
1324{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 disable_apic = 1;
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001326 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001327 return 0;
1328}
1329early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001331/* same as disableapic, for compatibility */
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02001332static __init int setup_nolapic(char *str)
1333{
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001334 return setup_disableapic(str);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02001335}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001336early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337
Linus Torvalds2e7c2832007-03-23 11:32:31 -07001338static int __init parse_lapic_timer_c2_ok(char *arg)
1339{
1340 local_apic_timer_c2_ok = 1;
1341 return 0;
1342}
1343early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1344
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02001345static __init int setup_noapictimer(char *str)
1346{
Andi Kleen73dea472006-02-03 21:50:50 +01001347 if (str[0] != ' ' && str[0] != 0)
OGAWA Hirofumi9b410462006-03-31 02:30:33 -08001348 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 disable_apic_timer = 1;
OGAWA Hirofumi9b410462006-03-31 02:30:33 -08001350 return 1;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02001351}
Thomas Gleixner9f75e9b2007-10-12 23:04:23 +02001352__setup("noapictimer", setup_noapictimer);
Andi Kleen73dea472006-02-03 21:50:50 +01001353
Andi Kleen0c3749c2006-02-03 21:51:41 +01001354static __init int setup_apicpmtimer(char *s)
1355{
1356 apic_calibrate_pmtmr = 1;
Andi Kleen7fd67842006-02-16 23:42:07 +01001357 notsc_setup(NULL);
Thomas Gleixnerb8ce3352007-10-12 23:04:07 +02001358 return 0;
Andi Kleen0c3749c2006-02-03 21:51:41 +01001359}
1360__setup("apicpmtimer", setup_apicpmtimer);
1361
Yinghai Lu1e934dd2008-02-22 13:37:26 -08001362static int __init lapic_insert_resource(void)
1363{
1364 if (!apic_phys)
1365 return -1;
1366
1367 /* Put local APIC into the resource map. */
1368 lapic_resource.start = apic_phys;
1369 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1370 insert_resource(&iomem_resource, &lapic_resource);
1371
1372 return 0;
1373}
1374
1375/*
1376 * need call insert after e820_reserve_resources()
1377 * that is using request_resource
1378 */
1379late_initcall(lapic_insert_resource);