blob: b544b9fc6a9390bd9376807044d2538abb81f085 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
23
24#include "clock-local2.h"
25#include "clock-pll.h"
26
27enum {
28 GCC_BASE,
29 MMSS_BASE,
30 LPASS_BASE,
31 MSS_BASE,
32 N_BASES,
33};
34
35static void __iomem *virt_bases[N_BASES];
36
37#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
38#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
39#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
40#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
41
42#define GPLL0_MODE_REG 0x0000
43#define GPLL0_L_REG 0x0004
44#define GPLL0_M_REG 0x0008
45#define GPLL0_N_REG 0x000C
46#define GPLL0_USER_CTL_REG 0x0010
47#define GPLL0_CONFIG_CTL_REG 0x0014
48#define GPLL0_TEST_CTL_REG 0x0018
49#define GPLL0_STATUS_REG 0x001C
50
51#define GPLL1_MODE_REG 0x0040
52#define GPLL1_L_REG 0x0044
53#define GPLL1_M_REG 0x0048
54#define GPLL1_N_REG 0x004C
55#define GPLL1_USER_CTL_REG 0x0050
56#define GPLL1_CONFIG_CTL_REG 0x0054
57#define GPLL1_TEST_CTL_REG 0x0058
58#define GPLL1_STATUS_REG 0x005C
59
60#define MMPLL0_MODE_REG 0x0000
61#define MMPLL0_L_REG 0x0004
62#define MMPLL0_M_REG 0x0008
63#define MMPLL0_N_REG 0x000C
64#define MMPLL0_USER_CTL_REG 0x0010
65#define MMPLL0_CONFIG_CTL_REG 0x0014
66#define MMPLL0_TEST_CTL_REG 0x0018
67#define MMPLL0_STATUS_REG 0x001C
68
69#define MMPLL1_MODE_REG 0x0040
70#define MMPLL1_L_REG 0x0044
71#define MMPLL1_M_REG 0x0048
72#define MMPLL1_N_REG 0x004C
73#define MMPLL1_USER_CTL_REG 0x0050
74#define MMPLL1_CONFIG_CTL_REG 0x0054
75#define MMPLL1_TEST_CTL_REG 0x0058
76#define MMPLL1_STATUS_REG 0x005C
77
78#define MMPLL3_MODE_REG 0x0080
79#define MMPLL3_L_REG 0x0084
80#define MMPLL3_M_REG 0x0088
81#define MMPLL3_N_REG 0x008C
82#define MMPLL3_USER_CTL_REG 0x0090
83#define MMPLL3_CONFIG_CTL_REG 0x0094
84#define MMPLL3_TEST_CTL_REG 0x0098
85#define MMPLL3_STATUS_REG 0x009C
86
87#define LPAPLL_MODE_REG 0x0000
88#define LPAPLL_L_REG 0x0004
89#define LPAPLL_M_REG 0x0008
90#define LPAPLL_N_REG 0x000C
91#define LPAPLL_USER_CTL_REG 0x0010
92#define LPAPLL_CONFIG_CTL_REG 0x0014
93#define LPAPLL_TEST_CTL_REG 0x0018
94#define LPAPLL_STATUS_REG 0x001C
95
96#define GCC_DEBUG_CLK_CTL_REG 0x1880
97#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
98#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
99#define GCC_XO_DIV4_CBCR_REG 0x10C8
100#define APCS_GPLL_ENA_VOTE_REG 0x1480
101#define MMSS_PLL_VOTE_APCS_REG 0x0100
102#define MMSS_DEBUG_CLK_CTL_REG 0x0900
103#define LPASS_DEBUG_CLK_CTL_REG 0x29000
104#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
105
106#define USB30_MASTER_CMD_RCGR 0x03D4
107#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
108#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
109#define USB_HSIC_CMD_RCGR 0x0440
110#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
111#define USB_HS_SYSTEM_CMD_RCGR 0x0490
112#define SDCC1_APPS_CMD_RCGR 0x04D0
113#define SDCC2_APPS_CMD_RCGR 0x0510
114#define SDCC3_APPS_CMD_RCGR 0x0550
115#define SDCC4_APPS_CMD_RCGR 0x0590
116#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
117#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
118#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
119#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
120#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
121#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
122#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
123#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
124#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
125#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
126#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
127#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
128#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
129#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
130#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
131#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
132#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
133#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
134#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
135#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
136#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
137#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
138#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
139#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
140#define PDM2_CMD_RCGR 0x0CD0
141#define TSIF_REF_CMD_RCGR 0x0D90
142#define CE1_CMD_RCGR 0x1050
143#define CE2_CMD_RCGR 0x1090
144#define GP1_CMD_RCGR 0x1904
145#define GP2_CMD_RCGR 0x1944
146#define GP3_CMD_RCGR 0x1984
147#define LPAIF_SPKR_CMD_RCGR 0xA000
148#define LPAIF_PRI_CMD_RCGR 0xB000
149#define LPAIF_SEC_CMD_RCGR 0xC000
150#define LPAIF_TER_CMD_RCGR 0xD000
151#define LPAIF_QUAD_CMD_RCGR 0xE000
152#define LPAIF_PCM0_CMD_RCGR 0xF000
153#define LPAIF_PCM1_CMD_RCGR 0x10000
154#define RESAMPLER_CMD_RCGR 0x11000
155#define SLIMBUS_CMD_RCGR 0x12000
156#define LPAIF_PCMOE_CMD_RCGR 0x13000
157#define AHBFABRIC_CMD_RCGR 0x18000
158#define VCODEC0_CMD_RCGR 0x1000
159#define PCLK0_CMD_RCGR 0x2000
160#define PCLK1_CMD_RCGR 0x2020
161#define MDP_CMD_RCGR 0x2040
162#define EXTPCLK_CMD_RCGR 0x2060
163#define VSYNC_CMD_RCGR 0x2080
164#define EDPPIXEL_CMD_RCGR 0x20A0
165#define EDPLINK_CMD_RCGR 0x20C0
166#define EDPAUX_CMD_RCGR 0x20E0
167#define HDMI_CMD_RCGR 0x2100
168#define BYTE0_CMD_RCGR 0x2120
169#define BYTE1_CMD_RCGR 0x2140
170#define ESC0_CMD_RCGR 0x2160
171#define ESC1_CMD_RCGR 0x2180
172#define CSI0PHYTIMER_CMD_RCGR 0x3000
173#define CSI1PHYTIMER_CMD_RCGR 0x3030
174#define CSI2PHYTIMER_CMD_RCGR 0x3060
175#define CSI0_CMD_RCGR 0x3090
176#define CSI1_CMD_RCGR 0x3100
177#define CSI2_CMD_RCGR 0x3160
178#define CSI3_CMD_RCGR 0x31C0
179#define CCI_CMD_RCGR 0x3300
180#define MCLK0_CMD_RCGR 0x3360
181#define MCLK1_CMD_RCGR 0x3390
182#define MCLK2_CMD_RCGR 0x33C0
183#define MCLK3_CMD_RCGR 0x33F0
184#define MMSS_GP0_CMD_RCGR 0x3420
185#define MMSS_GP1_CMD_RCGR 0x3450
186#define JPEG0_CMD_RCGR 0x3500
187#define JPEG1_CMD_RCGR 0x3520
188#define JPEG2_CMD_RCGR 0x3540
189#define VFE0_CMD_RCGR 0x3600
190#define VFE1_CMD_RCGR 0x3620
191#define CPP_CMD_RCGR 0x3640
192#define GFX3D_CMD_RCGR 0x4000
193#define RBCPR_CMD_RCGR 0x4060
194#define AHB_CMD_RCGR 0x5000
195#define AXI_CMD_RCGR 0x5040
196#define OCMEMNOC_CMD_RCGR 0x5090
197
198#define MMSS_BCR 0x0240
199#define USB_30_BCR 0x03C0
200#define USB3_PHY_BCR 0x03FC
201#define USB_HS_HSIC_BCR 0x0400
202#define USB_HS_BCR 0x0480
203#define SDCC1_BCR 0x04C0
204#define SDCC2_BCR 0x0500
205#define SDCC3_BCR 0x0540
206#define SDCC4_BCR 0x0580
207#define BLSP1_BCR 0x05C0
208#define BLSP1_QUP1_BCR 0x0640
209#define BLSP1_UART1_BCR 0x0680
210#define BLSP1_QUP2_BCR 0x06C0
211#define BLSP1_UART2_BCR 0x0700
212#define BLSP1_QUP3_BCR 0x0740
213#define BLSP1_UART3_BCR 0x0780
214#define BLSP1_QUP4_BCR 0x07C0
215#define BLSP1_UART4_BCR 0x0800
216#define BLSP1_QUP5_BCR 0x0840
217#define BLSP1_UART5_BCR 0x0880
218#define BLSP1_QUP6_BCR 0x08C0
219#define BLSP1_UART6_BCR 0x0900
220#define BLSP2_BCR 0x0940
221#define BLSP2_QUP1_BCR 0x0980
222#define BLSP2_UART1_BCR 0x09C0
223#define BLSP2_QUP2_BCR 0x0A00
224#define BLSP2_UART2_BCR 0x0A40
225#define BLSP2_QUP3_BCR 0x0A80
226#define BLSP2_UART3_BCR 0x0AC0
227#define BLSP2_QUP4_BCR 0x0B00
228#define BLSP2_UART4_BCR 0x0B40
229#define BLSP2_QUP5_BCR 0x0B80
230#define BLSP2_UART5_BCR 0x0BC0
231#define BLSP2_QUP6_BCR 0x0C00
232#define BLSP2_UART6_BCR 0x0C40
233#define PDM_BCR 0x0CC0
234#define PRNG_BCR 0x0D00
235#define BAM_DMA_BCR 0x0D40
236#define TSIF_BCR 0x0D80
237#define CE1_BCR 0x1040
238#define CE2_BCR 0x1080
239#define AUDIO_CORE_BCR 0x4000
240#define VENUS0_BCR 0x1020
241#define MDSS_BCR 0x2300
242#define CAMSS_PHY0_BCR 0x3020
243#define CAMSS_PHY1_BCR 0x3050
244#define CAMSS_PHY2_BCR 0x3080
245#define CAMSS_CSI0_BCR 0x30B0
246#define CAMSS_CSI0PHY_BCR 0x30C0
247#define CAMSS_CSI0RDI_BCR 0x30D0
248#define CAMSS_CSI0PIX_BCR 0x30E0
249#define CAMSS_CSI1_BCR 0x3120
250#define CAMSS_CSI1PHY_BCR 0x3130
251#define CAMSS_CSI1RDI_BCR 0x3140
252#define CAMSS_CSI1PIX_BCR 0x3150
253#define CAMSS_CSI2_BCR 0x3180
254#define CAMSS_CSI2PHY_BCR 0x3190
255#define CAMSS_CSI2RDI_BCR 0x31A0
256#define CAMSS_CSI2PIX_BCR 0x31B0
257#define CAMSS_CSI3_BCR 0x31E0
258#define CAMSS_CSI3PHY_BCR 0x31F0
259#define CAMSS_CSI3RDI_BCR 0x3200
260#define CAMSS_CSI3PIX_BCR 0x3210
261#define CAMSS_ISPIF_BCR 0x3220
262#define CAMSS_CCI_BCR 0x3340
263#define CAMSS_MCLK0_BCR 0x3380
264#define CAMSS_MCLK1_BCR 0x33B0
265#define CAMSS_MCLK2_BCR 0x33E0
266#define CAMSS_MCLK3_BCR 0x3410
267#define CAMSS_GP0_BCR 0x3440
268#define CAMSS_GP1_BCR 0x3470
269#define CAMSS_TOP_BCR 0x3480
270#define CAMSS_MICRO_BCR 0x3490
271#define CAMSS_JPEG_BCR 0x35A0
272#define CAMSS_VFE_BCR 0x36A0
273#define CAMSS_CSI_VFE0_BCR 0x3700
274#define CAMSS_CSI_VFE1_BCR 0x3710
275#define OCMEMNOC_BCR 0x50B0
276#define MMSSNOCAHB_BCR 0x5020
277#define MMSSNOCAXI_BCR 0x5060
278#define OXILI_GFX3D_CBCR 0x4028
279#define OXILICX_AHB_CBCR 0x403C
280#define OXILICX_AXI_CBCR 0x4038
281#define OXILI_BCR 0x4020
282#define OXILICX_BCR 0x4030
283
284#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
285#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
286#define MMSS_NOC_CFG_AHB_CBCR 0x024C
287
288#define USB30_MASTER_CBCR 0x03C8
289#define USB30_MOCK_UTMI_CBCR 0x03D0
290#define USB_HSIC_AHB_CBCR 0x0408
291#define USB_HSIC_SYSTEM_CBCR 0x040C
292#define USB_HSIC_CBCR 0x0410
293#define USB_HSIC_IO_CAL_CBCR 0x0414
294#define USB_HS_SYSTEM_CBCR 0x0484
295#define USB_HS_AHB_CBCR 0x0488
296#define SDCC1_APPS_CBCR 0x04C4
297#define SDCC1_AHB_CBCR 0x04C8
298#define SDCC2_APPS_CBCR 0x0504
299#define SDCC2_AHB_CBCR 0x0508
300#define SDCC3_APPS_CBCR 0x0544
301#define SDCC3_AHB_CBCR 0x0548
302#define SDCC4_APPS_CBCR 0x0584
303#define SDCC4_AHB_CBCR 0x0588
304#define BLSP1_AHB_CBCR 0x05C4
305#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
306#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
307#define BLSP1_UART1_APPS_CBCR 0x0684
308#define BLSP1_UART1_SIM_CBCR 0x0688
309#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
310#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
311#define BLSP1_UART2_APPS_CBCR 0x0704
312#define BLSP1_UART2_SIM_CBCR 0x0708
313#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
314#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
315#define BLSP1_UART3_APPS_CBCR 0x0784
316#define BLSP1_UART3_SIM_CBCR 0x0788
317#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
318#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
319#define BLSP1_UART4_APPS_CBCR 0x0804
320#define BLSP1_UART4_SIM_CBCR 0x0808
321#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
322#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
323#define BLSP1_UART5_APPS_CBCR 0x0884
324#define BLSP1_UART5_SIM_CBCR 0x0888
325#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
326#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
327#define BLSP1_UART6_APPS_CBCR 0x0904
328#define BLSP1_UART6_SIM_CBCR 0x0908
329#define BLSP2_AHB_CBCR 0x0944
330#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
331#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
332#define BLSP2_UART1_APPS_CBCR 0x09C4
333#define BLSP2_UART1_SIM_CBCR 0x09C8
334#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
335#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
336#define BLSP2_UART2_APPS_CBCR 0x0A44
337#define BLSP2_UART2_SIM_CBCR 0x0A48
338#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
339#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
340#define BLSP2_UART3_APPS_CBCR 0x0AC4
341#define BLSP2_UART3_SIM_CBCR 0x0AC8
342#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
343#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
344#define BLSP2_UART4_APPS_CBCR 0x0B44
345#define BLSP2_UART4_SIM_CBCR 0x0B48
346#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
347#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
348#define BLSP2_UART5_APPS_CBCR 0x0BC4
349#define BLSP2_UART5_SIM_CBCR 0x0BC8
350#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
351#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
352#define BLSP2_UART6_APPS_CBCR 0x0C44
353#define BLSP2_UART6_SIM_CBCR 0x0C48
354#define PDM_AHB_CBCR 0x0CC4
355#define PDM_XO4_CBCR 0x0CC8
356#define PDM2_CBCR 0x0CCC
357#define PRNG_AHB_CBCR 0x0D04
358#define BAM_DMA_AHB_CBCR 0x0D44
359#define TSIF_AHB_CBCR 0x0D84
360#define TSIF_REF_CBCR 0x0D88
361#define MSG_RAM_AHB_CBCR 0x0E44
362#define CE1_CBCR 0x1044
363#define CE1_AXI_CBCR 0x1048
364#define CE1_AHB_CBCR 0x104C
365#define CE2_CBCR 0x1084
366#define CE2_AXI_CBCR 0x1088
367#define CE2_AHB_CBCR 0x108C
368#define GCC_AHB_CBCR 0x10C0
369#define GP1_CBCR 0x1900
370#define GP2_CBCR 0x1940
371#define GP3_CBCR 0x1980
372#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
373#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
374#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
375#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
376#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
377#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
378#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
379#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
380#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
381#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
382#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
383#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
384#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
385#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
386#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
387#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
388#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
389#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
390#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
391#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
392#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
393#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
394#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
395#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
396#define VENUS0_VCODEC0_CBCR 0x1028
397#define VENUS0_AHB_CBCR 0x1030
398#define VENUS0_AXI_CBCR 0x1034
399#define VENUS0_OCMEMNOC_CBCR 0x1038
400#define MDSS_AHB_CBCR 0x2308
401#define MDSS_HDMI_AHB_CBCR 0x230C
402#define MDSS_AXI_CBCR 0x2310
403#define MDSS_PCLK0_CBCR 0x2314
404#define MDSS_PCLK1_CBCR 0x2318
405#define MDSS_MDP_CBCR 0x231C
406#define MDSS_MDP_LUT_CBCR 0x2320
407#define MDSS_EXTPCLK_CBCR 0x2324
408#define MDSS_VSYNC_CBCR 0x2328
409#define MDSS_EDPPIXEL_CBCR 0x232C
410#define MDSS_EDPLINK_CBCR 0x2330
411#define MDSS_EDPAUX_CBCR 0x2334
412#define MDSS_HDMI_CBCR 0x2338
413#define MDSS_BYTE0_CBCR 0x233C
414#define MDSS_BYTE1_CBCR 0x2340
415#define MDSS_ESC0_CBCR 0x2344
416#define MDSS_ESC1_CBCR 0x2348
417#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
418#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
419#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
420#define CAMSS_CSI0_CBCR 0x30B4
421#define CAMSS_CSI0_AHB_CBCR 0x30BC
422#define CAMSS_CSI0PHY_CBCR 0x30C4
423#define CAMSS_CSI0RDI_CBCR 0x30D4
424#define CAMSS_CSI0PIX_CBCR 0x30E4
425#define CAMSS_CSI1_CBCR 0x3124
426#define CAMSS_CSI1_AHB_CBCR 0x3128
427#define CAMSS_CSI1PHY_CBCR 0x3134
428#define CAMSS_CSI1RDI_CBCR 0x3144
429#define CAMSS_CSI1PIX_CBCR 0x3154
430#define CAMSS_CSI2_CBCR 0x3184
431#define CAMSS_CSI2_AHB_CBCR 0x3188
432#define CAMSS_CSI2PHY_CBCR 0x3194
433#define CAMSS_CSI2RDI_CBCR 0x31A4
434#define CAMSS_CSI2PIX_CBCR 0x31B4
435#define CAMSS_CSI3_CBCR 0x31E4
436#define CAMSS_CSI3_AHB_CBCR 0x31E8
437#define CAMSS_CSI3PHY_CBCR 0x31F4
438#define CAMSS_CSI3RDI_CBCR 0x3204
439#define CAMSS_CSI3PIX_CBCR 0x3214
440#define CAMSS_ISPIF_AHB_CBCR 0x3224
441#define CAMSS_CCI_CCI_CBCR 0x3344
442#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
443#define CAMSS_MCLK0_CBCR 0x3384
444#define CAMSS_MCLK1_CBCR 0x33B4
445#define CAMSS_MCLK2_CBCR 0x33E4
446#define CAMSS_MCLK3_CBCR 0x3414
447#define CAMSS_GP0_CBCR 0x3444
448#define CAMSS_GP1_CBCR 0x3474
449#define CAMSS_TOP_AHB_CBCR 0x3484
450#define CAMSS_MICRO_AHB_CBCR 0x3494
451#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
452#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
453#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
454#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
455#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
456#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
457#define CAMSS_VFE_VFE0_CBCR 0x36A8
458#define CAMSS_VFE_VFE1_CBCR 0x36AC
459#define CAMSS_VFE_CPP_CBCR 0x36B0
460#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
461#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
462#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
463#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
464#define CAMSS_CSI_VFE0_CBCR 0x3704
465#define CAMSS_CSI_VFE1_CBCR 0x3714
466#define MMSS_MMSSNOC_AXI_CBCR 0x506C
467#define MMSS_MMSSNOC_AHB_CBCR 0x5024
468#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
469#define MMSS_MISC_AHB_CBCR 0x502C
470#define MMSS_S0_AXI_CBCR 0x5064
471#define OCMEMNOC_CBCR 0x50B4
472
473#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
474#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
475
476/* Mux source select values */
477#define cxo_source_val 0
478#define gpll0_source_val 1
479#define gpll1_source_val 2
480#define gnd_source_val 5
481#define mmpll0_mm_source_val 1
482#define mmpll1_mm_source_val 2
483#define mmpll3_mm_source_val 3
484#define gpll0_mm_source_val 5
485#define cxo_mm_source_val 0
486#define mm_gnd_source_val 6
487#define gpll1_hsic_source_val 4
488#define cxo_lpass_source_val 0
489#define lpapll0_lpass_source_val 1
490#define gpll0_lpass_source_val 5
491#define edppll_270_mm_source_val 4
492#define edppll_350_mm_source_val 4
493#define dsipll_750_mm_source_val 1
494#define dsipll_250_mm_source_val 2
495#define hdmipll_297_mm_source_val 3
496
497#define F(f, s, div, m, n) \
498 { \
499 .freq_hz = (f), \
500 .src_clk = &s##_clk_src.c, \
501 .m_val = (m), \
502 .n_val = ~((n)-(m)), \
503 .d_val = ~(n),\
504 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
505 | BVAL(10, 8, s##_source_val), \
506 }
507
508#define F_MM(f, s, div, m, n) \
509 { \
510 .freq_hz = (f), \
511 .src_clk = &s##_clk_src.c, \
512 .m_val = (m), \
513 .n_val = ~((n)-(m)), \
514 .d_val = ~(n),\
515 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
516 | BVAL(10, 8, s##_mm_source_val), \
517 }
518
519#define F_MDSS(f, s, div, m, n) \
520 { \
521 .freq_hz = (f), \
522 .m_val = (m), \
523 .n_val = ~((n)-(m)), \
524 .d_val = ~(n),\
525 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
526 | BVAL(10, 8, s##_mm_source_val), \
527 }
528
529#define F_HSIC(f, s, div, m, n) \
530 { \
531 .freq_hz = (f), \
532 .src_clk = &s##_clk_src.c, \
533 .m_val = (m), \
534 .n_val = ~((n)-(m)), \
535 .d_val = ~(n),\
536 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
537 | BVAL(10, 8, s##_hsic_source_val), \
538 }
539
540#define F_LPASS(f, s, div, m, n) \
541 { \
542 .freq_hz = (f), \
543 .src_clk = &s##_clk_src.c, \
544 .m_val = (m), \
545 .n_val = ~((n)-(m)), \
546 .d_val = ~(n),\
547 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
548 | BVAL(10, 8, s##_lpass_source_val), \
549 }
550
551#define VDD_DIG_FMAX_MAP1(l1, f1) \
552 .vdd_class = &vdd_dig, \
553 .fmax[VDD_DIG_##l1] = (f1)
554#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
555 .vdd_class = &vdd_dig, \
556 .fmax[VDD_DIG_##l1] = (f1), \
557 .fmax[VDD_DIG_##l2] = (f2)
558#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
559 .vdd_class = &vdd_dig, \
560 .fmax[VDD_DIG_##l1] = (f1), \
561 .fmax[VDD_DIG_##l2] = (f2), \
562 .fmax[VDD_DIG_##l3] = (f3)
563
564enum vdd_dig_levels {
565 VDD_DIG_NONE,
566 VDD_DIG_LOW,
567 VDD_DIG_NOMINAL,
568 VDD_DIG_HIGH
569};
570
571static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
572{
573 /* TODO: Actually call into regulator APIs to set VDD_DIG here. */
574 return 0;
575}
576
577static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
578
579static int cxo_clk_enable(struct clk *clk)
580{
581 /* TODO: Remove from here once the rpm xo clock is ready. */
582 return 0;
583}
584
585static void cxo_clk_disable(struct clk *clk)
586{
587 /* TODO: Remove from here once the rpm xo clock is ready. */
588 return;
589}
590
591static struct clk_ops clk_ops_cxo = {
592 .enable = cxo_clk_enable,
593 .disable = cxo_clk_disable,
594};
595
596static struct fixed_clk cxo_clk_src = {
597 .c = {
598 .rate = 19200000,
599 .dbg_name = "cxo_clk_src",
600 .ops = &clk_ops_cxo,
601 .warned = true,
602 CLK_INIT(cxo_clk_src.c),
603 },
604};
605
606static struct pll_vote_clk gpll0_clk_src = {
607 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
608 .en_mask = BIT(0),
609 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
610 .status_mask = BIT(17),
611 .parent = &cxo_clk_src.c,
612 .base = &virt_bases[GCC_BASE],
613 .c = {
614 .rate = 600000000,
615 .dbg_name = "gpll0_clk_src",
616 .ops = &clk_ops_pll_vote,
617 .warned = true,
618 CLK_INIT(gpll0_clk_src.c),
619 },
620};
621
622static struct pll_vote_clk gpll1_clk_src = {
623 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
624 .en_mask = BIT(1),
625 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
626 .status_mask = BIT(17),
627 .parent = &cxo_clk_src.c,
628 .base = &virt_bases[GCC_BASE],
629 .c = {
630 .rate = 480000000,
631 .dbg_name = "gpll1_clk_src",
632 .ops = &clk_ops_pll_vote,
633 .warned = true,
634 CLK_INIT(gpll1_clk_src.c),
635 },
636};
637
638static struct pll_vote_clk lpapll0_clk_src = {
639 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
640 .en_mask = BIT(0),
641 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
642 .status_mask = BIT(17),
643 .parent = &cxo_clk_src.c,
644 .base = &virt_bases[LPASS_BASE],
645 .c = {
646 .rate = 491520000,
647 .dbg_name = "lpapll0_clk_src",
648 .ops = &clk_ops_pll_vote,
649 .warned = true,
650 CLK_INIT(lpapll0_clk_src.c),
651 },
652};
653
654static struct pll_vote_clk mmpll0_clk_src = {
655 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
656 .en_mask = BIT(0),
657 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
658 .status_mask = BIT(17),
659 .parent = &cxo_clk_src.c,
660 .base = &virt_bases[MMSS_BASE],
661 .c = {
662 .dbg_name = "mmpll0_clk_src",
663 .rate = 800000000,
664 .ops = &clk_ops_pll_vote,
665 .warned = true,
666 CLK_INIT(mmpll0_clk_src.c),
667 },
668};
669
670static struct pll_vote_clk mmpll1_clk_src = {
671 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
672 .en_mask = BIT(1),
673 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
674 .status_mask = BIT(17),
675 .parent = &cxo_clk_src.c,
676 .base = &virt_bases[MMSS_BASE],
677 .c = {
678 .dbg_name = "mmpll1_clk_src",
679 .rate = 1000000000,
680 .ops = &clk_ops_pll_vote,
681 .warned = true,
682 CLK_INIT(mmpll1_clk_src.c),
683 },
684};
685
686static struct pll_clk mmpll3_clk_src = {
687 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
688 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
689 .parent = &cxo_clk_src.c,
690 .base = &virt_bases[MMSS_BASE],
691 .c = {
692 .dbg_name = "mmpll3_clk_src",
693 .rate = 1000000000,
694 .ops = &clk_ops_local_pll,
695 CLK_INIT(mmpll3_clk_src.c),
696 },
697};
698
699static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
700 F(125000000, gpll0, 1, 5, 24),
701 F_END
702};
703
704static struct rcg_clk usb30_master_clk_src = {
705 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
706 .set_rate = set_rate_mnd,
707 .freq_tbl = ftbl_gcc_usb30_master_clk,
708 .current_freq = &rcg_dummy_freq,
709 .base = &virt_bases[GCC_BASE],
710 .c = {
711 .dbg_name = "usb30_master_clk_src",
712 .ops = &clk_ops_rcg_mnd,
713 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
714 CLK_INIT(usb30_master_clk_src.c),
715 },
716};
717
718static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
719 F( 960000, cxo, 10, 1, 2),
720 F( 4800000, cxo, 4, 0, 0),
721 F( 9600000, cxo, 2, 0, 0),
722 F(15000000, gpll0, 10, 1, 4),
723 F(19200000, cxo, 1, 0, 0),
724 F(25000000, gpll0, 12, 1, 2),
725 F(50000000, gpll0, 12, 0, 0),
726 F_END
727};
728
729static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
730 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
731 .set_rate = set_rate_mnd,
732 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
733 .current_freq = &rcg_dummy_freq,
734 .base = &virt_bases[GCC_BASE],
735 .c = {
736 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
737 .ops = &clk_ops_rcg_mnd,
738 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
739 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
740 },
741};
742
743static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
744 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
745 .set_rate = set_rate_mnd,
746 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
747 .current_freq = &rcg_dummy_freq,
748 .base = &virt_bases[GCC_BASE],
749 .c = {
750 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
751 .ops = &clk_ops_rcg_mnd,
752 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
753 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
754 },
755};
756
757static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
758 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
759 .set_rate = set_rate_mnd,
760 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
761 .current_freq = &rcg_dummy_freq,
762 .base = &virt_bases[GCC_BASE],
763 .c = {
764 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
765 .ops = &clk_ops_rcg_mnd,
766 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
767 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
768 },
769};
770
771static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
772 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
773 .set_rate = set_rate_mnd,
774 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
775 .current_freq = &rcg_dummy_freq,
776 .base = &virt_bases[GCC_BASE],
777 .c = {
778 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
779 .ops = &clk_ops_rcg_mnd,
780 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
781 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
782 },
783};
784
785static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
786 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
787 .set_rate = set_rate_mnd,
788 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
789 .current_freq = &rcg_dummy_freq,
790 .base = &virt_bases[GCC_BASE],
791 .c = {
792 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
793 .ops = &clk_ops_rcg_mnd,
794 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
795 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
796 },
797};
798
799static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
800 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
801 .set_rate = set_rate_mnd,
802 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
803 .current_freq = &rcg_dummy_freq,
804 .base = &virt_bases[GCC_BASE],
805 .c = {
806 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
807 .ops = &clk_ops_rcg_mnd,
808 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
809 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
810 },
811};
812
813static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
814 F( 3686400, gpll0, 1, 96, 15625),
815 F( 7372800, gpll0, 1, 192, 15625),
816 F(14745600, gpll0, 1, 384, 15625),
817 F(16000000, gpll0, 5, 2, 15),
818 F(19200000, cxo, 1, 0, 0),
819 F(24000000, gpll0, 5, 1, 5),
820 F(32000000, gpll0, 1, 4, 75),
821 F(40000000, gpll0, 15, 0, 0),
822 F(46400000, gpll0, 1, 29, 375),
823 F(48000000, gpll0, 12.5, 0, 0),
824 F(51200000, gpll0, 1, 32, 375),
825 F(56000000, gpll0, 1, 7, 75),
826 F(58982400, gpll0, 1, 1536, 15625),
827 F(60000000, gpll0, 10, 0, 0),
828 F_END
829};
830
831static struct rcg_clk blsp1_uart1_apps_clk_src = {
832 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
833 .set_rate = set_rate_mnd,
834 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
835 .current_freq = &rcg_dummy_freq,
836 .base = &virt_bases[GCC_BASE],
837 .c = {
838 .dbg_name = "blsp1_uart1_apps_clk_src",
839 .ops = &clk_ops_rcg_mnd,
840 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
841 CLK_INIT(blsp1_uart1_apps_clk_src.c),
842 },
843};
844
845static struct rcg_clk blsp1_uart2_apps_clk_src = {
846 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
847 .set_rate = set_rate_mnd,
848 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
849 .current_freq = &rcg_dummy_freq,
850 .base = &virt_bases[GCC_BASE],
851 .c = {
852 .dbg_name = "blsp1_uart2_apps_clk_src",
853 .ops = &clk_ops_rcg_mnd,
854 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
855 CLK_INIT(blsp1_uart2_apps_clk_src.c),
856 },
857};
858
859static struct rcg_clk blsp1_uart3_apps_clk_src = {
860 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
861 .set_rate = set_rate_mnd,
862 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
863 .current_freq = &rcg_dummy_freq,
864 .base = &virt_bases[GCC_BASE],
865 .c = {
866 .dbg_name = "blsp1_uart3_apps_clk_src",
867 .ops = &clk_ops_rcg_mnd,
868 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
869 CLK_INIT(blsp1_uart3_apps_clk_src.c),
870 },
871};
872
873static struct rcg_clk blsp1_uart4_apps_clk_src = {
874 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
875 .set_rate = set_rate_mnd,
876 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
877 .current_freq = &rcg_dummy_freq,
878 .base = &virt_bases[GCC_BASE],
879 .c = {
880 .dbg_name = "blsp1_uart4_apps_clk_src",
881 .ops = &clk_ops_rcg_mnd,
882 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
883 CLK_INIT(blsp1_uart4_apps_clk_src.c),
884 },
885};
886
887static struct rcg_clk blsp1_uart5_apps_clk_src = {
888 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
889 .set_rate = set_rate_mnd,
890 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
891 .current_freq = &rcg_dummy_freq,
892 .base = &virt_bases[GCC_BASE],
893 .c = {
894 .dbg_name = "blsp1_uart5_apps_clk_src",
895 .ops = &clk_ops_rcg_mnd,
896 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
897 CLK_INIT(blsp1_uart5_apps_clk_src.c),
898 },
899};
900
901static struct rcg_clk blsp1_uart6_apps_clk_src = {
902 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
903 .set_rate = set_rate_mnd,
904 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
905 .current_freq = &rcg_dummy_freq,
906 .base = &virt_bases[GCC_BASE],
907 .c = {
908 .dbg_name = "blsp1_uart6_apps_clk_src",
909 .ops = &clk_ops_rcg_mnd,
910 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
911 CLK_INIT(blsp1_uart6_apps_clk_src.c),
912 },
913};
914
915static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
916 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
917 .set_rate = set_rate_mnd,
918 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
919 .current_freq = &rcg_dummy_freq,
920 .base = &virt_bases[GCC_BASE],
921 .c = {
922 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
923 .ops = &clk_ops_rcg_mnd,
924 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
925 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
926 },
927};
928
929static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
930 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
931 .set_rate = set_rate_mnd,
932 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
933 .current_freq = &rcg_dummy_freq,
934 .base = &virt_bases[GCC_BASE],
935 .c = {
936 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
937 .ops = &clk_ops_rcg_mnd,
938 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
939 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
940 },
941};
942
943static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
944 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
945 .set_rate = set_rate_mnd,
946 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
947 .current_freq = &rcg_dummy_freq,
948 .base = &virt_bases[GCC_BASE],
949 .c = {
950 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
951 .ops = &clk_ops_rcg_mnd,
952 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
953 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
954 },
955};
956
957static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
958 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
959 .set_rate = set_rate_mnd,
960 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
961 .current_freq = &rcg_dummy_freq,
962 .base = &virt_bases[GCC_BASE],
963 .c = {
964 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
965 .ops = &clk_ops_rcg_mnd,
966 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
967 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
968 },
969};
970
971static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
972 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
973 .set_rate = set_rate_mnd,
974 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
975 .current_freq = &rcg_dummy_freq,
976 .base = &virt_bases[GCC_BASE],
977 .c = {
978 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
979 .ops = &clk_ops_rcg_mnd,
980 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
981 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
982 },
983};
984
985static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
986 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
987 .set_rate = set_rate_mnd,
988 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
989 .current_freq = &rcg_dummy_freq,
990 .base = &virt_bases[GCC_BASE],
991 .c = {
992 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
993 .ops = &clk_ops_rcg_mnd,
994 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
995 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
996 },
997};
998
999static struct rcg_clk blsp2_uart1_apps_clk_src = {
1000 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1001 .set_rate = set_rate_mnd,
1002 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1003 .current_freq = &rcg_dummy_freq,
1004 .base = &virt_bases[GCC_BASE],
1005 .c = {
1006 .dbg_name = "blsp2_uart1_apps_clk_src",
1007 .ops = &clk_ops_rcg_mnd,
1008 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1009 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1010 },
1011};
1012
1013static struct rcg_clk blsp2_uart2_apps_clk_src = {
1014 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1015 .set_rate = set_rate_mnd,
1016 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1017 .current_freq = &rcg_dummy_freq,
1018 .base = &virt_bases[GCC_BASE],
1019 .c = {
1020 .dbg_name = "blsp2_uart2_apps_clk_src",
1021 .ops = &clk_ops_rcg_mnd,
1022 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1023 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1024 },
1025};
1026
1027static struct rcg_clk blsp2_uart3_apps_clk_src = {
1028 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1029 .set_rate = set_rate_mnd,
1030 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1031 .current_freq = &rcg_dummy_freq,
1032 .base = &virt_bases[GCC_BASE],
1033 .c = {
1034 .dbg_name = "blsp2_uart3_apps_clk_src",
1035 .ops = &clk_ops_rcg_mnd,
1036 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1037 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1038 },
1039};
1040
1041static struct rcg_clk blsp2_uart4_apps_clk_src = {
1042 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1043 .set_rate = set_rate_mnd,
1044 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1045 .current_freq = &rcg_dummy_freq,
1046 .base = &virt_bases[GCC_BASE],
1047 .c = {
1048 .dbg_name = "blsp2_uart4_apps_clk_src",
1049 .ops = &clk_ops_rcg_mnd,
1050 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1051 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1052 },
1053};
1054
1055static struct rcg_clk blsp2_uart5_apps_clk_src = {
1056 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1057 .set_rate = set_rate_mnd,
1058 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1059 .current_freq = &rcg_dummy_freq,
1060 .base = &virt_bases[GCC_BASE],
1061 .c = {
1062 .dbg_name = "blsp2_uart5_apps_clk_src",
1063 .ops = &clk_ops_rcg_mnd,
1064 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1065 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1066 },
1067};
1068
1069static struct rcg_clk blsp2_uart6_apps_clk_src = {
1070 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1071 .set_rate = set_rate_mnd,
1072 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1073 .current_freq = &rcg_dummy_freq,
1074 .base = &virt_bases[GCC_BASE],
1075 .c = {
1076 .dbg_name = "blsp2_uart6_apps_clk_src",
1077 .ops = &clk_ops_rcg_mnd,
1078 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1079 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1080 },
1081};
1082
1083static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1084 F( 50000000, gpll0, 12, 0, 0),
1085 F(100000000, gpll0, 6, 0, 0),
1086 F_END
1087};
1088
1089static struct rcg_clk ce1_clk_src = {
1090 .cmd_rcgr_reg = CE1_CMD_RCGR,
1091 .set_rate = set_rate_hid,
1092 .freq_tbl = ftbl_gcc_ce1_clk,
1093 .current_freq = &rcg_dummy_freq,
1094 .base = &virt_bases[GCC_BASE],
1095 .c = {
1096 .dbg_name = "ce1_clk_src",
1097 .ops = &clk_ops_rcg,
1098 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1099 CLK_INIT(ce1_clk_src.c),
1100 },
1101};
1102
1103static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1104 F( 50000000, gpll0, 12, 0, 0),
1105 F(100000000, gpll0, 6, 0, 0),
1106 F_END
1107};
1108
1109static struct rcg_clk ce2_clk_src = {
1110 .cmd_rcgr_reg = CE2_CMD_RCGR,
1111 .set_rate = set_rate_hid,
1112 .freq_tbl = ftbl_gcc_ce2_clk,
1113 .current_freq = &rcg_dummy_freq,
1114 .base = &virt_bases[GCC_BASE],
1115 .c = {
1116 .dbg_name = "ce2_clk_src",
1117 .ops = &clk_ops_rcg,
1118 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1119 CLK_INIT(ce2_clk_src.c),
1120 },
1121};
1122
1123static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1124 F(19200000, cxo, 1, 0, 0),
1125 F_END
1126};
1127
1128static struct rcg_clk gp1_clk_src = {
1129 .cmd_rcgr_reg = GP1_CMD_RCGR,
1130 .set_rate = set_rate_mnd,
1131 .freq_tbl = ftbl_gcc_gp_clk,
1132 .current_freq = &rcg_dummy_freq,
1133 .base = &virt_bases[GCC_BASE],
1134 .c = {
1135 .dbg_name = "gp1_clk_src",
1136 .ops = &clk_ops_rcg_mnd,
1137 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1138 CLK_INIT(gp1_clk_src.c),
1139 },
1140};
1141
1142static struct rcg_clk gp2_clk_src = {
1143 .cmd_rcgr_reg = GP2_CMD_RCGR,
1144 .set_rate = set_rate_mnd,
1145 .freq_tbl = ftbl_gcc_gp_clk,
1146 .current_freq = &rcg_dummy_freq,
1147 .base = &virt_bases[GCC_BASE],
1148 .c = {
1149 .dbg_name = "gp2_clk_src",
1150 .ops = &clk_ops_rcg_mnd,
1151 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1152 CLK_INIT(gp2_clk_src.c),
1153 },
1154};
1155
1156static struct rcg_clk gp3_clk_src = {
1157 .cmd_rcgr_reg = GP3_CMD_RCGR,
1158 .set_rate = set_rate_mnd,
1159 .freq_tbl = ftbl_gcc_gp_clk,
1160 .current_freq = &rcg_dummy_freq,
1161 .base = &virt_bases[GCC_BASE],
1162 .c = {
1163 .dbg_name = "gp3_clk_src",
1164 .ops = &clk_ops_rcg_mnd,
1165 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1166 CLK_INIT(gp3_clk_src.c),
1167 },
1168};
1169
1170static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1171 F(60000000, gpll0, 10, 0, 0),
1172 F_END
1173};
1174
1175static struct rcg_clk pdm2_clk_src = {
1176 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1177 .set_rate = set_rate_hid,
1178 .freq_tbl = ftbl_gcc_pdm2_clk,
1179 .current_freq = &rcg_dummy_freq,
1180 .base = &virt_bases[GCC_BASE],
1181 .c = {
1182 .dbg_name = "pdm2_clk_src",
1183 .ops = &clk_ops_rcg,
1184 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1185 CLK_INIT(pdm2_clk_src.c),
1186 },
1187};
1188
1189static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1190 F( 144000, cxo, 16, 3, 25),
1191 F( 400000, cxo, 12, 1, 4),
1192 F( 20000000, gpll0, 15, 1, 2),
1193 F( 25000000, gpll0, 12, 1, 2),
1194 F( 50000000, gpll0, 12, 0, 0),
1195 F(100000000, gpll0, 6, 0, 0),
1196 F(200000000, gpll0, 3, 0, 0),
1197 F_END
1198};
1199
1200static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1201 F( 144000, cxo, 16, 3, 25),
1202 F( 400000, cxo, 12, 1, 4),
1203 F( 20000000, gpll0, 15, 1, 2),
1204 F( 25000000, gpll0, 12, 1, 2),
1205 F( 50000000, gpll0, 12, 0, 0),
1206 F(100000000, gpll0, 6, 0, 0),
1207 F_END
1208};
1209
1210static struct rcg_clk sdcc1_apps_clk_src = {
1211 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1212 .set_rate = set_rate_mnd,
1213 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1214 .current_freq = &rcg_dummy_freq,
1215 .base = &virt_bases[GCC_BASE],
1216 .c = {
1217 .dbg_name = "sdcc1_apps_clk_src",
1218 .ops = &clk_ops_rcg_mnd,
1219 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1220 CLK_INIT(sdcc1_apps_clk_src.c),
1221 },
1222};
1223
1224static struct rcg_clk sdcc2_apps_clk_src = {
1225 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1226 .set_rate = set_rate_mnd,
1227 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1228 .current_freq = &rcg_dummy_freq,
1229 .base = &virt_bases[GCC_BASE],
1230 .c = {
1231 .dbg_name = "sdcc2_apps_clk_src",
1232 .ops = &clk_ops_rcg_mnd,
1233 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1234 CLK_INIT(sdcc2_apps_clk_src.c),
1235 },
1236};
1237
1238static struct rcg_clk sdcc3_apps_clk_src = {
1239 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1240 .set_rate = set_rate_mnd,
1241 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1242 .current_freq = &rcg_dummy_freq,
1243 .base = &virt_bases[GCC_BASE],
1244 .c = {
1245 .dbg_name = "sdcc3_apps_clk_src",
1246 .ops = &clk_ops_rcg_mnd,
1247 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1248 CLK_INIT(sdcc3_apps_clk_src.c),
1249 },
1250};
1251
1252static struct rcg_clk sdcc4_apps_clk_src = {
1253 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1254 .set_rate = set_rate_mnd,
1255 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1256 .current_freq = &rcg_dummy_freq,
1257 .base = &virt_bases[GCC_BASE],
1258 .c = {
1259 .dbg_name = "sdcc4_apps_clk_src",
1260 .ops = &clk_ops_rcg_mnd,
1261 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1262 CLK_INIT(sdcc4_apps_clk_src.c),
1263 },
1264};
1265
1266static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1267 F(105000, cxo, 2, 1, 91),
1268 F_END
1269};
1270
1271static struct rcg_clk tsif_ref_clk_src = {
1272 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1273 .set_rate = set_rate_mnd,
1274 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1275 .current_freq = &rcg_dummy_freq,
1276 .base = &virt_bases[GCC_BASE],
1277 .c = {
1278 .dbg_name = "tsif_ref_clk_src",
1279 .ops = &clk_ops_rcg_mnd,
1280 VDD_DIG_FMAX_MAP1(LOW, 105500),
1281 CLK_INIT(tsif_ref_clk_src.c),
1282 },
1283};
1284
1285static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1286 F(60000000, gpll0, 10, 0, 0),
1287 F_END
1288};
1289
1290static struct rcg_clk usb30_mock_utmi_clk_src = {
1291 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1292 .set_rate = set_rate_hid,
1293 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1294 .current_freq = &rcg_dummy_freq,
1295 .base = &virt_bases[GCC_BASE],
1296 .c = {
1297 .dbg_name = "usb30_mock_utmi_clk_src",
1298 .ops = &clk_ops_rcg,
1299 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1300 CLK_INIT(usb30_mock_utmi_clk_src.c),
1301 },
1302};
1303
1304static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1305 F(75000000, gpll0, 8, 0, 0),
1306 F_END
1307};
1308
1309static struct rcg_clk usb_hs_system_clk_src = {
1310 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1311 .set_rate = set_rate_hid,
1312 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1313 .current_freq = &rcg_dummy_freq,
1314 .base = &virt_bases[GCC_BASE],
1315 .c = {
1316 .dbg_name = "usb_hs_system_clk_src",
1317 .ops = &clk_ops_rcg,
1318 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1319 CLK_INIT(usb_hs_system_clk_src.c),
1320 },
1321};
1322
1323static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1324 F_HSIC(480000000, gpll1, 1, 0, 0),
1325 F_END
1326};
1327
1328static struct rcg_clk usb_hsic_clk_src = {
1329 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1330 .set_rate = set_rate_hid,
1331 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1332 .current_freq = &rcg_dummy_freq,
1333 .base = &virt_bases[GCC_BASE],
1334 .c = {
1335 .dbg_name = "usb_hsic_clk_src",
1336 .ops = &clk_ops_rcg,
1337 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1338 CLK_INIT(usb_hsic_clk_src.c),
1339 },
1340};
1341
1342static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1343 F(9600000, cxo, 2, 0, 0),
1344 F_END
1345};
1346
1347static struct rcg_clk usb_hsic_io_cal_clk_src = {
1348 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1349 .set_rate = set_rate_hid,
1350 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1351 .current_freq = &rcg_dummy_freq,
1352 .base = &virt_bases[GCC_BASE],
1353 .c = {
1354 .dbg_name = "usb_hsic_io_cal_clk_src",
1355 .ops = &clk_ops_rcg,
1356 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1357 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1358 },
1359};
1360
1361static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1362 F(75000000, gpll0, 8, 0, 0),
1363 F_END
1364};
1365
1366static struct rcg_clk usb_hsic_system_clk_src = {
1367 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1368 .set_rate = set_rate_hid,
1369 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1370 .current_freq = &rcg_dummy_freq,
1371 .base = &virt_bases[GCC_BASE],
1372 .c = {
1373 .dbg_name = "usb_hsic_system_clk_src",
1374 .ops = &clk_ops_rcg,
1375 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1376 CLK_INIT(usb_hsic_system_clk_src.c),
1377 },
1378};
1379
1380static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1381 .cbcr_reg = BAM_DMA_AHB_CBCR,
1382 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1383 .en_mask = BIT(12),
1384 .bcr_reg = BAM_DMA_BCR,
1385 .base = &virt_bases[GCC_BASE],
1386 .c = {
1387 .dbg_name = "gcc_bam_dma_ahb_clk",
1388 .ops = &clk_ops_vote,
1389 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1390 },
1391};
1392
1393static struct local_vote_clk gcc_blsp1_ahb_clk = {
1394 .cbcr_reg = BLSP1_AHB_CBCR,
1395 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1396 .en_mask = BIT(17),
1397 .bcr_reg = BLSP1_BCR,
1398 .base = &virt_bases[GCC_BASE],
1399 .c = {
1400 .dbg_name = "gcc_blsp1_ahb_clk",
1401 .ops = &clk_ops_vote,
1402 CLK_INIT(gcc_blsp1_ahb_clk.c),
1403 },
1404};
1405
1406static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1407 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1408 .parent = &cxo_clk_src.c,
1409 .has_sibling = 1,
1410 .bcr_reg = BLSP1_QUP1_BCR,
1411 .base = &virt_bases[GCC_BASE],
1412 .c = {
1413 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1414 .ops = &clk_ops_branch,
1415 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1416 },
1417};
1418
1419static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1420 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1421 .parent = &blsp1_qup1_spi_apps_clk_src.c,
1422 .bcr_reg = BLSP1_QUP1_BCR,
1423 .base = &virt_bases[GCC_BASE],
1424 .c = {
1425 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1426 .ops = &clk_ops_branch,
1427 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1428 },
1429};
1430
1431static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1432 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1433 .parent = &cxo_clk_src.c,
1434 .has_sibling = 1,
1435 .bcr_reg = BLSP1_QUP2_BCR,
1436 .base = &virt_bases[GCC_BASE],
1437 .c = {
1438 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1439 .ops = &clk_ops_branch,
1440 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1441 },
1442};
1443
1444static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1445 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1446 .parent = &blsp1_qup2_spi_apps_clk_src.c,
1447 .bcr_reg = BLSP1_QUP2_BCR,
1448 .base = &virt_bases[GCC_BASE],
1449 .c = {
1450 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1451 .ops = &clk_ops_branch,
1452 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1453 },
1454};
1455
1456static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1457 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1458 .parent = &cxo_clk_src.c,
1459 .has_sibling = 1,
1460 .bcr_reg = BLSP1_QUP3_BCR,
1461 .base = &virt_bases[GCC_BASE],
1462 .c = {
1463 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1464 .ops = &clk_ops_branch,
1465 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1466 },
1467};
1468
1469static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1470 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1471 .parent = &blsp1_qup3_spi_apps_clk_src.c,
1472 .bcr_reg = BLSP1_QUP3_BCR,
1473 .base = &virt_bases[GCC_BASE],
1474 .c = {
1475 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1476 .ops = &clk_ops_branch,
1477 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1478 },
1479};
1480
1481static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1482 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1483 .parent = &cxo_clk_src.c,
1484 .has_sibling = 1,
1485 .bcr_reg = BLSP1_QUP4_BCR,
1486 .base = &virt_bases[GCC_BASE],
1487 .c = {
1488 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1489 .ops = &clk_ops_branch,
1490 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1491 },
1492};
1493
1494static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1495 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1496 .parent = &blsp1_qup4_spi_apps_clk_src.c,
1497 .bcr_reg = BLSP1_QUP4_BCR,
1498 .base = &virt_bases[GCC_BASE],
1499 .c = {
1500 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1501 .ops = &clk_ops_branch,
1502 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1503 },
1504};
1505
1506static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1507 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1508 .parent = &cxo_clk_src.c,
1509 .has_sibling = 1,
1510 .bcr_reg = BLSP1_QUP5_BCR,
1511 .base = &virt_bases[GCC_BASE],
1512 .c = {
1513 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1514 .ops = &clk_ops_branch,
1515 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1516 },
1517};
1518
1519static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1520 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1521 .parent = &blsp1_qup5_spi_apps_clk_src.c,
1522 .bcr_reg = BLSP1_QUP5_BCR,
1523 .base = &virt_bases[GCC_BASE],
1524 .c = {
1525 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1526 .ops = &clk_ops_branch,
1527 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1528 },
1529};
1530
1531static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1532 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1533 .parent = &cxo_clk_src.c,
1534 .has_sibling = 1,
1535 .bcr_reg = BLSP1_QUP6_BCR,
1536 .base = &virt_bases[GCC_BASE],
1537 .c = {
1538 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1539 .ops = &clk_ops_branch,
1540 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1541 },
1542};
1543
1544static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1545 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1546 .parent = &blsp1_qup6_spi_apps_clk_src.c,
1547 .bcr_reg = BLSP1_QUP6_BCR,
1548 .base = &virt_bases[GCC_BASE],
1549 .c = {
1550 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1551 .ops = &clk_ops_branch,
1552 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1553 },
1554};
1555
1556static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1557 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1558 .parent = &blsp1_uart1_apps_clk_src.c,
1559 .bcr_reg = BLSP1_UART1_BCR,
1560 .base = &virt_bases[GCC_BASE],
1561 .c = {
1562 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1563 .ops = &clk_ops_branch,
1564 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1565 },
1566};
1567
1568static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1569 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1570 .parent = &blsp1_uart2_apps_clk_src.c,
1571 .bcr_reg = BLSP1_UART2_BCR,
1572 .base = &virt_bases[GCC_BASE],
1573 .c = {
1574 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1575 .ops = &clk_ops_branch,
1576 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1577 },
1578};
1579
1580static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1581 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1582 .parent = &blsp1_uart3_apps_clk_src.c,
1583 .bcr_reg = BLSP1_UART3_BCR,
1584 .base = &virt_bases[GCC_BASE],
1585 .c = {
1586 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1587 .ops = &clk_ops_branch,
1588 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1589 },
1590};
1591
1592static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1593 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1594 .parent = &blsp1_uart4_apps_clk_src.c,
1595 .bcr_reg = BLSP1_UART4_BCR,
1596 .base = &virt_bases[GCC_BASE],
1597 .c = {
1598 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1599 .ops = &clk_ops_branch,
1600 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1601 },
1602};
1603
1604static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1605 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1606 .parent = &blsp1_uart5_apps_clk_src.c,
1607 .bcr_reg = BLSP1_UART5_BCR,
1608 .base = &virt_bases[GCC_BASE],
1609 .c = {
1610 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1611 .ops = &clk_ops_branch,
1612 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1613 },
1614};
1615
1616static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1617 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1618 .parent = &blsp1_uart6_apps_clk_src.c,
1619 .bcr_reg = BLSP1_UART6_BCR,
1620 .base = &virt_bases[GCC_BASE],
1621 .c = {
1622 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1623 .ops = &clk_ops_branch,
1624 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1625 },
1626};
1627
1628static struct local_vote_clk gcc_blsp2_ahb_clk = {
1629 .cbcr_reg = BLSP2_AHB_CBCR,
1630 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1631 .en_mask = BIT(15),
1632 .bcr_reg = BLSP2_BCR,
1633 .base = &virt_bases[GCC_BASE],
1634 .c = {
1635 .dbg_name = "gcc_blsp2_ahb_clk",
1636 .ops = &clk_ops_vote,
1637 CLK_INIT(gcc_blsp2_ahb_clk.c),
1638 },
1639};
1640
1641static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1642 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1643 .parent = &cxo_clk_src.c,
1644 .has_sibling = 1,
1645 .bcr_reg = BLSP2_QUP1_BCR,
1646 .base = &virt_bases[GCC_BASE],
1647 .c = {
1648 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1649 .ops = &clk_ops_branch,
1650 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1651 },
1652};
1653
1654static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1655 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1656 .parent = &blsp2_qup1_spi_apps_clk_src.c,
1657 .bcr_reg = BLSP2_QUP1_BCR,
1658 .base = &virt_bases[GCC_BASE],
1659 .c = {
1660 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1661 .ops = &clk_ops_branch,
1662 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1663 },
1664};
1665
1666static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1667 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1668 .parent = &cxo_clk_src.c,
1669 .has_sibling = 1,
1670 .bcr_reg = BLSP2_QUP2_BCR,
1671 .base = &virt_bases[GCC_BASE],
1672 .c = {
1673 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1674 .ops = &clk_ops_branch,
1675 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1676 },
1677};
1678
1679static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1680 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1681 .parent = &blsp2_qup2_spi_apps_clk_src.c,
1682 .bcr_reg = BLSP2_QUP2_BCR,
1683 .base = &virt_bases[GCC_BASE],
1684 .c = {
1685 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1686 .ops = &clk_ops_branch,
1687 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1688 },
1689};
1690
1691static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1692 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1693 .parent = &cxo_clk_src.c,
1694 .has_sibling = 1,
1695 .bcr_reg = BLSP2_QUP3_BCR,
1696 .base = &virt_bases[GCC_BASE],
1697 .c = {
1698 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1699 .ops = &clk_ops_branch,
1700 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1701 },
1702};
1703
1704static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1705 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1706 .parent = &blsp2_qup3_spi_apps_clk_src.c,
1707 .bcr_reg = BLSP2_QUP3_BCR,
1708 .base = &virt_bases[GCC_BASE],
1709 .c = {
1710 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1711 .ops = &clk_ops_branch,
1712 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1713 },
1714};
1715
1716static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1717 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1718 .parent = &cxo_clk_src.c,
1719 .has_sibling = 1,
1720 .bcr_reg = BLSP2_QUP4_BCR,
1721 .base = &virt_bases[GCC_BASE],
1722 .c = {
1723 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1724 .ops = &clk_ops_branch,
1725 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1726 },
1727};
1728
1729static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1730 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1731 .parent = &blsp2_qup4_spi_apps_clk_src.c,
1732 .bcr_reg = BLSP2_QUP4_BCR,
1733 .base = &virt_bases[GCC_BASE],
1734 .c = {
1735 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1736 .ops = &clk_ops_branch,
1737 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1738 },
1739};
1740
1741static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1742 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1743 .parent = &cxo_clk_src.c,
1744 .has_sibling = 1,
1745 .bcr_reg = BLSP2_QUP5_BCR,
1746 .base = &virt_bases[GCC_BASE],
1747 .c = {
1748 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1749 .ops = &clk_ops_branch,
1750 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1751 },
1752};
1753
1754static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1755 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1756 .parent = &blsp2_qup5_spi_apps_clk_src.c,
1757 .bcr_reg = BLSP2_QUP5_BCR,
1758 .base = &virt_bases[GCC_BASE],
1759 .c = {
1760 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1761 .ops = &clk_ops_branch,
1762 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1763 },
1764};
1765
1766static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1767 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1768 .parent = &cxo_clk_src.c,
1769 .has_sibling = 1,
1770 .bcr_reg = BLSP2_QUP6_BCR,
1771 .base = &virt_bases[GCC_BASE],
1772 .c = {
1773 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1774 .ops = &clk_ops_branch,
1775 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1776 },
1777};
1778
1779static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1780 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1781 .parent = &blsp2_qup6_spi_apps_clk_src.c,
1782 .bcr_reg = BLSP2_QUP6_BCR,
1783 .base = &virt_bases[GCC_BASE],
1784 .c = {
1785 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1786 .ops = &clk_ops_branch,
1787 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1788 },
1789};
1790
1791static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1792 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1793 .parent = &blsp2_uart1_apps_clk_src.c,
1794 .bcr_reg = BLSP2_UART1_BCR,
1795 .base = &virt_bases[GCC_BASE],
1796 .c = {
1797 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1798 .ops = &clk_ops_branch,
1799 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1800 },
1801};
1802
1803static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1804 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1805 .parent = &blsp2_uart2_apps_clk_src.c,
1806 .bcr_reg = BLSP2_UART2_BCR,
1807 .base = &virt_bases[GCC_BASE],
1808 .c = {
1809 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1810 .ops = &clk_ops_branch,
1811 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1812 },
1813};
1814
1815static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1816 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1817 .parent = &blsp2_uart3_apps_clk_src.c,
1818 .bcr_reg = BLSP2_UART3_BCR,
1819 .base = &virt_bases[GCC_BASE],
1820 .c = {
1821 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1822 .ops = &clk_ops_branch,
1823 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1824 },
1825};
1826
1827static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1828 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1829 .parent = &blsp2_uart4_apps_clk_src.c,
1830 .bcr_reg = BLSP2_UART4_BCR,
1831 .base = &virt_bases[GCC_BASE],
1832 .c = {
1833 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1834 .ops = &clk_ops_branch,
1835 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1836 },
1837};
1838
1839static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1840 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1841 .parent = &blsp2_uart5_apps_clk_src.c,
1842 .bcr_reg = BLSP2_UART5_BCR,
1843 .base = &virt_bases[GCC_BASE],
1844 .c = {
1845 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1846 .ops = &clk_ops_branch,
1847 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1848 },
1849};
1850
1851static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1852 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1853 .parent = &blsp2_uart6_apps_clk_src.c,
1854 .bcr_reg = BLSP2_UART6_BCR,
1855 .base = &virt_bases[GCC_BASE],
1856 .c = {
1857 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1858 .ops = &clk_ops_branch,
1859 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1860 },
1861};
1862
1863static struct local_vote_clk gcc_ce1_clk = {
1864 .cbcr_reg = CE1_CBCR,
1865 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1866 .en_mask = BIT(5),
1867 .bcr_reg = CE1_BCR,
1868 .base = &virt_bases[GCC_BASE],
1869 .c = {
1870 .dbg_name = "gcc_ce1_clk",
1871 .ops = &clk_ops_vote,
1872 CLK_INIT(gcc_ce1_clk.c),
1873 },
1874};
1875
1876static struct local_vote_clk gcc_ce1_ahb_clk = {
1877 .cbcr_reg = CE1_AHB_CBCR,
1878 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1879 .en_mask = BIT(3),
1880 .bcr_reg = CE1_BCR,
1881 .base = &virt_bases[GCC_BASE],
1882 .c = {
1883 .dbg_name = "gcc_ce1_ahb_clk",
1884 .ops = &clk_ops_vote,
1885 CLK_INIT(gcc_ce1_ahb_clk.c),
1886 },
1887};
1888
1889static struct local_vote_clk gcc_ce1_axi_clk = {
1890 .cbcr_reg = CE1_AXI_CBCR,
1891 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1892 .en_mask = BIT(4),
1893 .bcr_reg = CE1_BCR,
1894 .base = &virt_bases[GCC_BASE],
1895 .c = {
1896 .dbg_name = "gcc_ce1_axi_clk",
1897 .ops = &clk_ops_vote,
1898 CLK_INIT(gcc_ce1_axi_clk.c),
1899 },
1900};
1901
1902static struct local_vote_clk gcc_ce2_clk = {
1903 .cbcr_reg = CE2_CBCR,
1904 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1905 .en_mask = BIT(2),
1906 .bcr_reg = CE2_BCR,
1907 .base = &virt_bases[GCC_BASE],
1908 .c = {
1909 .dbg_name = "gcc_ce2_clk",
1910 .ops = &clk_ops_vote,
1911 CLK_INIT(gcc_ce2_clk.c),
1912 },
1913};
1914
1915static struct local_vote_clk gcc_ce2_ahb_clk = {
1916 .cbcr_reg = CE2_AHB_CBCR,
1917 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1918 .en_mask = BIT(0),
1919 .bcr_reg = CE2_BCR,
1920 .base = &virt_bases[GCC_BASE],
1921 .c = {
1922 .dbg_name = "gcc_ce1_ahb_clk",
1923 .ops = &clk_ops_vote,
1924 CLK_INIT(gcc_ce1_ahb_clk.c),
1925 },
1926};
1927
1928static struct local_vote_clk gcc_ce2_axi_clk = {
1929 .cbcr_reg = CE2_AXI_CBCR,
1930 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1931 .en_mask = BIT(1),
1932 .bcr_reg = CE2_BCR,
1933 .base = &virt_bases[GCC_BASE],
1934 .c = {
1935 .dbg_name = "gcc_ce1_axi_clk",
1936 .ops = &clk_ops_vote,
1937 CLK_INIT(gcc_ce2_axi_clk.c),
1938 },
1939};
1940
1941static struct branch_clk gcc_gp1_clk = {
1942 .cbcr_reg = GP1_CBCR,
1943 .parent = &gp1_clk_src.c,
1944 .base = &virt_bases[GCC_BASE],
1945 .c = {
1946 .dbg_name = "gcc_gp1_clk",
1947 .ops = &clk_ops_branch,
1948 CLK_INIT(gcc_gp1_clk.c),
1949 },
1950};
1951
1952static struct branch_clk gcc_gp2_clk = {
1953 .cbcr_reg = GP2_CBCR,
1954 .parent = &gp2_clk_src.c,
1955 .base = &virt_bases[GCC_BASE],
1956 .c = {
1957 .dbg_name = "gcc_gp2_clk",
1958 .ops = &clk_ops_branch,
1959 CLK_INIT(gcc_gp2_clk.c),
1960 },
1961};
1962
1963static struct branch_clk gcc_gp3_clk = {
1964 .cbcr_reg = GP3_CBCR,
1965 .parent = &gp3_clk_src.c,
1966 .base = &virt_bases[GCC_BASE],
1967 .c = {
1968 .dbg_name = "gcc_gp3_clk",
1969 .ops = &clk_ops_branch,
1970 CLK_INIT(gcc_gp3_clk.c),
1971 },
1972};
1973
1974static struct branch_clk gcc_pdm2_clk = {
1975 .cbcr_reg = PDM2_CBCR,
1976 .parent = &pdm2_clk_src.c,
1977 .bcr_reg = PDM_BCR,
1978 .base = &virt_bases[GCC_BASE],
1979 .c = {
1980 .dbg_name = "gcc_pdm2_clk",
1981 .ops = &clk_ops_branch,
1982 CLK_INIT(gcc_pdm2_clk.c),
1983 },
1984};
1985
1986static struct branch_clk gcc_pdm_ahb_clk = {
1987 .cbcr_reg = PDM_AHB_CBCR,
1988 .has_sibling = 1,
1989 .bcr_reg = PDM_BCR,
1990 .base = &virt_bases[GCC_BASE],
1991 .c = {
1992 .dbg_name = "gcc_pdm_ahb_clk",
1993 .ops = &clk_ops_branch,
1994 CLK_INIT(gcc_pdm_ahb_clk.c),
1995 },
1996};
1997
1998static struct local_vote_clk gcc_prng_ahb_clk = {
1999 .cbcr_reg = PRNG_AHB_CBCR,
2000 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2001 .en_mask = BIT(13),
2002 .bcr_reg = PRNG_BCR,
2003 .base = &virt_bases[GCC_BASE],
2004 .c = {
2005 .dbg_name = "gcc_prng_ahb_clk",
2006 .ops = &clk_ops_vote,
2007 CLK_INIT(gcc_prng_ahb_clk.c),
2008 },
2009};
2010
2011static struct branch_clk gcc_sdcc1_ahb_clk = {
2012 .cbcr_reg = SDCC1_AHB_CBCR,
2013 .has_sibling = 1,
2014 .bcr_reg = SDCC1_BCR,
2015 .base = &virt_bases[GCC_BASE],
2016 .c = {
2017 .dbg_name = "gcc_sdcc1_ahb_clk",
2018 .ops = &clk_ops_branch,
2019 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2020 },
2021};
2022
2023static struct branch_clk gcc_sdcc1_apps_clk = {
2024 .cbcr_reg = SDCC1_APPS_CBCR,
2025 .parent = &sdcc1_apps_clk_src.c,
2026 .bcr_reg = SDCC1_BCR,
2027 .base = &virt_bases[GCC_BASE],
2028 .c = {
2029 .dbg_name = "gcc_sdcc1_apps_clk",
2030 .ops = &clk_ops_branch,
2031 CLK_INIT(gcc_sdcc1_apps_clk.c),
2032 },
2033};
2034
2035static struct branch_clk gcc_sdcc2_ahb_clk = {
2036 .cbcr_reg = SDCC2_AHB_CBCR,
2037 .has_sibling = 1,
2038 .bcr_reg = SDCC2_BCR,
2039 .base = &virt_bases[GCC_BASE],
2040 .c = {
2041 .dbg_name = "gcc_sdcc2_ahb_clk",
2042 .ops = &clk_ops_branch,
2043 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2044 },
2045};
2046
2047static struct branch_clk gcc_sdcc2_apps_clk = {
2048 .cbcr_reg = SDCC2_APPS_CBCR,
2049 .parent = &sdcc2_apps_clk_src.c,
2050 .bcr_reg = SDCC2_BCR,
2051 .base = &virt_bases[GCC_BASE],
2052 .c = {
2053 .dbg_name = "gcc_sdcc2_apps_clk",
2054 .ops = &clk_ops_branch,
2055 CLK_INIT(gcc_sdcc2_apps_clk.c),
2056 },
2057};
2058
2059static struct branch_clk gcc_sdcc3_ahb_clk = {
2060 .cbcr_reg = SDCC3_AHB_CBCR,
2061 .has_sibling = 1,
2062 .bcr_reg = SDCC3_BCR,
2063 .base = &virt_bases[GCC_BASE],
2064 .c = {
2065 .dbg_name = "gcc_sdcc3_ahb_clk",
2066 .ops = &clk_ops_branch,
2067 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2068 },
2069};
2070
2071static struct branch_clk gcc_sdcc3_apps_clk = {
2072 .cbcr_reg = SDCC3_APPS_CBCR,
2073 .parent = &sdcc3_apps_clk_src.c,
2074 .bcr_reg = SDCC3_BCR,
2075 .base = &virt_bases[GCC_BASE],
2076 .c = {
2077 .dbg_name = "gcc_sdcc3_apps_clk",
2078 .ops = &clk_ops_branch,
2079 CLK_INIT(gcc_sdcc3_apps_clk.c),
2080 },
2081};
2082
2083static struct branch_clk gcc_sdcc4_ahb_clk = {
2084 .cbcr_reg = SDCC4_AHB_CBCR,
2085 .has_sibling = 1,
2086 .bcr_reg = SDCC4_BCR,
2087 .base = &virt_bases[GCC_BASE],
2088 .c = {
2089 .dbg_name = "gcc_sdcc4_ahb_clk",
2090 .ops = &clk_ops_branch,
2091 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2092 },
2093};
2094
2095static struct branch_clk gcc_sdcc4_apps_clk = {
2096 .cbcr_reg = SDCC4_APPS_CBCR,
2097 .parent = &sdcc4_apps_clk_src.c,
2098 .bcr_reg = SDCC4_BCR,
2099 .base = &virt_bases[GCC_BASE],
2100 .c = {
2101 .dbg_name = "gcc_sdcc4_apps_clk",
2102 .ops = &clk_ops_branch,
2103 CLK_INIT(gcc_sdcc4_apps_clk.c),
2104 },
2105};
2106
2107static struct branch_clk gcc_tsif_ahb_clk = {
2108 .cbcr_reg = TSIF_AHB_CBCR,
2109 .has_sibling = 1,
2110 .bcr_reg = TSIF_BCR,
2111 .base = &virt_bases[GCC_BASE],
2112 .c = {
2113 .dbg_name = "gcc_tsif_ahb_clk",
2114 .ops = &clk_ops_branch,
2115 CLK_INIT(gcc_tsif_ahb_clk.c),
2116 },
2117};
2118
2119static struct branch_clk gcc_tsif_ref_clk = {
2120 .cbcr_reg = TSIF_REF_CBCR,
2121 .parent = &tsif_ref_clk_src.c,
2122 .bcr_reg = TSIF_BCR,
2123 .base = &virt_bases[GCC_BASE],
2124 .c = {
2125 .dbg_name = "gcc_tsif_ref_clk",
2126 .ops = &clk_ops_branch,
2127 CLK_INIT(gcc_tsif_ref_clk.c),
2128 },
2129};
2130
2131static struct branch_clk gcc_usb30_master_clk = {
2132 .cbcr_reg = USB30_MASTER_CBCR,
2133 .parent = &usb30_master_clk_src.c,
2134 .has_sibling = 1,
2135 .bcr_reg = USB_30_BCR,
2136 .base = &virt_bases[GCC_BASE],
2137 .c = {
2138 .dbg_name = "gcc_usb30_master_clk",
2139 .ops = &clk_ops_branch,
2140 CLK_INIT(gcc_usb30_master_clk.c),
2141 },
2142};
2143
2144static struct branch_clk gcc_usb30_mock_utmi_clk = {
2145 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2146 .parent = &usb30_mock_utmi_clk_src.c,
2147 .bcr_reg = USB_30_BCR,
2148 .base = &virt_bases[GCC_BASE],
2149 .c = {
2150 .dbg_name = "gcc_usb30_mock_utmi_clk",
2151 .ops = &clk_ops_branch,
2152 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2153 },
2154};
2155
2156static struct branch_clk gcc_usb_hs_ahb_clk = {
2157 .cbcr_reg = USB_HS_AHB_CBCR,
2158 .has_sibling = 1,
2159 .bcr_reg = USB_HS_BCR,
2160 .base = &virt_bases[GCC_BASE],
2161 .c = {
2162 .dbg_name = "gcc_usb_hs_ahb_clk",
2163 .ops = &clk_ops_branch,
2164 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2165 },
2166};
2167
2168static struct branch_clk gcc_usb_hs_system_clk = {
2169 .cbcr_reg = USB_HS_SYSTEM_CBCR,
2170 .parent = &usb_hs_system_clk_src.c,
2171 .bcr_reg = USB_HS_BCR,
2172 .base = &virt_bases[GCC_BASE],
2173 .c = {
2174 .dbg_name = "gcc_usb_hs_system_clk",
2175 .ops = &clk_ops_branch,
2176 CLK_INIT(gcc_usb_hs_system_clk.c),
2177 },
2178};
2179
2180static struct branch_clk gcc_usb_hsic_ahb_clk = {
2181 .cbcr_reg = USB_HSIC_AHB_CBCR,
2182 .has_sibling = 1,
2183 .bcr_reg = USB_HS_HSIC_BCR,
2184 .base = &virt_bases[GCC_BASE],
2185 .c = {
2186 .dbg_name = "gcc_usb_hsic_ahb_clk",
2187 .ops = &clk_ops_branch,
2188 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2189 },
2190};
2191
2192static struct branch_clk gcc_usb_hsic_clk = {
2193 .cbcr_reg = USB_HSIC_CBCR,
2194 .parent = &usb_hsic_clk_src.c,
2195 .bcr_reg = USB_HS_HSIC_BCR,
2196 .base = &virt_bases[GCC_BASE],
2197 .c = {
2198 .dbg_name = "gcc_usb_hsic_clk",
2199 .ops = &clk_ops_branch,
2200 CLK_INIT(gcc_usb_hsic_clk.c),
2201 },
2202};
2203
2204static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2205 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2206 .parent = &usb_hsic_io_cal_clk_src.c,
2207 .bcr_reg = USB_HS_HSIC_BCR,
2208 .base = &virt_bases[GCC_BASE],
2209 .c = {
2210 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2211 .ops = &clk_ops_branch,
2212 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2213 },
2214};
2215
2216static struct branch_clk gcc_usb_hsic_system_clk = {
2217 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2218 .parent = &usb_hsic_system_clk_src.c,
2219 .bcr_reg = USB_HS_HSIC_BCR,
2220 .base = &virt_bases[GCC_BASE],
2221 .c = {
2222 .dbg_name = "gcc_usb_hsic_system_clk",
2223 .ops = &clk_ops_branch,
2224 CLK_INIT(gcc_usb_hsic_system_clk.c),
2225 },
2226};
2227
2228static struct clk_freq_tbl ftbl_mmss_ahb_clk[] = {
2229 F_MM(19200000, cxo, 1, 0, 0),
2230 F_MM(40000000, gpll0, 15, 0, 0),
2231 F_MM(80000000, mmpll0, 10, 0, 0),
2232 F_END,
2233};
2234
2235/* TODO: This may go away (may be controlled by the RPM). */
2236static struct rcg_clk ahb_clk_src = {
2237 .cmd_rcgr_reg = 0x5000,
2238 .set_rate = set_rate_hid,
2239 .freq_tbl = ftbl_mmss_ahb_clk,
2240 .current_freq = &rcg_dummy_freq,
2241 .base = &virt_bases[MMSS_BASE],
2242 .c = {
2243 .dbg_name = "ahb_clk_src",
2244 .ops = &clk_ops_rcg,
2245 VDD_DIG_FMAX_MAP2(LOW, 40000000, NOMINAL, 80000000),
2246 CLK_INIT(ahb_clk_src.c),
2247 },
2248};
2249
2250static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
2251 F_MM( 19200000, cxo, 1, 0, 0),
2252 F_MM(150000000, gpll0, 4, 0, 0),
2253 F_MM(333330000, mmpll1, 3, 0, 0),
2254 F_MM(400000000, mmpll0, 2, 0, 0),
2255 F_END
2256};
2257
2258static struct rcg_clk axi_clk_src = {
2259 .cmd_rcgr_reg = 0x5040,
2260 .set_rate = set_rate_hid,
2261 .freq_tbl = ftbl_mmss_axi_clk,
2262 .current_freq = &rcg_dummy_freq,
2263 .base = &virt_bases[MMSS_BASE],
2264 .c = {
2265 .dbg_name = "axi_clk_src",
2266 .ops = &clk_ops_rcg,
2267 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2268 HIGH, 400000000),
2269 CLK_INIT(axi_clk_src.c),
2270 },
2271};
2272
2273static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2274 F_MM(100000000, gpll0, 6, 0, 0),
2275 F_MM(200000000, mmpll0, 4, 0, 0),
2276 F_END
2277};
2278
2279static struct rcg_clk csi0_clk_src = {
2280 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2281 .set_rate = set_rate_hid,
2282 .freq_tbl = ftbl_camss_csi0_3_clk,
2283 .current_freq = &rcg_dummy_freq,
2284 .base = &virt_bases[MMSS_BASE],
2285 .c = {
2286 .dbg_name = "csi0_clk_src",
2287 .ops = &clk_ops_rcg,
2288 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2289 CLK_INIT(csi0_clk_src.c),
2290 },
2291};
2292
2293static struct rcg_clk csi1_clk_src = {
2294 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2295 .set_rate = set_rate_hid,
2296 .freq_tbl = ftbl_camss_csi0_3_clk,
2297 .current_freq = &rcg_dummy_freq,
2298 .base = &virt_bases[MMSS_BASE],
2299 .c = {
2300 .dbg_name = "csi1_clk_src",
2301 .ops = &clk_ops_rcg,
2302 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2303 CLK_INIT(csi1_clk_src.c),
2304 },
2305};
2306
2307static struct rcg_clk csi2_clk_src = {
2308 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2309 .set_rate = set_rate_hid,
2310 .freq_tbl = ftbl_camss_csi0_3_clk,
2311 .current_freq = &rcg_dummy_freq,
2312 .base = &virt_bases[MMSS_BASE],
2313 .c = {
2314 .dbg_name = "csi2_clk_src",
2315 .ops = &clk_ops_rcg,
2316 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2317 CLK_INIT(csi2_clk_src.c),
2318 },
2319};
2320
2321static struct rcg_clk csi3_clk_src = {
2322 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2323 .set_rate = set_rate_hid,
2324 .freq_tbl = ftbl_camss_csi0_3_clk,
2325 .current_freq = &rcg_dummy_freq,
2326 .base = &virt_bases[MMSS_BASE],
2327 .c = {
2328 .dbg_name = "csi3_clk_src",
2329 .ops = &clk_ops_rcg,
2330 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2331 CLK_INIT(csi3_clk_src.c),
2332 },
2333};
2334
2335static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2336 F_MM( 37500000, gpll0, 16, 0, 0),
2337 F_MM( 50000000, gpll0, 12, 0, 0),
2338 F_MM( 60000000, gpll0, 10, 0, 0),
2339 F_MM( 80000000, gpll0, 7.5, 0, 0),
2340 F_MM(100000000, gpll0, 6, 0, 0),
2341 F_MM(109090000, gpll0, 5.5, 0, 0),
2342 F_MM(150000000, gpll0, 4, 0, 0),
2343 F_MM(200000000, gpll0, 3, 0, 0),
2344 F_MM(228570000, mmpll0, 3.5, 0, 0),
2345 F_MM(266670000, mmpll0, 3, 0, 0),
2346 F_MM(320000000, mmpll0, 2.5, 0, 0),
2347 F_END
2348};
2349
2350static struct rcg_clk vfe0_clk_src = {
2351 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2352 .set_rate = set_rate_hid,
2353 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2354 .current_freq = &rcg_dummy_freq,
2355 .base = &virt_bases[MMSS_BASE],
2356 .c = {
2357 .dbg_name = "vfe0_clk_src",
2358 .ops = &clk_ops_rcg,
2359 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2360 HIGH, 320000000),
2361 CLK_INIT(vfe0_clk_src.c),
2362 },
2363};
2364
2365static struct rcg_clk vfe1_clk_src = {
2366 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2367 .set_rate = set_rate_hid,
2368 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2369 .current_freq = &rcg_dummy_freq,
2370 .base = &virt_bases[MMSS_BASE],
2371 .c = {
2372 .dbg_name = "vfe1_clk_src",
2373 .ops = &clk_ops_rcg,
2374 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2375 HIGH, 320000000),
2376 CLK_INIT(vfe1_clk_src.c),
2377 },
2378};
2379
2380static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2381 F_MM( 37500000, gpll0, 16, 0, 0),
2382 F_MM( 60000000, gpll0, 10, 0, 0),
2383 F_MM( 75000000, gpll0, 8, 0, 0),
2384 F_MM( 85710000, gpll0, 7, 0, 0),
2385 F_MM(100000000, gpll0, 6, 0, 0),
2386 F_MM(133330000, mmpll0, 6, 0, 0),
2387 F_MM(160000000, mmpll0, 5, 0, 0),
2388 F_MM(200000000, mmpll0, 4, 0, 0),
2389 F_MM(266670000, mmpll0, 3, 0, 0),
2390 F_MM(320000000, mmpll0, 2.5, 0, 0),
2391 F_END
2392};
2393
2394static struct rcg_clk mdp_clk_src = {
2395 .cmd_rcgr_reg = MDP_CMD_RCGR,
2396 .set_rate = set_rate_hid,
2397 .freq_tbl = ftbl_mdss_mdp_clk,
2398 .current_freq = &rcg_dummy_freq,
2399 .base = &virt_bases[MMSS_BASE],
2400 .c = {
2401 .dbg_name = "mdp_clk_src",
2402 .ops = &clk_ops_rcg,
2403 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2404 HIGH, 320000000),
2405 CLK_INIT(mdp_clk_src.c),
2406 },
2407};
2408
2409static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2410 F_MM(19200000, cxo, 1, 0, 0),
2411 F_END
2412};
2413
2414static struct rcg_clk cci_clk_src = {
2415 .cmd_rcgr_reg = CCI_CMD_RCGR,
2416 .set_rate = set_rate_hid,
2417 .freq_tbl = ftbl_camss_cci_cci_clk,
2418 .current_freq = &rcg_dummy_freq,
2419 .base = &virt_bases[MMSS_BASE],
2420 .c = {
2421 .dbg_name = "cci_clk_src",
2422 .ops = &clk_ops_rcg,
2423 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2424 CLK_INIT(cci_clk_src.c),
2425 },
2426};
2427
2428static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2429 F_MM( 10000, cxo, 16, 1, 120),
2430 F_MM( 20000, cxo, 16, 1, 50),
2431 F_MM( 6000000, gpll0, 10, 1, 10),
2432 F_MM(12000000, gpll0, 10, 1, 5),
2433 F_MM(13000000, gpll0, 10, 13, 60),
2434 F_MM(24000000, gpll0, 5, 1, 5),
2435 F_END
2436};
2437
2438static struct rcg_clk mmss_gp0_clk_src = {
2439 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2440 .set_rate = set_rate_mnd,
2441 .freq_tbl = ftbl_camss_gp0_1_clk,
2442 .current_freq = &rcg_dummy_freq,
2443 .base = &virt_bases[MMSS_BASE],
2444 .c = {
2445 .dbg_name = "mmss_gp0_clk_src",
2446 .ops = &clk_ops_rcg_mnd,
2447 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2448 CLK_INIT(mmss_gp0_clk_src.c),
2449 },
2450};
2451
2452static struct rcg_clk mmss_gp1_clk_src = {
2453 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2454 .set_rate = set_rate_mnd,
2455 .freq_tbl = ftbl_camss_gp0_1_clk,
2456 .current_freq = &rcg_dummy_freq,
2457 .base = &virt_bases[MMSS_BASE],
2458 .c = {
2459 .dbg_name = "mmss_gp1_clk_src",
2460 .ops = &clk_ops_rcg_mnd,
2461 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2462 CLK_INIT(mmss_gp1_clk_src.c),
2463 },
2464};
2465
2466static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2467 F_MM( 75000000, gpll0, 8, 0, 0),
2468 F_MM(150000000, gpll0, 4, 0, 0),
2469 F_MM(200000000, gpll0, 3, 0, 0),
2470 F_MM(228570000, mmpll0, 3.5, 0, 0),
2471 F_MM(266670000, mmpll0, 3, 0, 0),
2472 F_MM(320000000, mmpll0, 2.5, 0, 0),
2473 F_END
2474};
2475
2476static struct rcg_clk jpeg0_clk_src = {
2477 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2478 .set_rate = set_rate_hid,
2479 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2480 .current_freq = &rcg_dummy_freq,
2481 .base = &virt_bases[MMSS_BASE],
2482 .c = {
2483 .dbg_name = "jpeg0_clk_src",
2484 .ops = &clk_ops_rcg,
2485 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2486 HIGH, 320000000),
2487 CLK_INIT(jpeg0_clk_src.c),
2488 },
2489};
2490
2491static struct rcg_clk jpeg1_clk_src = {
2492 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2493 .set_rate = set_rate_hid,
2494 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2495 .current_freq = &rcg_dummy_freq,
2496 .base = &virt_bases[MMSS_BASE],
2497 .c = {
2498 .dbg_name = "jpeg1_clk_src",
2499 .ops = &clk_ops_rcg,
2500 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2501 HIGH, 320000000),
2502 CLK_INIT(jpeg1_clk_src.c),
2503 },
2504};
2505
2506static struct rcg_clk jpeg2_clk_src = {
2507 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2508 .set_rate = set_rate_hid,
2509 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2510 .current_freq = &rcg_dummy_freq,
2511 .base = &virt_bases[MMSS_BASE],
2512 .c = {
2513 .dbg_name = "jpeg2_clk_src",
2514 .ops = &clk_ops_rcg,
2515 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2516 HIGH, 320000000),
2517 CLK_INIT(jpeg2_clk_src.c),
2518 },
2519};
2520
2521static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2522 F_MM(66670000, gpll0, 9, 0, 0),
2523 F_END
2524};
2525
2526static struct rcg_clk mclk0_clk_src = {
2527 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2528 .set_rate = set_rate_hid,
2529 .freq_tbl = ftbl_camss_mclk0_3_clk,
2530 .current_freq = &rcg_dummy_freq,
2531 .base = &virt_bases[MMSS_BASE],
2532 .c = {
2533 .dbg_name = "mclk0_clk_src",
2534 .ops = &clk_ops_rcg,
2535 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2536 CLK_INIT(mclk0_clk_src.c),
2537 },
2538};
2539
2540static struct rcg_clk mclk1_clk_src = {
2541 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2542 .set_rate = set_rate_hid,
2543 .freq_tbl = ftbl_camss_mclk0_3_clk,
2544 .current_freq = &rcg_dummy_freq,
2545 .base = &virt_bases[MMSS_BASE],
2546 .c = {
2547 .dbg_name = "mclk1_clk_src",
2548 .ops = &clk_ops_rcg,
2549 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2550 CLK_INIT(mclk1_clk_src.c),
2551 },
2552};
2553
2554static struct rcg_clk mclk2_clk_src = {
2555 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2556 .set_rate = set_rate_hid,
2557 .freq_tbl = ftbl_camss_mclk0_3_clk,
2558 .current_freq = &rcg_dummy_freq,
2559 .base = &virt_bases[MMSS_BASE],
2560 .c = {
2561 .dbg_name = "mclk2_clk_src",
2562 .ops = &clk_ops_rcg,
2563 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2564 CLK_INIT(mclk2_clk_src.c),
2565 },
2566};
2567
2568static struct rcg_clk mclk3_clk_src = {
2569 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2570 .set_rate = set_rate_hid,
2571 .freq_tbl = ftbl_camss_mclk0_3_clk,
2572 .current_freq = &rcg_dummy_freq,
2573 .base = &virt_bases[MMSS_BASE],
2574 .c = {
2575 .dbg_name = "mclk3_clk_src",
2576 .ops = &clk_ops_rcg,
2577 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2578 CLK_INIT(mclk3_clk_src.c),
2579 },
2580};
2581
2582static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2583 F_MM(100000000, gpll0, 6, 0, 0),
2584 F_MM(200000000, mmpll0, 4, 0, 0),
2585 F_END
2586};
2587
2588static struct rcg_clk csi0phytimer_clk_src = {
2589 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2590 .set_rate = set_rate_hid,
2591 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2592 .current_freq = &rcg_dummy_freq,
2593 .base = &virt_bases[MMSS_BASE],
2594 .c = {
2595 .dbg_name = "csi0phytimer_clk_src",
2596 .ops = &clk_ops_rcg,
2597 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2598 CLK_INIT(csi0phytimer_clk_src.c),
2599 },
2600};
2601
2602static struct rcg_clk csi1phytimer_clk_src = {
2603 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2604 .set_rate = set_rate_hid,
2605 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2606 .current_freq = &rcg_dummy_freq,
2607 .base = &virt_bases[MMSS_BASE],
2608 .c = {
2609 .dbg_name = "csi1phytimer_clk_src",
2610 .ops = &clk_ops_rcg,
2611 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2612 CLK_INIT(csi1phytimer_clk_src.c),
2613 },
2614};
2615
2616static struct rcg_clk csi2phytimer_clk_src = {
2617 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2618 .set_rate = set_rate_hid,
2619 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2620 .current_freq = &rcg_dummy_freq,
2621 .base = &virt_bases[MMSS_BASE],
2622 .c = {
2623 .dbg_name = "csi2phytimer_clk_src",
2624 .ops = &clk_ops_rcg,
2625 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2626 CLK_INIT(csi2phytimer_clk_src.c),
2627 },
2628};
2629
2630static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2631 F_MM(150000000, gpll0, 4, 0, 0),
2632 F_MM(266670000, mmpll0, 3, 0, 0),
2633 F_MM(320000000, mmpll0, 2.5, 0, 0),
2634 F_END
2635};
2636
2637static struct rcg_clk cpp_clk_src = {
2638 .cmd_rcgr_reg = CPP_CMD_RCGR,
2639 .set_rate = set_rate_hid,
2640 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2641 .current_freq = &rcg_dummy_freq,
2642 .base = &virt_bases[MMSS_BASE],
2643 .c = {
2644 .dbg_name = "cpp_clk_src",
2645 .ops = &clk_ops_rcg,
2646 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2647 HIGH, 320000000),
2648 CLK_INIT(cpp_clk_src.c),
2649 },
2650};
2651
2652static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2653 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2654 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2655 F_END
2656};
2657
2658static struct rcg_clk byte0_clk_src = {
2659 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2660 .set_rate = set_rate_hid,
2661 .freq_tbl = ftbl_mdss_byte0_1_clk,
2662 .current_freq = &rcg_dummy_freq,
2663 .base = &virt_bases[MMSS_BASE],
2664 .c = {
2665 .dbg_name = "byte0_clk_src",
2666 .ops = &clk_ops_rcg,
2667 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2668 HIGH, 188000000),
2669 CLK_INIT(byte0_clk_src.c),
2670 },
2671};
2672
2673static struct rcg_clk byte1_clk_src = {
2674 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2675 .set_rate = set_rate_hid,
2676 .freq_tbl = ftbl_mdss_byte0_1_clk,
2677 .current_freq = &rcg_dummy_freq,
2678 .base = &virt_bases[MMSS_BASE],
2679 .c = {
2680 .dbg_name = "byte1_clk_src",
2681 .ops = &clk_ops_rcg,
2682 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2683 HIGH, 188000000),
2684 CLK_INIT(byte1_clk_src.c),
2685 },
2686};
2687
2688static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2689 F_MM(19200000, cxo, 1, 0, 0),
2690 F_END
2691};
2692
2693static struct rcg_clk edpaux_clk_src = {
2694 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2695 .set_rate = set_rate_hid,
2696 .freq_tbl = ftbl_mdss_edpaux_clk,
2697 .current_freq = &rcg_dummy_freq,
2698 .base = &virt_bases[MMSS_BASE],
2699 .c = {
2700 .dbg_name = "edpaux_clk_src",
2701 .ops = &clk_ops_rcg,
2702 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2703 CLK_INIT(edpaux_clk_src.c),
2704 },
2705};
2706
2707static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2708 F_MDSS(135000000, edppll_270, 2, 0, 0),
2709 F_MDSS(270000000, edppll_270, 11, 0, 0),
2710 F_END
2711};
2712
2713static struct rcg_clk edplink_clk_src = {
2714 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2715 .set_rate = set_rate_hid,
2716 .freq_tbl = ftbl_mdss_edplink_clk,
2717 .current_freq = &rcg_dummy_freq,
2718 .base = &virt_bases[MMSS_BASE],
2719 .c = {
2720 .dbg_name = "edplink_clk_src",
2721 .ops = &clk_ops_rcg,
2722 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2723 CLK_INIT(edplink_clk_src.c),
2724 },
2725};
2726
2727static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2728 F_MDSS(175000000, edppll_350, 2, 0, 0),
2729 F_MDSS(350000000, edppll_350, 11, 0, 0),
2730 F_END
2731};
2732
2733static struct rcg_clk edppixel_clk_src = {
2734 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2735 .set_rate = set_rate_mnd,
2736 .freq_tbl = ftbl_mdss_edppixel_clk,
2737 .current_freq = &rcg_dummy_freq,
2738 .base = &virt_bases[MMSS_BASE],
2739 .c = {
2740 .dbg_name = "edppixel_clk_src",
2741 .ops = &clk_ops_rcg_mnd,
2742 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2743 CLK_INIT(edppixel_clk_src.c),
2744 },
2745};
2746
2747static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2748 F_MM(19200000, cxo, 1, 0, 0),
2749 F_END
2750};
2751
2752static struct rcg_clk esc0_clk_src = {
2753 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2754 .set_rate = set_rate_hid,
2755 .freq_tbl = ftbl_mdss_esc0_1_clk,
2756 .current_freq = &rcg_dummy_freq,
2757 .base = &virt_bases[MMSS_BASE],
2758 .c = {
2759 .dbg_name = "esc0_clk_src",
2760 .ops = &clk_ops_rcg,
2761 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2762 CLK_INIT(esc0_clk_src.c),
2763 },
2764};
2765
2766static struct rcg_clk esc1_clk_src = {
2767 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2768 .set_rate = set_rate_hid,
2769 .freq_tbl = ftbl_mdss_esc0_1_clk,
2770 .current_freq = &rcg_dummy_freq,
2771 .base = &virt_bases[MMSS_BASE],
2772 .c = {
2773 .dbg_name = "esc1_clk_src",
2774 .ops = &clk_ops_rcg,
2775 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2776 CLK_INIT(esc1_clk_src.c),
2777 },
2778};
2779
2780static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2781 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2782 F_END
2783};
2784
2785static struct rcg_clk extpclk_clk_src = {
2786 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2787 .set_rate = set_rate_hid,
2788 .freq_tbl = ftbl_mdss_extpclk_clk,
2789 .current_freq = &rcg_dummy_freq,
2790 .base = &virt_bases[MMSS_BASE],
2791 .c = {
2792 .dbg_name = "extpclk_clk_src",
2793 .ops = &clk_ops_rcg,
2794 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2795 CLK_INIT(extpclk_clk_src.c),
2796 },
2797};
2798
2799static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2800 F_MDSS(19200000, cxo, 1, 0, 0),
2801 F_END
2802};
2803
2804static struct rcg_clk hdmi_clk_src = {
2805 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2806 .set_rate = set_rate_hid,
2807 .freq_tbl = ftbl_mdss_hdmi_clk,
2808 .current_freq = &rcg_dummy_freq,
2809 .base = &virt_bases[MMSS_BASE],
2810 .c = {
2811 .dbg_name = "hdmi_clk_src",
2812 .ops = &clk_ops_rcg,
2813 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2814 CLK_INIT(hdmi_clk_src.c),
2815 },
2816};
2817
2818static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2819 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2820 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2821 F_END
2822};
2823
2824static struct rcg_clk pclk0_clk_src = {
2825 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2826 .set_rate = set_rate_mnd,
2827 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2828 .current_freq = &rcg_dummy_freq,
2829 .base = &virt_bases[MMSS_BASE],
2830 .c = {
2831 .dbg_name = "pclk0_clk_src",
2832 .ops = &clk_ops_rcg_mnd,
2833 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2834 CLK_INIT(pclk0_clk_src.c),
2835 },
2836};
2837
2838static struct rcg_clk pclk1_clk_src = {
2839 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2840 .set_rate = set_rate_mnd,
2841 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2842 .current_freq = &rcg_dummy_freq,
2843 .base = &virt_bases[MMSS_BASE],
2844 .c = {
2845 .dbg_name = "pclk1_clk_src",
2846 .ops = &clk_ops_rcg_mnd,
2847 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2848 CLK_INIT(pclk1_clk_src.c),
2849 },
2850};
2851
2852static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2853 F_MDSS(19200000, cxo, 1, 0, 0),
2854 F_END
2855};
2856
2857static struct rcg_clk vsync_clk_src = {
2858 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2859 .set_rate = set_rate_hid,
2860 .freq_tbl = ftbl_mdss_vsync_clk,
2861 .current_freq = &rcg_dummy_freq,
2862 .base = &virt_bases[MMSS_BASE],
2863 .c = {
2864 .dbg_name = "vsync_clk_src",
2865 .ops = &clk_ops_rcg,
2866 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2867 CLK_INIT(vsync_clk_src.c),
2868 },
2869};
2870
2871static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2872 F_MM( 50000000, gpll0, 12, 0, 0),
2873 F_MM(100000000, gpll0, 6, 0, 0),
2874 F_MM(133330000, mmpll0, 6, 0, 0),
2875 F_MM(200000000, mmpll0, 4, 0, 0),
2876 F_MM(266670000, mmpll0, 3, 0, 0),
2877 F_MM(410000000, mmpll3, 2, 0, 0),
2878 F_END
2879};
2880
2881static struct rcg_clk vcodec0_clk_src = {
2882 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2883 .set_rate = set_rate_mnd,
2884 .freq_tbl = ftbl_venus0_vcodec0_clk,
2885 .current_freq = &rcg_dummy_freq,
2886 .base = &virt_bases[MMSS_BASE],
2887 .c = {
2888 .dbg_name = "vcodec0_clk_src",
2889 .ops = &clk_ops_rcg_mnd,
2890 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2891 HIGH, 410000000),
2892 CLK_INIT(vcodec0_clk_src.c),
2893 },
2894};
2895
2896static struct branch_clk camss_cci_cci_ahb_clk = {
2897 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
2898 .parent = &ahb_clk_src.c,
2899 .has_sibling = 1,
2900 .bcr_reg = CAMSS_CCI_BCR,
2901 .base = &virt_bases[MMSS_BASE],
2902 .c = {
2903 .dbg_name = "camss_cci_cci_ahb_clk",
2904 .ops = &clk_ops_branch,
2905 CLK_INIT(camss_cci_cci_ahb_clk.c),
2906 },
2907};
2908
2909static struct branch_clk camss_cci_cci_clk = {
2910 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2911 .parent = &cci_clk_src.c,
2912 .has_sibling = 0,
2913 .bcr_reg = CAMSS_CCI_BCR,
2914 .base = &virt_bases[MMSS_BASE],
2915 .c = {
2916 .dbg_name = "camss_cci_cci_clk",
2917 .ops = &clk_ops_branch,
2918 CLK_INIT(camss_cci_cci_clk.c),
2919 },
2920};
2921
2922static struct branch_clk camss_csi0_ahb_clk = {
2923 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
2924 .parent = &ahb_clk_src.c,
2925 .has_sibling = 1,
2926 .bcr_reg = CAMSS_CSI0_BCR,
2927 .base = &virt_bases[MMSS_BASE],
2928 .c = {
2929 .dbg_name = "camss_csi0_ahb_clk",
2930 .ops = &clk_ops_branch,
2931 CLK_INIT(camss_csi0_ahb_clk.c),
2932 },
2933};
2934
2935static struct branch_clk camss_csi0_clk = {
2936 .cbcr_reg = CAMSS_CSI0_CBCR,
2937 .parent = &csi0_clk_src.c,
2938 .has_sibling = 1,
2939 .bcr_reg = CAMSS_CSI0_BCR,
2940 .base = &virt_bases[MMSS_BASE],
2941 .c = {
2942 .dbg_name = "camss_csi0_clk",
2943 .ops = &clk_ops_branch,
2944 CLK_INIT(camss_csi0_clk.c),
2945 },
2946};
2947
2948static struct branch_clk camss_csi0phy_clk = {
2949 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2950 .parent = &csi0_clk_src.c,
2951 .has_sibling = 1,
2952 .bcr_reg = CAMSS_CSI0PHY_BCR,
2953 .base = &virt_bases[MMSS_BASE],
2954 .c = {
2955 .dbg_name = "camss_csi0phy_clk",
2956 .ops = &clk_ops_branch,
2957 CLK_INIT(camss_csi0phy_clk.c),
2958 },
2959};
2960
2961static struct branch_clk camss_csi0pix_clk = {
2962 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2963 .parent = &csi0_clk_src.c,
2964 .has_sibling = 1,
2965 .bcr_reg = CAMSS_CSI0PIX_BCR,
2966 .base = &virt_bases[MMSS_BASE],
2967 .c = {
2968 .dbg_name = "camss_csi0pix_clk",
2969 .ops = &clk_ops_branch,
2970 CLK_INIT(camss_csi0pix_clk.c),
2971 },
2972};
2973
2974static struct branch_clk camss_csi0rdi_clk = {
2975 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2976 .parent = &csi0_clk_src.c,
2977 .has_sibling = 1,
2978 .bcr_reg = CAMSS_CSI0RDI_BCR,
2979 .base = &virt_bases[MMSS_BASE],
2980 .c = {
2981 .dbg_name = "camss_csi0rdi_clk",
2982 .ops = &clk_ops_branch,
2983 CLK_INIT(camss_csi0rdi_clk.c),
2984 },
2985};
2986
2987static struct branch_clk camss_csi1_ahb_clk = {
2988 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
2989 .parent = &ahb_clk_src.c,
2990 .has_sibling = 1,
2991 .bcr_reg = CAMSS_CSI1_BCR,
2992 .base = &virt_bases[MMSS_BASE],
2993 .c = {
2994 .dbg_name = "camss_csi1_ahb_clk",
2995 .ops = &clk_ops_branch,
2996 CLK_INIT(camss_csi1_ahb_clk.c),
2997 },
2998};
2999
3000static struct branch_clk camss_csi1_clk = {
3001 .cbcr_reg = CAMSS_CSI1_CBCR,
3002 .parent = &csi1_clk_src.c,
3003 .has_sibling = 1,
3004 .bcr_reg = CAMSS_CSI1_BCR,
3005 .base = &virt_bases[MMSS_BASE],
3006 .c = {
3007 .dbg_name = "camss_csi1_clk",
3008 .ops = &clk_ops_branch,
3009 CLK_INIT(camss_csi1_clk.c),
3010 },
3011};
3012
3013static struct branch_clk camss_csi1phy_clk = {
3014 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3015 .parent = &csi1_clk_src.c,
3016 .has_sibling = 1,
3017 .bcr_reg = CAMSS_CSI1PHY_BCR,
3018 .base = &virt_bases[MMSS_BASE],
3019 .c = {
3020 .dbg_name = "camss_csi1phy_clk",
3021 .ops = &clk_ops_branch,
3022 CLK_INIT(camss_csi1phy_clk.c),
3023 },
3024};
3025
3026static struct branch_clk camss_csi1pix_clk = {
3027 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3028 .parent = &csi1_clk_src.c,
3029 .has_sibling = 1,
3030 .bcr_reg = CAMSS_CSI1PIX_BCR,
3031 .base = &virt_bases[MMSS_BASE],
3032 .c = {
3033 .dbg_name = "camss_csi1pix_clk",
3034 .ops = &clk_ops_branch,
3035 CLK_INIT(camss_csi1pix_clk.c),
3036 },
3037};
3038
3039static struct branch_clk camss_csi1rdi_clk = {
3040 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3041 .parent = &csi1_clk_src.c,
3042 .has_sibling = 1,
3043 .bcr_reg = CAMSS_CSI1RDI_BCR,
3044 .base = &virt_bases[MMSS_BASE],
3045 .c = {
3046 .dbg_name = "camss_csi1rdi_clk",
3047 .ops = &clk_ops_branch,
3048 CLK_INIT(camss_csi1rdi_clk.c),
3049 },
3050};
3051
3052static struct branch_clk camss_csi2_ahb_clk = {
3053 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
3054 .parent = &ahb_clk_src.c,
3055 .has_sibling = 1,
3056 .bcr_reg = CAMSS_CSI2_BCR,
3057 .base = &virt_bases[MMSS_BASE],
3058 .c = {
3059 .dbg_name = "camss_csi2_ahb_clk",
3060 .ops = &clk_ops_branch,
3061 CLK_INIT(camss_csi2_ahb_clk.c),
3062 },
3063};
3064
3065static struct branch_clk camss_csi2_clk = {
3066 .cbcr_reg = CAMSS_CSI2_CBCR,
3067 .parent = &csi2_clk_src.c,
3068 .has_sibling = 1,
3069 .bcr_reg = CAMSS_CSI2_BCR,
3070 .base = &virt_bases[MMSS_BASE],
3071 .c = {
3072 .dbg_name = "camss_csi2_clk",
3073 .ops = &clk_ops_branch,
3074 CLK_INIT(camss_csi2_clk.c),
3075 },
3076};
3077
3078static struct branch_clk camss_csi2phy_clk = {
3079 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3080 .parent = &csi2_clk_src.c,
3081 .has_sibling = 1,
3082 .bcr_reg = CAMSS_CSI2PHY_BCR,
3083 .base = &virt_bases[MMSS_BASE],
3084 .c = {
3085 .dbg_name = "camss_csi2phy_clk",
3086 .ops = &clk_ops_branch,
3087 CLK_INIT(camss_csi2phy_clk.c),
3088 },
3089};
3090
3091static struct branch_clk camss_csi2pix_clk = {
3092 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3093 .parent = &csi2_clk_src.c,
3094 .has_sibling = 1,
3095 .bcr_reg = CAMSS_CSI2PIX_BCR,
3096 .base = &virt_bases[MMSS_BASE],
3097 .c = {
3098 .dbg_name = "camss_csi2pix_clk",
3099 .ops = &clk_ops_branch,
3100 CLK_INIT(camss_csi2pix_clk.c),
3101 },
3102};
3103
3104static struct branch_clk camss_csi2rdi_clk = {
3105 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3106 .parent = &csi2_clk_src.c,
3107 .has_sibling = 1,
3108 .bcr_reg = CAMSS_CSI2RDI_BCR,
3109 .base = &virt_bases[MMSS_BASE],
3110 .c = {
3111 .dbg_name = "camss_csi2rdi_clk",
3112 .ops = &clk_ops_branch,
3113 CLK_INIT(camss_csi2rdi_clk.c),
3114 },
3115};
3116
3117static struct branch_clk camss_csi3_ahb_clk = {
3118 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
3119 .parent = &ahb_clk_src.c,
3120 .has_sibling = 1,
3121 .bcr_reg = CAMSS_CSI3_BCR,
3122 .base = &virt_bases[MMSS_BASE],
3123 .c = {
3124 .dbg_name = "camss_csi3_ahb_clk",
3125 .ops = &clk_ops_branch,
3126 CLK_INIT(camss_csi3_ahb_clk.c),
3127 },
3128};
3129
3130static struct branch_clk camss_csi3_clk = {
3131 .cbcr_reg = CAMSS_CSI3_CBCR,
3132 .parent = &csi3_clk_src.c,
3133 .has_sibling = 1,
3134 .bcr_reg = CAMSS_CSI3_BCR,
3135 .base = &virt_bases[MMSS_BASE],
3136 .c = {
3137 .dbg_name = "camss_csi3_clk",
3138 .ops = &clk_ops_branch,
3139 CLK_INIT(camss_csi3_clk.c),
3140 },
3141};
3142
3143static struct branch_clk camss_csi3phy_clk = {
3144 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3145 .parent = &csi3_clk_src.c,
3146 .has_sibling = 1,
3147 .bcr_reg = CAMSS_CSI3PHY_BCR,
3148 .base = &virt_bases[MMSS_BASE],
3149 .c = {
3150 .dbg_name = "camss_csi3phy_clk",
3151 .ops = &clk_ops_branch,
3152 CLK_INIT(camss_csi3phy_clk.c),
3153 },
3154};
3155
3156static struct branch_clk camss_csi3pix_clk = {
3157 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3158 .parent = &csi3_clk_src.c,
3159 .has_sibling = 1,
3160 .bcr_reg = CAMSS_CSI3PIX_BCR,
3161 .base = &virt_bases[MMSS_BASE],
3162 .c = {
3163 .dbg_name = "camss_csi3pix_clk",
3164 .ops = &clk_ops_branch,
3165 CLK_INIT(camss_csi3pix_clk.c),
3166 },
3167};
3168
3169static struct branch_clk camss_csi3rdi_clk = {
3170 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3171 .parent = &csi3_clk_src.c,
3172 .has_sibling = 1,
3173 .bcr_reg = CAMSS_CSI3RDI_BCR,
3174 .base = &virt_bases[MMSS_BASE],
3175 .c = {
3176 .dbg_name = "camss_csi3rdi_clk",
3177 .ops = &clk_ops_branch,
3178 CLK_INIT(camss_csi3rdi_clk.c),
3179 },
3180};
3181
3182static struct branch_clk camss_csi_vfe0_clk = {
3183 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3184 .parent = &vfe0_clk_src.c,
3185 .has_sibling = 1,
3186 .bcr_reg = CAMSS_CSI_VFE0_BCR,
3187 .base = &virt_bases[MMSS_BASE],
3188 .c = {
3189 .dbg_name = "camss_csi_vfe0_clk",
3190 .ops = &clk_ops_branch,
3191 CLK_INIT(camss_csi_vfe0_clk.c),
3192 },
3193};
3194
3195static struct branch_clk camss_csi_vfe1_clk = {
3196 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3197 .parent = &vfe1_clk_src.c,
3198 .has_sibling = 1,
3199 .bcr_reg = CAMSS_CSI_VFE1_BCR,
3200 .base = &virt_bases[MMSS_BASE],
3201 .c = {
3202 .dbg_name = "camss_csi_vfe1_clk",
3203 .ops = &clk_ops_branch,
3204 CLK_INIT(camss_csi_vfe1_clk.c),
3205 },
3206};
3207
3208static struct branch_clk camss_gp0_clk = {
3209 .cbcr_reg = CAMSS_GP0_CBCR,
3210 .parent = &mmss_gp0_clk_src.c,
3211 .has_sibling = 0,
3212 .bcr_reg = CAMSS_GP0_BCR,
3213 .base = &virt_bases[MMSS_BASE],
3214 .c = {
3215 .dbg_name = "camss_gp0_clk",
3216 .ops = &clk_ops_branch,
3217 CLK_INIT(camss_gp0_clk.c),
3218 },
3219};
3220
3221static struct branch_clk camss_gp1_clk = {
3222 .cbcr_reg = CAMSS_GP1_CBCR,
3223 .parent = &mmss_gp1_clk_src.c,
3224 .has_sibling = 0,
3225 .bcr_reg = CAMSS_GP1_BCR,
3226 .base = &virt_bases[MMSS_BASE],
3227 .c = {
3228 .dbg_name = "camss_gp1_clk",
3229 .ops = &clk_ops_branch,
3230 CLK_INIT(camss_gp1_clk.c),
3231 },
3232};
3233
3234static struct branch_clk camss_ispif_ahb_clk = {
3235 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
3236 .parent = &ahb_clk_src.c,
3237 .has_sibling = 1,
3238 .bcr_reg = CAMSS_ISPIF_BCR,
3239 .base = &virt_bases[MMSS_BASE],
3240 .c = {
3241 .dbg_name = "camss_ispif_ahb_clk",
3242 .ops = &clk_ops_branch,
3243 CLK_INIT(camss_ispif_ahb_clk.c),
3244 },
3245};
3246
3247static struct branch_clk camss_jpeg_jpeg0_clk = {
3248 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3249 .parent = &jpeg0_clk_src.c,
3250 .has_sibling = 0,
3251 .bcr_reg = CAMSS_JPEG_BCR,
3252 .base = &virt_bases[MMSS_BASE],
3253 .c = {
3254 .dbg_name = "camss_jpeg_jpeg0_clk",
3255 .ops = &clk_ops_branch,
3256 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3257 },
3258};
3259
3260static struct branch_clk camss_jpeg_jpeg1_clk = {
3261 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3262 .parent = &jpeg1_clk_src.c,
3263 .has_sibling = 0,
3264 .bcr_reg = CAMSS_JPEG_BCR,
3265 .base = &virt_bases[MMSS_BASE],
3266 .c = {
3267 .dbg_name = "camss_jpeg_jpeg1_clk",
3268 .ops = &clk_ops_branch,
3269 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3270 },
3271};
3272
3273static struct branch_clk camss_jpeg_jpeg2_clk = {
3274 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3275 .parent = &jpeg2_clk_src.c,
3276 .has_sibling = 0,
3277 .bcr_reg = CAMSS_JPEG_BCR,
3278 .base = &virt_bases[MMSS_BASE],
3279 .c = {
3280 .dbg_name = "camss_jpeg_jpeg2_clk",
3281 .ops = &clk_ops_branch,
3282 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3283 },
3284};
3285
3286static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3287 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
3288 .parent = &ahb_clk_src.c,
3289 .has_sibling = 1,
3290 .bcr_reg = CAMSS_JPEG_BCR,
3291 .base = &virt_bases[MMSS_BASE],
3292 .c = {
3293 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3294 .ops = &clk_ops_branch,
3295 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3296 },
3297};
3298
3299static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3300 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3301 .parent = &axi_clk_src.c,
3302 .has_sibling = 1,
3303 .bcr_reg = CAMSS_JPEG_BCR,
3304 .base = &virt_bases[MMSS_BASE],
3305 .c = {
3306 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3307 .ops = &clk_ops_branch,
3308 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3309 },
3310};
3311
3312static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3313 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
3314 .has_sibling = 1,
3315 .bcr_reg = CAMSS_JPEG_BCR,
3316 .base = &virt_bases[MMSS_BASE],
3317 .c = {
3318 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3319 .ops = &clk_ops_branch,
3320 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3321 },
3322};
3323
3324static struct branch_clk camss_mclk0_clk = {
3325 .cbcr_reg = CAMSS_MCLK0_CBCR,
3326 .parent = &mclk0_clk_src.c,
3327 .has_sibling = 0,
3328 .bcr_reg = CAMSS_MCLK0_BCR,
3329 .base = &virt_bases[MMSS_BASE],
3330 .c = {
3331 .dbg_name = "camss_mclk0_clk",
3332 .ops = &clk_ops_branch,
3333 CLK_INIT(camss_mclk0_clk.c),
3334 },
3335};
3336
3337static struct branch_clk camss_mclk1_clk = {
3338 .cbcr_reg = CAMSS_MCLK1_CBCR,
3339 .parent = &mclk1_clk_src.c,
3340 .has_sibling = 0,
3341 .bcr_reg = CAMSS_MCLK1_BCR,
3342 .base = &virt_bases[MMSS_BASE],
3343 .c = {
3344 .dbg_name = "camss_mclk1_clk",
3345 .ops = &clk_ops_branch,
3346 CLK_INIT(camss_mclk1_clk.c),
3347 },
3348};
3349
3350static struct branch_clk camss_mclk2_clk = {
3351 .cbcr_reg = CAMSS_MCLK2_CBCR,
3352 .parent = &mclk2_clk_src.c,
3353 .has_sibling = 0,
3354 .bcr_reg = CAMSS_MCLK2_BCR,
3355 .base = &virt_bases[MMSS_BASE],
3356 .c = {
3357 .dbg_name = "camss_mclk2_clk",
3358 .ops = &clk_ops_branch,
3359 CLK_INIT(camss_mclk2_clk.c),
3360 },
3361};
3362
3363static struct branch_clk camss_mclk3_clk = {
3364 .cbcr_reg = CAMSS_MCLK3_CBCR,
3365 .parent = &mclk3_clk_src.c,
3366 .has_sibling = 0,
3367 .bcr_reg = CAMSS_MCLK3_BCR,
3368 .base = &virt_bases[MMSS_BASE],
3369 .c = {
3370 .dbg_name = "camss_mclk3_clk",
3371 .ops = &clk_ops_branch,
3372 CLK_INIT(camss_mclk3_clk.c),
3373 },
3374};
3375
3376static struct branch_clk camss_micro_ahb_clk = {
3377 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
3378 .parent = &ahb_clk_src.c,
3379 .has_sibling = 1,
3380 .bcr_reg = CAMSS_MICRO_BCR,
3381 .base = &virt_bases[MMSS_BASE],
3382 .c = {
3383 .dbg_name = "camss_micro_ahb_clk",
3384 .ops = &clk_ops_branch,
3385 CLK_INIT(camss_micro_ahb_clk.c),
3386 },
3387};
3388
3389static struct branch_clk camss_phy0_csi0phytimer_clk = {
3390 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3391 .parent = &csi0phytimer_clk_src.c,
3392 .has_sibling = 0,
3393 .bcr_reg = CAMSS_PHY0_BCR,
3394 .base = &virt_bases[MMSS_BASE],
3395 .c = {
3396 .dbg_name = "camss_phy0_csi0phytimer_clk",
3397 .ops = &clk_ops_branch,
3398 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3399 },
3400};
3401
3402static struct branch_clk camss_phy1_csi1phytimer_clk = {
3403 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3404 .parent = &csi1phytimer_clk_src.c,
3405 .has_sibling = 0,
3406 .bcr_reg = CAMSS_PHY1_BCR,
3407 .base = &virt_bases[MMSS_BASE],
3408 .c = {
3409 .dbg_name = "camss_phy1_csi1phytimer_clk",
3410 .ops = &clk_ops_branch,
3411 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3412 },
3413};
3414
3415static struct branch_clk camss_phy2_csi2phytimer_clk = {
3416 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3417 .parent = &csi2phytimer_clk_src.c,
3418 .has_sibling = 0,
3419 .bcr_reg = CAMSS_PHY2_BCR,
3420 .base = &virt_bases[MMSS_BASE],
3421 .c = {
3422 .dbg_name = "camss_phy2_csi2phytimer_clk",
3423 .ops = &clk_ops_branch,
3424 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3425 },
3426};
3427
3428static struct branch_clk camss_top_ahb_clk = {
3429 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
3430 .parent = &ahb_clk_src.c,
3431 .has_sibling = 1,
3432 .bcr_reg = CAMSS_TOP_BCR,
3433 .base = &virt_bases[MMSS_BASE],
3434 .c = {
3435 .dbg_name = "camss_top_ahb_clk",
3436 .ops = &clk_ops_branch,
3437 CLK_INIT(camss_top_ahb_clk.c),
3438 },
3439};
3440
3441static struct branch_clk camss_vfe_cpp_ahb_clk = {
3442 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
3443 .parent = &ahb_clk_src.c,
3444 .has_sibling = 1,
3445 .bcr_reg = CAMSS_VFE_BCR,
3446 .base = &virt_bases[MMSS_BASE],
3447 .c = {
3448 .dbg_name = "camss_vfe_cpp_ahb_clk",
3449 .ops = &clk_ops_branch,
3450 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3451 },
3452};
3453
3454static struct branch_clk camss_vfe_cpp_clk = {
3455 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3456 .parent = &cpp_clk_src.c,
3457 .has_sibling = 0,
3458 .bcr_reg = CAMSS_VFE_BCR,
3459 .base = &virt_bases[MMSS_BASE],
3460 .c = {
3461 .dbg_name = "camss_vfe_cpp_clk",
3462 .ops = &clk_ops_branch,
3463 CLK_INIT(camss_vfe_cpp_clk.c),
3464 },
3465};
3466
3467static struct branch_clk camss_vfe_vfe0_clk = {
3468 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3469 .parent = &vfe0_clk_src.c,
3470 .has_sibling = 1,
3471 .bcr_reg = CAMSS_VFE_BCR,
3472 .base = &virt_bases[MMSS_BASE],
3473 .c = {
3474 .dbg_name = "camss_vfe_vfe0_clk",
3475 .ops = &clk_ops_branch,
3476 CLK_INIT(camss_vfe_vfe0_clk.c),
3477 },
3478};
3479
3480static struct branch_clk camss_vfe_vfe1_clk = {
3481 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3482 .parent = &vfe1_clk_src.c,
3483 .has_sibling = 1,
3484 .bcr_reg = CAMSS_VFE_BCR,
3485 .base = &virt_bases[MMSS_BASE],
3486 .c = {
3487 .dbg_name = "camss_vfe_vfe1_clk",
3488 .ops = &clk_ops_branch,
3489 CLK_INIT(camss_vfe_vfe1_clk.c),
3490 },
3491};
3492
3493static struct branch_clk camss_vfe_vfe_ahb_clk = {
3494 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
3495 .parent = &ahb_clk_src.c,
3496 .has_sibling = 1,
3497 .bcr_reg = CAMSS_VFE_BCR,
3498 .base = &virt_bases[MMSS_BASE],
3499 .c = {
3500 .dbg_name = "camss_vfe_vfe_ahb_clk",
3501 .ops = &clk_ops_branch,
3502 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3503 },
3504};
3505
3506static struct branch_clk camss_vfe_vfe_axi_clk = {
3507 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3508 .parent = &axi_clk_src.c,
3509 .has_sibling = 1,
3510 .bcr_reg = CAMSS_VFE_BCR,
3511 .base = &virt_bases[MMSS_BASE],
3512 .c = {
3513 .dbg_name = "camss_vfe_vfe_axi_clk",
3514 .ops = &clk_ops_branch,
3515 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3516 },
3517};
3518
3519static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3520 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
3521 .has_sibling = 1,
3522 .bcr_reg = CAMSS_VFE_BCR,
3523 .base = &virt_bases[MMSS_BASE],
3524 .c = {
3525 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3526 .ops = &clk_ops_branch,
3527 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3528 },
3529};
3530
3531static struct branch_clk mdss_ahb_clk = {
3532 .cbcr_reg = MDSS_AHB_CBCR,
3533 .parent = &ahb_clk_src.c,
3534 .has_sibling = 1,
3535 .bcr_reg = MDSS_BCR,
3536 .base = &virt_bases[MMSS_BASE],
3537 .c = {
3538 .dbg_name = "mdss_ahb_clk",
3539 .ops = &clk_ops_branch,
3540 CLK_INIT(mdss_ahb_clk.c),
3541 },
3542};
3543
3544static struct branch_clk mdss_axi_clk = {
3545 .cbcr_reg = MDSS_AXI_CBCR,
3546 .parent = &axi_clk_src.c,
3547 .has_sibling = 1,
3548 .bcr_reg = MDSS_BCR,
3549 .base = &virt_bases[MMSS_BASE],
3550 .c = {
3551 .dbg_name = "mdss_axi_clk",
3552 .ops = &clk_ops_branch,
3553 CLK_INIT(mdss_axi_clk.c),
3554 },
3555};
3556
3557static struct branch_clk mdss_byte0_clk = {
3558 .cbcr_reg = MDSS_BYTE0_CBCR,
3559 .parent = &byte0_clk_src.c,
3560 .has_sibling = 0,
3561 .bcr_reg = MDSS_BCR,
3562 .base = &virt_bases[MMSS_BASE],
3563 .c = {
3564 .dbg_name = "mdss_byte0_clk",
3565 .ops = &clk_ops_branch,
3566 CLK_INIT(mdss_byte0_clk.c),
3567 },
3568};
3569
3570static struct branch_clk mdss_byte1_clk = {
3571 .cbcr_reg = MDSS_BYTE1_CBCR,
3572 .parent = &byte1_clk_src.c,
3573 .has_sibling = 0,
3574 .bcr_reg = MDSS_BCR,
3575 .base = &virt_bases[MMSS_BASE],
3576 .c = {
3577 .dbg_name = "mdss_byte1_clk",
3578 .ops = &clk_ops_branch,
3579 CLK_INIT(mdss_byte1_clk.c),
3580 },
3581};
3582
3583static struct branch_clk mdss_edpaux_clk = {
3584 .cbcr_reg = MDSS_EDPAUX_CBCR,
3585 .parent = &edpaux_clk_src.c,
3586 .has_sibling = 0,
3587 .bcr_reg = MDSS_BCR,
3588 .base = &virt_bases[MMSS_BASE],
3589 .c = {
3590 .dbg_name = "mdss_edpaux_clk",
3591 .ops = &clk_ops_branch,
3592 CLK_INIT(mdss_edpaux_clk.c),
3593 },
3594};
3595
3596static struct branch_clk mdss_edplink_clk = {
3597 .cbcr_reg = MDSS_EDPLINK_CBCR,
3598 .parent = &edplink_clk_src.c,
3599 .has_sibling = 0,
3600 .bcr_reg = MDSS_BCR,
3601 .base = &virt_bases[MMSS_BASE],
3602 .c = {
3603 .dbg_name = "mdss_edplink_clk",
3604 .ops = &clk_ops_branch,
3605 CLK_INIT(mdss_edplink_clk.c),
3606 },
3607};
3608
3609static struct branch_clk mdss_edppixel_clk = {
3610 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3611 .parent = &edppixel_clk_src.c,
3612 .has_sibling = 0,
3613 .bcr_reg = MDSS_BCR,
3614 .base = &virt_bases[MMSS_BASE],
3615 .c = {
3616 .dbg_name = "mdss_edppixel_clk",
3617 .ops = &clk_ops_branch,
3618 CLK_INIT(mdss_edppixel_clk.c),
3619 },
3620};
3621
3622static struct branch_clk mdss_esc0_clk = {
3623 .cbcr_reg = MDSS_ESC0_CBCR,
3624 .parent = &esc0_clk_src.c,
3625 .has_sibling = 0,
3626 .bcr_reg = MDSS_BCR,
3627 .base = &virt_bases[MMSS_BASE],
3628 .c = {
3629 .dbg_name = "mdss_esc0_clk",
3630 .ops = &clk_ops_branch,
3631 CLK_INIT(mdss_esc0_clk.c),
3632 },
3633};
3634
3635static struct branch_clk mdss_esc1_clk = {
3636 .cbcr_reg = MDSS_ESC1_CBCR,
3637 .parent = &esc1_clk_src.c,
3638 .has_sibling = 0,
3639 .bcr_reg = MDSS_BCR,
3640 .base = &virt_bases[MMSS_BASE],
3641 .c = {
3642 .dbg_name = "mdss_esc1_clk",
3643 .ops = &clk_ops_branch,
3644 CLK_INIT(mdss_esc1_clk.c),
3645 },
3646};
3647
3648static struct branch_clk mdss_extpclk_clk = {
3649 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3650 .parent = &extpclk_clk_src.c,
3651 .has_sibling = 0,
3652 .bcr_reg = MDSS_BCR,
3653 .base = &virt_bases[MMSS_BASE],
3654 .c = {
3655 .dbg_name = "mdss_extpclk_clk",
3656 .ops = &clk_ops_branch,
3657 CLK_INIT(mdss_extpclk_clk.c),
3658 },
3659};
3660
3661static struct branch_clk mdss_hdmi_ahb_clk = {
3662 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
3663 .parent = &ahb_clk_src.c,
3664 .has_sibling = 1,
3665 .bcr_reg = MDSS_BCR,
3666 .base = &virt_bases[MMSS_BASE],
3667 .c = {
3668 .dbg_name = "mdss_hdmi_ahb_clk",
3669 .ops = &clk_ops_branch,
3670 CLK_INIT(mdss_hdmi_ahb_clk.c),
3671 },
3672};
3673
3674static struct branch_clk mdss_hdmi_clk = {
3675 .cbcr_reg = MDSS_HDMI_CBCR,
3676 .parent = &hdmi_clk_src.c,
3677 .has_sibling = 0,
3678 .bcr_reg = MDSS_BCR,
3679 .base = &virt_bases[MMSS_BASE],
3680 .c = {
3681 .dbg_name = "mdss_hdmi_clk",
3682 .ops = &clk_ops_branch,
3683 CLK_INIT(mdss_hdmi_clk.c),
3684 },
3685};
3686
3687static struct branch_clk mdss_mdp_clk = {
3688 .cbcr_reg = MDSS_MDP_CBCR,
3689 .parent = &mdp_clk_src.c,
3690 .has_sibling = 1,
3691 .bcr_reg = MDSS_BCR,
3692 .base = &virt_bases[MMSS_BASE],
3693 .c = {
3694 .dbg_name = "mdss_mdp_clk",
3695 .ops = &clk_ops_branch,
3696 CLK_INIT(mdss_mdp_clk.c),
3697 },
3698};
3699
3700static struct branch_clk mdss_mdp_lut_clk = {
3701 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3702 .parent = &mdp_clk_src.c,
3703 .has_sibling = 1,
3704 .bcr_reg = MDSS_BCR,
3705 .base = &virt_bases[MMSS_BASE],
3706 .c = {
3707 .dbg_name = "mdss_mdp_lut_clk",
3708 .ops = &clk_ops_branch,
3709 CLK_INIT(mdss_mdp_lut_clk.c),
3710 },
3711};
3712
3713static struct branch_clk mdss_pclk0_clk = {
3714 .cbcr_reg = MDSS_PCLK0_CBCR,
3715 .parent = &pclk0_clk_src.c,
3716 .has_sibling = 0,
3717 .bcr_reg = MDSS_BCR,
3718 .base = &virt_bases[MMSS_BASE],
3719 .c = {
3720 .dbg_name = "mdss_pclk0_clk",
3721 .ops = &clk_ops_branch,
3722 CLK_INIT(mdss_pclk0_clk.c),
3723 },
3724};
3725
3726static struct branch_clk mdss_pclk1_clk = {
3727 .cbcr_reg = MDSS_PCLK1_CBCR,
3728 .parent = &pclk1_clk_src.c,
3729 .has_sibling = 0,
3730 .bcr_reg = MDSS_BCR,
3731 .base = &virt_bases[MMSS_BASE],
3732 .c = {
3733 .dbg_name = "mdss_pclk1_clk",
3734 .ops = &clk_ops_branch,
3735 CLK_INIT(mdss_pclk1_clk.c),
3736 },
3737};
3738
3739static struct branch_clk mdss_vsync_clk = {
3740 .cbcr_reg = MDSS_VSYNC_CBCR,
3741 .parent = &vsync_clk_src.c,
3742 .has_sibling = 0,
3743 .bcr_reg = MDSS_BCR,
3744 .base = &virt_bases[MMSS_BASE],
3745 .c = {
3746 .dbg_name = "mdss_vsync_clk",
3747 .ops = &clk_ops_branch,
3748 CLK_INIT(mdss_vsync_clk.c),
3749 },
3750};
3751
3752static struct branch_clk mmss_misc_ahb_clk = {
3753 .cbcr_reg = MMSS_MISC_AHB_CBCR,
3754 .parent = &ahb_clk_src.c,
3755 .has_sibling = 1,
3756 .bcr_reg = MMSSNOCAHB_BCR,
3757 .base = &virt_bases[MMSS_BASE],
3758 .c = {
3759 .dbg_name = "mmss_misc_ahb_clk",
3760 .ops = &clk_ops_branch,
3761 CLK_INIT(mmss_misc_ahb_clk.c),
3762 },
3763};
3764
3765static struct branch_clk mmss_mmssnoc_ahb_clk = {
3766 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
3767 .parent = &ahb_clk_src.c,
3768 .has_sibling = 1,
3769 .bcr_reg = MMSSNOCAHB_BCR,
3770 .base = &virt_bases[MMSS_BASE],
3771 .c = {
3772 .dbg_name = "mmss_mmssnoc_ahb_clk",
3773 .ops = &clk_ops_branch,
3774 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3775 },
3776};
3777
3778static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3779 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
3780 .parent = &ahb_clk_src.c,
3781 .has_sibling = 1,
3782 .bcr_reg = MMSSNOCAHB_BCR,
3783 .base = &virt_bases[MMSS_BASE],
3784 .c = {
3785 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3786 .ops = &clk_ops_branch,
3787 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3788 },
3789};
3790
3791static struct branch_clk mmss_mmssnoc_axi_clk = {
3792 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3793 .parent = &axi_clk_src.c,
3794 .has_sibling = 1,
3795 .bcr_reg = MMSSNOCAXI_BCR,
3796 .base = &virt_bases[MMSS_BASE],
3797 .c = {
3798 .dbg_name = "mmss_mmssnoc_axi_clk",
3799 .ops = &clk_ops_branch,
3800 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3801 },
3802};
3803
3804static struct branch_clk mmss_s0_axi_clk = {
3805 .cbcr_reg = MMSS_S0_AXI_CBCR,
3806 .parent = &axi_clk_src.c,
3807 .has_sibling = 1,
3808 .bcr_reg = MMSSNOCAXI_BCR,
3809 .base = &virt_bases[MMSS_BASE],
3810 .c = {
3811 .dbg_name = "mmss_s0_axi_clk",
3812 .ops = &clk_ops_branch,
3813 CLK_INIT(mmss_s0_axi_clk.c),
3814 },
3815};
3816
3817static struct branch_clk venus0_ahb_clk = {
3818 .cbcr_reg = VENUS0_AHB_CBCR,
3819 .parent = &ahb_clk_src.c,
3820 .has_sibling = 1,
3821 .bcr_reg = VENUS0_BCR,
3822 .base = &virt_bases[MMSS_BASE],
3823 .c = {
3824 .dbg_name = "venus0_ahb_clk",
3825 .ops = &clk_ops_branch,
3826 CLK_INIT(venus0_ahb_clk.c),
3827 },
3828};
3829
3830static struct branch_clk venus0_axi_clk = {
3831 .cbcr_reg = VENUS0_AXI_CBCR,
3832 .parent = &axi_clk_src.c,
3833 .has_sibling = 1,
3834 .bcr_reg = VENUS0_BCR,
3835 .base = &virt_bases[MMSS_BASE],
3836 .c = {
3837 .dbg_name = "venus0_axi_clk",
3838 .ops = &clk_ops_branch,
3839 CLK_INIT(venus0_axi_clk.c),
3840 },
3841};
3842
3843static struct branch_clk venus0_ocmemnoc_clk = {
3844 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
3845 .has_sibling = 1,
3846 .bcr_reg = VENUS0_BCR,
3847 .base = &virt_bases[MMSS_BASE],
3848 .c = {
3849 .dbg_name = "venus0_ocmemnoc_clk",
3850 .ops = &clk_ops_branch,
3851 CLK_INIT(venus0_ocmemnoc_clk.c),
3852 },
3853};
3854
3855static struct branch_clk venus0_vcodec0_clk = {
3856 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3857 .parent = &vcodec0_clk_src.c,
3858 .has_sibling = 0,
3859 .bcr_reg = VENUS0_BCR,
3860 .base = &virt_bases[MMSS_BASE],
3861 .c = {
3862 .dbg_name = "venus0_vcodec0_clk",
3863 .ops = &clk_ops_branch,
3864 CLK_INIT(venus0_vcodec0_clk.c),
3865 },
3866};
3867
3868static struct branch_clk oxili_gfx3d_clk = {
3869 .cbcr_reg = OXILI_GFX3D_CBCR,
3870 .has_sibling = 1,
3871 .bcr_reg = OXILI_BCR,
3872 .base = &virt_bases[MMSS_BASE],
3873 .c = {
3874 .dbg_name = "oxili_gfx3d_clk",
3875 .ops = &clk_ops_branch,
3876 CLK_INIT(oxili_gfx3d_clk.c),
3877 },
3878};
3879
3880static struct branch_clk oxilicx_ahb_clk = {
3881 .cbcr_reg = OXILICX_AHB_CBCR,
3882 .parent = &ahb_clk_src.c,
3883 .has_sibling = 1,
3884 .bcr_reg = OXILICX_BCR,
3885 .base = &virt_bases[MMSS_BASE],
3886 .c = {
3887 .dbg_name = "oxilicx_ahb_clk",
3888 .ops = &clk_ops_branch,
3889 CLK_INIT(oxilicx_ahb_clk.c),
3890 },
3891};
3892
3893static struct branch_clk oxilicx_axi_clk = {
3894 .cbcr_reg = OXILICX_AXI_CBCR,
3895 .parent = &axi_clk_src.c,
3896 .has_sibling = 1,
3897 .bcr_reg = OXILICX_BCR,
3898 .base = &virt_bases[MMSS_BASE],
3899 .c = {
3900 .dbg_name = "oxilicx_axi_clk",
3901 .ops = &clk_ops_branch,
3902 CLK_INIT(oxilicx_axi_clk.c),
3903 },
3904};
3905
3906static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3907 F_LPASS(28800000, lpapll0, 1, 15, 256),
3908 F_END
3909};
3910
3911static struct rcg_clk audio_core_slimbus_core_clk_src = {
3912 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3913 .set_rate = set_rate_mnd,
3914 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3915 .current_freq = &rcg_dummy_freq,
3916 .base = &virt_bases[LPASS_BASE],
3917 .c = {
3918 .dbg_name = "audio_core_slimbus_core_clk_src",
3919 .ops = &clk_ops_rcg_mnd,
3920 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3921 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3922 },
3923};
3924
3925static struct branch_clk audio_core_slimbus_core_clk = {
3926 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3927 .parent = &audio_core_slimbus_core_clk_src.c,
3928 .base = &virt_bases[LPASS_BASE],
3929 .c = {
3930 .dbg_name = "audio_core_slimbus_core_clk",
3931 .ops = &clk_ops_branch,
3932 CLK_INIT(audio_core_slimbus_core_clk.c),
3933 },
3934};
3935
3936static struct branch_clk audio_core_slimbus_lfabif_clk = {
3937 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3938 .has_sibling = 1,
3939 .base = &virt_bases[LPASS_BASE],
3940 .c = {
3941 .dbg_name = "audio_core_slimbus_lfabif_clk",
3942 .ops = &clk_ops_branch,
3943 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3944 },
3945};
3946
3947static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3948 F_LPASS( 512000, lpapll0, 16, 1, 60),
3949 F_LPASS( 768000, lpapll0, 16, 1, 40),
3950 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3951 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3952 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3953 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3954 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3955 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3956 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3957 F_LPASS(12288000, lpapll0, 10, 1, 4),
3958 F_END
3959};
3960
3961static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3962 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3963 .set_rate = set_rate_mnd,
3964 .freq_tbl = ftbl_audio_core_lpaif_clock,
3965 .current_freq = &rcg_dummy_freq,
3966 .base = &virt_bases[LPASS_BASE],
3967 .c = {
3968 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3969 .ops = &clk_ops_rcg_mnd,
3970 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3971 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3972 },
3973};
3974
3975static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3976 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3977 .set_rate = set_rate_mnd,
3978 .freq_tbl = ftbl_audio_core_lpaif_clock,
3979 .current_freq = &rcg_dummy_freq,
3980 .base = &virt_bases[LPASS_BASE],
3981 .c = {
3982 .dbg_name = "audio_core_lpaif_pri_clk_src",
3983 .ops = &clk_ops_rcg_mnd,
3984 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3985 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3986 },
3987};
3988
3989static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3990 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3991 .set_rate = set_rate_mnd,
3992 .freq_tbl = ftbl_audio_core_lpaif_clock,
3993 .current_freq = &rcg_dummy_freq,
3994 .base = &virt_bases[LPASS_BASE],
3995 .c = {
3996 .dbg_name = "audio_core_lpaif_sec_clk_src",
3997 .ops = &clk_ops_rcg_mnd,
3998 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3999 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
4000 },
4001};
4002
4003static struct rcg_clk audio_core_lpaif_ter_clk_src = {
4004 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
4005 .set_rate = set_rate_mnd,
4006 .freq_tbl = ftbl_audio_core_lpaif_clock,
4007 .current_freq = &rcg_dummy_freq,
4008 .base = &virt_bases[LPASS_BASE],
4009 .c = {
4010 .dbg_name = "audio_core_lpaif_ter_clk_src",
4011 .ops = &clk_ops_rcg_mnd,
4012 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4013 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4014 },
4015};
4016
4017static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4018 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4019 .set_rate = set_rate_mnd,
4020 .freq_tbl = ftbl_audio_core_lpaif_clock,
4021 .current_freq = &rcg_dummy_freq,
4022 .base = &virt_bases[LPASS_BASE],
4023 .c = {
4024 .dbg_name = "audio_core_lpaif_quad_clk_src",
4025 .ops = &clk_ops_rcg_mnd,
4026 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4027 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4028 },
4029};
4030
4031static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4032 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4033 .set_rate = set_rate_mnd,
4034 .freq_tbl = ftbl_audio_core_lpaif_clock,
4035 .current_freq = &rcg_dummy_freq,
4036 .base = &virt_bases[LPASS_BASE],
4037 .c = {
4038 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4039 .ops = &clk_ops_rcg_mnd,
4040 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4041 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4042 },
4043};
4044
4045static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4046 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4047 .set_rate = set_rate_mnd,
4048 .freq_tbl = ftbl_audio_core_lpaif_clock,
4049 .current_freq = &rcg_dummy_freq,
4050 .base = &virt_bases[LPASS_BASE],
4051 .c = {
4052 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4053 .ops = &clk_ops_rcg_mnd,
4054 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4055 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4056 },
4057};
4058
4059static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4060 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4061 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4062 .has_sibling = 1,
4063 .base = &virt_bases[LPASS_BASE],
4064 .c = {
4065 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4066 .ops = &clk_ops_branch,
4067 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4068 },
4069};
4070
4071static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4072 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
4073 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4074 .has_sibling = 1,
4075 .base = &virt_bases[LPASS_BASE],
4076 .c = {
4077 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4078 .ops = &clk_ops_branch,
4079 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4080 },
4081};
4082
4083static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4084 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4085 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4086 .has_sibling = 1,
4087 .max_div = 16,
4088 .base = &virt_bases[LPASS_BASE],
4089 .c = {
4090 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4091 .ops = &clk_ops_branch,
4092 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4093 },
4094};
4095
4096static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4097 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4098 .parent = &audio_core_lpaif_pri_clk_src.c,
4099 .has_sibling = 1,
4100 .base = &virt_bases[LPASS_BASE],
4101 .c = {
4102 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4103 .ops = &clk_ops_branch,
4104 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4105 },
4106};
4107
4108static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4109 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
4110 .parent = &audio_core_lpaif_pri_clk_src.c,
4111 .has_sibling = 1,
4112 .base = &virt_bases[LPASS_BASE],
4113 .c = {
4114 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4115 .ops = &clk_ops_branch,
4116 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4117 },
4118};
4119
4120static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4121 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4122 .parent = &audio_core_lpaif_pri_clk_src.c,
4123 .has_sibling = 1,
4124 .max_div = 16,
4125 .base = &virt_bases[LPASS_BASE],
4126 .c = {
4127 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4128 .ops = &clk_ops_branch,
4129 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4130 },
4131};
4132
4133static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4134 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4135 .parent = &audio_core_lpaif_sec_clk_src.c,
4136 .has_sibling = 1,
4137 .base = &virt_bases[LPASS_BASE],
4138 .c = {
4139 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4140 .ops = &clk_ops_branch,
4141 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4142 },
4143};
4144
4145static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4146 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
4147 .parent = &audio_core_lpaif_sec_clk_src.c,
4148 .has_sibling = 1,
4149 .base = &virt_bases[LPASS_BASE],
4150 .c = {
4151 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4152 .ops = &clk_ops_branch,
4153 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4154 },
4155};
4156
4157static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4158 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4159 .parent = &audio_core_lpaif_sec_clk_src.c,
4160 .has_sibling = 1,
4161 .max_div = 16,
4162 .base = &virt_bases[LPASS_BASE],
4163 .c = {
4164 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4165 .ops = &clk_ops_branch,
4166 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4167 },
4168};
4169
4170static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4171 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4172 .parent = &audio_core_lpaif_ter_clk_src.c,
4173 .has_sibling = 1,
4174 .base = &virt_bases[LPASS_BASE],
4175 .c = {
4176 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4177 .ops = &clk_ops_branch,
4178 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4179 },
4180};
4181
4182static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4183 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
4184 .parent = &audio_core_lpaif_ter_clk_src.c,
4185 .has_sibling = 1,
4186 .base = &virt_bases[LPASS_BASE],
4187 .c = {
4188 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4189 .ops = &clk_ops_branch,
4190 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4191 },
4192};
4193
4194static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4195 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4196 .parent = &audio_core_lpaif_ter_clk_src.c,
4197 .has_sibling = 1,
4198 .max_div = 16,
4199 .base = &virt_bases[LPASS_BASE],
4200 .c = {
4201 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4202 .ops = &clk_ops_branch,
4203 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4204 },
4205};
4206
4207static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4208 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4209 .parent = &audio_core_lpaif_quad_clk_src.c,
4210 .has_sibling = 1,
4211 .base = &virt_bases[LPASS_BASE],
4212 .c = {
4213 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4214 .ops = &clk_ops_branch,
4215 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4216 },
4217};
4218
4219static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4220 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
4221 .parent = &audio_core_lpaif_quad_clk_src.c,
4222 .has_sibling = 1,
4223 .base = &virt_bases[LPASS_BASE],
4224 .c = {
4225 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4226 .ops = &clk_ops_branch,
4227 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4228 },
4229};
4230
4231static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4232 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4233 .parent = &audio_core_lpaif_quad_clk_src.c,
4234 .has_sibling = 1,
4235 .max_div = 16,
4236 .base = &virt_bases[LPASS_BASE],
4237 .c = {
4238 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4239 .ops = &clk_ops_branch,
4240 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4241 },
4242};
4243
4244static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4245 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
4246 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4247 .has_sibling = 1,
4248 .base = &virt_bases[LPASS_BASE],
4249 .c = {
4250 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4251 .ops = &clk_ops_branch,
4252 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4253 },
4254};
4255
4256static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4257 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4258 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4259 .has_sibling = 1,
4260 .max_div = 16,
4261 .base = &virt_bases[LPASS_BASE],
4262 .c = {
4263 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4264 .ops = &clk_ops_branch,
4265 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4266 },
4267};
4268
4269static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4270 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4271 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4272 .has_sibling = 1,
4273 .base = &virt_bases[LPASS_BASE],
4274 .c = {
4275 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4276 .ops = &clk_ops_branch,
4277 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4278 },
4279};
4280
4281static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4282 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4283 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4284 .has_sibling = 1,
4285 .max_div = 16,
4286 .base = &virt_bases[LPASS_BASE],
4287 .c = {
4288 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4289 .ops = &clk_ops_branch,
4290 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4291 },
4292};
4293
4294#ifdef CONFIG_DEBUG_FS
4295
4296struct measure_mux_entry {
4297 struct clk *c;
4298 int base;
4299 u32 debug_mux;
4300};
4301
4302struct measure_mux_entry measure_mux[] = {
4303 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4304 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4305 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4306 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4307 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4308 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4309 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4310 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4311 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4312 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4313 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4314 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4315 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4316 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4317 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4318 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4319 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4320 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4321 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4322 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4323 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4324 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4325 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4326 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4327 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4328 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4329 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4330 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4331 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4332 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4333 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4334 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4335 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4336 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4337 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4338 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4339 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4340 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4341 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
4342 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4343 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4344 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4345 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4346 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4347 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4348 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4349 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4350 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4351 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4352 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4353 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4354 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4355 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4356 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4357 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4358 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4359 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4360 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4361 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4362 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4363 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4364 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4365 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4366 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
4367 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4368 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4369 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4370 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4371 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4372 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4373 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4374 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4375 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4376 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4377 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4378 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4379 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4380 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4381 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4382 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4383 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4384 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4385 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4386 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4387 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4388 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4389 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4390 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4391 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4392 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4393 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4394 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4395 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4396 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4397 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4398 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4399 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4400 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4401 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4402 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4403 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4404 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4405 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4406 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4407 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4408 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4409 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4410 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4411 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4412 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4413 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4414 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4415 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4416 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4417 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4418 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4419 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4420 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4421 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4422 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4423 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4424 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4425 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4426 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4427 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4428 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4429 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4430 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4431 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4432 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4433 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4434 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4435 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4436 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4437 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4438 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
4439 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4440 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
4441 {&dummy_clk, N_BASES, 0x0000},
4442};
4443
4444static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4445{
4446 struct measure_clk *clk = to_measure_clk(c);
4447 unsigned long flags;
4448 u32 regval, clk_sel, i;
4449
4450 if (!parent)
4451 return -EINVAL;
4452
4453 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4454 if (measure_mux[i].c == parent)
4455 break;
4456
4457 if (measure_mux[i].c == &dummy_clk)
4458 return -EINVAL;
4459
4460 spin_lock_irqsave(&local_clock_reg_lock, flags);
4461 /*
4462 * Program the test vector, measurement period (sample_ticks)
4463 * and scaling multiplier.
4464 */
4465 clk->sample_ticks = 0x10000;
4466 clk->multiplier = 1;
4467
4468 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4469 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4470 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4471
4472 switch (measure_mux[i].base) {
4473
4474 case GCC_BASE:
4475 clk_sel = measure_mux[i].debug_mux;
4476 break;
4477
4478 case MMSS_BASE:
4479 clk_sel = 0x02C;
4480 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4481 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4482
4483 /* Activate debug clock output */
4484 regval |= BIT(16);
4485 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4486 break;
4487
4488 case LPASS_BASE:
4489 clk_sel = 0x169;
4490 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4491 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4492
4493 /* Activate debug clock output */
4494 regval |= BIT(16);
4495 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4496 break;
4497
4498 default:
4499 return -EINVAL;
4500 }
4501
4502 /* Set debug mux clock index */
4503 regval = BVAL(8, 0, clk_sel);
4504 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4505
4506 /* Activate debug clock output */
4507 regval |= BIT(16);
4508 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4509
4510 /* Make sure test vector is set before starting measurements. */
4511 mb();
4512 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4513
4514 return 0;
4515}
4516
4517/* Sample clock for 'ticks' reference clock ticks. */
4518static u32 run_measurement(unsigned ticks)
4519{
4520 /* Stop counters and set the XO4 counter start value. */
4521 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4522
4523 /* Wait for timer to become ready. */
4524 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4525 BIT(25)) != 0)
4526 cpu_relax();
4527
4528 /* Run measurement and wait for completion. */
4529 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4530 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4531 BIT(25)) == 0)
4532 cpu_relax();
4533
4534 /* Return measured ticks. */
4535 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4536 BM(24, 0);
4537}
4538
4539/*
4540 * Perform a hardware rate measurement for a given clock.
4541 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4542 */
4543static unsigned long measure_clk_get_rate(struct clk *c)
4544{
4545 unsigned long flags;
4546 u32 gcc_xo4_reg_backup;
4547 u64 raw_count_short, raw_count_full;
4548 struct measure_clk *clk = to_measure_clk(c);
4549 unsigned ret;
4550
4551 ret = clk_prepare_enable(&cxo_clk_src.c);
4552 if (ret) {
4553 pr_warning("CXO clock failed to enable. Can't measure\n");
4554 return 0;
4555 }
4556
4557 spin_lock_irqsave(&local_clock_reg_lock, flags);
4558
4559 /* Enable CXO/4 and RINGOSC branch. */
4560 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4561 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4562
4563 /*
4564 * The ring oscillator counter will not reset if the measured clock
4565 * is not running. To detect this, run a short measurement before
4566 * the full measurement. If the raw results of the two are the same
4567 * then the clock must be off.
4568 */
4569
4570 /* Run a short measurement. (~1 ms) */
4571 raw_count_short = run_measurement(0x1000);
4572 /* Run a full measurement. (~14 ms) */
4573 raw_count_full = run_measurement(clk->sample_ticks);
4574
4575 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4576
4577 /* Return 0 if the clock is off. */
4578 if (raw_count_full == raw_count_short) {
4579 ret = 0;
4580 } else {
4581 /* Compute rate in Hz. */
4582 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4583 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4584 ret = (raw_count_full * clk->multiplier);
4585 }
4586
4587 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4588
4589 clk_disable_unprepare(&cxo_clk_src.c);
4590
4591 return ret;
4592}
4593#else /* !CONFIG_DEBUG_FS */
4594static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4595{
4596 return -EINVAL;
4597}
4598
4599static unsigned long measure_clk_get_rate(struct clk *clk)
4600{
4601 return 0;
4602}
4603#endif /* CONFIG_DEBUG_FS */
4604
4605static struct clk_ops measure_clk_ops = {
4606 .set_parent = measure_clk_set_parent,
4607 .get_rate = measure_clk_get_rate,
4608};
4609
4610static struct measure_clk measure_clk = {
4611 .c = {
4612 .dbg_name = "measure_clk",
4613 .ops = &measure_clk_ops,
4614 CLK_INIT(measure_clk.c),
4615 },
4616 .multiplier = 1,
4617};
4618
4619static struct clk_lookup msm_clocks_copper[] = {
4620 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4621 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
4622 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4623
4624 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4625 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4626 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4627 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
4628 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "spi_qsd.1"),
4629 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
4630 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, ""),
4631 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4632 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4633 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4634 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4635 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4636 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4637 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4638 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4639 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
4640 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "msm_serial_hsl.0"),
4641 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, ""),
4642 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4643 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4644 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4645
4646 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4647 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4648 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4649 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4650 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4651 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
4652 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, "f9966000.i2c"),
4653 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
4654 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, ""),
4655 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4656 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4657 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4658 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4659 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
4660 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, "f995e000.serial"),
4661 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, ""),
4662 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4663 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4664 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4665 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4666
4667 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4668 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4669 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4670 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4671 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4672 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4673
4674 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4675 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4676 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4677
4678 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4679 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4680 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4681
4682 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4683 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4684 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4685 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4686 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4687 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4688 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4689 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4690
4691 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4692 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4693
4694 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, ""),
4695 CLK_LOOKUP("core_clk", gcc_usb30_mock_utmi_clk.c, ""),
4696 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4697 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, ""),
4698 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, ""),
4699 CLK_LOOKUP("core_clk", gcc_usb_hsic_clk.c, ""),
4700 CLK_LOOKUP("core_clk", gcc_usb_hsic_io_cal_clk.c, ""),
4701 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, ""),
4702
4703 /* Multimedia clocks */
4704 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
4705 CLK_LOOKUP("bus_clk_src", ahb_clk_src.c, ""),
4706 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4707 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4708 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4709 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4710 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4711 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4712 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4713 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
4714 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, ""),
4715 CLK_LOOKUP("core_clk", mdss_mdp_lut_clk.c, ""),
4716 CLK_LOOKUP("core_clk", mdp_clk_src.c, ""),
4717 CLK_LOOKUP("core_clk", mdss_vsync_clk.c, ""),
4718 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4719 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4720 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4721 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4722 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4723 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4724 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4725 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4726 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4727 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4728 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4729 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4730 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4731 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4732 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4733 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4734 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4735 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4736 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4737 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4738 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4739 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4740 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4741 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4742 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4743 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4744 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4745 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4746 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4747 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4748 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4749 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4750 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4751 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
4752 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c, ""),
4753 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4754 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4755 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4756 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4757 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4758 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4759 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4760 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4761 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4762 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4763 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
4764 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, ""),
4765 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, ""),
4766 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4767 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4768 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4769 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4770 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4771 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4772 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
4773 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, ""),
4774 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, ""),
4775 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, ""),
4776 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, ""),
4777 CLK_LOOKUP("bus_clk", oxilicx_axi_clk.c, ""),
4778
4779 /* LPASS clocks */
4780 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4781 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4782 "fe12f000.slim"),
4783 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4784 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4785 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4786 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4787 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4788 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4789 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4790 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4791 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4792 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4793 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4794 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4795 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4796 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4797 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4798 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4799 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4800 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4801 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4802 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4803 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4804 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4805 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4806 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4807 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4808 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
4809
4810 /* TODO: Remove dummy clocks as soon as they become unnecessary */
4811 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4812 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4813 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4814 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4815 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
4816};
4817
4818static struct pll_config_regs gpll0_regs __initdata = {
4819 .l_reg = (void __iomem *)GPLL0_L_REG,
4820 .m_reg = (void __iomem *)GPLL0_M_REG,
4821 .n_reg = (void __iomem *)GPLL0_N_REG,
4822 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4823 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4824 .base = &virt_bases[GCC_BASE],
4825};
4826
4827/* GPLL0 at 600 MHz, main output enabled. */
4828static struct pll_config gpll0_config __initdata = {
4829 .l = 0x1f,
4830 .m = 0x1,
4831 .n = 0x4,
4832 .vco_val = 0x0,
4833 .vco_mask = BM(21, 20),
4834 .pre_div_val = 0x0,
4835 .pre_div_mask = BM(14, 12),
4836 .post_div_val = 0x0,
4837 .post_div_mask = BM(9, 8),
4838 .mn_ena_val = BIT(24),
4839 .mn_ena_mask = BIT(24),
4840 .main_output_val = BIT(0),
4841 .main_output_mask = BIT(0),
4842};
4843
4844static struct pll_config_regs gpll1_regs __initdata = {
4845 .l_reg = (void __iomem *)GPLL1_L_REG,
4846 .m_reg = (void __iomem *)GPLL1_M_REG,
4847 .n_reg = (void __iomem *)GPLL1_N_REG,
4848 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4849 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4850 .base = &virt_bases[GCC_BASE],
4851};
4852
4853/* GPLL1 at 480 MHz, main output enabled. */
4854static struct pll_config gpll1_config __initdata = {
4855 .l = 0x19,
4856 .m = 0x0,
4857 .n = 0x1,
4858 .vco_val = 0x0,
4859 .vco_mask = BM(21, 20),
4860 .pre_div_val = 0x0,
4861 .pre_div_mask = BM(14, 12),
4862 .post_div_val = 0x0,
4863 .post_div_mask = BM(9, 8),
4864 .main_output_val = BIT(0),
4865 .main_output_mask = BIT(0),
4866};
4867
4868static struct pll_config_regs mmpll0_regs __initdata = {
4869 .l_reg = (void __iomem *)MMPLL0_L_REG,
4870 .m_reg = (void __iomem *)MMPLL0_M_REG,
4871 .n_reg = (void __iomem *)MMPLL0_N_REG,
4872 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
4873 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
4874 .base = &virt_bases[MMSS_BASE],
4875};
4876
4877/* MMPLL0 at 800 MHz, main output enabled. */
4878static struct pll_config mmpll0_config __initdata = {
4879 .l = 0x29,
4880 .m = 0x2,
4881 .n = 0x3,
4882 .vco_val = 0x0,
4883 .vco_mask = BM(21, 20),
4884 .pre_div_val = 0x0,
4885 .pre_div_mask = BM(14, 12),
4886 .post_div_val = 0x0,
4887 .post_div_mask = BM(9, 8),
4888 .mn_ena_val = BIT(24),
4889 .mn_ena_mask = BIT(24),
4890 .main_output_val = BIT(0),
4891 .main_output_mask = BIT(0),
4892};
4893
4894static struct pll_config_regs mmpll1_regs __initdata = {
4895 .l_reg = (void __iomem *)MMPLL1_L_REG,
4896 .m_reg = (void __iomem *)MMPLL1_M_REG,
4897 .n_reg = (void __iomem *)MMPLL1_N_REG,
4898 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
4899 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
4900 .base = &virt_bases[MMSS_BASE],
4901};
4902
4903/* MMPLL1 at 1000 MHz, main output enabled. */
4904static struct pll_config mmpll1_config __initdata = {
4905 .l = 0x34,
4906 .m = 0x1,
4907 .n = 0xC,
4908 .vco_val = 0x0,
4909 .vco_mask = BM(21, 20),
4910 .pre_div_val = 0x0,
4911 .pre_div_mask = BM(14, 12),
4912 .post_div_val = 0x0,
4913 .post_div_mask = BM(9, 8),
4914 .mn_ena_val = BIT(24),
4915 .mn_ena_mask = BIT(24),
4916 .main_output_val = BIT(0),
4917 .main_output_mask = BIT(0),
4918};
4919
4920static struct pll_config_regs mmpll3_regs __initdata = {
4921 .l_reg = (void __iomem *)MMPLL3_L_REG,
4922 .m_reg = (void __iomem *)MMPLL3_M_REG,
4923 .n_reg = (void __iomem *)MMPLL3_N_REG,
4924 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
4925 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
4926 .base = &virt_bases[MMSS_BASE],
4927};
4928
4929/* MMPLL3 at 820 MHz, main output enabled. */
4930static struct pll_config mmpll3_config __initdata = {
4931 .l = 0x2A,
4932 .m = 0x11,
4933 .n = 0x18,
4934 .vco_val = 0x0,
4935 .vco_mask = BM(21, 20),
4936 .pre_div_val = 0x0,
4937 .pre_div_mask = BM(14, 12),
4938 .post_div_val = 0x0,
4939 .post_div_mask = BM(9, 8),
4940 .mn_ena_val = BIT(24),
4941 .mn_ena_mask = BIT(24),
4942 .main_output_val = BIT(0),
4943 .main_output_mask = BIT(0),
4944};
4945
4946static struct pll_config_regs lpapll0_regs __initdata = {
4947 .l_reg = (void __iomem *)LPAPLL_L_REG,
4948 .m_reg = (void __iomem *)LPAPLL_M_REG,
4949 .n_reg = (void __iomem *)LPAPLL_N_REG,
4950 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
4951 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
4952 .base = &virt_bases[LPASS_BASE],
4953};
4954
4955/* LPAPLL0 at 491.52 MHz, main output enabled. */
4956static struct pll_config lpapll0_config __initdata = {
4957 .l = 0x33,
4958 .m = 0x1,
4959 .n = 0x5,
4960 .vco_val = 0x0,
4961 .vco_mask = BM(21, 20),
4962 .pre_div_val = BVAL(14, 12, 0x1),
4963 .pre_div_mask = BM(14, 12),
4964 .post_div_val = 0x0,
4965 .post_div_mask = BM(9, 8),
4966 .mn_ena_val = BIT(24),
4967 .mn_ena_mask = BIT(24),
4968 .main_output_val = BIT(0),
4969 .main_output_mask = BIT(0),
4970};
4971
4972#define PLL_AUX_OUTPUT BIT(1)
4973
4974static void __init reg_init(void)
4975{
4976 u32 regval;
4977
4978 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
4979 & gpll0_clk_src.status_mask))
4980 configure_pll(&gpll0_config, &gpll0_regs, 1);
4981
4982 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
4983 & gpll1_clk_src.status_mask))
4984 configure_pll(&gpll1_config, &gpll1_regs, 1);
4985
4986 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
4987 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
4988 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
4989 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
4990
4991 /* Active GPLL0's aux output. This is needed by acpuclock. */
4992 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
4993 regval |= BIT(PLL_AUX_OUTPUT);
4994 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
4995
4996 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
4997 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
4998 regval |= BIT(0);
4999 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5000
5001 /*
5002 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5003 * register.
5004 */
5005 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5006}
5007
5008static void __init msmcopper_clock_post_init(void)
5009{
5010 clk_set_rate(&ahb_clk_src.c, 80000000);
5011 clk_set_rate(&axi_clk_src.c, 333330000);
5012
5013 /* Set rates for single-rate clocks. */
5014 clk_set_rate(&usb30_master_clk_src.c,
5015 usb30_master_clk_src.freq_tbl[0].freq_hz);
5016 clk_set_rate(&tsif_ref_clk_src.c,
5017 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5018 clk_set_rate(&usb_hs_system_clk_src.c,
5019 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5020 clk_set_rate(&usb_hsic_clk_src.c,
5021 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5022 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5023 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5024 clk_set_rate(&usb_hsic_system_clk_src.c,
5025 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5026 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5027 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5028 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5029 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5030 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5031 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5032 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5033 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5034 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5035 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5036 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5037 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5038 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5039 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5040}
5041
5042#define GCC_CC_PHYS 0xFC400000
5043#define GCC_CC_SIZE SZ_16K
5044
5045#define MMSS_CC_PHYS 0xFD8C0000
5046#define MMSS_CC_SIZE SZ_256K
5047
5048#define LPASS_CC_PHYS 0xFE000000
5049#define LPASS_CC_SIZE SZ_256K
5050
5051static void __init msmcopper_clock_pre_init(void)
5052{
5053 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5054 if (!virt_bases[GCC_BASE])
5055 panic("clock-copper: Unable to ioremap GCC memory!");
5056
5057 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5058 if (!virt_bases[MMSS_BASE])
5059 panic("clock-copper: Unable to ioremap MMSS_CC memory!");
5060
5061 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5062 if (!virt_bases[LPASS_BASE])
5063 panic("clock-copper: Unable to ioremap LPASS_CC memory!");
5064
5065 clk_ops_local_pll.enable = copper_pll_clk_enable;
5066
5067 reg_init();
5068}
5069
5070struct clock_init_data msmcopper_clock_init_data __initdata = {
5071 .table = msm_clocks_copper,
5072 .size = ARRAY_SIZE(msm_clocks_copper),
5073 .pre_init = msmcopper_clock_pre_init,
5074 .post_init = msmcopper_clock_post_init,
5075};