Matt Wagantall | ab1adce | 2012-01-24 14:57:24 -0800 | [diff] [blame^] | 1 | /* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved. |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2 | * |
| 3 | * This program is free software; you can redistribute it and/or modify |
| 4 | * it under the terms of the GNU General Public License version 2 and |
| 5 | * only version 2 as published by the Free Software Foundation. |
| 6 | * |
| 7 | * This program is distributed in the hope that it will be useful, |
| 8 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 9 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 10 | * GNU General Public License for more details. |
| 11 | * |
| 12 | */ |
| 13 | |
| 14 | #define pr_fmt(fmt) "%s: " fmt, __func__ |
| 15 | |
| 16 | #include <linux/kernel.h> |
| 17 | #include <linux/init.h> |
| 18 | #include <linux/err.h> |
| 19 | #include <linux/ctype.h> |
| 20 | #include <linux/bitops.h> |
| 21 | #include <linux/io.h> |
| 22 | #include <linux/spinlock.h> |
| 23 | #include <linux/delay.h> |
| 24 | #include <linux/clk.h> |
| 25 | |
| 26 | #include <mach/msm_iomap.h> |
| 27 | #include <mach/clk.h> |
| 28 | #include <mach/scm-io.h> |
| 29 | |
| 30 | #include "clock.h" |
| 31 | #include "clock-local.h" |
| 32 | |
| 33 | #ifdef CONFIG_MSM_SECURE_IO |
| 34 | #undef readl_relaxed |
| 35 | #undef writel_relaxed |
| 36 | #define readl_relaxed secure_readl |
| 37 | #define writel_relaxed secure_writel |
| 38 | #endif |
| 39 | |
| 40 | /* |
| 41 | * When enabling/disabling a clock, check the halt bit up to this number |
| 42 | * number of times (with a 1 us delay in between) before continuing. |
| 43 | */ |
Stephen Boyd | 138da0e | 2011-08-05 13:25:57 -0700 | [diff] [blame] | 44 | #define HALT_CHECK_MAX_LOOPS 200 |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 45 | /* For clock without halt checking, wait this long after enables/disables. */ |
| 46 | #define HALT_CHECK_DELAY_US 10 |
| 47 | |
| 48 | DEFINE_SPINLOCK(local_clock_reg_lock); |
Matt Wagantall | 84f43fd | 2011-08-16 23:28:38 -0700 | [diff] [blame] | 49 | struct clk_freq_tbl rcg_dummy_freq = F_END; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 50 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 51 | /* |
| 52 | * Common Set-Rate Functions |
| 53 | */ |
| 54 | |
| 55 | /* For clocks with MND dividers. */ |
| 56 | void set_rate_mnd(struct rcg_clk *clk, struct clk_freq_tbl *nf) |
| 57 | { |
| 58 | uint32_t ns_reg_val, ctl_reg_val; |
| 59 | |
| 60 | /* Assert MND reset. */ |
| 61 | ns_reg_val = readl_relaxed(clk->ns_reg); |
| 62 | ns_reg_val |= BIT(7); |
| 63 | writel_relaxed(ns_reg_val, clk->ns_reg); |
| 64 | |
| 65 | /* Program M and D values. */ |
| 66 | writel_relaxed(nf->md_val, clk->md_reg); |
| 67 | |
| 68 | /* If the clock has a separate CC register, program it. */ |
| 69 | if (clk->ns_reg != clk->b.ctl_reg) { |
| 70 | ctl_reg_val = readl_relaxed(clk->b.ctl_reg); |
| 71 | ctl_reg_val &= ~(clk->ctl_mask); |
| 72 | ctl_reg_val |= nf->ctl_val; |
| 73 | writel_relaxed(ctl_reg_val, clk->b.ctl_reg); |
| 74 | } |
| 75 | |
| 76 | /* Deassert MND reset. */ |
| 77 | ns_reg_val &= ~BIT(7); |
| 78 | writel_relaxed(ns_reg_val, clk->ns_reg); |
| 79 | } |
| 80 | |
| 81 | void set_rate_nop(struct rcg_clk *clk, struct clk_freq_tbl *nf) |
| 82 | { |
| 83 | /* |
| 84 | * Nothing to do for fixed-rate or integer-divider clocks. Any settings |
| 85 | * in NS registers are applied in the enable path, since power can be |
| 86 | * saved by leaving an un-clocked or slowly-clocked source selected |
| 87 | * until the clock is enabled. |
| 88 | */ |
| 89 | } |
| 90 | |
| 91 | void set_rate_mnd_8(struct rcg_clk *clk, struct clk_freq_tbl *nf) |
| 92 | { |
| 93 | uint32_t ctl_reg_val; |
| 94 | |
| 95 | /* Assert MND reset. */ |
| 96 | ctl_reg_val = readl_relaxed(clk->b.ctl_reg); |
| 97 | ctl_reg_val |= BIT(8); |
| 98 | writel_relaxed(ctl_reg_val, clk->b.ctl_reg); |
| 99 | |
| 100 | /* Program M and D values. */ |
| 101 | writel_relaxed(nf->md_val, clk->md_reg); |
| 102 | |
| 103 | /* Program MN counter Enable and Mode. */ |
| 104 | ctl_reg_val &= ~(clk->ctl_mask); |
| 105 | ctl_reg_val |= nf->ctl_val; |
| 106 | writel_relaxed(ctl_reg_val, clk->b.ctl_reg); |
| 107 | |
| 108 | /* Deassert MND reset. */ |
| 109 | ctl_reg_val &= ~BIT(8); |
| 110 | writel_relaxed(ctl_reg_val, clk->b.ctl_reg); |
| 111 | } |
| 112 | |
| 113 | void set_rate_mnd_banked(struct rcg_clk *clk, struct clk_freq_tbl *nf) |
| 114 | { |
Stephen Boyd | c78d9a7 | 2011-07-20 00:46:24 -0700 | [diff] [blame] | 115 | struct bank_masks *banks = clk->bank_info; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 116 | const struct bank_mask_info *new_bank_masks; |
| 117 | const struct bank_mask_info *old_bank_masks; |
| 118 | uint32_t ns_reg_val, ctl_reg_val; |
| 119 | uint32_t bank_sel; |
| 120 | |
| 121 | /* |
| 122 | * Determine active bank and program the other one. If the clock is |
| 123 | * off, program the active bank since bank switching won't work if |
| 124 | * both banks aren't running. |
| 125 | */ |
| 126 | ctl_reg_val = readl_relaxed(clk->b.ctl_reg); |
| 127 | bank_sel = !!(ctl_reg_val & banks->bank_sel_mask); |
| 128 | /* If clock isn't running, don't switch banks. */ |
| 129 | bank_sel ^= (!clk->enabled || clk->current_freq->freq_hz == 0); |
| 130 | if (bank_sel == 0) { |
| 131 | new_bank_masks = &banks->bank1_mask; |
| 132 | old_bank_masks = &banks->bank0_mask; |
| 133 | } else { |
| 134 | new_bank_masks = &banks->bank0_mask; |
| 135 | old_bank_masks = &banks->bank1_mask; |
| 136 | } |
| 137 | |
| 138 | ns_reg_val = readl_relaxed(clk->ns_reg); |
| 139 | |
| 140 | /* Assert bank MND reset. */ |
| 141 | ns_reg_val |= new_bank_masks->rst_mask; |
| 142 | writel_relaxed(ns_reg_val, clk->ns_reg); |
| 143 | |
| 144 | /* |
| 145 | * Program NS only if the clock is enabled, since the NS will be set |
| 146 | * as part of the enable procedure and should remain with a low-power |
| 147 | * MUX input selected until then. |
| 148 | */ |
| 149 | if (clk->enabled) { |
| 150 | ns_reg_val &= ~(new_bank_masks->ns_mask); |
| 151 | ns_reg_val |= (nf->ns_val & new_bank_masks->ns_mask); |
| 152 | writel_relaxed(ns_reg_val, clk->ns_reg); |
| 153 | } |
| 154 | |
| 155 | writel_relaxed(nf->md_val, new_bank_masks->md_reg); |
| 156 | |
| 157 | /* Enable counter only if clock is enabled. */ |
| 158 | if (clk->enabled) |
| 159 | ctl_reg_val |= new_bank_masks->mnd_en_mask; |
| 160 | else |
| 161 | ctl_reg_val &= ~(new_bank_masks->mnd_en_mask); |
| 162 | |
| 163 | ctl_reg_val &= ~(new_bank_masks->mode_mask); |
| 164 | ctl_reg_val |= (nf->ctl_val & new_bank_masks->mode_mask); |
| 165 | writel_relaxed(ctl_reg_val, clk->b.ctl_reg); |
| 166 | |
| 167 | /* Deassert bank MND reset. */ |
| 168 | ns_reg_val &= ~(new_bank_masks->rst_mask); |
| 169 | writel_relaxed(ns_reg_val, clk->ns_reg); |
| 170 | |
| 171 | /* |
| 172 | * Switch to the new bank if clock is running. If it isn't, then |
| 173 | * no switch is necessary since we programmed the active bank. |
| 174 | */ |
| 175 | if (clk->enabled && clk->current_freq->freq_hz) { |
| 176 | ctl_reg_val ^= banks->bank_sel_mask; |
| 177 | writel_relaxed(ctl_reg_val, clk->b.ctl_reg); |
| 178 | /* |
| 179 | * Wait at least 6 cycles of slowest bank's clock |
| 180 | * for the glitch-free MUX to fully switch sources. |
| 181 | */ |
| 182 | mb(); |
| 183 | udelay(1); |
| 184 | |
| 185 | /* Disable old bank's MN counter. */ |
| 186 | ctl_reg_val &= ~(old_bank_masks->mnd_en_mask); |
| 187 | writel_relaxed(ctl_reg_val, clk->b.ctl_reg); |
| 188 | |
| 189 | /* Program old bank to a low-power source and divider. */ |
| 190 | ns_reg_val &= ~(old_bank_masks->ns_mask); |
| 191 | ns_reg_val |= (clk->freq_tbl->ns_val & old_bank_masks->ns_mask); |
| 192 | writel_relaxed(ns_reg_val, clk->ns_reg); |
| 193 | } |
| 194 | |
| 195 | /* |
| 196 | * If this freq requires the MN counter to be enabled, |
| 197 | * update the enable mask to match the current bank. |
| 198 | */ |
| 199 | if (nf->mnd_en_mask) |
| 200 | nf->mnd_en_mask = new_bank_masks->mnd_en_mask; |
| 201 | /* Update the NS mask to match the current bank. */ |
| 202 | clk->ns_mask = new_bank_masks->ns_mask; |
| 203 | } |
| 204 | |
| 205 | void set_rate_div_banked(struct rcg_clk *clk, struct clk_freq_tbl *nf) |
| 206 | { |
Stephen Boyd | c78d9a7 | 2011-07-20 00:46:24 -0700 | [diff] [blame] | 207 | struct bank_masks *banks = clk->bank_info; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 208 | const struct bank_mask_info *new_bank_masks; |
| 209 | const struct bank_mask_info *old_bank_masks; |
| 210 | uint32_t ns_reg_val, bank_sel; |
| 211 | |
| 212 | /* |
| 213 | * Determine active bank and program the other one. If the clock is |
| 214 | * off, program the active bank since bank switching won't work if |
| 215 | * both banks aren't running. |
| 216 | */ |
| 217 | ns_reg_val = readl_relaxed(clk->ns_reg); |
| 218 | bank_sel = !!(ns_reg_val & banks->bank_sel_mask); |
| 219 | /* If clock isn't running, don't switch banks. */ |
| 220 | bank_sel ^= (!clk->enabled || clk->current_freq->freq_hz == 0); |
| 221 | if (bank_sel == 0) { |
| 222 | new_bank_masks = &banks->bank1_mask; |
| 223 | old_bank_masks = &banks->bank0_mask; |
| 224 | } else { |
| 225 | new_bank_masks = &banks->bank0_mask; |
| 226 | old_bank_masks = &banks->bank1_mask; |
| 227 | } |
| 228 | |
| 229 | /* |
| 230 | * Program NS only if the clock is enabled, since the NS will be set |
| 231 | * as part of the enable procedure and should remain with a low-power |
| 232 | * MUX input selected until then. |
| 233 | */ |
| 234 | if (clk->enabled) { |
| 235 | ns_reg_val &= ~(new_bank_masks->ns_mask); |
| 236 | ns_reg_val |= (nf->ns_val & new_bank_masks->ns_mask); |
| 237 | writel_relaxed(ns_reg_val, clk->ns_reg); |
| 238 | } |
| 239 | |
| 240 | /* |
| 241 | * Switch to the new bank if clock is running. If it isn't, then |
| 242 | * no switch is necessary since we programmed the active bank. |
| 243 | */ |
| 244 | if (clk->enabled && clk->current_freq->freq_hz) { |
| 245 | ns_reg_val ^= banks->bank_sel_mask; |
| 246 | writel_relaxed(ns_reg_val, clk->ns_reg); |
| 247 | /* |
| 248 | * Wait at least 6 cycles of slowest bank's clock |
| 249 | * for the glitch-free MUX to fully switch sources. |
| 250 | */ |
| 251 | mb(); |
| 252 | udelay(1); |
| 253 | |
| 254 | /* Program old bank to a low-power source and divider. */ |
| 255 | ns_reg_val &= ~(old_bank_masks->ns_mask); |
| 256 | ns_reg_val |= (clk->freq_tbl->ns_val & old_bank_masks->ns_mask); |
| 257 | writel_relaxed(ns_reg_val, clk->ns_reg); |
| 258 | } |
| 259 | |
| 260 | /* Update the NS mask to match the current bank. */ |
| 261 | clk->ns_mask = new_bank_masks->ns_mask; |
| 262 | } |
| 263 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 264 | /* |
| 265 | * Clock enable/disable functions |
| 266 | */ |
| 267 | |
| 268 | /* Return non-zero if a clock status registers shows the clock is halted. */ |
| 269 | static int branch_clk_is_halted(const struct branch *clk) |
| 270 | { |
| 271 | int invert = (clk->halt_check == ENABLE); |
| 272 | int status_bit = readl_relaxed(clk->halt_reg) & BIT(clk->halt_bit); |
| 273 | return invert ? !status_bit : status_bit; |
| 274 | } |
| 275 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 276 | int branch_in_hwcg_mode(const struct branch *b) |
| 277 | { |
| 278 | if (!b->hwcg_mask) |
| 279 | return 0; |
| 280 | |
| 281 | return !!(readl_relaxed(b->hwcg_reg) & b->hwcg_mask); |
| 282 | } |
| 283 | |
Stephen Boyd | 092fd18 | 2011-10-21 15:56:30 -0700 | [diff] [blame] | 284 | void __branch_clk_enable_reg(const struct branch *clk, const char *name) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 285 | { |
| 286 | u32 reg_val; |
| 287 | |
| 288 | if (clk->en_mask) { |
| 289 | reg_val = readl_relaxed(clk->ctl_reg); |
| 290 | reg_val |= clk->en_mask; |
| 291 | writel_relaxed(reg_val, clk->ctl_reg); |
| 292 | } |
| 293 | |
| 294 | /* |
| 295 | * Use a memory barrier since some halt status registers are |
| 296 | * not within the same 1K segment as the branch/root enable |
| 297 | * registers. It's also needed in the udelay() case to ensure |
| 298 | * the delay starts after the branch enable. |
| 299 | */ |
| 300 | mb(); |
| 301 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 302 | /* Skip checking halt bit if the clock is in hardware gated mode */ |
| 303 | if (branch_in_hwcg_mode(clk)) |
| 304 | return; |
| 305 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 306 | /* Wait for clock to enable before returning. */ |
| 307 | if (clk->halt_check == DELAY) |
| 308 | udelay(HALT_CHECK_DELAY_US); |
| 309 | else if (clk->halt_check == ENABLE || clk->halt_check == HALT |
| 310 | || clk->halt_check == ENABLE_VOTED |
| 311 | || clk->halt_check == HALT_VOTED) { |
| 312 | int count; |
| 313 | |
| 314 | /* Wait up to HALT_CHECK_MAX_LOOPS for clock to enable. */ |
| 315 | for (count = HALT_CHECK_MAX_LOOPS; branch_clk_is_halted(clk) |
| 316 | && count > 0; count--) |
| 317 | udelay(1); |
| 318 | WARN(count == 0, "%s status stuck at 'off'", name); |
| 319 | } |
| 320 | } |
| 321 | |
| 322 | /* Perform any register operations required to enable the clock. */ |
Matt Wagantall | 0625ea0 | 2011-07-13 18:51:56 -0700 | [diff] [blame] | 323 | static void __rcg_clk_enable_reg(struct rcg_clk *clk) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 324 | { |
| 325 | u32 reg_val; |
| 326 | void __iomem *const reg = clk->b.ctl_reg; |
| 327 | |
Matt Wagantall | 84f43fd | 2011-08-16 23:28:38 -0700 | [diff] [blame] | 328 | WARN(clk->current_freq == &rcg_dummy_freq, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 329 | "Attempting to enable %s before setting its rate. " |
| 330 | "Set the rate first!\n", clk->c.dbg_name); |
| 331 | |
| 332 | /* |
| 333 | * Program the NS register, if applicable. NS registers are not |
| 334 | * set in the set_rate path because power can be saved by deferring |
| 335 | * the selection of a clocked source until the clock is enabled. |
| 336 | */ |
| 337 | if (clk->ns_mask) { |
| 338 | reg_val = readl_relaxed(clk->ns_reg); |
| 339 | reg_val &= ~(clk->ns_mask); |
| 340 | reg_val |= (clk->current_freq->ns_val & clk->ns_mask); |
| 341 | writel_relaxed(reg_val, clk->ns_reg); |
| 342 | } |
| 343 | |
| 344 | /* Enable MN counter, if applicable. */ |
| 345 | reg_val = readl_relaxed(reg); |
| 346 | if (clk->current_freq->mnd_en_mask) { |
| 347 | reg_val |= clk->current_freq->mnd_en_mask; |
| 348 | writel_relaxed(reg_val, reg); |
| 349 | } |
| 350 | /* Enable root. */ |
| 351 | if (clk->root_en_mask) { |
| 352 | reg_val |= clk->root_en_mask; |
| 353 | writel_relaxed(reg_val, reg); |
| 354 | } |
| 355 | __branch_clk_enable_reg(&clk->b, clk->c.dbg_name); |
| 356 | } |
| 357 | |
| 358 | /* Perform any register operations required to disable the branch. */ |
Stephen Boyd | 092fd18 | 2011-10-21 15:56:30 -0700 | [diff] [blame] | 359 | u32 __branch_clk_disable_reg(const struct branch *clk, const char *name) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 360 | { |
| 361 | u32 reg_val; |
| 362 | |
| 363 | reg_val = readl_relaxed(clk->ctl_reg); |
| 364 | if (clk->en_mask) { |
| 365 | reg_val &= ~(clk->en_mask); |
| 366 | writel_relaxed(reg_val, clk->ctl_reg); |
| 367 | } |
| 368 | |
| 369 | /* |
| 370 | * Use a memory barrier since some halt status registers are |
| 371 | * not within the same K segment as the branch/root enable |
| 372 | * registers. It's also needed in the udelay() case to ensure |
| 373 | * the delay starts after the branch disable. |
| 374 | */ |
| 375 | mb(); |
| 376 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 377 | /* Skip checking halt bit if the clock is in hardware gated mode */ |
| 378 | if (branch_in_hwcg_mode(clk)) |
| 379 | return reg_val; |
| 380 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 381 | /* Wait for clock to disable before continuing. */ |
| 382 | if (clk->halt_check == DELAY || clk->halt_check == ENABLE_VOTED |
| 383 | || clk->halt_check == HALT_VOTED) |
| 384 | udelay(HALT_CHECK_DELAY_US); |
| 385 | else if (clk->halt_check == ENABLE || clk->halt_check == HALT) { |
| 386 | int count; |
| 387 | |
| 388 | /* Wait up to HALT_CHECK_MAX_LOOPS for clock to disable. */ |
| 389 | for (count = HALT_CHECK_MAX_LOOPS; !branch_clk_is_halted(clk) |
| 390 | && count > 0; count--) |
| 391 | udelay(1); |
| 392 | WARN(count == 0, "%s status stuck at 'on'", name); |
| 393 | } |
| 394 | |
| 395 | return reg_val; |
| 396 | } |
| 397 | |
| 398 | /* Perform any register operations required to disable the generator. */ |
Matt Wagantall | 0625ea0 | 2011-07-13 18:51:56 -0700 | [diff] [blame] | 399 | static void __rcg_clk_disable_reg(struct rcg_clk *clk) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 400 | { |
| 401 | void __iomem *const reg = clk->b.ctl_reg; |
| 402 | uint32_t reg_val; |
| 403 | |
| 404 | reg_val = __branch_clk_disable_reg(&clk->b, clk->c.dbg_name); |
| 405 | /* Disable root. */ |
| 406 | if (clk->root_en_mask) { |
| 407 | reg_val &= ~(clk->root_en_mask); |
| 408 | writel_relaxed(reg_val, reg); |
| 409 | } |
| 410 | /* Disable MN counter, if applicable. */ |
| 411 | if (clk->current_freq->mnd_en_mask) { |
| 412 | reg_val &= ~(clk->current_freq->mnd_en_mask); |
| 413 | writel_relaxed(reg_val, reg); |
| 414 | } |
| 415 | /* |
| 416 | * Program NS register to low-power value with an un-clocked or |
| 417 | * slowly-clocked source selected. |
| 418 | */ |
| 419 | if (clk->ns_mask) { |
| 420 | reg_val = readl_relaxed(clk->ns_reg); |
| 421 | reg_val &= ~(clk->ns_mask); |
| 422 | reg_val |= (clk->freq_tbl->ns_val & clk->ns_mask); |
| 423 | writel_relaxed(reg_val, clk->ns_reg); |
| 424 | } |
| 425 | } |
| 426 | |
Matt Wagantall | e18bbc8 | 2011-10-06 10:07:28 -0700 | [diff] [blame] | 427 | /* Enable a rate-settable clock. */ |
| 428 | int rcg_clk_enable(struct clk *c) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 429 | { |
| 430 | unsigned long flags; |
Matt Wagantall | e18bbc8 | 2011-10-06 10:07:28 -0700 | [diff] [blame] | 431 | struct rcg_clk *clk = to_rcg_clk(c); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 432 | |
| 433 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
Matt Wagantall | 0625ea0 | 2011-07-13 18:51:56 -0700 | [diff] [blame] | 434 | __rcg_clk_enable_reg(clk); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 435 | clk->enabled = true; |
| 436 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
Matt Wagantall | e18bbc8 | 2011-10-06 10:07:28 -0700 | [diff] [blame] | 437 | |
| 438 | return 0; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 439 | } |
| 440 | |
Matt Wagantall | e18bbc8 | 2011-10-06 10:07:28 -0700 | [diff] [blame] | 441 | /* Disable a rate-settable clock. */ |
| 442 | void rcg_clk_disable(struct clk *c) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 443 | { |
| 444 | unsigned long flags; |
Matt Wagantall | e18bbc8 | 2011-10-06 10:07:28 -0700 | [diff] [blame] | 445 | struct rcg_clk *clk = to_rcg_clk(c); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 446 | |
| 447 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
Matt Wagantall | 0625ea0 | 2011-07-13 18:51:56 -0700 | [diff] [blame] | 448 | __rcg_clk_disable_reg(clk); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 449 | clk->enabled = false; |
| 450 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 451 | } |
| 452 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 453 | /* |
| 454 | * Frequency-related functions |
| 455 | */ |
| 456 | |
Matt Wagantall | ab1adce | 2012-01-24 14:57:24 -0800 | [diff] [blame^] | 457 | /* Set a clock to an exact rate. */ |
| 458 | int rcg_clk_set_rate(struct clk *c, unsigned long rate) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 459 | { |
Matt Wagantall | ab1adce | 2012-01-24 14:57:24 -0800 | [diff] [blame^] | 460 | struct rcg_clk *clk = to_rcg_clk(c); |
| 461 | struct clk_freq_tbl *nf, *cf; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 462 | struct clk *chld; |
Matt Wagantall | ab1adce | 2012-01-24 14:57:24 -0800 | [diff] [blame^] | 463 | int rc = 0; |
| 464 | |
| 465 | for (nf = clk->freq_tbl; nf->freq_hz != FREQ_END |
| 466 | && nf->freq_hz != rate; nf++) |
| 467 | ; |
| 468 | |
| 469 | if (nf->freq_hz == FREQ_END) |
| 470 | return -EINVAL; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 471 | |
| 472 | /* Check if frequency is actually changed. */ |
| 473 | cf = clk->current_freq; |
| 474 | if (nf == cf) |
Matt Wagantall | e18bbc8 | 2011-10-06 10:07:28 -0700 | [diff] [blame] | 475 | return 0; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 476 | |
| 477 | if (clk->enabled) { |
Matt Wagantall | e18bbc8 | 2011-10-06 10:07:28 -0700 | [diff] [blame] | 478 | /* Enable source clock dependency for the new freq. */ |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 479 | rc = clk_enable(nf->src_clk); |
Matt Wagantall | e18bbc8 | 2011-10-06 10:07:28 -0700 | [diff] [blame] | 480 | if (rc) |
| 481 | return rc; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 482 | } |
| 483 | |
| 484 | spin_lock(&local_clock_reg_lock); |
| 485 | |
| 486 | /* Disable branch if clock isn't dual-banked with a glitch-free MUX. */ |
Stephen Boyd | c78d9a7 | 2011-07-20 00:46:24 -0700 | [diff] [blame] | 487 | if (!clk->bank_info) { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 488 | /* Disable all branches to prevent glitches. */ |
| 489 | list_for_each_entry(chld, &clk->c.children, siblings) { |
| 490 | struct branch_clk *x = to_branch_clk(chld); |
| 491 | /* |
| 492 | * We don't need to grab the child's lock because |
| 493 | * we hold the local_clock_reg_lock and 'enabled' is |
| 494 | * only modified within lock. |
| 495 | */ |
| 496 | if (x->enabled) |
| 497 | __branch_clk_disable_reg(&x->b, x->c.dbg_name); |
| 498 | } |
| 499 | if (clk->enabled) |
Matt Wagantall | 0625ea0 | 2011-07-13 18:51:56 -0700 | [diff] [blame] | 500 | __rcg_clk_disable_reg(clk); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 501 | } |
| 502 | |
| 503 | /* Perform clock-specific frequency switch operations. */ |
| 504 | BUG_ON(!clk->set_rate); |
| 505 | clk->set_rate(clk, nf); |
| 506 | |
| 507 | /* |
Matt Wagantall | 0625ea0 | 2011-07-13 18:51:56 -0700 | [diff] [blame] | 508 | * Current freq must be updated before __rcg_clk_enable_reg() |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 509 | * is called to make sure the MNCNTR_EN bit is set correctly. |
| 510 | */ |
| 511 | clk->current_freq = nf; |
| 512 | |
| 513 | /* Enable any clocks that were disabled. */ |
Stephen Boyd | c78d9a7 | 2011-07-20 00:46:24 -0700 | [diff] [blame] | 514 | if (!clk->bank_info) { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 515 | if (clk->enabled) |
Matt Wagantall | 0625ea0 | 2011-07-13 18:51:56 -0700 | [diff] [blame] | 516 | __rcg_clk_enable_reg(clk); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 517 | /* Enable only branches that were ON before. */ |
| 518 | list_for_each_entry(chld, &clk->c.children, siblings) { |
| 519 | struct branch_clk *x = to_branch_clk(chld); |
| 520 | if (x->enabled) |
| 521 | __branch_clk_enable_reg(&x->b, x->c.dbg_name); |
| 522 | } |
| 523 | } |
| 524 | |
| 525 | spin_unlock(&local_clock_reg_lock); |
| 526 | |
Matt Wagantall | e18bbc8 | 2011-10-06 10:07:28 -0700 | [diff] [blame] | 527 | /* Release source requirements of the old freq. */ |
| 528 | if (clk->enabled) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 529 | clk_disable(cf->src_clk); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 530 | |
| 531 | return rc; |
| 532 | } |
| 533 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 534 | /* Get the currently-set rate of a clock in Hz. */ |
Matt Wagantall | 9de3bfb | 2011-11-03 20:13:12 -0700 | [diff] [blame] | 535 | unsigned long rcg_clk_get_rate(struct clk *c) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 536 | { |
| 537 | struct rcg_clk *clk = to_rcg_clk(c); |
| 538 | unsigned long flags; |
| 539 | unsigned ret = 0; |
| 540 | |
| 541 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 542 | ret = clk->current_freq->freq_hz; |
| 543 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 544 | |
| 545 | /* |
| 546 | * Return 0 if the rate has never been set. Might not be correct, |
| 547 | * but it's good enough. |
| 548 | */ |
| 549 | if (ret == FREQ_END) |
| 550 | ret = 0; |
| 551 | |
| 552 | return ret; |
| 553 | } |
| 554 | |
| 555 | /* Check if a clock is currently enabled. */ |
Matt Wagantall | 0625ea0 | 2011-07-13 18:51:56 -0700 | [diff] [blame] | 556 | int rcg_clk_is_enabled(struct clk *clk) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 557 | { |
| 558 | return to_rcg_clk(clk)->enabled; |
| 559 | } |
| 560 | |
| 561 | /* Return a supported rate that's at least the specified rate. */ |
Matt Wagantall | 9de3bfb | 2011-11-03 20:13:12 -0700 | [diff] [blame] | 562 | long rcg_clk_round_rate(struct clk *c, unsigned long rate) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 563 | { |
| 564 | struct rcg_clk *clk = to_rcg_clk(c); |
| 565 | struct clk_freq_tbl *f; |
| 566 | |
| 567 | for (f = clk->freq_tbl; f->freq_hz != FREQ_END; f++) |
| 568 | if (f->freq_hz >= rate) |
| 569 | return f->freq_hz; |
| 570 | |
| 571 | return -EPERM; |
| 572 | } |
| 573 | |
| 574 | bool local_clk_is_local(struct clk *clk) |
| 575 | { |
| 576 | return true; |
| 577 | } |
| 578 | |
| 579 | /* Return the nth supported frequency for a given clock. */ |
Matt Wagantall | 0625ea0 | 2011-07-13 18:51:56 -0700 | [diff] [blame] | 580 | int rcg_clk_list_rate(struct clk *c, unsigned n) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 581 | { |
| 582 | struct rcg_clk *clk = to_rcg_clk(c); |
| 583 | |
| 584 | if (!clk->freq_tbl || clk->freq_tbl->freq_hz == FREQ_END) |
| 585 | return -ENXIO; |
| 586 | |
| 587 | return (clk->freq_tbl + n)->freq_hz; |
| 588 | } |
| 589 | |
Matt Wagantall | 0625ea0 | 2011-07-13 18:51:56 -0700 | [diff] [blame] | 590 | struct clk *rcg_clk_get_parent(struct clk *clk) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 591 | { |
| 592 | return to_rcg_clk(clk)->current_freq->src_clk; |
| 593 | } |
| 594 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 595 | /* Disable hw clock gating if not set at boot */ |
| 596 | static void branch_handoff(struct branch *clk, struct clk *c) |
| 597 | { |
| 598 | if (!branch_in_hwcg_mode(clk)) { |
| 599 | clk->hwcg_mask = 0; |
| 600 | c->flags &= ~CLKFLAG_HWCG; |
| 601 | } else { |
| 602 | c->flags |= CLKFLAG_HWCG; |
| 603 | } |
| 604 | } |
| 605 | |
| 606 | int branch_clk_handoff(struct clk *c) |
| 607 | { |
| 608 | struct branch_clk *clk = to_branch_clk(c); |
| 609 | branch_handoff(&clk->b, &clk->c); |
| 610 | return 0; |
| 611 | } |
| 612 | |
Matt Wagantall | 271a6cd | 2011-09-20 16:06:31 -0700 | [diff] [blame] | 613 | int rcg_clk_handoff(struct clk *c) |
Matt Wagantall | 14dc2af | 2011-08-12 13:16:06 -0700 | [diff] [blame] | 614 | { |
| 615 | struct rcg_clk *clk = to_rcg_clk(c); |
| 616 | uint32_t ctl_val, ns_val, md_val, ns_mask; |
| 617 | struct clk_freq_tbl *freq; |
| 618 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 619 | branch_handoff(&clk->b, &clk->c); |
| 620 | |
Matt Wagantall | 14dc2af | 2011-08-12 13:16:06 -0700 | [diff] [blame] | 621 | ctl_val = readl_relaxed(clk->b.ctl_reg); |
| 622 | if (!(ctl_val & clk->root_en_mask)) |
Matt Wagantall | 271a6cd | 2011-09-20 16:06:31 -0700 | [diff] [blame] | 623 | return 0; |
Matt Wagantall | 14dc2af | 2011-08-12 13:16:06 -0700 | [diff] [blame] | 624 | |
Stephen Boyd | c78d9a7 | 2011-07-20 00:46:24 -0700 | [diff] [blame] | 625 | if (clk->bank_info) { |
| 626 | const struct bank_masks *bank_masks = clk->bank_info; |
Matt Wagantall | 14dc2af | 2011-08-12 13:16:06 -0700 | [diff] [blame] | 627 | const struct bank_mask_info *bank_info; |
Stephen Boyd | c78d9a7 | 2011-07-20 00:46:24 -0700 | [diff] [blame] | 628 | if (!(ctl_val & bank_masks->bank_sel_mask)) |
| 629 | bank_info = &bank_masks->bank0_mask; |
Matt Wagantall | 14dc2af | 2011-08-12 13:16:06 -0700 | [diff] [blame] | 630 | else |
Stephen Boyd | c78d9a7 | 2011-07-20 00:46:24 -0700 | [diff] [blame] | 631 | bank_info = &bank_masks->bank1_mask; |
Matt Wagantall | 14dc2af | 2011-08-12 13:16:06 -0700 | [diff] [blame] | 632 | |
| 633 | ns_mask = bank_info->ns_mask; |
| 634 | md_val = readl_relaxed(bank_info->md_reg); |
| 635 | } else { |
| 636 | ns_mask = clk->ns_mask; |
| 637 | md_val = clk->md_reg ? readl_relaxed(clk->md_reg) : 0; |
| 638 | } |
| 639 | |
| 640 | ns_val = readl_relaxed(clk->ns_reg) & ns_mask; |
| 641 | for (freq = clk->freq_tbl; freq->freq_hz != FREQ_END; freq++) { |
| 642 | if ((freq->ns_val & ns_mask) == ns_val && |
Stephen Boyd | 44eb471 | 2012-01-23 17:58:09 -0800 | [diff] [blame] | 643 | (!freq->mnd_en_mask || freq->md_val == md_val)) { |
Matt Wagantall | 14dc2af | 2011-08-12 13:16:06 -0700 | [diff] [blame] | 644 | pr_info("%s rate=%d\n", clk->c.dbg_name, freq->freq_hz); |
| 645 | break; |
| 646 | } |
| 647 | } |
| 648 | if (freq->freq_hz == FREQ_END) |
Matt Wagantall | 271a6cd | 2011-09-20 16:06:31 -0700 | [diff] [blame] | 649 | return 0; |
Matt Wagantall | 14dc2af | 2011-08-12 13:16:06 -0700 | [diff] [blame] | 650 | |
| 651 | clk->current_freq = freq; |
Matt Wagantall | 271a6cd | 2011-09-20 16:06:31 -0700 | [diff] [blame] | 652 | |
| 653 | return 1; |
Matt Wagantall | 14dc2af | 2011-08-12 13:16:06 -0700 | [diff] [blame] | 654 | } |
| 655 | |
Vikram Mulukutla | 31680ae | 2011-11-04 14:23:55 -0700 | [diff] [blame] | 656 | int pll_vote_clk_enable(struct clk *clk) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 657 | { |
| 658 | u32 ena; |
| 659 | unsigned long flags; |
| 660 | struct pll_vote_clk *pll = to_pll_vote_clk(clk); |
| 661 | |
| 662 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 663 | ena = readl_relaxed(pll->en_reg); |
| 664 | ena |= pll->en_mask; |
| 665 | writel_relaxed(ena, pll->en_reg); |
| 666 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 667 | |
| 668 | /* Wait until PLL is enabled */ |
| 669 | while ((readl_relaxed(pll->status_reg) & BIT(16)) == 0) |
| 670 | cpu_relax(); |
| 671 | |
| 672 | return 0; |
| 673 | } |
| 674 | |
Vikram Mulukutla | 31680ae | 2011-11-04 14:23:55 -0700 | [diff] [blame] | 675 | void pll_vote_clk_disable(struct clk *clk) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 676 | { |
| 677 | u32 ena; |
| 678 | unsigned long flags; |
| 679 | struct pll_vote_clk *pll = to_pll_vote_clk(clk); |
| 680 | |
| 681 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 682 | ena = readl_relaxed(pll->en_reg); |
| 683 | ena &= ~(pll->en_mask); |
| 684 | writel_relaxed(ena, pll->en_reg); |
| 685 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 686 | } |
| 687 | |
Vikram Mulukutla | 31680ae | 2011-11-04 14:23:55 -0700 | [diff] [blame] | 688 | unsigned long pll_vote_clk_get_rate(struct clk *clk) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 689 | { |
| 690 | struct pll_vote_clk *pll = to_pll_vote_clk(clk); |
| 691 | return pll->rate; |
| 692 | } |
| 693 | |
Vikram Mulukutla | 31680ae | 2011-11-04 14:23:55 -0700 | [diff] [blame] | 694 | struct clk *pll_vote_clk_get_parent(struct clk *clk) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 695 | { |
| 696 | struct pll_vote_clk *pll = to_pll_vote_clk(clk); |
| 697 | return pll->parent; |
| 698 | } |
| 699 | |
Vikram Mulukutla | 31680ae | 2011-11-04 14:23:55 -0700 | [diff] [blame] | 700 | int pll_vote_clk_is_enabled(struct clk *clk) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 701 | { |
| 702 | struct pll_vote_clk *pll = to_pll_vote_clk(clk); |
| 703 | return !!(readl_relaxed(pll->status_reg) & BIT(16)); |
| 704 | } |
| 705 | |
| 706 | struct clk_ops clk_ops_pll_vote = { |
| 707 | .enable = pll_vote_clk_enable, |
| 708 | .disable = pll_vote_clk_disable, |
Matt Wagantall | e3d939d | 2011-11-06 11:21:37 -0800 | [diff] [blame] | 709 | .auto_off = pll_vote_clk_disable, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 710 | .is_enabled = pll_vote_clk_is_enabled, |
| 711 | .get_rate = pll_vote_clk_get_rate, |
| 712 | .get_parent = pll_vote_clk_get_parent, |
| 713 | .is_local = local_clk_is_local, |
| 714 | }; |
| 715 | |
| 716 | static int pll_clk_enable(struct clk *clk) |
| 717 | { |
| 718 | u32 mode; |
| 719 | unsigned long flags; |
| 720 | struct pll_clk *pll = to_pll_clk(clk); |
| 721 | |
| 722 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 723 | mode = readl_relaxed(pll->mode_reg); |
| 724 | /* Disable PLL bypass mode. */ |
| 725 | mode |= BIT(1); |
| 726 | writel_relaxed(mode, pll->mode_reg); |
| 727 | |
| 728 | /* |
| 729 | * H/W requires a 5us delay between disabling the bypass and |
| 730 | * de-asserting the reset. Delay 10us just to be safe. |
| 731 | */ |
| 732 | mb(); |
| 733 | udelay(10); |
| 734 | |
| 735 | /* De-assert active-low PLL reset. */ |
| 736 | mode |= BIT(2); |
| 737 | writel_relaxed(mode, pll->mode_reg); |
| 738 | |
| 739 | /* Wait until PLL is locked. */ |
| 740 | mb(); |
| 741 | udelay(50); |
| 742 | |
| 743 | /* Enable PLL output. */ |
| 744 | mode |= BIT(0); |
| 745 | writel_relaxed(mode, pll->mode_reg); |
| 746 | |
| 747 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 748 | return 0; |
| 749 | } |
| 750 | |
| 751 | static void pll_clk_disable(struct clk *clk) |
| 752 | { |
| 753 | u32 mode; |
| 754 | unsigned long flags; |
| 755 | struct pll_clk *pll = to_pll_clk(clk); |
| 756 | |
| 757 | /* |
| 758 | * Disable the PLL output, disable test mode, enable |
| 759 | * the bypass mode, and assert the reset. |
| 760 | */ |
| 761 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 762 | mode = readl_relaxed(pll->mode_reg); |
| 763 | mode &= ~BM(3, 0); |
| 764 | writel_relaxed(mode, pll->mode_reg); |
| 765 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 766 | } |
| 767 | |
Matt Wagantall | 9de3bfb | 2011-11-03 20:13:12 -0700 | [diff] [blame] | 768 | static unsigned long pll_clk_get_rate(struct clk *clk) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 769 | { |
| 770 | struct pll_clk *pll = to_pll_clk(clk); |
| 771 | return pll->rate; |
| 772 | } |
| 773 | |
| 774 | static struct clk *pll_clk_get_parent(struct clk *clk) |
| 775 | { |
| 776 | struct pll_clk *pll = to_pll_clk(clk); |
| 777 | return pll->parent; |
| 778 | } |
| 779 | |
Vikram Mulukutla | 489e39e | 2011-08-31 18:04:05 -0700 | [diff] [blame] | 780 | int sr_pll_clk_enable(struct clk *clk) |
| 781 | { |
| 782 | u32 mode; |
| 783 | unsigned long flags; |
| 784 | struct pll_clk *pll = to_pll_clk(clk); |
| 785 | |
| 786 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 787 | mode = readl_relaxed(pll->mode_reg); |
| 788 | /* De-assert active-low PLL reset. */ |
| 789 | mode |= BIT(2); |
| 790 | writel_relaxed(mode, pll->mode_reg); |
| 791 | |
| 792 | /* |
| 793 | * H/W requires a 5us delay between disabling the bypass and |
| 794 | * de-asserting the reset. Delay 10us just to be safe. |
| 795 | */ |
| 796 | mb(); |
| 797 | udelay(10); |
| 798 | |
| 799 | /* Disable PLL bypass mode. */ |
| 800 | mode |= BIT(1); |
| 801 | writel_relaxed(mode, pll->mode_reg); |
| 802 | |
| 803 | /* Wait until PLL is locked. */ |
| 804 | mb(); |
| 805 | udelay(60); |
| 806 | |
| 807 | /* Enable PLL output. */ |
| 808 | mode |= BIT(0); |
| 809 | writel_relaxed(mode, pll->mode_reg); |
| 810 | |
| 811 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 812 | return 0; |
| 813 | } |
| 814 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 815 | struct clk_ops clk_ops_pll = { |
| 816 | .enable = pll_clk_enable, |
| 817 | .disable = pll_clk_disable, |
Matt Wagantall | e3d939d | 2011-11-06 11:21:37 -0800 | [diff] [blame] | 818 | .auto_off = pll_clk_disable, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 819 | .get_rate = pll_clk_get_rate, |
| 820 | .get_parent = pll_clk_get_parent, |
| 821 | .is_local = local_clk_is_local, |
| 822 | }; |
| 823 | |
| 824 | struct clk_ops clk_ops_gnd = { |
| 825 | .get_rate = fixed_clk_get_rate, |
| 826 | .is_local = local_clk_is_local, |
| 827 | }; |
| 828 | |
| 829 | struct fixed_clk gnd_clk = { |
| 830 | .c = { |
| 831 | .dbg_name = "ground_clk", |
| 832 | .ops = &clk_ops_gnd, |
| 833 | CLK_INIT(gnd_clk.c), |
| 834 | }, |
| 835 | }; |
| 836 | |
| 837 | struct clk_ops clk_ops_measure = { |
| 838 | .is_local = local_clk_is_local, |
| 839 | }; |
| 840 | |
| 841 | int branch_clk_enable(struct clk *clk) |
| 842 | { |
| 843 | unsigned long flags; |
| 844 | struct branch_clk *branch = to_branch_clk(clk); |
| 845 | |
| 846 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 847 | __branch_clk_enable_reg(&branch->b, branch->c.dbg_name); |
| 848 | branch->enabled = true; |
| 849 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 850 | |
| 851 | return 0; |
| 852 | } |
| 853 | |
| 854 | void branch_clk_disable(struct clk *clk) |
| 855 | { |
| 856 | unsigned long flags; |
| 857 | struct branch_clk *branch = to_branch_clk(clk); |
| 858 | |
| 859 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 860 | __branch_clk_disable_reg(&branch->b, branch->c.dbg_name); |
| 861 | branch->enabled = false; |
| 862 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 863 | } |
| 864 | |
| 865 | struct clk *branch_clk_get_parent(struct clk *clk) |
| 866 | { |
| 867 | struct branch_clk *branch = to_branch_clk(clk); |
| 868 | return branch->parent; |
| 869 | } |
| 870 | |
| 871 | int branch_clk_set_parent(struct clk *clk, struct clk *parent) |
| 872 | { |
| 873 | /* |
| 874 | * We setup the parent pointer at init time in msm_clock_init(). |
| 875 | * This check is to make sure drivers can't change the parent. |
| 876 | */ |
| 877 | if (parent && list_empty(&clk->siblings)) { |
| 878 | list_add(&clk->siblings, &parent->children); |
| 879 | return 0; |
| 880 | } |
| 881 | return -EINVAL; |
| 882 | } |
| 883 | |
| 884 | int branch_clk_is_enabled(struct clk *clk) |
| 885 | { |
| 886 | struct branch_clk *branch = to_branch_clk(clk); |
| 887 | return branch->enabled; |
| 888 | } |
| 889 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 890 | static void branch_enable_hwcg(struct branch *b) |
| 891 | { |
| 892 | unsigned long flags; |
| 893 | u32 reg_val; |
| 894 | |
| 895 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 896 | reg_val = readl_relaxed(b->hwcg_reg); |
| 897 | reg_val |= b->hwcg_mask; |
| 898 | writel_relaxed(reg_val, b->hwcg_reg); |
| 899 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 900 | } |
| 901 | |
| 902 | static void branch_disable_hwcg(struct branch *b) |
| 903 | { |
| 904 | unsigned long flags; |
| 905 | u32 reg_val; |
| 906 | |
| 907 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 908 | reg_val = readl_relaxed(b->hwcg_reg); |
| 909 | reg_val &= ~b->hwcg_mask; |
| 910 | writel_relaxed(reg_val, b->hwcg_reg); |
| 911 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 912 | } |
| 913 | |
| 914 | void branch_clk_enable_hwcg(struct clk *clk) |
| 915 | { |
| 916 | struct branch_clk *branch = to_branch_clk(clk); |
| 917 | branch_enable_hwcg(&branch->b); |
| 918 | } |
| 919 | |
| 920 | void branch_clk_disable_hwcg(struct clk *clk) |
| 921 | { |
| 922 | struct branch_clk *branch = to_branch_clk(clk); |
| 923 | branch_disable_hwcg(&branch->b); |
| 924 | } |
| 925 | |
| 926 | int branch_clk_in_hwcg_mode(struct clk *c) |
| 927 | { |
| 928 | struct branch_clk *clk = to_branch_clk(c); |
| 929 | return branch_in_hwcg_mode(&clk->b); |
| 930 | } |
| 931 | |
| 932 | void rcg_clk_enable_hwcg(struct clk *clk) |
| 933 | { |
| 934 | struct rcg_clk *rcg = to_rcg_clk(clk); |
| 935 | branch_enable_hwcg(&rcg->b); |
| 936 | } |
| 937 | |
| 938 | void rcg_clk_disable_hwcg(struct clk *clk) |
| 939 | { |
| 940 | struct rcg_clk *rcg = to_rcg_clk(clk); |
| 941 | branch_disable_hwcg(&rcg->b); |
| 942 | } |
| 943 | |
| 944 | int rcg_clk_in_hwcg_mode(struct clk *c) |
| 945 | { |
| 946 | struct rcg_clk *clk = to_rcg_clk(c); |
| 947 | return branch_in_hwcg_mode(&clk->b); |
| 948 | } |
| 949 | |
| 950 | int branch_reset(struct branch *b, enum clk_reset_action action) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 951 | { |
| 952 | int ret = 0; |
| 953 | u32 reg_val; |
| 954 | unsigned long flags; |
| 955 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 956 | if (!b->reset_reg) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 957 | return -EPERM; |
| 958 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 959 | /* Disable hw gating when asserting a reset */ |
| 960 | if (b->hwcg_mask && action == CLK_RESET_ASSERT) |
| 961 | branch_disable_hwcg(b); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 962 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 963 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 964 | /* Assert/Deassert reset */ |
| 965 | reg_val = readl_relaxed(b->reset_reg); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 966 | switch (action) { |
| 967 | case CLK_RESET_ASSERT: |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 968 | reg_val |= b->reset_mask; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 969 | break; |
| 970 | case CLK_RESET_DEASSERT: |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 971 | reg_val &= ~b->reset_mask; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 972 | break; |
| 973 | default: |
| 974 | ret = -EINVAL; |
| 975 | } |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 976 | writel_relaxed(reg_val, b->reset_reg); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 977 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 978 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 979 | /* Enable hw gating when deasserting a reset */ |
| 980 | if (b->hwcg_mask && action == CLK_RESET_DEASSERT) |
| 981 | branch_enable_hwcg(b); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 982 | /* Make sure write is issued before returning. */ |
| 983 | mb(); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 984 | return ret; |
| 985 | } |
| 986 | |
| 987 | int branch_clk_reset(struct clk *clk, enum clk_reset_action action) |
| 988 | { |
| 989 | return branch_reset(&to_branch_clk(clk)->b, action); |
| 990 | } |
Stephen Boyd | b8ad822 | 2011-11-28 12:17:58 -0800 | [diff] [blame] | 991 | |
Stephen Boyd | 7bf2814 | 2011-12-07 00:30:52 -0800 | [diff] [blame] | 992 | int rcg_clk_reset(struct clk *clk, enum clk_reset_action action) |
| 993 | { |
| 994 | return branch_reset(&to_rcg_clk(clk)->b, action); |
| 995 | } |
| 996 | |
Stephen Boyd | b8ad822 | 2011-11-28 12:17:58 -0800 | [diff] [blame] | 997 | static int cdiv_clk_enable(struct clk *c) |
| 998 | { |
| 999 | unsigned long flags; |
| 1000 | struct cdiv_clk *clk = to_cdiv_clk(c); |
| 1001 | |
| 1002 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 1003 | __branch_clk_enable_reg(&clk->b, clk->c.dbg_name); |
| 1004 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 1005 | |
| 1006 | return 0; |
| 1007 | } |
| 1008 | |
| 1009 | static void cdiv_clk_disable(struct clk *c) |
| 1010 | { |
| 1011 | unsigned long flags; |
| 1012 | struct cdiv_clk *clk = to_cdiv_clk(c); |
| 1013 | |
| 1014 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 1015 | __branch_clk_disable_reg(&clk->b, clk->c.dbg_name); |
| 1016 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 1017 | } |
| 1018 | |
| 1019 | static int cdiv_clk_set_rate(struct clk *c, unsigned long rate) |
| 1020 | { |
| 1021 | struct cdiv_clk *clk = to_cdiv_clk(c); |
| 1022 | u32 reg_val; |
| 1023 | |
| 1024 | if (rate > clk->max_div) |
| 1025 | return -EINVAL; |
| 1026 | /* Check if frequency is actually changed. */ |
| 1027 | if (rate == clk->cur_div) |
| 1028 | return 0; |
| 1029 | |
| 1030 | spin_lock(&local_clock_reg_lock); |
| 1031 | reg_val = readl_relaxed(clk->ns_reg); |
| 1032 | reg_val &= ~(clk->ext_mask | (clk->max_div - 1) << clk->div_offset); |
| 1033 | /* Non-zero rates mean set a divider, zero means use external input */ |
| 1034 | if (rate) |
| 1035 | reg_val |= (rate - 1) << clk->div_offset; |
| 1036 | else |
| 1037 | reg_val |= clk->ext_mask; |
| 1038 | writel_relaxed(reg_val, clk->ns_reg); |
| 1039 | spin_unlock(&local_clock_reg_lock); |
| 1040 | |
| 1041 | clk->cur_div = rate; |
| 1042 | return 0; |
| 1043 | } |
| 1044 | |
| 1045 | static unsigned long cdiv_clk_get_rate(struct clk *c) |
| 1046 | { |
| 1047 | struct cdiv_clk *clk = to_cdiv_clk(c); |
| 1048 | return clk->cur_div; |
| 1049 | } |
| 1050 | |
| 1051 | static long cdiv_clk_round_rate(struct clk *c, unsigned long rate) |
| 1052 | { |
| 1053 | struct cdiv_clk *clk = to_cdiv_clk(c); |
| 1054 | return rate > clk->max_div ? -EPERM : rate; |
| 1055 | } |
| 1056 | |
| 1057 | static int cdiv_clk_list_rate(struct clk *c, unsigned n) |
| 1058 | { |
| 1059 | struct cdiv_clk *clk = to_cdiv_clk(c); |
| 1060 | return n > clk->max_div ? -ENXIO : n; |
| 1061 | } |
| 1062 | |
| 1063 | static int cdiv_clk_handoff(struct clk *c) |
| 1064 | { |
| 1065 | struct cdiv_clk *clk = to_cdiv_clk(c); |
| 1066 | u32 reg_val; |
| 1067 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 1068 | branch_handoff(&clk->b, &clk->c); |
| 1069 | |
Stephen Boyd | b8ad822 | 2011-11-28 12:17:58 -0800 | [diff] [blame] | 1070 | reg_val = readl_relaxed(clk->ns_reg); |
| 1071 | if (reg_val & clk->ext_mask) { |
| 1072 | clk->cur_div = 0; |
| 1073 | } else { |
| 1074 | reg_val >>= clk->div_offset; |
| 1075 | clk->cur_div = (reg_val & (clk->max_div - 1)) + 1; |
| 1076 | } |
| 1077 | |
| 1078 | return 0; |
| 1079 | } |
| 1080 | |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 1081 | static void cdiv_clk_enable_hwcg(struct clk *c) |
| 1082 | { |
| 1083 | struct cdiv_clk *clk = to_cdiv_clk(c); |
| 1084 | branch_enable_hwcg(&clk->b); |
| 1085 | } |
| 1086 | |
| 1087 | static void cdiv_clk_disable_hwcg(struct clk *c) |
| 1088 | { |
| 1089 | struct cdiv_clk *clk = to_cdiv_clk(c); |
| 1090 | branch_disable_hwcg(&clk->b); |
| 1091 | } |
| 1092 | |
| 1093 | static int cdiv_clk_in_hwcg_mode(struct clk *c) |
| 1094 | { |
| 1095 | struct cdiv_clk *clk = to_cdiv_clk(c); |
| 1096 | return branch_in_hwcg_mode(&clk->b); |
| 1097 | } |
| 1098 | |
Stephen Boyd | b8ad822 | 2011-11-28 12:17:58 -0800 | [diff] [blame] | 1099 | struct clk_ops clk_ops_cdiv = { |
| 1100 | .enable = cdiv_clk_enable, |
| 1101 | .disable = cdiv_clk_disable, |
Stephen Boyd | a52d7e3 | 2011-11-10 11:59:00 -0800 | [diff] [blame] | 1102 | .in_hwcg_mode = cdiv_clk_in_hwcg_mode, |
| 1103 | .enable_hwcg = cdiv_clk_enable_hwcg, |
| 1104 | .disable_hwcg = cdiv_clk_disable_hwcg, |
Stephen Boyd | b8ad822 | 2011-11-28 12:17:58 -0800 | [diff] [blame] | 1105 | .auto_off = cdiv_clk_disable, |
| 1106 | .handoff = cdiv_clk_handoff, |
| 1107 | .set_rate = cdiv_clk_set_rate, |
| 1108 | .get_rate = cdiv_clk_get_rate, |
| 1109 | .list_rate = cdiv_clk_list_rate, |
| 1110 | .round_rate = cdiv_clk_round_rate, |
| 1111 | .is_local = local_clk_is_local, |
| 1112 | }; |