blob: 1f9a7a03847b9f21e19db7c44f62bcc12fd64731 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/module.h>
16#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080017#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053018#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080019#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020020#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080021#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/dma.h> /* isa_dma_bridge_buggy */
Yuji Shimada32a9a682009-03-16 17:13:39 +090023#include <linux/device.h>
24#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090025#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Alan Stern00240c32009-04-27 13:33:16 -040027const char *pci_power_names[] = {
28 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
29};
30EXPORT_SYMBOL_GPL(pci_power_names);
31
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +010032unsigned int pci_pm_d3_delay = PCI_PM_D3_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Jeff Garzik32a2eea2007-10-11 16:57:27 -040034#ifdef CONFIG_PCI_DOMAINS
35int pci_domains_supported = 1;
36#endif
37
Atsushi Nemoto4516a612007-02-05 16:36:06 -080038#define DEFAULT_CARDBUS_IO_SIZE (256)
39#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
40/* pci=cbmemsize=nnM,cbiosize=nn can override this */
41unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
42unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
43
Eric W. Biederman28760482009-09-09 14:09:24 -070044#define DEFAULT_HOTPLUG_IO_SIZE (256)
45#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
46/* pci=hpmemsize=nnM,hpiosize=nn can override this */
47unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
48unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
49
Jesse Barnesac1aa472009-10-26 13:20:44 -070050#ifndef PCI_CACHE_LINE_BYTES
51#define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
52#endif
53
54/*
55 * The default CLS is used if arch didn't set CLS explicitly and not
56 * all pci devices agree on the same value. Arch can override either
57 * the dfl or actual value as it sees fit. Don't forget this is
58 * measured in 32-bit words, not bytes.
59 */
60u8 pci_dfl_cache_line_size __initdata = PCI_CACHE_LINE_BYTES >> 2;
61u8 pci_cache_line_size;
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/**
64 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
65 * @bus: pointer to PCI bus structure to search
66 *
67 * Given a PCI bus, returns the highest PCI bus number present in the set
68 * including the given PCI bus and its list of child PCI buses.
69 */
Sam Ravnborg96bde062007-03-26 21:53:30 -080070unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071{
72 struct list_head *tmp;
73 unsigned char max, n;
74
Kristen Accardib82db5c2006-01-17 16:56:56 -080075 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 list_for_each(tmp, &bus->children) {
77 n = pci_bus_max_busnr(pci_bus_b(tmp));
78 if(n > max)
79 max = n;
80 }
81 return max;
82}
Kristen Accardib82db5c2006-01-17 16:56:56 -080083EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Andrew Morton1684f5d2008-12-01 14:30:30 -080085#ifdef CONFIG_HAS_IOMEM
86void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
87{
88 /*
89 * Make sure the BAR is actually a memory resource, not an IO resource
90 */
91 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
92 WARN_ON(1);
93 return NULL;
94 }
95 return ioremap_nocache(pci_resource_start(pdev, bar),
96 pci_resource_len(pdev, bar));
97}
98EXPORT_SYMBOL_GPL(pci_ioremap_bar);
99#endif
100
Kristen Accardib82db5c2006-01-17 16:56:56 -0800101#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102/**
103 * pci_max_busnr - returns maximum PCI bus number
104 *
105 * Returns the highest PCI bus number present in the system global list of
106 * PCI buses.
107 */
108unsigned char __devinit
109pci_max_busnr(void)
110{
111 struct pci_bus *bus = NULL;
112 unsigned char max, n;
113
114 max = 0;
115 while ((bus = pci_find_next_bus(bus)) != NULL) {
116 n = pci_bus_max_busnr(bus);
117 if(n > max)
118 max = n;
119 }
120 return max;
121}
122
Adrian Bunk54c762f2005-12-22 01:08:52 +0100123#endif /* 0 */
124
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100125#define PCI_FIND_CAP_TTL 48
126
127static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
128 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700129{
130 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700131
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100132 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700133 pci_bus_read_config_byte(bus, devfn, pos, &pos);
134 if (pos < 0x40)
135 break;
136 pos &= ~3;
137 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
138 &id);
139 if (id == 0xff)
140 break;
141 if (id == cap)
142 return pos;
143 pos += PCI_CAP_LIST_NEXT;
144 }
145 return 0;
146}
147
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100148static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
149 u8 pos, int cap)
150{
151 int ttl = PCI_FIND_CAP_TTL;
152
153 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
154}
155
Roland Dreier24a4e372005-10-28 17:35:34 -0700156int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
157{
158 return __pci_find_next_cap(dev->bus, dev->devfn,
159 pos + PCI_CAP_LIST_NEXT, cap);
160}
161EXPORT_SYMBOL_GPL(pci_find_next_capability);
162
Michael Ellermand3bac1182006-11-22 18:26:16 +1100163static int __pci_bus_find_cap_start(struct pci_bus *bus,
164 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
166 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
168 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
169 if (!(status & PCI_STATUS_CAP_LIST))
170 return 0;
171
172 switch (hdr_type) {
173 case PCI_HEADER_TYPE_NORMAL:
174 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac1182006-11-22 18:26:16 +1100175 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac1182006-11-22 18:26:16 +1100177 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 default:
179 return 0;
180 }
Michael Ellermand3bac1182006-11-22 18:26:16 +1100181
182 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184
185/**
186 * pci_find_capability - query for devices' capabilities
187 * @dev: PCI device to query
188 * @cap: capability code
189 *
190 * Tell if a device supports a given PCI capability.
191 * Returns the address of the requested capability structure within the
192 * device's PCI configuration space or 0 in case the device does not
193 * support it. Possible values for @cap:
194 *
195 * %PCI_CAP_ID_PM Power Management
196 * %PCI_CAP_ID_AGP Accelerated Graphics Port
197 * %PCI_CAP_ID_VPD Vital Product Data
198 * %PCI_CAP_ID_SLOTID Slot Identification
199 * %PCI_CAP_ID_MSI Message Signalled Interrupts
200 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
201 * %PCI_CAP_ID_PCIX PCI-X
202 * %PCI_CAP_ID_EXP PCI Express
203 */
204int pci_find_capability(struct pci_dev *dev, int cap)
205{
Michael Ellermand3bac1182006-11-22 18:26:16 +1100206 int pos;
207
208 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
209 if (pos)
210 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
211
212 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213}
214
215/**
216 * pci_bus_find_capability - query for devices' capabilities
217 * @bus: the PCI bus to query
218 * @devfn: PCI device to query
219 * @cap: capability code
220 *
221 * Like pci_find_capability() but works for pci devices that do not have a
222 * pci_dev structure set up yet.
223 *
224 * Returns the address of the requested capability structure within the
225 * device's PCI configuration space or 0 in case the device does not
226 * support it.
227 */
228int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
229{
Michael Ellermand3bac1182006-11-22 18:26:16 +1100230 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 u8 hdr_type;
232
233 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
234
Michael Ellermand3bac1182006-11-22 18:26:16 +1100235 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
236 if (pos)
237 pos = __pci_find_next_cap(bus, devfn, pos, cap);
238
239 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240}
241
242/**
243 * pci_find_ext_capability - Find an extended capability
244 * @dev: PCI device to query
245 * @cap: capability code
246 *
247 * Returns the address of the requested extended capability structure
248 * within the device's PCI configuration space or 0 if the device does
249 * not support it. Possible values for @cap:
250 *
251 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
252 * %PCI_EXT_CAP_ID_VC Virtual Channel
253 * %PCI_EXT_CAP_ID_DSN Device Serial Number
254 * %PCI_EXT_CAP_ID_PWR Power Budgeting
255 */
256int pci_find_ext_capability(struct pci_dev *dev, int cap)
257{
258 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800259 int ttl;
260 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
Zhao, Yu557848c2008-10-13 19:18:07 +0800262 /* minimum 8 bytes per capability */
263 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
264
265 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 return 0;
267
268 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
269 return 0;
270
271 /*
272 * If we have no capabilities, this is indicated by cap ID,
273 * cap version and next pointer all being 0.
274 */
275 if (header == 0)
276 return 0;
277
278 while (ttl-- > 0) {
279 if (PCI_EXT_CAP_ID(header) == cap)
280 return pos;
281
282 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800283 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 break;
285
286 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
287 break;
288 }
289
290 return 0;
291}
Brice Goglin3a720d72006-05-23 06:10:01 -0400292EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100294static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
295{
296 int rc, ttl = PCI_FIND_CAP_TTL;
297 u8 cap, mask;
298
299 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
300 mask = HT_3BIT_CAP_MASK;
301 else
302 mask = HT_5BIT_CAP_MASK;
303
304 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
305 PCI_CAP_ID_HT, &ttl);
306 while (pos) {
307 rc = pci_read_config_byte(dev, pos + 3, &cap);
308 if (rc != PCIBIOS_SUCCESSFUL)
309 return 0;
310
311 if ((cap & mask) == ht_cap)
312 return pos;
313
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800314 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
315 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100316 PCI_CAP_ID_HT, &ttl);
317 }
318
319 return 0;
320}
321/**
322 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
323 * @dev: PCI device to query
324 * @pos: Position from which to continue searching
325 * @ht_cap: Hypertransport capability code
326 *
327 * To be used in conjunction with pci_find_ht_capability() to search for
328 * all capabilities matching @ht_cap. @pos should always be a value returned
329 * from pci_find_ht_capability().
330 *
331 * NB. To be 100% safe against broken PCI devices, the caller should take
332 * steps to avoid an infinite loop.
333 */
334int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
335{
336 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
337}
338EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
339
340/**
341 * pci_find_ht_capability - query a device's Hypertransport capabilities
342 * @dev: PCI device to query
343 * @ht_cap: Hypertransport capability code
344 *
345 * Tell if a device supports a given Hypertransport capability.
346 * Returns an address within the device's PCI configuration space
347 * or 0 in case the device does not support the request capability.
348 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
349 * which has a Hypertransport capability matching @ht_cap.
350 */
351int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
352{
353 int pos;
354
355 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
356 if (pos)
357 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
358
359 return pos;
360}
361EXPORT_SYMBOL_GPL(pci_find_ht_capability);
362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363/**
364 * pci_find_parent_resource - return resource region of parent bus of given region
365 * @dev: PCI device structure contains resources to be searched
366 * @res: child resource record for which parent is sought
367 *
368 * For given resource region of given device, return the resource
369 * region of parent bus the given region is contained in or where
370 * it should be allocated from.
371 */
372struct resource *
373pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
374{
375 const struct pci_bus *bus = dev->bus;
376 int i;
377 struct resource *best = NULL;
378
379 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
380 struct resource *r = bus->resource[i];
381 if (!r)
382 continue;
383 if (res->start && !(res->start >= r->start && res->end <= r->end))
384 continue; /* Not contained */
385 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
386 continue; /* Wrong type */
387 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
388 return r; /* Exact match */
389 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
390 best = r; /* Approximating prefetchable by non-prefetchable */
391 }
392 return best;
393}
394
395/**
John W. Linville064b53d2005-07-27 10:19:44 -0400396 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
397 * @dev: PCI device to have its BARs restored
398 *
399 * Restore the BAR values for a given device, so as to make it
400 * accessible by its driver.
401 */
Adrian Bunkad668592007-10-27 03:06:22 +0200402static void
John W. Linville064b53d2005-07-27 10:19:44 -0400403pci_restore_bars(struct pci_dev *dev)
404{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800405 int i;
John W. Linville064b53d2005-07-27 10:19:44 -0400406
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800407 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800408 pci_update_resource(dev, i);
John W. Linville064b53d2005-07-27 10:19:44 -0400409}
410
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200411static struct pci_platform_pm_ops *pci_platform_pm;
412
413int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
414{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200415 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
416 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200417 return -EINVAL;
418 pci_platform_pm = ops;
419 return 0;
420}
421
422static inline bool platform_pci_power_manageable(struct pci_dev *dev)
423{
424 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
425}
426
427static inline int platform_pci_set_power_state(struct pci_dev *dev,
428 pci_power_t t)
429{
430 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
431}
432
433static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
434{
435 return pci_platform_pm ?
436 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
437}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700438
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200439static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
440{
441 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
442}
443
444static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
445{
446 return pci_platform_pm ?
447 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
448}
449
John W. Linville064b53d2005-07-27 10:19:44 -0400450/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200451 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
452 * given PCI device
453 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200454 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200456 * RETURN VALUE:
457 * -EINVAL if the requested state is invalid.
458 * -EIO if device does not support PCI PM or its PM capabilities register has a
459 * wrong version, or device doesn't support the requested state.
460 * 0 if device already is in the requested state.
461 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100463static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200465 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200466 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100468 /* Check if we're already there */
469 if (dev->current_state == state)
470 return 0;
471
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200472 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700473 return -EIO;
474
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200475 if (state < PCI_D0 || state > PCI_D3hot)
476 return -EINVAL;
477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 /* Validate current state:
479 * Can enter D0 from any state, but if we can only go deeper
480 * to sleep if we're already in a low power state
481 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100482 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200483 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600484 dev_err(&dev->dev, "invalid power transition "
485 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200487 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200490 if ((state == PCI_D1 && !dev->d1_support)
491 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700492 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200494 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53d2005-07-27 10:19:44 -0400495
John W. Linville32a36582005-09-14 09:52:42 -0400496 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 * This doesn't affect PME_Status, disables PME_En, and
498 * sets PowerState to 0.
499 */
John W. Linville32a36582005-09-14 09:52:42 -0400500 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400501 case PCI_D0:
502 case PCI_D1:
503 case PCI_D2:
504 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
505 pmcsr |= state;
506 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200507 case PCI_D3hot:
508 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400509 case PCI_UNKNOWN: /* Boot-up */
510 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100511 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200512 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400513 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400514 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400515 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400516 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 }
518
519 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200520 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521
522 /* Mandatory power management transition delays */
523 /* see PCI PM 1.1 5.6.1 table 18 */
524 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -0700525 msleep(pci_pm_d3_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100527 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200529 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
530 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
531 if (dev->current_state != state && printk_ratelimit())
532 dev_info(&dev->dev, "Refused to change power state, "
533 "currently in D%d\n", dev->current_state);
John W. Linville064b53d2005-07-27 10:19:44 -0400534
535 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
536 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
537 * from D3hot to D0 _may_ perform an internal reset, thereby
538 * going to "D0 Uninitialized" rather than "D0 Initialized".
539 * For example, at least some versions of the 3c905B and the
540 * 3c556B exhibit this behaviour.
541 *
542 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
543 * devices in a D3hot state at boot. Consequently, we need to
544 * restore at least the BARs so that the device will be
545 * accessible to its driver.
546 */
547 if (need_restore)
548 pci_restore_bars(dev);
549
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100550 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800551 pcie_aspm_pm_state_change(dev->bus->self);
552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 return 0;
554}
555
556/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200557 * pci_update_current_state - Read PCI power state of given device from its
558 * PCI PM registers and cache it
559 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100560 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200561 */
Rafael J. Wysocki73410422009-01-07 13:07:15 +0100562void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200563{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200564 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200565 u16 pmcsr;
566
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200567 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200568 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100569 } else {
570 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200571 }
572}
573
574/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100575 * pci_platform_power_transition - Use platform to change device power state
576 * @dev: PCI device to handle.
577 * @state: State to put the device into.
578 */
579static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
580{
581 int error;
582
583 if (platform_pci_power_manageable(dev)) {
584 error = platform_pci_set_power_state(dev, state);
585 if (!error)
586 pci_update_current_state(dev, state);
587 } else {
588 error = -ENODEV;
589 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200590 if (!dev->pm_cap)
591 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100592 }
593
594 return error;
595}
596
597/**
598 * __pci_start_power_transition - Start power transition of a PCI device
599 * @dev: PCI device to handle.
600 * @state: State to put the device into.
601 */
602static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
603{
604 if (state == PCI_D0)
605 pci_platform_power_transition(dev, PCI_D0);
606}
607
608/**
609 * __pci_complete_power_transition - Complete power transition of a PCI device
610 * @dev: PCI device to handle.
611 * @state: State to put the device into.
612 *
613 * This function should not be called directly by device drivers.
614 */
615int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
616{
617 return state > PCI_D0 ?
618 pci_platform_power_transition(dev, state) : -EINVAL;
619}
620EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
621
622/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200623 * pci_set_power_state - Set the power state of a PCI device
624 * @dev: PCI device to handle.
625 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
626 *
Nick Andrew877d0312009-01-26 11:06:57 +0100627 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200628 * the device's PCI PM registers.
629 *
630 * RETURN VALUE:
631 * -EINVAL if the requested state is invalid.
632 * -EIO if device does not support PCI PM or its PM capabilities register has a
633 * wrong version, or device doesn't support the requested state.
634 * 0 if device already is in the requested state.
635 * 0 if device's power state has been successfully changed.
636 */
637int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
638{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200639 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200640
641 /* bound the state we're entering */
642 if (state > PCI_D3hot)
643 state = PCI_D3hot;
644 else if (state < PCI_D0)
645 state = PCI_D0;
646 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
647 /*
648 * If the device or the parent bridge do not support PCI PM,
649 * ignore the request if we're doing anything other than putting
650 * it into D0 (which would only happen on boot).
651 */
652 return 0;
653
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100654 /* Check if we're already there */
655 if (dev->current_state == state)
656 return 0;
657
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100658 __pci_start_power_transition(dev, state);
659
Alan Cox979b1792008-07-24 17:18:38 +0100660 /* This device is quirked not to be put into D3, so
661 don't put it in D3 */
662 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
663 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200664
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100665 error = pci_raw_set_power_state(dev, state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200666
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100667 if (!__pci_complete_power_transition(dev, state))
668 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200669
670 return error;
671}
672
673/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 * pci_choose_state - Choose the power state of a PCI device
675 * @dev: PCI device to be suspended
676 * @state: target sleep state for the whole system. This is the value
677 * that is passed to suspend() function.
678 *
679 * Returns PCI power state suitable for given device and given system
680 * message.
681 */
682
683pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
684{
Shaohua Liab826ca2007-07-20 10:03:22 +0800685 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
688 return PCI_D0;
689
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200690 ret = platform_pci_choose_state(dev);
691 if (ret != PCI_POWER_ERROR)
692 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700693
694 switch (state.event) {
695 case PM_EVENT_ON:
696 return PCI_D0;
697 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700698 case PM_EVENT_PRETHAW:
699 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700700 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100701 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700702 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600704 dev_info(&dev->dev, "unrecognized suspend event %d\n",
705 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 BUG();
707 }
708 return PCI_D0;
709}
710
711EXPORT_SYMBOL(pci_choose_state);
712
Yu Zhao89858512009-02-16 02:55:47 +0800713#define PCI_EXP_SAVE_REGS 7
714
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800715#define pcie_cap_has_devctl(type, flags) 1
716#define pcie_cap_has_lnkctl(type, flags) \
717 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
718 (type == PCI_EXP_TYPE_ROOT_PORT || \
719 type == PCI_EXP_TYPE_ENDPOINT || \
720 type == PCI_EXP_TYPE_LEG_END))
721#define pcie_cap_has_sltctl(type, flags) \
722 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
723 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
724 (type == PCI_EXP_TYPE_DOWNSTREAM && \
725 (flags & PCI_EXP_FLAGS_SLOT))))
726#define pcie_cap_has_rtctl(type, flags) \
727 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
728 (type == PCI_EXP_TYPE_ROOT_PORT || \
729 type == PCI_EXP_TYPE_RC_EC))
730#define pcie_cap_has_devctl2(type, flags) \
731 ((flags & PCI_EXP_FLAGS_VERS) > 1)
732#define pcie_cap_has_lnkctl2(type, flags) \
733 ((flags & PCI_EXP_FLAGS_VERS) > 1)
734#define pcie_cap_has_sltctl2(type, flags) \
735 ((flags & PCI_EXP_FLAGS_VERS) > 1)
736
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300737static int pci_save_pcie_state(struct pci_dev *dev)
738{
739 int pos, i = 0;
740 struct pci_cap_saved_state *save_state;
741 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800742 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300743
744 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
745 if (pos <= 0)
746 return 0;
747
Eric W. Biederman9f355752007-03-08 13:06:13 -0700748 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300749 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800750 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300751 return -ENOMEM;
752 }
753 cap = (u16 *)&save_state->data[0];
754
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800755 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
756
757 if (pcie_cap_has_devctl(dev->pcie_type, flags))
758 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
759 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
760 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
761 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
762 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
763 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
764 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
765 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
766 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
767 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
768 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
769 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
770 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100771
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300772 return 0;
773}
774
775static void pci_restore_pcie_state(struct pci_dev *dev)
776{
777 int i = 0, pos;
778 struct pci_cap_saved_state *save_state;
779 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800780 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300781
782 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
783 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
784 if (!save_state || pos <= 0)
785 return;
786 cap = (u16 *)&save_state->data[0];
787
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800788 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
789
790 if (pcie_cap_has_devctl(dev->pcie_type, flags))
791 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
792 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
793 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
794 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
795 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
796 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
797 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
798 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
799 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
800 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
801 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
802 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
803 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300804}
805
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800806
807static int pci_save_pcix_state(struct pci_dev *dev)
808{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100809 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800810 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800811
812 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
813 if (pos <= 0)
814 return 0;
815
Shaohua Lif34303d2007-12-18 09:56:47 +0800816 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800817 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800818 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800819 return -ENOMEM;
820 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800821
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100822 pci_read_config_word(dev, pos + PCI_X_CMD, (u16 *)save_state->data);
823
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800824 return 0;
825}
826
827static void pci_restore_pcix_state(struct pci_dev *dev)
828{
829 int i = 0, pos;
830 struct pci_cap_saved_state *save_state;
831 u16 *cap;
832
833 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
834 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
835 if (!save_state || pos <= 0)
836 return;
837 cap = (u16 *)&save_state->data[0];
838
839 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800840}
841
842
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843/**
844 * pci_save_state - save the PCI configuration space of a device before suspending
845 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 */
847int
848pci_save_state(struct pci_dev *dev)
849{
850 int i;
851 /* XXX: 100% dword access ok here? */
852 for (i = 0; i < 16; i++)
853 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100854 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300855 if ((i = pci_save_pcie_state(dev)) != 0)
856 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800857 if ((i = pci_save_pcix_state(dev)) != 0)
858 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 return 0;
860}
861
862/**
863 * pci_restore_state - Restore the saved state of a PCI device
864 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 */
866int
867pci_restore_state(struct pci_dev *dev)
868{
869 int i;
Al Virob4482a42007-10-14 19:35:40 +0100870 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
Alek Duc82f63e2009-08-08 08:46:19 +0800872 if (!dev->state_saved)
873 return 0;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200874
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300875 /* PCI Express register must be restored first */
876 pci_restore_pcie_state(dev);
877
Yu, Luming8b8c8d22006-04-25 00:00:34 -0700878 /*
879 * The Base Address register should be programmed before the command
880 * register(s)
881 */
882 for (i = 15; i >= 0; i--) {
Dave Jones04d9c1a2006-04-18 21:06:51 -0700883 pci_read_config_dword(dev, i * 4, &val);
884 if (val != dev->saved_config_space[i]) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600885 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
886 "space at offset %#x (was %#x, writing %#x)\n",
887 i, val, (int)dev->saved_config_space[i]);
Dave Jones04d9c1a2006-04-18 21:06:51 -0700888 pci_write_config_dword(dev,i * 4,
889 dev->saved_config_space[i]);
890 }
891 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800892 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +0800893 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +0800894 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100895
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200896 dev->state_saved = false;
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 return 0;
899}
900
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900901static int do_pci_enable_device(struct pci_dev *dev, int bars)
902{
903 int err;
904
905 err = pci_set_power_state(dev, PCI_D0);
906 if (err < 0 && err != -EIO)
907 return err;
908 err = pcibios_enable_device(dev, bars);
909 if (err < 0)
910 return err;
911 pci_fixup_device(pci_fixup_enable, dev);
912
913 return 0;
914}
915
916/**
Tejun Heo0b62e132007-07-27 14:43:35 +0900917 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900918 * @dev: PCI device to be resumed
919 *
920 * Note this function is a backend of pci_default_resume and is not supposed
921 * to be called by normal code, write proper resume handler and use it instead.
922 */
Tejun Heo0b62e132007-07-27 14:43:35 +0900923int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900924{
Yuji Shimada296ccb02009-04-03 16:41:46 +0900925 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900926 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
927 return 0;
928}
929
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100930static int __pci_enable_device_flags(struct pci_dev *dev,
931 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932{
933 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100934 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +0900936 if (atomic_add_return(1, &dev->enable_cnt) > 1)
937 return 0; /* already enabled */
938
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100939 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
940 if (dev->resource[i].flags & flags)
941 bars |= (1 << i);
942
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900943 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -0700944 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900945 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +0900946 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947}
948
949/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100950 * pci_enable_device_io - Initialize a device for use with IO space
951 * @dev: PCI device to be initialized
952 *
953 * Initialize device before it's used by a driver. Ask low-level code
954 * to enable I/O resources. Wake up the device if it was suspended.
955 * Beware, this function can fail.
956 */
957int pci_enable_device_io(struct pci_dev *dev)
958{
959 return __pci_enable_device_flags(dev, IORESOURCE_IO);
960}
961
962/**
963 * pci_enable_device_mem - Initialize a device for use with Memory space
964 * @dev: PCI device to be initialized
965 *
966 * Initialize device before it's used by a driver. Ask low-level code
967 * to enable Memory resources. Wake up the device if it was suspended.
968 * Beware, this function can fail.
969 */
970int pci_enable_device_mem(struct pci_dev *dev)
971{
972 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
973}
974
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975/**
976 * pci_enable_device - Initialize device before it's used by a driver.
977 * @dev: PCI device to be initialized
978 *
979 * Initialize device before it's used by a driver. Ask low-level code
980 * to enable I/O and memory. Wake up the device if it was suspended.
981 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -0800982 *
983 * Note we don't actually enable the device many times if we call
984 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -0800986int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100988 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989}
990
Tejun Heo9ac78492007-01-20 16:00:26 +0900991/*
992 * Managed PCI resources. This manages device on/off, intx/msi/msix
993 * on/off and BAR regions. pci_dev itself records msi/msix status, so
994 * there's no need to track it separately. pci_devres is initialized
995 * when a device is enabled using managed PCI device enable interface.
996 */
997struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -0800998 unsigned int enabled:1;
999 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001000 unsigned int orig_intx:1;
1001 unsigned int restore_intx:1;
1002 u32 region_mask;
1003};
1004
1005static void pcim_release(struct device *gendev, void *res)
1006{
1007 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1008 struct pci_devres *this = res;
1009 int i;
1010
1011 if (dev->msi_enabled)
1012 pci_disable_msi(dev);
1013 if (dev->msix_enabled)
1014 pci_disable_msix(dev);
1015
1016 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1017 if (this->region_mask & (1 << i))
1018 pci_release_region(dev, i);
1019
1020 if (this->restore_intx)
1021 pci_intx(dev, this->orig_intx);
1022
Tejun Heo7f375f32007-02-25 04:36:01 -08001023 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001024 pci_disable_device(dev);
1025}
1026
1027static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1028{
1029 struct pci_devres *dr, *new_dr;
1030
1031 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1032 if (dr)
1033 return dr;
1034
1035 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1036 if (!new_dr)
1037 return NULL;
1038 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1039}
1040
1041static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1042{
1043 if (pci_is_managed(pdev))
1044 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1045 return NULL;
1046}
1047
1048/**
1049 * pcim_enable_device - Managed pci_enable_device()
1050 * @pdev: PCI device to be initialized
1051 *
1052 * Managed pci_enable_device().
1053 */
1054int pcim_enable_device(struct pci_dev *pdev)
1055{
1056 struct pci_devres *dr;
1057 int rc;
1058
1059 dr = get_pci_dr(pdev);
1060 if (unlikely(!dr))
1061 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001062 if (dr->enabled)
1063 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001064
1065 rc = pci_enable_device(pdev);
1066 if (!rc) {
1067 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001068 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001069 }
1070 return rc;
1071}
1072
1073/**
1074 * pcim_pin_device - Pin managed PCI device
1075 * @pdev: PCI device to pin
1076 *
1077 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1078 * driver detach. @pdev must have been enabled with
1079 * pcim_enable_device().
1080 */
1081void pcim_pin_device(struct pci_dev *pdev)
1082{
1083 struct pci_devres *dr;
1084
1085 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001086 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001087 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001088 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001089}
1090
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091/**
1092 * pcibios_disable_device - disable arch specific PCI resources for device dev
1093 * @dev: the PCI device to disable
1094 *
1095 * Disables architecture specific PCI resources for the device. This
1096 * is the default implementation. Architecture implementations can
1097 * override this.
1098 */
1099void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1100
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001101static void do_pci_disable_device(struct pci_dev *dev)
1102{
1103 u16 pci_command;
1104
1105 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1106 if (pci_command & PCI_COMMAND_MASTER) {
1107 pci_command &= ~PCI_COMMAND_MASTER;
1108 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1109 }
1110
1111 pcibios_disable_device(dev);
1112}
1113
1114/**
1115 * pci_disable_enabled_device - Disable device without updating enable_cnt
1116 * @dev: PCI device to disable
1117 *
1118 * NOTE: This function is a backend of PCI power management routines and is
1119 * not supposed to be called drivers.
1120 */
1121void pci_disable_enabled_device(struct pci_dev *dev)
1122{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001123 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001124 do_pci_disable_device(dev);
1125}
1126
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127/**
1128 * pci_disable_device - Disable PCI device after use
1129 * @dev: PCI device to be disabled
1130 *
1131 * Signal to the system that the PCI device is not in use by the system
1132 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001133 *
1134 * Note we don't actually disable the device until all callers of
1135 * pci_device_enable() have called pci_device_disable().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 */
1137void
1138pci_disable_device(struct pci_dev *dev)
1139{
Tejun Heo9ac78492007-01-20 16:00:26 +09001140 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001141
Tejun Heo9ac78492007-01-20 16:00:26 +09001142 dr = find_pci_dr(dev);
1143 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001144 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001145
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001146 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1147 return;
1148
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001149 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001151 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152}
1153
1154/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001155 * pcibios_set_pcie_reset_state - set reset state for device dev
1156 * @dev: the PCI-E device reset
1157 * @state: Reset state to enter into
1158 *
1159 *
1160 * Sets the PCI-E reset state for the device. This is the default
1161 * implementation. Architecture implementations can override this.
1162 */
1163int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1164 enum pcie_reset_state state)
1165{
1166 return -EINVAL;
1167}
1168
1169/**
1170 * pci_set_pcie_reset_state - set reset state for device dev
1171 * @dev: the PCI-E device reset
1172 * @state: Reset state to enter into
1173 *
1174 *
1175 * Sets the PCI reset state for the device.
1176 */
1177int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1178{
1179 return pcibios_set_pcie_reset_state(dev, state);
1180}
1181
1182/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001183 * pci_pme_capable - check the capability of PCI device to generate PME#
1184 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001185 * @state: PCI state from which device will issue PME#.
1186 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001187bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001188{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001189 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001190 return false;
1191
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001192 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001193}
1194
1195/**
1196 * pci_pme_active - enable or disable PCI device's PME# function
1197 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001198 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1199 *
1200 * The caller must verify that the device is capable of generating PME# before
1201 * calling this function with @enable equal to 'true'.
1202 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001203void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001204{
1205 u16 pmcsr;
1206
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001207 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001208 return;
1209
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001210 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001211 /* Clear PME_Status by writing 1 to it and enable PME# */
1212 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1213 if (!enable)
1214 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1215
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001216 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001217
1218 dev_printk(KERN_INFO, &dev->dev, "PME# %s\n",
1219 enable ? "enabled" : "disabled");
1220}
1221
1222/**
David Brownell075c1772007-04-26 00:12:06 -07001223 * pci_enable_wake - enable PCI device as wakeup event source
1224 * @dev: PCI device affected
1225 * @state: PCI state from which device will issue wakeup events
1226 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 *
David Brownell075c1772007-04-26 00:12:06 -07001228 * This enables the device as a wakeup event source, or disables it.
1229 * When such events involves platform-specific hooks, those hooks are
1230 * called automatically by this routine.
1231 *
1232 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001233 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001234 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001235 * RETURN VALUE:
1236 * 0 is returned on success
1237 * -EINVAL is returned if device is not supposed to wake up the system
1238 * Error code depending on the platform is returned if both the platform and
1239 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 */
Frans Pop7d9a73f2009-06-17 00:16:15 +02001241int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001243 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
Alan Sternbebd5902008-12-16 14:06:58 -05001245 if (enable && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001246 return -EINVAL;
1247
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001248 /* Don't do the same thing twice in a row for one device. */
1249 if (!!enable == !!dev->wakeup_prepared)
1250 return 0;
1251
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001252 /*
1253 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1254 * Anderson we should be doing PME# wake enable followed by ACPI wake
1255 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001256 */
1257
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001258 if (enable) {
1259 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001260
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001261 if (pci_pme_capable(dev, state))
1262 pci_pme_active(dev, true);
1263 else
1264 ret = 1;
1265 error = platform_pci_sleep_wake(dev, true);
1266 if (ret)
1267 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001268 if (!ret)
1269 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001270 } else {
1271 platform_pci_sleep_wake(dev, false);
1272 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001273 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001274 }
1275
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001276 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001277}
1278
1279/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001280 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1281 * @dev: PCI device to prepare
1282 * @enable: True to enable wake-up event generation; false to disable
1283 *
1284 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1285 * and this function allows them to set that up cleanly - pci_enable_wake()
1286 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1287 * ordering constraints.
1288 *
1289 * This function only returns error code if the device is not capable of
1290 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1291 * enable wake-up power for it.
1292 */
1293int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1294{
1295 return pci_pme_capable(dev, PCI_D3cold) ?
1296 pci_enable_wake(dev, PCI_D3cold, enable) :
1297 pci_enable_wake(dev, PCI_D3hot, enable);
1298}
1299
1300/**
Jesse Barnes37139072008-07-28 11:49:26 -07001301 * pci_target_state - find an appropriate low power state for a given PCI dev
1302 * @dev: PCI device
1303 *
1304 * Use underlying platform code to find a supported low power state for @dev.
1305 * If the platform can't manage @dev, return the deepest state from which it
1306 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001307 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001308pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001309{
1310 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001311
1312 if (platform_pci_power_manageable(dev)) {
1313 /*
1314 * Call the platform to choose the target state of the device
1315 * and enable wake-up from this state if supported.
1316 */
1317 pci_power_t state = platform_pci_choose_state(dev);
1318
1319 switch (state) {
1320 case PCI_POWER_ERROR:
1321 case PCI_UNKNOWN:
1322 break;
1323 case PCI_D1:
1324 case PCI_D2:
1325 if (pci_no_d1d2(dev))
1326 break;
1327 default:
1328 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001329 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001330 } else if (!dev->pm_cap) {
1331 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001332 } else if (device_may_wakeup(&dev->dev)) {
1333 /*
1334 * Find the deepest state from which the device can generate
1335 * wake-up events, make it the target state and enable device
1336 * to generate PME#.
1337 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001338 if (dev->pme_support) {
1339 while (target_state
1340 && !(dev->pme_support & (1 << target_state)))
1341 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001342 }
1343 }
1344
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001345 return target_state;
1346}
1347
1348/**
1349 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1350 * @dev: Device to handle.
1351 *
1352 * Choose the power state appropriate for the device depending on whether
1353 * it can wake up the system and/or is power manageable by the platform
1354 * (PCI_D3hot is the default) and put the device into that state.
1355 */
1356int pci_prepare_to_sleep(struct pci_dev *dev)
1357{
1358 pci_power_t target_state = pci_target_state(dev);
1359 int error;
1360
1361 if (target_state == PCI_POWER_ERROR)
1362 return -EIO;
1363
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001364 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001365
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001366 error = pci_set_power_state(dev, target_state);
1367
1368 if (error)
1369 pci_enable_wake(dev, target_state, false);
1370
1371 return error;
1372}
1373
1374/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001375 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001376 * @dev: Device to handle.
1377 *
1378 * Disable device's sytem wake-up capability and put it into D0.
1379 */
1380int pci_back_from_sleep(struct pci_dev *dev)
1381{
1382 pci_enable_wake(dev, PCI_D0, false);
1383 return pci_set_power_state(dev, PCI_D0);
1384}
1385
1386/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001387 * pci_pm_init - Initialize PM functions of given PCI device
1388 * @dev: PCI device to handle.
1389 */
1390void pci_pm_init(struct pci_dev *dev)
1391{
1392 int pm;
1393 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001394
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001395 dev->wakeup_prepared = false;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001396 dev->pm_cap = 0;
1397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 /* find PCI PM capability in list */
1399 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001400 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001401 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001403 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001405 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1406 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1407 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001408 return;
David Brownell075c1772007-04-26 00:12:06 -07001409 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001411 dev->pm_cap = pm;
1412
1413 dev->d1_support = false;
1414 dev->d2_support = false;
1415 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001416 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001417 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001418 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001419 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001420
1421 if (dev->d1_support || dev->d2_support)
1422 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001423 dev->d1_support ? " D1" : "",
1424 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001425 }
1426
1427 pmc &= PCI_PM_CAP_PME_MASK;
1428 if (pmc) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001429 dev_info(&dev->dev, "PME# supported from%s%s%s%s%s\n",
1430 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1431 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1432 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1433 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1434 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001435 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001436 /*
1437 * Make device's PM flags reflect the wake-up capability, but
1438 * let the user space enable it to wake up the system as needed.
1439 */
1440 device_set_wakeup_capable(&dev->dev, true);
1441 device_set_wakeup_enable(&dev->dev, false);
1442 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001443 pci_pme_active(dev, false);
1444 } else {
1445 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001446 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447}
1448
Yu Zhao58c3a722008-10-14 14:02:53 +08001449/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001450 * platform_pci_wakeup_init - init platform wakeup if present
1451 * @dev: PCI device
1452 *
1453 * Some devices don't have PCI PM caps but can still generate wakeup
1454 * events through platform methods (like ACPI events). If @dev supports
1455 * platform wakeup events, set the device flag to indicate as much. This
1456 * may be redundant if the device also supports PCI PM caps, but double
1457 * initialization should be safe in that case.
1458 */
1459void platform_pci_wakeup_init(struct pci_dev *dev)
1460{
1461 if (!platform_pci_can_wakeup(dev))
1462 return;
1463
1464 device_set_wakeup_capable(&dev->dev, true);
1465 device_set_wakeup_enable(&dev->dev, false);
1466 platform_pci_sleep_wake(dev, false);
1467}
1468
1469/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001470 * pci_add_save_buffer - allocate buffer for saving given capability registers
1471 * @dev: the PCI device
1472 * @cap: the capability to allocate the buffer for
1473 * @size: requested size of the buffer
1474 */
1475static int pci_add_cap_save_buffer(
1476 struct pci_dev *dev, char cap, unsigned int size)
1477{
1478 int pos;
1479 struct pci_cap_saved_state *save_state;
1480
1481 pos = pci_find_capability(dev, cap);
1482 if (pos <= 0)
1483 return 0;
1484
1485 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1486 if (!save_state)
1487 return -ENOMEM;
1488
1489 save_state->cap_nr = cap;
1490 pci_add_saved_cap(dev, save_state);
1491
1492 return 0;
1493}
1494
1495/**
1496 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1497 * @dev: the PCI device
1498 */
1499void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1500{
1501 int error;
1502
Yu Zhao89858512009-02-16 02:55:47 +08001503 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1504 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001505 if (error)
1506 dev_err(&dev->dev,
1507 "unable to preallocate PCI Express save buffer\n");
1508
1509 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1510 if (error)
1511 dev_err(&dev->dev,
1512 "unable to preallocate PCI-X save buffer\n");
1513}
1514
1515/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001516 * pci_enable_ari - enable ARI forwarding if hardware support it
1517 * @dev: the PCI device
1518 */
1519void pci_enable_ari(struct pci_dev *dev)
1520{
1521 int pos;
1522 u32 cap;
1523 u16 ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08001524 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001525
Zhao, Yu81135872008-10-23 13:15:39 +08001526 if (!dev->is_pcie || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08001527 return;
1528
Zhao, Yu81135872008-10-23 13:15:39 +08001529 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08001530 if (!pos)
1531 return;
1532
Zhao, Yu81135872008-10-23 13:15:39 +08001533 bridge = dev->bus->self;
1534 if (!bridge || !bridge->is_pcie)
1535 return;
1536
1537 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
1538 if (!pos)
1539 return;
1540
1541 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08001542 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1543 return;
1544
Zhao, Yu81135872008-10-23 13:15:39 +08001545 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001546 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08001547 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001548
Zhao, Yu81135872008-10-23 13:15:39 +08001549 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08001550}
1551
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001552/**
1553 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
1554 * @dev: the PCI device
1555 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1556 *
1557 * Perform INTx swizzling for a device behind one level of bridge. This is
1558 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07001559 * behind bridges on add-in cards. For devices with ARI enabled, the slot
1560 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
1561 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001562 */
1563u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
1564{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07001565 int slot;
1566
1567 if (pci_ari_enabled(dev->bus))
1568 slot = 0;
1569 else
1570 slot = PCI_SLOT(dev->devfn);
1571
1572 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001573}
1574
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575int
1576pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1577{
1578 u8 pin;
1579
Kristen Accardi514d2072005-11-02 16:24:39 -08001580 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 if (!pin)
1582 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07001583
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09001584 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001585 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 dev = dev->bus->self;
1587 }
1588 *bridge = dev;
1589 return pin;
1590}
1591
1592/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07001593 * pci_common_swizzle - swizzle INTx all the way to root bridge
1594 * @dev: the PCI device
1595 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1596 *
1597 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
1598 * bridges all the way up to a PCI root bus.
1599 */
1600u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
1601{
1602 u8 pin = *pinp;
1603
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09001604 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07001605 pin = pci_swizzle_interrupt_pin(dev, pin);
1606 dev = dev->bus->self;
1607 }
1608 *pinp = pin;
1609 return PCI_SLOT(dev->devfn);
1610}
1611
1612/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 * pci_release_region - Release a PCI bar
1614 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1615 * @bar: BAR to release
1616 *
1617 * Releases the PCI I/O and memory resources previously reserved by a
1618 * successful call to pci_request_region. Call this function only
1619 * after all use of the PCI regions has ceased.
1620 */
1621void pci_release_region(struct pci_dev *pdev, int bar)
1622{
Tejun Heo9ac78492007-01-20 16:00:26 +09001623 struct pci_devres *dr;
1624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 if (pci_resource_len(pdev, bar) == 0)
1626 return;
1627 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1628 release_region(pci_resource_start(pdev, bar),
1629 pci_resource_len(pdev, bar));
1630 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1631 release_mem_region(pci_resource_start(pdev, bar),
1632 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09001633
1634 dr = find_pci_dr(pdev);
1635 if (dr)
1636 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637}
1638
1639/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001640 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 * @pdev: PCI device whose resources are to be reserved
1642 * @bar: BAR to be reserved
1643 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001644 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 *
1646 * Mark the PCI region associated with PCI device @pdev BR @bar as
1647 * being reserved by owner @res_name. Do not access any
1648 * address inside the PCI regions unless this call returns
1649 * successfully.
1650 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001651 * If @exclusive is set, then the region is marked so that userspace
1652 * is explicitly not allowed to map the resource via /dev/mem or
1653 * sysfs MMIO access.
1654 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 * Returns 0 on success, or %EBUSY on error. A warning
1656 * message is also printed on failure.
1657 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07001658static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
1659 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660{
Tejun Heo9ac78492007-01-20 16:00:26 +09001661 struct pci_devres *dr;
1662
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 if (pci_resource_len(pdev, bar) == 0)
1664 return 0;
1665
1666 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1667 if (!request_region(pci_resource_start(pdev, bar),
1668 pci_resource_len(pdev, bar), res_name))
1669 goto err_out;
1670 }
1671 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07001672 if (!__request_mem_region(pci_resource_start(pdev, bar),
1673 pci_resource_len(pdev, bar), res_name,
1674 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 goto err_out;
1676 }
Tejun Heo9ac78492007-01-20 16:00:26 +09001677
1678 dr = find_pci_dr(pdev);
1679 if (dr)
1680 dr->region_mask |= 1 << bar;
1681
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682 return 0;
1683
1684err_out:
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11001685 dev_warn(&pdev->dev, "BAR %d: can't reserve %s region %pR\n",
Jesse Barnese4ec7a02008-06-25 16:12:25 -07001686 bar,
1687 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11001688 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 return -EBUSY;
1690}
1691
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001692/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001693 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07001694 * @pdev: PCI device whose resources are to be reserved
1695 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001696 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07001697 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001698 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07001699 * being reserved by owner @res_name. Do not access any
1700 * address inside the PCI regions unless this call returns
1701 * successfully.
1702 *
1703 * Returns 0 on success, or %EBUSY on error. A warning
1704 * message is also printed on failure.
1705 */
1706int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1707{
1708 return __pci_request_region(pdev, bar, res_name, 0);
1709}
1710
1711/**
1712 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
1713 * @pdev: PCI device whose resources are to be reserved
1714 * @bar: BAR to be reserved
1715 * @res_name: Name to be associated with resource.
1716 *
1717 * Mark the PCI region associated with PCI device @pdev BR @bar as
1718 * being reserved by owner @res_name. Do not access any
1719 * address inside the PCI regions unless this call returns
1720 * successfully.
1721 *
1722 * Returns 0 on success, or %EBUSY on error. A warning
1723 * message is also printed on failure.
1724 *
1725 * The key difference that _exclusive makes it that userspace is
1726 * explicitly not allowed to map the resource via /dev/mem or
1727 * sysfs.
1728 */
1729int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
1730{
1731 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
1732}
1733/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001734 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1735 * @pdev: PCI device whose resources were previously reserved
1736 * @bars: Bitmask of BARs to be released
1737 *
1738 * Release selected PCI I/O and memory resources previously reserved.
1739 * Call this function only after all use of the PCI regions has ceased.
1740 */
1741void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1742{
1743 int i;
1744
1745 for (i = 0; i < 6; i++)
1746 if (bars & (1 << i))
1747 pci_release_region(pdev, i);
1748}
1749
Arjan van de Vene8de1482008-10-22 19:55:31 -07001750int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
1751 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001752{
1753 int i;
1754
1755 for (i = 0; i < 6; i++)
1756 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07001757 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001758 goto err_out;
1759 return 0;
1760
1761err_out:
1762 while(--i >= 0)
1763 if (bars & (1 << i))
1764 pci_release_region(pdev, i);
1765
1766 return -EBUSY;
1767}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768
Arjan van de Vene8de1482008-10-22 19:55:31 -07001769
1770/**
1771 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1772 * @pdev: PCI device whose resources are to be reserved
1773 * @bars: Bitmask of BARs to be requested
1774 * @res_name: Name to be associated with resource
1775 */
1776int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1777 const char *res_name)
1778{
1779 return __pci_request_selected_regions(pdev, bars, res_name, 0);
1780}
1781
1782int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
1783 int bars, const char *res_name)
1784{
1785 return __pci_request_selected_regions(pdev, bars, res_name,
1786 IORESOURCE_EXCLUSIVE);
1787}
1788
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789/**
1790 * pci_release_regions - Release reserved PCI I/O and memory resources
1791 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1792 *
1793 * Releases all PCI I/O and memory resources previously reserved by a
1794 * successful call to pci_request_regions. Call this function only
1795 * after all use of the PCI regions has ceased.
1796 */
1797
1798void pci_release_regions(struct pci_dev *pdev)
1799{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001800 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801}
1802
1803/**
1804 * pci_request_regions - Reserved PCI I/O and memory resources
1805 * @pdev: PCI device whose resources are to be reserved
1806 * @res_name: Name to be associated with resource.
1807 *
1808 * Mark all PCI regions associated with PCI device @pdev as
1809 * being reserved by owner @res_name. Do not access any
1810 * address inside the PCI regions unless this call returns
1811 * successfully.
1812 *
1813 * Returns 0 on success, or %EBUSY on error. A warning
1814 * message is also printed on failure.
1815 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05001816int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001818 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819}
1820
1821/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07001822 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
1823 * @pdev: PCI device whose resources are to be reserved
1824 * @res_name: Name to be associated with resource.
1825 *
1826 * Mark all PCI regions associated with PCI device @pdev as
1827 * being reserved by owner @res_name. Do not access any
1828 * address inside the PCI regions unless this call returns
1829 * successfully.
1830 *
1831 * pci_request_regions_exclusive() will mark the region so that
1832 * /dev/mem and the sysfs MMIO access will not be allowed.
1833 *
1834 * Returns 0 on success, or %EBUSY on error. A warning
1835 * message is also printed on failure.
1836 */
1837int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
1838{
1839 return pci_request_selected_regions_exclusive(pdev,
1840 ((1 << 6) - 1), res_name);
1841}
1842
Ben Hutchings6a479072008-12-23 03:08:29 +00001843static void __pci_set_master(struct pci_dev *dev, bool enable)
1844{
1845 u16 old_cmd, cmd;
1846
1847 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
1848 if (enable)
1849 cmd = old_cmd | PCI_COMMAND_MASTER;
1850 else
1851 cmd = old_cmd & ~PCI_COMMAND_MASTER;
1852 if (cmd != old_cmd) {
1853 dev_dbg(&dev->dev, "%s bus mastering\n",
1854 enable ? "enabling" : "disabling");
1855 pci_write_config_word(dev, PCI_COMMAND, cmd);
1856 }
1857 dev->is_busmaster = enable;
1858}
Arjan van de Vene8de1482008-10-22 19:55:31 -07001859
1860/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 * pci_set_master - enables bus-mastering for device dev
1862 * @dev: the PCI device to enable
1863 *
1864 * Enables bus-mastering on the device and calls pcibios_set_master()
1865 * to do the needed arch specific settings.
1866 */
Ben Hutchings6a479072008-12-23 03:08:29 +00001867void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868{
Ben Hutchings6a479072008-12-23 03:08:29 +00001869 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 pcibios_set_master(dev);
1871}
1872
Ben Hutchings6a479072008-12-23 03:08:29 +00001873/**
1874 * pci_clear_master - disables bus-mastering for device dev
1875 * @dev: the PCI device to disable
1876 */
1877void pci_clear_master(struct pci_dev *dev)
1878{
1879 __pci_set_master(dev, false);
1880}
1881
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06001882#ifdef PCI_DISABLE_MWI
1883int pci_set_mwi(struct pci_dev *dev)
1884{
1885 return 0;
1886}
1887
Randy Dunlap694625c2007-07-09 11:55:54 -07001888int pci_try_set_mwi(struct pci_dev *dev)
1889{
1890 return 0;
1891}
1892
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06001893void pci_clear_mwi(struct pci_dev *dev)
1894{
1895}
1896
1897#else
Matthew Wilcoxebf5a242006-10-10 08:01:20 -06001898
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06001900 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1901 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06001903 * Helper function for pci_set_mwi.
1904 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1906 *
1907 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1908 */
1909static int
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06001910pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911{
1912 u8 cacheline_size;
1913
1914 if (!pci_cache_line_size)
1915 return -EINVAL; /* The system doesn't support MWI. */
1916
1917 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1918 equal to or multiple of the right value. */
1919 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1920 if (cacheline_size >= pci_cache_line_size &&
1921 (cacheline_size % pci_cache_line_size) == 0)
1922 return 0;
1923
1924 /* Write the correct value. */
1925 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
1926 /* Read it back. */
1927 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1928 if (cacheline_size == pci_cache_line_size)
1929 return 0;
1930
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001931 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
1932 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
1934 return -EINVAL;
1935}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936
1937/**
1938 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1939 * @dev: the PCI device for which MWI is enabled
1940 *
Randy Dunlap694625c2007-07-09 11:55:54 -07001941 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 *
1943 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1944 */
1945int
1946pci_set_mwi(struct pci_dev *dev)
1947{
1948 int rc;
1949 u16 cmd;
1950
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06001951 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 if (rc)
1953 return rc;
1954
1955 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1956 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001957 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 cmd |= PCI_COMMAND_INVALIDATE;
1959 pci_write_config_word(dev, PCI_COMMAND, cmd);
1960 }
1961
1962 return 0;
1963}
1964
1965/**
Randy Dunlap694625c2007-07-09 11:55:54 -07001966 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1967 * @dev: the PCI device for which MWI is enabled
1968 *
1969 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1970 * Callers are not required to check the return value.
1971 *
1972 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1973 */
1974int pci_try_set_mwi(struct pci_dev *dev)
1975{
1976 int rc = pci_set_mwi(dev);
1977 return rc;
1978}
1979
1980/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1982 * @dev: the PCI device to disable
1983 *
1984 * Disables PCI Memory-Write-Invalidate transaction on the device
1985 */
1986void
1987pci_clear_mwi(struct pci_dev *dev)
1988{
1989 u16 cmd;
1990
1991 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1992 if (cmd & PCI_COMMAND_INVALIDATE) {
1993 cmd &= ~PCI_COMMAND_INVALIDATE;
1994 pci_write_config_word(dev, PCI_COMMAND, cmd);
1995 }
1996}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06001997#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998
Brett M Russa04ce0f2005-08-15 15:23:41 -04001999/**
2000 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002001 * @pdev: the PCI device to operate on
2002 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002003 *
2004 * Enables/disables PCI INTx for device dev
2005 */
2006void
2007pci_intx(struct pci_dev *pdev, int enable)
2008{
2009 u16 pci_command, new;
2010
2011 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2012
2013 if (enable) {
2014 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2015 } else {
2016 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2017 }
2018
2019 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002020 struct pci_devres *dr;
2021
Brett M Russ2fd9d742005-09-09 10:02:22 -07002022 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002023
2024 dr = find_pci_dr(pdev);
2025 if (dr && !dr->restore_intx) {
2026 dr->restore_intx = 1;
2027 dr->orig_intx = !enable;
2028 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002029 }
2030}
2031
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002032/**
2033 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002034 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002035 *
2036 * If you want to use msi see pci_enable_msi and friends.
2037 * This is a lower level primitive that allows us to disable
2038 * msi operation at the device level.
2039 */
2040void pci_msi_off(struct pci_dev *dev)
2041{
2042 int pos;
2043 u16 control;
2044
2045 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2046 if (pos) {
2047 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2048 control &= ~PCI_MSI_FLAGS_ENABLE;
2049 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2050 }
2051 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2052 if (pos) {
2053 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2054 control &= ~PCI_MSIX_FLAGS_ENABLE;
2055 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2056 }
2057}
2058
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059#ifndef HAVE_ARCH_PCI_SET_DMA_MASK
2060/*
2061 * These can be overridden by arch-specific implementations
2062 */
2063int
2064pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2065{
2066 if (!pci_dma_supported(dev, mask))
2067 return -EIO;
2068
2069 dev->dma_mask = mask;
2070
2071 return 0;
2072}
2073
2074int
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2076{
2077 if (!pci_dma_supported(dev, mask))
2078 return -EIO;
2079
2080 dev->dev.coherent_dma_mask = mask;
2081
2082 return 0;
2083}
2084#endif
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002085
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002086#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
2087int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2088{
2089 return dma_set_max_seg_size(&dev->dev, size);
2090}
2091EXPORT_SYMBOL(pci_set_dma_max_seg_size);
2092#endif
2093
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002094#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
2095int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2096{
2097 return dma_set_seg_boundary(&dev->dev, mask);
2098}
2099EXPORT_SYMBOL(pci_set_dma_seg_boundary);
2100#endif
2101
Yu Zhao8c1c6992009-06-13 15:52:13 +08002102static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002103{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002104 int i;
2105 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002106 u32 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002107 u16 status;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002108
Yu Zhao8c1c6992009-06-13 15:52:13 +08002109 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
2110 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002111 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002112
2113 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002114 if (!(cap & PCI_EXP_DEVCAP_FLR))
2115 return -ENOTTY;
2116
Sheng Yangd91cdc72008-11-11 17:17:47 +08002117 if (probe)
2118 return 0;
2119
Sheng Yang8dd7f802008-10-21 17:38:25 +08002120 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002121 for (i = 0; i < 4; i++) {
2122 if (i)
2123 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002124
Yu Zhao8c1c6992009-06-13 15:52:13 +08002125 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
2126 if (!(status & PCI_EXP_DEVSTA_TRPND))
2127 goto clear;
2128 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002129
Yu Zhao8c1c6992009-06-13 15:52:13 +08002130 dev_err(&dev->dev, "transaction is not cleared; "
2131 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08002132
Yu Zhao8c1c6992009-06-13 15:52:13 +08002133clear:
2134 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
Sheng Yang8dd7f802008-10-21 17:38:25 +08002135 PCI_EXP_DEVCTL_BCR_FLR);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002136 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002137
Sheng Yang8dd7f802008-10-21 17:38:25 +08002138 return 0;
2139}
Sheng Yangd91cdc72008-11-11 17:17:47 +08002140
Yu Zhao8c1c6992009-06-13 15:52:13 +08002141static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08002142{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002143 int i;
2144 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08002145 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002146 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08002147
Yu Zhao8c1c6992009-06-13 15:52:13 +08002148 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
2149 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08002150 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002151
2152 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08002153 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
2154 return -ENOTTY;
2155
2156 if (probe)
2157 return 0;
2158
Sheng Yang1ca88792008-11-11 17:17:48 +08002159 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002160 for (i = 0; i < 4; i++) {
2161 if (i)
2162 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002163
Yu Zhao8c1c6992009-06-13 15:52:13 +08002164 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
2165 if (!(status & PCI_AF_STATUS_TP))
2166 goto clear;
2167 }
2168
2169 dev_err(&dev->dev, "transaction is not cleared; "
2170 "proceeding with reset anyway\n");
2171
2172clear:
2173 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08002174 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002175
Sheng Yang1ca88792008-11-11 17:17:48 +08002176 return 0;
2177}
2178
Yu Zhaof85876b2009-06-13 15:52:14 +08002179static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08002180{
Yu Zhaof85876b2009-06-13 15:52:14 +08002181 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002182
Yu Zhaof85876b2009-06-13 15:52:14 +08002183 if (!dev->pm_cap)
2184 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002185
Yu Zhaof85876b2009-06-13 15:52:14 +08002186 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
2187 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
2188 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08002189
Yu Zhaof85876b2009-06-13 15:52:14 +08002190 if (probe)
2191 return 0;
2192
2193 if (dev->current_state != PCI_D0)
2194 return -EINVAL;
2195
2196 csr &= ~PCI_PM_CTRL_STATE_MASK;
2197 csr |= PCI_D3hot;
2198 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
2199 msleep(pci_pm_d3_delay);
2200
2201 csr &= ~PCI_PM_CTRL_STATE_MASK;
2202 csr |= PCI_D0;
2203 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
2204 msleep(pci_pm_d3_delay);
2205
2206 return 0;
2207}
2208
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002209static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
2210{
2211 u16 ctrl;
2212 struct pci_dev *pdev;
2213
Yu Zhao654b75e2009-06-26 14:04:46 +08002214 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002215 return -ENOTTY;
2216
2217 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
2218 if (pdev != dev)
2219 return -ENOTTY;
2220
2221 if (probe)
2222 return 0;
2223
2224 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
2225 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
2226 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2227 msleep(100);
2228
2229 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
2230 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2231 msleep(100);
2232
2233 return 0;
2234}
2235
Yu Zhao8c1c6992009-06-13 15:52:13 +08002236static int pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002237{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002238 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002239
Yu Zhao8c1c6992009-06-13 15:52:13 +08002240 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08002241
Yu Zhao8c1c6992009-06-13 15:52:13 +08002242 if (!probe) {
2243 pci_block_user_cfg_access(dev);
2244 /* block PM suspend, driver probe, etc. */
2245 down(&dev->dev.sem);
2246 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002247
Yu Zhao8c1c6992009-06-13 15:52:13 +08002248 rc = pcie_flr(dev, probe);
2249 if (rc != -ENOTTY)
2250 goto done;
2251
2252 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08002253 if (rc != -ENOTTY)
2254 goto done;
2255
2256 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002257 if (rc != -ENOTTY)
2258 goto done;
2259
2260 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002261done:
2262 if (!probe) {
2263 up(&dev->dev.sem);
2264 pci_unblock_user_cfg_access(dev);
2265 }
2266
2267 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002268}
2269
2270/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002271 * __pci_reset_function - reset a PCI device function
2272 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002273 *
2274 * Some devices allow an individual function to be reset without affecting
2275 * other functions in the same device. The PCI device must be responsive
2276 * to PCI config space in order to use this function.
2277 *
2278 * The device function is presumed to be unused when this function is called.
2279 * Resetting the device will make the contents of PCI configuration space
2280 * random, so any caller of this must be prepared to reinitialise the
2281 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
2282 * etc.
2283 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08002284 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08002285 * device doesn't support resetting a single function.
2286 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002287int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002288{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002289 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002290}
Yu Zhao8c1c6992009-06-13 15:52:13 +08002291EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002292
2293/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03002294 * pci_probe_reset_function - check whether the device can be safely reset
2295 * @dev: PCI device to reset
2296 *
2297 * Some devices allow an individual function to be reset without affecting
2298 * other functions in the same device. The PCI device must be responsive
2299 * to PCI config space in order to use this function.
2300 *
2301 * Returns 0 if the device function can be reset or negative if the
2302 * device doesn't support resetting a single function.
2303 */
2304int pci_probe_reset_function(struct pci_dev *dev)
2305{
2306 return pci_dev_reset(dev, 1);
2307}
2308
2309/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002310 * pci_reset_function - quiesce and reset a PCI device function
2311 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002312 *
2313 * Some devices allow an individual function to be reset without affecting
2314 * other functions in the same device. The PCI device must be responsive
2315 * to PCI config space in order to use this function.
2316 *
2317 * This function does not just reset the PCI portion of a device, but
2318 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08002319 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08002320 * over the reset.
2321 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08002322 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08002323 * device doesn't support resetting a single function.
2324 */
2325int pci_reset_function(struct pci_dev *dev)
2326{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002327 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002328
Yu Zhao8c1c6992009-06-13 15:52:13 +08002329 rc = pci_dev_reset(dev, 1);
2330 if (rc)
2331 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002332
Sheng Yang8dd7f802008-10-21 17:38:25 +08002333 pci_save_state(dev);
2334
Yu Zhao8c1c6992009-06-13 15:52:13 +08002335 /*
2336 * both INTx and MSI are disabled after the Interrupt Disable bit
2337 * is set and the Bus Master bit is cleared.
2338 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08002339 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
2340
Yu Zhao8c1c6992009-06-13 15:52:13 +08002341 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002342
2343 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002344
Yu Zhao8c1c6992009-06-13 15:52:13 +08002345 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002346}
2347EXPORT_SYMBOL_GPL(pci_reset_function);
2348
2349/**
Peter Orubad556ad42007-05-15 13:59:13 +02002350 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
2351 * @dev: PCI device to query
2352 *
2353 * Returns mmrbc: maximum designed memory read count in bytes
2354 * or appropriate error value.
2355 */
2356int pcix_get_max_mmrbc(struct pci_dev *dev)
2357{
Andrew Mortonb7b095c2007-07-09 11:55:50 -07002358 int err, cap;
Peter Orubad556ad42007-05-15 13:59:13 +02002359 u32 stat;
2360
2361 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2362 if (!cap)
2363 return -EINVAL;
2364
2365 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2366 if (err)
2367 return -EINVAL;
2368
Andrew Mortonb7b095c2007-07-09 11:55:50 -07002369 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
Peter Orubad556ad42007-05-15 13:59:13 +02002370}
2371EXPORT_SYMBOL(pcix_get_max_mmrbc);
2372
2373/**
2374 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
2375 * @dev: PCI device to query
2376 *
2377 * Returns mmrbc: maximum memory read count in bytes
2378 * or appropriate error value.
2379 */
2380int pcix_get_mmrbc(struct pci_dev *dev)
2381{
2382 int ret, cap;
2383 u32 cmd;
2384
2385 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2386 if (!cap)
2387 return -EINVAL;
2388
2389 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2390 if (!ret)
2391 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
2392
2393 return ret;
2394}
2395EXPORT_SYMBOL(pcix_get_mmrbc);
2396
2397/**
2398 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
2399 * @dev: PCI device to query
2400 * @mmrbc: maximum memory read count in bytes
2401 * valid values are 512, 1024, 2048, 4096
2402 *
2403 * If possible sets maximum memory read byte count, some bridges have erratas
2404 * that prevent this.
2405 */
2406int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
2407{
2408 int cap, err = -EINVAL;
2409 u32 stat, cmd, v, o;
2410
vignesh babu229f5af2007-08-13 18:23:14 +05302411 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Peter Orubad556ad42007-05-15 13:59:13 +02002412 goto out;
2413
2414 v = ffs(mmrbc) - 10;
2415
2416 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2417 if (!cap)
2418 goto out;
2419
2420 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2421 if (err)
2422 goto out;
2423
2424 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
2425 return -E2BIG;
2426
2427 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2428 if (err)
2429 goto out;
2430
2431 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
2432 if (o != v) {
2433 if (v > o && dev->bus &&
2434 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
2435 return -EIO;
2436
2437 cmd &= ~PCI_X_CMD_MAX_READ;
2438 cmd |= v << 2;
2439 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
2440 }
2441out:
2442 return err;
2443}
2444EXPORT_SYMBOL(pcix_set_mmrbc);
2445
2446/**
2447 * pcie_get_readrq - get PCI Express read request size
2448 * @dev: PCI device to query
2449 *
2450 * Returns maximum memory read request in bytes
2451 * or appropriate error value.
2452 */
2453int pcie_get_readrq(struct pci_dev *dev)
2454{
2455 int ret, cap;
2456 u16 ctl;
2457
2458 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
2459 if (!cap)
2460 return -EINVAL;
2461
2462 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2463 if (!ret)
2464 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
2465
2466 return ret;
2467}
2468EXPORT_SYMBOL(pcie_get_readrq);
2469
2470/**
2471 * pcie_set_readrq - set PCI Express maximum memory read request
2472 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07002473 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02002474 * valid values are 128, 256, 512, 1024, 2048, 4096
2475 *
2476 * If possible sets maximum read byte count
2477 */
2478int pcie_set_readrq(struct pci_dev *dev, int rq)
2479{
2480 int cap, err = -EINVAL;
2481 u16 ctl, v;
2482
vignesh babu229f5af2007-08-13 18:23:14 +05302483 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02002484 goto out;
2485
2486 v = (ffs(rq) - 8) << 12;
2487
2488 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
2489 if (!cap)
2490 goto out;
2491
2492 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2493 if (err)
2494 goto out;
2495
2496 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
2497 ctl &= ~PCI_EXP_DEVCTL_READRQ;
2498 ctl |= v;
2499 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
2500 }
2501
2502out:
2503 return err;
2504}
2505EXPORT_SYMBOL(pcie_set_readrq);
2506
2507/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002508 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08002509 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002510 * @flags: resource type mask to be selected
2511 *
2512 * This helper routine makes bar mask from the type of resource.
2513 */
2514int pci_select_bars(struct pci_dev *dev, unsigned long flags)
2515{
2516 int i, bars = 0;
2517 for (i = 0; i < PCI_NUM_RESOURCES; i++)
2518 if (pci_resource_flags(dev, i) & flags)
2519 bars |= (1 << i);
2520 return bars;
2521}
2522
Yu Zhao613e7ed2008-11-22 02:41:27 +08002523/**
2524 * pci_resource_bar - get position of the BAR associated with a resource
2525 * @dev: the PCI device
2526 * @resno: the resource number
2527 * @type: the BAR type to be filled in
2528 *
2529 * Returns BAR position in config space, or 0 if the BAR is invalid.
2530 */
2531int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
2532{
Yu Zhaod1b054d2009-03-20 11:25:11 +08002533 int reg;
2534
Yu Zhao613e7ed2008-11-22 02:41:27 +08002535 if (resno < PCI_ROM_RESOURCE) {
2536 *type = pci_bar_unknown;
2537 return PCI_BASE_ADDRESS_0 + 4 * resno;
2538 } else if (resno == PCI_ROM_RESOURCE) {
2539 *type = pci_bar_mem32;
2540 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08002541 } else if (resno < PCI_BRIDGE_RESOURCES) {
2542 /* device specific resource */
2543 reg = pci_iov_resource_bar(dev, resno, type);
2544 if (reg)
2545 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08002546 }
2547
2548 dev_err(&dev->dev, "BAR: invalid resource #%d\n", resno);
2549 return 0;
2550}
2551
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002552/**
2553 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07002554 * @dev: the PCI device
2555 * @decode: true = enable decoding, false = disable decoding
2556 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
2557 * @change_bridge: traverse ancestors and change bridges
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002558 */
2559int pci_set_vga_state(struct pci_dev *dev, bool decode,
2560 unsigned int command_bits, bool change_bridge)
2561{
2562 struct pci_bus *bus;
2563 struct pci_dev *bridge;
2564 u16 cmd;
2565
2566 WARN_ON(command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY));
2567
2568 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2569 if (decode == true)
2570 cmd |= command_bits;
2571 else
2572 cmd &= ~command_bits;
2573 pci_write_config_word(dev, PCI_COMMAND, cmd);
2574
2575 if (change_bridge == false)
2576 return 0;
2577
2578 bus = dev->bus;
2579 while (bus) {
2580 bridge = bus->self;
2581 if (bridge) {
2582 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
2583 &cmd);
2584 if (decode == true)
2585 cmd |= PCI_BRIDGE_CTL_VGA;
2586 else
2587 cmd &= ~PCI_BRIDGE_CTL_VGA;
2588 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
2589 cmd);
2590 }
2591 bus = bus->parent;
2592 }
2593 return 0;
2594}
2595
Yuji Shimada32a9a682009-03-16 17:13:39 +09002596#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
2597static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
2598spinlock_t resource_alignment_lock = SPIN_LOCK_UNLOCKED;
2599
2600/**
2601 * pci_specified_resource_alignment - get resource alignment specified by user.
2602 * @dev: the PCI device to get
2603 *
2604 * RETURNS: Resource alignment if it is specified.
2605 * Zero if it is not specified.
2606 */
2607resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
2608{
2609 int seg, bus, slot, func, align_order, count;
2610 resource_size_t align = 0;
2611 char *p;
2612
2613 spin_lock(&resource_alignment_lock);
2614 p = resource_alignment_param;
2615 while (*p) {
2616 count = 0;
2617 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
2618 p[count] == '@') {
2619 p += count + 1;
2620 } else {
2621 align_order = -1;
2622 }
2623 if (sscanf(p, "%x:%x:%x.%x%n",
2624 &seg, &bus, &slot, &func, &count) != 4) {
2625 seg = 0;
2626 if (sscanf(p, "%x:%x.%x%n",
2627 &bus, &slot, &func, &count) != 3) {
2628 /* Invalid format */
2629 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
2630 p);
2631 break;
2632 }
2633 }
2634 p += count;
2635 if (seg == pci_domain_nr(dev->bus) &&
2636 bus == dev->bus->number &&
2637 slot == PCI_SLOT(dev->devfn) &&
2638 func == PCI_FUNC(dev->devfn)) {
2639 if (align_order == -1) {
2640 align = PAGE_SIZE;
2641 } else {
2642 align = 1 << align_order;
2643 }
2644 /* Found */
2645 break;
2646 }
2647 if (*p != ';' && *p != ',') {
2648 /* End of param or invalid format */
2649 break;
2650 }
2651 p++;
2652 }
2653 spin_unlock(&resource_alignment_lock);
2654 return align;
2655}
2656
2657/**
2658 * pci_is_reassigndev - check if specified PCI is target device to reassign
2659 * @dev: the PCI device to check
2660 *
2661 * RETURNS: non-zero for PCI device is a target device to reassign,
2662 * or zero is not.
2663 */
2664int pci_is_reassigndev(struct pci_dev *dev)
2665{
2666 return (pci_specified_resource_alignment(dev) != 0);
2667}
2668
2669ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
2670{
2671 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
2672 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
2673 spin_lock(&resource_alignment_lock);
2674 strncpy(resource_alignment_param, buf, count);
2675 resource_alignment_param[count] = '\0';
2676 spin_unlock(&resource_alignment_lock);
2677 return count;
2678}
2679
2680ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
2681{
2682 size_t count;
2683 spin_lock(&resource_alignment_lock);
2684 count = snprintf(buf, size, "%s", resource_alignment_param);
2685 spin_unlock(&resource_alignment_lock);
2686 return count;
2687}
2688
2689static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
2690{
2691 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
2692}
2693
2694static ssize_t pci_resource_alignment_store(struct bus_type *bus,
2695 const char *buf, size_t count)
2696{
2697 return pci_set_resource_alignment_param(buf, count);
2698}
2699
2700BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
2701 pci_resource_alignment_store);
2702
2703static int __init pci_resource_alignment_sysfs_init(void)
2704{
2705 return bus_create_file(&pci_bus_type,
2706 &bus_attr_resource_alignment);
2707}
2708
2709late_initcall(pci_resource_alignment_sysfs_init);
2710
Jeff Garzik32a2eea2007-10-11 16:57:27 -04002711static void __devinit pci_no_domains(void)
2712{
2713#ifdef CONFIG_PCI_DOMAINS
2714 pci_domains_supported = 0;
2715#endif
2716}
2717
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07002718/**
2719 * pci_ext_cfg_enabled - can we access extended PCI config space?
2720 * @dev: The PCI device of the root bridge.
2721 *
2722 * Returns 1 if we can access PCI extended config space (offsets
2723 * greater than 0xff). This is the default implementation. Architecture
2724 * implementations can override this.
2725 */
2726int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
2727{
2728 return 1;
2729}
2730
Al Viroad04d312008-11-22 17:37:14 +00002731static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732{
2733 while (str) {
2734 char *k = strchr(str, ',');
2735 if (k)
2736 *k++ = 0;
2737 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07002738 if (!strcmp(str, "nomsi")) {
2739 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07002740 } else if (!strcmp(str, "noaer")) {
2741 pci_no_aer();
Jeff Garzik32a2eea2007-10-11 16:57:27 -04002742 } else if (!strcmp(str, "nodomains")) {
2743 pci_no_domains();
Atsushi Nemoto4516a612007-02-05 16:36:06 -08002744 } else if (!strncmp(str, "cbiosize=", 9)) {
2745 pci_cardbus_io_size = memparse(str + 9, &str);
2746 } else if (!strncmp(str, "cbmemsize=", 10)) {
2747 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a682009-03-16 17:13:39 +09002748 } else if (!strncmp(str, "resource_alignment=", 19)) {
2749 pci_set_resource_alignment_param(str + 19,
2750 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06002751 } else if (!strncmp(str, "ecrc=", 5)) {
2752 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07002753 } else if (!strncmp(str, "hpiosize=", 9)) {
2754 pci_hotplug_io_size = memparse(str + 9, &str);
2755 } else if (!strncmp(str, "hpmemsize=", 10)) {
2756 pci_hotplug_mem_size = memparse(str + 10, &str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07002757 } else {
2758 printk(KERN_ERR "PCI: Unknown option `%s'\n",
2759 str);
2760 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761 }
2762 str = k;
2763 }
Andi Kleen0637a702006-09-26 10:52:41 +02002764 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002765}
Andi Kleen0637a702006-09-26 10:52:41 +02002766early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767
Tejun Heo0b62e132007-07-27 14:43:35 +09002768EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11002769EXPORT_SYMBOL(pci_enable_device_io);
2770EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002772EXPORT_SYMBOL(pcim_enable_device);
2773EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775EXPORT_SYMBOL(pci_find_capability);
2776EXPORT_SYMBOL(pci_bus_find_capability);
2777EXPORT_SYMBOL(pci_release_regions);
2778EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002779EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780EXPORT_SYMBOL(pci_release_region);
2781EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002782EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002783EXPORT_SYMBOL(pci_release_selected_regions);
2784EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002785EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00002787EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07002789EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002790EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04002791EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002792EXPORT_SYMBOL(pci_set_dma_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793EXPORT_SYMBOL(pci_set_consistent_dma_mask);
2794EXPORT_SYMBOL(pci_assign_resource);
2795EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002796EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797
2798EXPORT_SYMBOL(pci_set_power_state);
2799EXPORT_SYMBOL(pci_save_state);
2800EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002801EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02002802EXPORT_SYMBOL(pci_pme_active);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002804EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002805EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002806EXPORT_SYMBOL(pci_prepare_to_sleep);
2807EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05002808EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002809