Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1 | /* |
| 2 | * xHCI host controller driver |
| 3 | * |
| 4 | * Copyright (C) 2008 Intel Corp. |
| 5 | * |
| 6 | * Author: Sarah Sharp |
| 7 | * Some code borrowed from the Linux EHCI driver. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but |
| 14 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
| 15 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 16 | * for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software Foundation, |
| 20 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 21 | */ |
| 22 | |
| 23 | /* |
| 24 | * Ring initialization rules: |
| 25 | * 1. Each segment is initialized to zero, except for link TRBs. |
| 26 | * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or |
| 27 | * Consumer Cycle State (CCS), depending on ring function. |
| 28 | * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment. |
| 29 | * |
| 30 | * Ring behavior rules: |
| 31 | * 1. A ring is empty if enqueue == dequeue. This means there will always be at |
| 32 | * least one free TRB in the ring. This is useful if you want to turn that |
| 33 | * into a link TRB and expand the ring. |
| 34 | * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a |
| 35 | * link TRB, then load the pointer with the address in the link TRB. If the |
| 36 | * link TRB had its toggle bit set, you may need to update the ring cycle |
| 37 | * state (see cycle bit rules). You may have to do this multiple times |
| 38 | * until you reach a non-link TRB. |
| 39 | * 3. A ring is full if enqueue++ (for the definition of increment above) |
| 40 | * equals the dequeue pointer. |
| 41 | * |
| 42 | * Cycle bit rules: |
| 43 | * 1. When a consumer increments a dequeue pointer and encounters a toggle bit |
| 44 | * in a link TRB, it must toggle the ring cycle state. |
| 45 | * 2. When a producer increments an enqueue pointer and encounters a toggle bit |
| 46 | * in a link TRB, it must toggle the ring cycle state. |
| 47 | * |
| 48 | * Producer rules: |
| 49 | * 1. Check if ring is full before you enqueue. |
| 50 | * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing. |
| 51 | * Update enqueue pointer between each write (which may update the ring |
| 52 | * cycle state). |
| 53 | * 3. Notify consumer. If SW is producer, it rings the doorbell for command |
| 54 | * and endpoint rings. If HC is the producer for the event ring, |
| 55 | * and it generates an interrupt according to interrupt modulation rules. |
| 56 | * |
| 57 | * Consumer rules: |
| 58 | * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state, |
| 59 | * the TRB is owned by the consumer. |
| 60 | * 2. Update dequeue pointer (which may update the ring cycle state) and |
| 61 | * continue processing TRBs until you reach a TRB which is not owned by you. |
| 62 | * 3. Notify the producer. SW is the consumer for the event ring, and it |
| 63 | * updates event ring dequeue pointer. HC is the consumer for the command and |
| 64 | * endpoint rings; it generates events on the event ring for these. |
| 65 | */ |
| 66 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 67 | #include <linux/scatterlist.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 68 | #include <linux/slab.h> |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 69 | #include "xhci.h" |
| 70 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 71 | static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci, |
| 72 | struct xhci_virt_device *virt_dev, |
| 73 | struct xhci_event_cmd *event); |
| 74 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 75 | /* |
| 76 | * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA |
| 77 | * address of the TRB. |
| 78 | */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 79 | dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 80 | union xhci_trb *trb) |
| 81 | { |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 82 | unsigned long segment_offset; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 83 | |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 84 | if (!seg || !trb || trb < seg->trbs) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 85 | return 0; |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 86 | /* offset in TRBs */ |
| 87 | segment_offset = trb - seg->trbs; |
| 88 | if (segment_offset > TRBS_PER_SEGMENT) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 89 | return 0; |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 90 | return seg->dma + (segment_offset * sizeof(*trb)); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 91 | } |
| 92 | |
| 93 | /* Does this link TRB point to the first segment in a ring, |
| 94 | * or was the previous TRB the last TRB on the last segment in the ERST? |
| 95 | */ |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 96 | static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 97 | struct xhci_segment *seg, union xhci_trb *trb) |
| 98 | { |
| 99 | if (ring == xhci->event_ring) |
| 100 | return (trb == &seg->trbs[TRBS_PER_SEGMENT]) && |
| 101 | (seg->next == xhci->event_ring->first_seg); |
| 102 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 103 | return le32_to_cpu(trb->link.control) & LINK_TOGGLE; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 104 | } |
| 105 | |
| 106 | /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring |
| 107 | * segment? I.e. would the updated event TRB pointer step off the end of the |
| 108 | * event seg? |
| 109 | */ |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 110 | static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 111 | struct xhci_segment *seg, union xhci_trb *trb) |
| 112 | { |
| 113 | if (ring == xhci->event_ring) |
| 114 | return trb == &seg->trbs[TRBS_PER_SEGMENT]; |
| 115 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 116 | return (le32_to_cpu(trb->link.control) & TRB_TYPE_BITMASK) |
| 117 | == TRB_TYPE(TRB_LINK); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 118 | } |
| 119 | |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 120 | static int enqueue_is_link_trb(struct xhci_ring *ring) |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 121 | { |
| 122 | struct xhci_link_trb *link = &ring->enqueue->link; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 123 | return ((le32_to_cpu(link->control) & TRB_TYPE_BITMASK) == |
| 124 | TRB_TYPE(TRB_LINK)); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 125 | } |
| 126 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 127 | /* Updates trb to point to the next TRB in the ring, and updates seg if the next |
| 128 | * TRB is in a new segment. This does not skip over link TRBs, and it does not |
| 129 | * effect the ring dequeue or enqueue pointers. |
| 130 | */ |
| 131 | static void next_trb(struct xhci_hcd *xhci, |
| 132 | struct xhci_ring *ring, |
| 133 | struct xhci_segment **seg, |
| 134 | union xhci_trb **trb) |
| 135 | { |
| 136 | if (last_trb(xhci, ring, *seg, *trb)) { |
| 137 | *seg = (*seg)->next; |
| 138 | *trb = ((*seg)->trbs); |
| 139 | } else { |
John Youn | a1669b2 | 2010-08-09 13:56:11 -0700 | [diff] [blame] | 140 | (*trb)++; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 141 | } |
| 142 | } |
| 143 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 144 | /* |
| 145 | * See Cycle bit rules. SW is the consumer for the event ring only. |
| 146 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. |
| 147 | */ |
| 148 | static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer) |
| 149 | { |
| 150 | union xhci_trb *next = ++(ring->dequeue); |
Sarah Sharp | 66e49d8 | 2009-07-27 12:03:46 -0700 | [diff] [blame] | 151 | unsigned long long addr; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 152 | |
| 153 | ring->deq_updates++; |
| 154 | /* Update the dequeue pointer further if that was a link TRB or we're at |
| 155 | * the end of an event ring segment (which doesn't have link TRBS) |
| 156 | */ |
| 157 | while (last_trb(xhci, ring, ring->deq_seg, next)) { |
| 158 | if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) { |
| 159 | ring->cycle_state = (ring->cycle_state ? 0 : 1); |
| 160 | if (!in_interrupt()) |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 161 | xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n", |
| 162 | ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 163 | (unsigned int) ring->cycle_state); |
| 164 | } |
| 165 | ring->deq_seg = ring->deq_seg->next; |
| 166 | ring->dequeue = ring->deq_seg->trbs; |
| 167 | next = ring->dequeue; |
| 168 | } |
Sarah Sharp | 66e49d8 | 2009-07-27 12:03:46 -0700 | [diff] [blame] | 169 | addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 170 | } |
| 171 | |
| 172 | /* |
| 173 | * See Cycle bit rules. SW is the consumer for the event ring only. |
| 174 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. |
| 175 | * |
| 176 | * If we've just enqueued a TRB that is in the middle of a TD (meaning the |
| 177 | * chain bit is set), then set the chain bit in all the following link TRBs. |
| 178 | * If we've enqueued the last TRB in a TD, make sure the following link TRBs |
| 179 | * have their chain bit cleared (so that each Link TRB is a separate TD). |
| 180 | * |
| 181 | * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit |
Sarah Sharp | b0567b3 | 2009-08-07 14:04:36 -0700 | [diff] [blame] | 182 | * set, but other sections talk about dealing with the chain bit set. This was |
| 183 | * fixed in the 0.96 specification errata, but we have to assume that all 0.95 |
| 184 | * xHCI hardware can't handle the chain bit being cleared on a link TRB. |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 185 | * |
| 186 | * @more_trbs_coming: Will you enqueue more TRBs before calling |
| 187 | * prepare_transfer()? |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 188 | */ |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 189 | static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 190 | bool consumer, bool more_trbs_coming, bool isoc) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 191 | { |
| 192 | u32 chain; |
| 193 | union xhci_trb *next; |
Sarah Sharp | 66e49d8 | 2009-07-27 12:03:46 -0700 | [diff] [blame] | 194 | unsigned long long addr; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 195 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 196 | chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 197 | next = ++(ring->enqueue); |
| 198 | |
| 199 | ring->enq_updates++; |
| 200 | /* Update the dequeue pointer further if that was a link TRB or we're at |
| 201 | * the end of an event ring segment (which doesn't have link TRBS) |
| 202 | */ |
| 203 | while (last_trb(xhci, ring, ring->enq_seg, next)) { |
| 204 | if (!consumer) { |
| 205 | if (ring != xhci->event_ring) { |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 206 | /* |
| 207 | * If the caller doesn't plan on enqueueing more |
| 208 | * TDs before ringing the doorbell, then we |
| 209 | * don't want to give the link TRB to the |
| 210 | * hardware just yet. We'll give the link TRB |
| 211 | * back in prepare_ring() just before we enqueue |
| 212 | * the TD at the top of the ring. |
| 213 | */ |
| 214 | if (!chain && !more_trbs_coming) |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 215 | break; |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 216 | |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 217 | /* If we're not dealing with 0.95 hardware or |
| 218 | * isoc rings on AMD 0.96 host, |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 219 | * carry over the chain bit of the previous TRB |
| 220 | * (which may mean the chain bit is cleared). |
| 221 | */ |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 222 | if (!(isoc && (xhci->quirks & XHCI_AMD_0x96_HOST)) |
| 223 | && !xhci_link_trb_quirk(xhci)) { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 224 | next->link.control &= |
| 225 | cpu_to_le32(~TRB_CHAIN); |
| 226 | next->link.control |= |
| 227 | cpu_to_le32(chain); |
Sarah Sharp | b0567b3 | 2009-08-07 14:04:36 -0700 | [diff] [blame] | 228 | } |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 229 | /* Give this link TRB to the hardware */ |
| 230 | wmb(); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 231 | next->link.control ^= cpu_to_le32(TRB_CYCLE); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 232 | } |
| 233 | /* Toggle the cycle bit after the last ring segment. */ |
| 234 | if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) { |
| 235 | ring->cycle_state = (ring->cycle_state ? 0 : 1); |
| 236 | if (!in_interrupt()) |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 237 | xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n", |
| 238 | ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 239 | (unsigned int) ring->cycle_state); |
| 240 | } |
| 241 | } |
| 242 | ring->enq_seg = ring->enq_seg->next; |
| 243 | ring->enqueue = ring->enq_seg->trbs; |
| 244 | next = ring->enqueue; |
| 245 | } |
Sarah Sharp | 66e49d8 | 2009-07-27 12:03:46 -0700 | [diff] [blame] | 246 | addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 247 | } |
| 248 | |
| 249 | /* |
| 250 | * Check to see if there's room to enqueue num_trbs on the ring. See rules |
| 251 | * above. |
| 252 | * FIXME: this would be simpler and faster if we just kept track of the number |
| 253 | * of free TRBs in a ring. |
| 254 | */ |
| 255 | static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring, |
| 256 | unsigned int num_trbs) |
| 257 | { |
| 258 | int i; |
| 259 | union xhci_trb *enq = ring->enqueue; |
| 260 | struct xhci_segment *enq_seg = ring->enq_seg; |
Sarah Sharp | 44ebd03 | 2010-05-18 16:05:26 -0700 | [diff] [blame] | 261 | struct xhci_segment *cur_seg; |
| 262 | unsigned int left_on_ring; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 263 | |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 264 | /* If we are currently pointing to a link TRB, advance the |
| 265 | * enqueue pointer before checking for space */ |
| 266 | while (last_trb(xhci, ring, enq_seg, enq)) { |
| 267 | enq_seg = enq_seg->next; |
| 268 | enq = enq_seg->trbs; |
| 269 | } |
| 270 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 271 | /* Check if ring is empty */ |
Sarah Sharp | 44ebd03 | 2010-05-18 16:05:26 -0700 | [diff] [blame] | 272 | if (enq == ring->dequeue) { |
| 273 | /* Can't use link trbs */ |
| 274 | left_on_ring = TRBS_PER_SEGMENT - 1; |
| 275 | for (cur_seg = enq_seg->next; cur_seg != enq_seg; |
| 276 | cur_seg = cur_seg->next) |
| 277 | left_on_ring += TRBS_PER_SEGMENT - 1; |
| 278 | |
| 279 | /* Always need one TRB free in the ring. */ |
| 280 | left_on_ring -= 1; |
| 281 | if (num_trbs > left_on_ring) { |
| 282 | xhci_warn(xhci, "Not enough room on ring; " |
| 283 | "need %u TRBs, %u TRBs left\n", |
| 284 | num_trbs, left_on_ring); |
| 285 | return 0; |
| 286 | } |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 287 | return 1; |
Sarah Sharp | 44ebd03 | 2010-05-18 16:05:26 -0700 | [diff] [blame] | 288 | } |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 289 | /* Make sure there's an extra empty TRB available */ |
| 290 | for (i = 0; i <= num_trbs; ++i) { |
| 291 | if (enq == ring->dequeue) |
| 292 | return 0; |
| 293 | enq++; |
| 294 | while (last_trb(xhci, ring, enq_seg, enq)) { |
| 295 | enq_seg = enq_seg->next; |
| 296 | enq = enq_seg->trbs; |
| 297 | } |
| 298 | } |
| 299 | return 1; |
| 300 | } |
| 301 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 302 | /* Ring the host controller doorbell after placing a command on the ring */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 303 | void xhci_ring_cmd_db(struct xhci_hcd *xhci) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 304 | { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 305 | xhci_dbg(xhci, "// Ding dong!\n"); |
Matthew Wilcox | 50d6467 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 306 | xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 307 | /* Flush PCI posted writes */ |
| 308 | xhci_readl(xhci, &xhci->dba->doorbell[0]); |
| 309 | } |
| 310 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 311 | void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 312 | unsigned int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 313 | unsigned int ep_index, |
| 314 | unsigned int stream_id) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 315 | { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 316 | __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id]; |
Matthew Wilcox | 50d6467 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 317 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 318 | unsigned int ep_state = ep->ep_state; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 319 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 320 | /* Don't ring the doorbell for this endpoint if there are pending |
Matthew Wilcox | 50d6467 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 321 | * cancellations because we don't want to interrupt processing. |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 322 | * We don't want to restart any stream rings if there's a set dequeue |
| 323 | * pointer command pending because the device can choose to start any |
| 324 | * stream once the endpoint is on the HW schedule. |
| 325 | * FIXME - check all the stream rings for pending cancellations. |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 326 | */ |
Matthew Wilcox | 50d6467 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 327 | if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) || |
| 328 | (ep_state & EP_HALTED)) |
| 329 | return; |
| 330 | xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr); |
| 331 | /* The CPU has better things to do at this point than wait for a |
| 332 | * write-posting flush. It'll get there soon enough. |
| 333 | */ |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 334 | } |
| 335 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 336 | /* Ring the doorbell for any rings with pending URBs */ |
| 337 | static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci, |
| 338 | unsigned int slot_id, |
| 339 | unsigned int ep_index) |
| 340 | { |
| 341 | unsigned int stream_id; |
| 342 | struct xhci_virt_ep *ep; |
| 343 | |
| 344 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 345 | |
| 346 | /* A ring has pending URBs if its TD list is not empty */ |
| 347 | if (!(ep->ep_state & EP_HAS_STREAMS)) { |
| 348 | if (!(list_empty(&ep->ring->td_list))) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 349 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 350 | return; |
| 351 | } |
| 352 | |
| 353 | for (stream_id = 1; stream_id < ep->stream_info->num_streams; |
| 354 | stream_id++) { |
| 355 | struct xhci_stream_info *stream_info = ep->stream_info; |
| 356 | if (!list_empty(&stream_info->stream_rings[stream_id]->td_list)) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 357 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, |
| 358 | stream_id); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 359 | } |
| 360 | } |
| 361 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 362 | /* |
| 363 | * Find the segment that trb is in. Start searching in start_seg. |
| 364 | * If we must move past a segment that has a link TRB with a toggle cycle state |
| 365 | * bit set, then we will toggle the value pointed at by cycle_state. |
| 366 | */ |
| 367 | static struct xhci_segment *find_trb_seg( |
| 368 | struct xhci_segment *start_seg, |
| 369 | union xhci_trb *trb, int *cycle_state) |
| 370 | { |
| 371 | struct xhci_segment *cur_seg = start_seg; |
| 372 | struct xhci_generic_trb *generic_trb; |
| 373 | |
| 374 | while (cur_seg->trbs > trb || |
| 375 | &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) { |
| 376 | generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 377 | if (le32_to_cpu(generic_trb->field[3]) & LINK_TOGGLE) |
Sarah Sharp | ba0a4d9 | 2011-02-23 18:13:43 -0800 | [diff] [blame] | 378 | *cycle_state ^= 0x1; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 379 | cur_seg = cur_seg->next; |
| 380 | if (cur_seg == start_seg) |
| 381 | /* Looped over the entire list. Oops! */ |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 382 | return NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 383 | } |
| 384 | return cur_seg; |
| 385 | } |
| 386 | |
Sarah Sharp | 021bff9 | 2010-07-29 22:12:20 -0700 | [diff] [blame] | 387 | |
| 388 | static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci, |
| 389 | unsigned int slot_id, unsigned int ep_index, |
| 390 | unsigned int stream_id) |
| 391 | { |
| 392 | struct xhci_virt_ep *ep; |
| 393 | |
| 394 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 395 | /* Common case: no streams */ |
| 396 | if (!(ep->ep_state & EP_HAS_STREAMS)) |
| 397 | return ep->ring; |
| 398 | |
| 399 | if (stream_id == 0) { |
| 400 | xhci_warn(xhci, |
| 401 | "WARN: Slot ID %u, ep index %u has streams, " |
| 402 | "but URB has no stream ID.\n", |
| 403 | slot_id, ep_index); |
| 404 | return NULL; |
| 405 | } |
| 406 | |
| 407 | if (stream_id < ep->stream_info->num_streams) |
| 408 | return ep->stream_info->stream_rings[stream_id]; |
| 409 | |
| 410 | xhci_warn(xhci, |
| 411 | "WARN: Slot ID %u, ep index %u has " |
| 412 | "stream IDs 1 to %u allocated, " |
| 413 | "but stream ID %u is requested.\n", |
| 414 | slot_id, ep_index, |
| 415 | ep->stream_info->num_streams - 1, |
| 416 | stream_id); |
| 417 | return NULL; |
| 418 | } |
| 419 | |
| 420 | /* Get the right ring for the given URB. |
| 421 | * If the endpoint supports streams, boundary check the URB's stream ID. |
| 422 | * If the endpoint doesn't support streams, return the singular endpoint ring. |
| 423 | */ |
| 424 | static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci, |
| 425 | struct urb *urb) |
| 426 | { |
| 427 | return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id, |
| 428 | xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id); |
| 429 | } |
| 430 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 431 | /* |
| 432 | * Move the xHC's endpoint ring dequeue pointer past cur_td. |
| 433 | * Record the new state of the xHC's endpoint ring dequeue segment, |
| 434 | * dequeue pointer, and new consumer cycle state in state. |
| 435 | * Update our internal representation of the ring's dequeue pointer. |
| 436 | * |
| 437 | * We do this in three jumps: |
| 438 | * - First we update our new ring state to be the same as when the xHC stopped. |
| 439 | * - Then we traverse the ring to find the segment that contains |
| 440 | * the last TRB in the TD. We toggle the xHC's new cycle state when we pass |
| 441 | * any link TRBs with the toggle cycle bit set. |
| 442 | * - Finally we move the dequeue state one TRB further, toggling the cycle bit |
| 443 | * if we've moved it past a link TRB with the toggle cycle bit set. |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 444 | * |
| 445 | * Some of the uses of xhci_generic_trb are grotty, but if they're done |
| 446 | * with correct __le32 accesses they should work fine. Only users of this are |
| 447 | * in here. |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 448 | */ |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 449 | void xhci_find_new_dequeue_state(struct xhci_hcd *xhci, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 450 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 451 | unsigned int stream_id, struct xhci_td *cur_td, |
| 452 | struct xhci_dequeue_state *state) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 453 | { |
| 454 | struct xhci_virt_device *dev = xhci->devs[slot_id]; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 455 | struct xhci_ring *ep_ring; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 456 | struct xhci_generic_trb *trb; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 457 | struct xhci_ep_ctx *ep_ctx; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 458 | dma_addr_t addr; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 459 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 460 | ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id, |
| 461 | ep_index, stream_id); |
| 462 | if (!ep_ring) { |
| 463 | xhci_warn(xhci, "WARN can't find new dequeue state " |
| 464 | "for invalid stream ID %u.\n", |
| 465 | stream_id); |
| 466 | return; |
| 467 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 468 | state->new_cycle_state = 0; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 469 | xhci_dbg(xhci, "Finding segment containing stopped TRB.\n"); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 470 | state->new_deq_seg = find_trb_seg(cur_td->start_seg, |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 471 | dev->eps[ep_index].stopped_trb, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 472 | &state->new_cycle_state); |
Paul Zimmerman | 68e41c5 | 2011-02-12 14:06:06 -0800 | [diff] [blame] | 473 | if (!state->new_deq_seg) { |
| 474 | WARN_ON(1); |
| 475 | return; |
| 476 | } |
| 477 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 478 | /* Dig out the cycle state saved by the xHC during the stop ep cmd */ |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 479 | xhci_dbg(xhci, "Finding endpoint context\n"); |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 480 | ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 481 | state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 482 | |
| 483 | state->new_deq_ptr = cur_td->last_trb; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 484 | xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n"); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 485 | state->new_deq_seg = find_trb_seg(state->new_deq_seg, |
| 486 | state->new_deq_ptr, |
| 487 | &state->new_cycle_state); |
Paul Zimmerman | 68e41c5 | 2011-02-12 14:06:06 -0800 | [diff] [blame] | 488 | if (!state->new_deq_seg) { |
| 489 | WARN_ON(1); |
| 490 | return; |
| 491 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 492 | |
| 493 | trb = &state->new_deq_ptr->generic; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 494 | if ((le32_to_cpu(trb->field[3]) & TRB_TYPE_BITMASK) == |
| 495 | TRB_TYPE(TRB_LINK) && (le32_to_cpu(trb->field[3]) & LINK_TOGGLE)) |
Sarah Sharp | ba0a4d9 | 2011-02-23 18:13:43 -0800 | [diff] [blame] | 496 | state->new_cycle_state ^= 0x1; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 497 | next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr); |
| 498 | |
Sarah Sharp | 01a1fdb | 2011-02-23 18:12:29 -0800 | [diff] [blame] | 499 | /* |
| 500 | * If there is only one segment in a ring, find_trb_seg()'s while loop |
| 501 | * will not run, and it will return before it has a chance to see if it |
| 502 | * needs to toggle the cycle bit. It can't tell if the stalled transfer |
| 503 | * ended just before the link TRB on a one-segment ring, or if the TD |
| 504 | * wrapped around the top of the ring, because it doesn't have the TD in |
| 505 | * question. Look for the one-segment case where stalled TRB's address |
| 506 | * is greater than the new dequeue pointer address. |
| 507 | */ |
| 508 | if (ep_ring->first_seg == ep_ring->first_seg->next && |
| 509 | state->new_deq_ptr < dev->eps[ep_index].stopped_trb) |
| 510 | state->new_cycle_state ^= 0x1; |
| 511 | xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state); |
| 512 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 513 | /* Don't update the ring cycle state for the producer (us). */ |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 514 | xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n", |
| 515 | state->new_deq_seg); |
| 516 | addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr); |
| 517 | xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n", |
| 518 | (unsigned long long) addr); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 519 | } |
| 520 | |
Sarah Sharp | 8a8045b | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 521 | /* flip_cycle means flip the cycle bit of all but the first and last TRB. |
| 522 | * (The last TRB actually points to the ring enqueue pointer, which is not part |
| 523 | * of this TD.) This is used to remove partially enqueued isoc TDs from a ring. |
| 524 | */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 525 | static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
Sarah Sharp | 8a8045b | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 526 | struct xhci_td *cur_td, bool flip_cycle) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 527 | { |
| 528 | struct xhci_segment *cur_seg; |
| 529 | union xhci_trb *cur_trb; |
| 530 | |
| 531 | for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb; |
| 532 | true; |
| 533 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 534 | if ((le32_to_cpu(cur_trb->generic.field[3]) & TRB_TYPE_BITMASK) |
| 535 | == TRB_TYPE(TRB_LINK)) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 536 | /* Unchain any chained Link TRBs, but |
| 537 | * leave the pointers intact. |
| 538 | */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 539 | cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN); |
Sarah Sharp | 8a8045b | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 540 | /* Flip the cycle bit (link TRBs can't be the first |
| 541 | * or last TRB). |
| 542 | */ |
| 543 | if (flip_cycle) |
| 544 | cur_trb->generic.field[3] ^= |
| 545 | cpu_to_le32(TRB_CYCLE); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 546 | xhci_dbg(xhci, "Cancel (unchain) link TRB\n"); |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 547 | xhci_dbg(xhci, "Address = %p (0x%llx dma); " |
| 548 | "in seg %p (0x%llx dma)\n", |
| 549 | cur_trb, |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 550 | (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb), |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 551 | cur_seg, |
| 552 | (unsigned long long)cur_seg->dma); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 553 | } else { |
| 554 | cur_trb->generic.field[0] = 0; |
| 555 | cur_trb->generic.field[1] = 0; |
| 556 | cur_trb->generic.field[2] = 0; |
| 557 | /* Preserve only the cycle bit of this TRB */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 558 | cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE); |
Sarah Sharp | 8a8045b | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 559 | /* Flip the cycle bit except on the first or last TRB */ |
| 560 | if (flip_cycle && cur_trb != cur_td->first_trb && |
| 561 | cur_trb != cur_td->last_trb) |
| 562 | cur_trb->generic.field[3] ^= |
| 563 | cpu_to_le32(TRB_CYCLE); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 564 | cur_trb->generic.field[3] |= cpu_to_le32( |
| 565 | TRB_TYPE(TRB_TR_NOOP)); |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 566 | xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) " |
| 567 | "in seg %p (0x%llx dma)\n", |
| 568 | cur_trb, |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 569 | (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb), |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 570 | cur_seg, |
| 571 | (unsigned long long)cur_seg->dma); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 572 | } |
| 573 | if (cur_trb == cur_td->last_trb) |
| 574 | break; |
| 575 | } |
| 576 | } |
| 577 | |
| 578 | static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 579 | unsigned int ep_index, unsigned int stream_id, |
| 580 | struct xhci_segment *deq_seg, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 581 | union xhci_trb *deq_ptr, u32 cycle_state); |
| 582 | |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 583 | void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci, |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 584 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 585 | unsigned int stream_id, |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 586 | struct xhci_dequeue_state *deq_state) |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 587 | { |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 588 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 589 | |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 590 | xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), " |
| 591 | "new deq ptr = %p (0x%llx dma), new cycle = %u\n", |
| 592 | deq_state->new_deq_seg, |
| 593 | (unsigned long long)deq_state->new_deq_seg->dma, |
| 594 | deq_state->new_deq_ptr, |
| 595 | (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr), |
| 596 | deq_state->new_cycle_state); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 597 | queue_set_tr_deq(xhci, slot_id, ep_index, stream_id, |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 598 | deq_state->new_deq_seg, |
| 599 | deq_state->new_deq_ptr, |
| 600 | (u32) deq_state->new_cycle_state); |
| 601 | /* Stop the TD queueing code from ringing the doorbell until |
| 602 | * this command completes. The HC won't set the dequeue pointer |
| 603 | * if the ring is running, and ringing the doorbell starts the |
| 604 | * ring running. |
| 605 | */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 606 | ep->ep_state |= SET_DEQ_PENDING; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 607 | } |
| 608 | |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 609 | static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci, |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 610 | struct xhci_virt_ep *ep) |
| 611 | { |
| 612 | ep->ep_state &= ~EP_HALT_PENDING; |
| 613 | /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the |
| 614 | * timer is running on another CPU, we don't decrement stop_cmds_pending |
| 615 | * (since we didn't successfully stop the watchdog timer). |
| 616 | */ |
| 617 | if (del_timer(&ep->stop_cmd_timer)) |
| 618 | ep->stop_cmds_pending--; |
| 619 | } |
| 620 | |
| 621 | /* Must be called with xhci->lock held in interrupt context */ |
| 622 | static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci, |
| 623 | struct xhci_td *cur_td, int status, char *adjective) |
| 624 | { |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 625 | struct usb_hcd *hcd; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 626 | struct urb *urb; |
| 627 | struct urb_priv *urb_priv; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 628 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 629 | urb = cur_td->urb; |
| 630 | urb_priv = urb->hcpriv; |
| 631 | urb_priv->td_cnt++; |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 632 | hcd = bus_to_hcd(urb->dev->bus); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 633 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 634 | /* Only giveback urb when this is the last td in urb */ |
| 635 | if (urb_priv->td_cnt == urb_priv->length) { |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 636 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { |
| 637 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; |
| 638 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
| 639 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 640 | usb_amd_quirk_pll_enable(); |
| 641 | } |
| 642 | } |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 643 | usb_hcd_unlink_urb_from_ep(hcd, urb); |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 644 | |
| 645 | spin_unlock(&xhci->lock); |
| 646 | usb_hcd_giveback_urb(hcd, urb, status); |
| 647 | xhci_urb_free_priv(xhci, urb_priv); |
| 648 | spin_lock(&xhci->lock); |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 649 | } |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 650 | } |
| 651 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 652 | /* |
| 653 | * When we get a command completion for a Stop Endpoint Command, we need to |
| 654 | * unlink any cancelled TDs from the ring. There are two ways to do that: |
| 655 | * |
| 656 | * 1. If the HW was in the middle of processing the TD that needs to be |
| 657 | * cancelled, then we must move the ring's dequeue pointer past the last TRB |
| 658 | * in the TD with a Set Dequeue Pointer Command. |
| 659 | * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain |
| 660 | * bit cleared) so that the HW will skip over them. |
| 661 | */ |
| 662 | static void handle_stopped_endpoint(struct xhci_hcd *xhci, |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 663 | union xhci_trb *trb, struct xhci_event_cmd *event) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 664 | { |
| 665 | unsigned int slot_id; |
| 666 | unsigned int ep_index; |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 667 | struct xhci_virt_device *virt_dev; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 668 | struct xhci_ring *ep_ring; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 669 | struct xhci_virt_ep *ep; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 670 | struct list_head *entry; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 671 | struct xhci_td *cur_td = NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 672 | struct xhci_td *last_unlinked_td; |
| 673 | |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 674 | struct xhci_dequeue_state deq_state; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 675 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 676 | if (unlikely(TRB_TO_SUSPEND_PORT( |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 677 | le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) { |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 678 | slot_id = TRB_TO_SLOT_ID( |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 679 | le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])); |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 680 | virt_dev = xhci->devs[slot_id]; |
| 681 | if (virt_dev) |
| 682 | handle_cmd_in_cmd_wait_list(xhci, virt_dev, |
| 683 | event); |
| 684 | else |
| 685 | xhci_warn(xhci, "Stop endpoint command " |
| 686 | "completion for disabled slot %u\n", |
| 687 | slot_id); |
| 688 | return; |
| 689 | } |
| 690 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 691 | memset(&deq_state, 0, sizeof(deq_state)); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 692 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3])); |
| 693 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 694 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 695 | |
Sarah Sharp | 678539c | 2009-10-27 10:55:52 -0700 | [diff] [blame] | 696 | if (list_empty(&ep->cancelled_td_list)) { |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 697 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
Sarah Sharp | 0714a57 | 2011-05-24 11:53:29 -0700 | [diff] [blame] | 698 | ep->stopped_td = NULL; |
| 699 | ep->stopped_trb = NULL; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 700 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 701 | return; |
Sarah Sharp | 678539c | 2009-10-27 10:55:52 -0700 | [diff] [blame] | 702 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 703 | |
| 704 | /* Fix up the ep ring first, so HW stops executing cancelled TDs. |
| 705 | * We have the xHCI lock, so nothing can modify this list until we drop |
| 706 | * it. We're also in the event handler, so we can't get re-interrupted |
| 707 | * if another Stop Endpoint command completes |
| 708 | */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 709 | list_for_each(entry, &ep->cancelled_td_list) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 710 | cur_td = list_entry(entry, struct xhci_td, cancelled_td_list); |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 711 | xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n", |
| 712 | cur_td->first_trb, |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 713 | (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb)); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 714 | ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb); |
| 715 | if (!ep_ring) { |
| 716 | /* This shouldn't happen unless a driver is mucking |
| 717 | * with the stream ID after submission. This will |
| 718 | * leave the TD on the hardware ring, and the hardware |
| 719 | * will try to execute it, and may access a buffer |
| 720 | * that has already been freed. In the best case, the |
| 721 | * hardware will execute it, and the event handler will |
| 722 | * ignore the completion event for that TD, since it was |
| 723 | * removed from the td_list for that endpoint. In |
| 724 | * short, don't muck with the stream ID after |
| 725 | * submission. |
| 726 | */ |
| 727 | xhci_warn(xhci, "WARN Cancelled URB %p " |
| 728 | "has invalid stream ID %u.\n", |
| 729 | cur_td->urb, |
| 730 | cur_td->urb->stream_id); |
| 731 | goto remove_finished_td; |
| 732 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 733 | /* |
| 734 | * If we stopped on the TD we need to cancel, then we have to |
| 735 | * move the xHC endpoint ring dequeue pointer past this TD. |
| 736 | */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 737 | if (cur_td == ep->stopped_td) |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 738 | xhci_find_new_dequeue_state(xhci, slot_id, ep_index, |
| 739 | cur_td->urb->stream_id, |
| 740 | cur_td, &deq_state); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 741 | else |
Sarah Sharp | 8a8045b | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 742 | td_to_noop(xhci, ep_ring, cur_td, false); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 743 | remove_finished_td: |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 744 | /* |
| 745 | * The event handler won't see a completion for this TD anymore, |
| 746 | * so remove it from the endpoint ring's TD list. Keep it in |
| 747 | * the cancelled TD list for URB completion later. |
| 748 | */ |
Sarah Sharp | 4343d2a | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 749 | list_del_init(&cur_td->td_list); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 750 | } |
| 751 | last_unlinked_td = cur_td; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 752 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 753 | |
| 754 | /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */ |
| 755 | if (deq_state.new_deq_ptr && deq_state.new_deq_seg) { |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 756 | xhci_queue_new_dequeue_state(xhci, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 757 | slot_id, ep_index, |
| 758 | ep->stopped_td->urb->stream_id, |
| 759 | &deq_state); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 760 | xhci_ring_cmd_db(xhci); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 761 | } else { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 762 | /* Otherwise ring the doorbell(s) to restart queued transfers */ |
| 763 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 764 | } |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 765 | ep->stopped_td = NULL; |
| 766 | ep->stopped_trb = NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 767 | |
| 768 | /* |
| 769 | * Drop the lock and complete the URBs in the cancelled TD list. |
| 770 | * New TDs to be cancelled might be added to the end of the list before |
| 771 | * we can complete all the URBs for the TDs we already unlinked. |
| 772 | * So stop when we've completed the URB for the last TD we unlinked. |
| 773 | */ |
| 774 | do { |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 775 | cur_td = list_entry(ep->cancelled_td_list.next, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 776 | struct xhci_td, cancelled_td_list); |
Sarah Sharp | 4343d2a | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 777 | list_del_init(&cur_td->cancelled_td_list); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 778 | |
| 779 | /* Clean up the cancelled URB */ |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 780 | /* Doesn't matter what we pass for status, since the core will |
| 781 | * just overwrite it (because the URB has been unlinked). |
| 782 | */ |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 783 | xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled"); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 784 | |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 785 | /* Stop processing the cancelled list if the watchdog timer is |
| 786 | * running. |
| 787 | */ |
| 788 | if (xhci->xhc_state & XHCI_STATE_DYING) |
| 789 | return; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 790 | } while (cur_td != last_unlinked_td); |
| 791 | |
| 792 | /* Return to the event handler with xhci->lock re-acquired */ |
| 793 | } |
| 794 | |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 795 | /* Watchdog timer function for when a stop endpoint command fails to complete. |
| 796 | * In this case, we assume the host controller is broken or dying or dead. The |
| 797 | * host may still be completing some other events, so we have to be careful to |
| 798 | * let the event ring handler and the URB dequeueing/enqueueing functions know |
| 799 | * through xhci->state. |
| 800 | * |
| 801 | * The timer may also fire if the host takes a very long time to respond to the |
| 802 | * command, and the stop endpoint command completion handler cannot delete the |
| 803 | * timer before the timer function is called. Another endpoint cancellation may |
| 804 | * sneak in before the timer function can grab the lock, and that may queue |
| 805 | * another stop endpoint command and add the timer back. So we cannot use a |
| 806 | * simple flag to say whether there is a pending stop endpoint command for a |
| 807 | * particular endpoint. |
| 808 | * |
| 809 | * Instead we use a combination of that flag and a counter for the number of |
| 810 | * pending stop endpoint commands. If the timer is the tail end of the last |
| 811 | * stop endpoint command, and the endpoint's command is still pending, we assume |
| 812 | * the host is dying. |
| 813 | */ |
| 814 | void xhci_stop_endpoint_command_watchdog(unsigned long arg) |
| 815 | { |
| 816 | struct xhci_hcd *xhci; |
| 817 | struct xhci_virt_ep *ep; |
| 818 | struct xhci_virt_ep *temp_ep; |
| 819 | struct xhci_ring *ring; |
| 820 | struct xhci_td *cur_td; |
| 821 | int ret, i, j; |
Don Zickus | 614b35a | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 822 | unsigned long flags; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 823 | |
| 824 | ep = (struct xhci_virt_ep *) arg; |
| 825 | xhci = ep->xhci; |
| 826 | |
Don Zickus | 614b35a | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 827 | spin_lock_irqsave(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 828 | |
| 829 | ep->stop_cmds_pending--; |
| 830 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
| 831 | xhci_dbg(xhci, "Stop EP timer ran, but another timer marked " |
| 832 | "xHCI as DYING, exiting.\n"); |
Don Zickus | 614b35a | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 833 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 834 | return; |
| 835 | } |
| 836 | if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) { |
| 837 | xhci_dbg(xhci, "Stop EP timer ran, but no command pending, " |
| 838 | "exiting.\n"); |
Don Zickus | 614b35a | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 839 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 840 | return; |
| 841 | } |
| 842 | |
| 843 | xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n"); |
| 844 | xhci_warn(xhci, "Assuming host is dying, halting host.\n"); |
| 845 | /* Oops, HC is dead or dying or at least not responding to the stop |
| 846 | * endpoint command. |
| 847 | */ |
| 848 | xhci->xhc_state |= XHCI_STATE_DYING; |
| 849 | /* Disable interrupts from the host controller and start halting it */ |
| 850 | xhci_quiesce(xhci); |
Don Zickus | 614b35a | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 851 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 852 | |
| 853 | ret = xhci_halt(xhci); |
| 854 | |
Don Zickus | 614b35a | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 855 | spin_lock_irqsave(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 856 | if (ret < 0) { |
| 857 | /* This is bad; the host is not responding to commands and it's |
| 858 | * not allowing itself to be halted. At least interrupts are |
Sarah Sharp | ac04e6f | 2011-03-11 08:47:33 -0800 | [diff] [blame] | 859 | * disabled. If we call usb_hc_died(), it will attempt to |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 860 | * disconnect all device drivers under this host. Those |
| 861 | * disconnect() methods will wait for all URBs to be unlinked, |
| 862 | * so we must complete them. |
| 863 | */ |
| 864 | xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n"); |
| 865 | xhci_warn(xhci, "Completing active URBs anyway.\n"); |
| 866 | /* We could turn all TDs on the rings to no-ops. This won't |
| 867 | * help if the host has cached part of the ring, and is slow if |
| 868 | * we want to preserve the cycle bit. Skip it and hope the host |
| 869 | * doesn't touch the memory. |
| 870 | */ |
| 871 | } |
| 872 | for (i = 0; i < MAX_HC_SLOTS; i++) { |
| 873 | if (!xhci->devs[i]) |
| 874 | continue; |
| 875 | for (j = 0; j < 31; j++) { |
| 876 | temp_ep = &xhci->devs[i]->eps[j]; |
| 877 | ring = temp_ep->ring; |
| 878 | if (!ring) |
| 879 | continue; |
| 880 | xhci_dbg(xhci, "Killing URBs for slot ID %u, " |
| 881 | "ep index %u\n", i, j); |
| 882 | while (!list_empty(&ring->td_list)) { |
| 883 | cur_td = list_first_entry(&ring->td_list, |
| 884 | struct xhci_td, |
| 885 | td_list); |
Sarah Sharp | 4343d2a | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 886 | list_del_init(&cur_td->td_list); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 887 | if (!list_empty(&cur_td->cancelled_td_list)) |
Sarah Sharp | 4343d2a | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 888 | list_del_init(&cur_td->cancelled_td_list); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 889 | xhci_giveback_urb_in_irq(xhci, cur_td, |
| 890 | -ESHUTDOWN, "killed"); |
| 891 | } |
| 892 | while (!list_empty(&temp_ep->cancelled_td_list)) { |
| 893 | cur_td = list_first_entry( |
| 894 | &temp_ep->cancelled_td_list, |
| 895 | struct xhci_td, |
| 896 | cancelled_td_list); |
Sarah Sharp | 4343d2a | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 897 | list_del_init(&cur_td->cancelled_td_list); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 898 | xhci_giveback_urb_in_irq(xhci, cur_td, |
| 899 | -ESHUTDOWN, "killed"); |
| 900 | } |
| 901 | } |
| 902 | } |
Don Zickus | 614b35a | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 903 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 904 | xhci_dbg(xhci, "Calling usb_hc_died()\n"); |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 905 | usb_hc_died(xhci_to_hcd(xhci)->primary_hcd); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 906 | xhci_dbg(xhci, "xHCI host controller is dead.\n"); |
| 907 | } |
| 908 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 909 | /* |
| 910 | * When we get a completion for a Set Transfer Ring Dequeue Pointer command, |
| 911 | * we need to clear the set deq pending flag in the endpoint ring state, so that |
| 912 | * the TD queueing code can ring the doorbell again. We also need to ring the |
| 913 | * endpoint doorbell to restart the ring, but only if there aren't more |
| 914 | * cancellations pending. |
| 915 | */ |
| 916 | static void handle_set_deq_completion(struct xhci_hcd *xhci, |
| 917 | struct xhci_event_cmd *event, |
| 918 | union xhci_trb *trb) |
| 919 | { |
| 920 | unsigned int slot_id; |
| 921 | unsigned int ep_index; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 922 | unsigned int stream_id; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 923 | struct xhci_ring *ep_ring; |
| 924 | struct xhci_virt_device *dev; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 925 | struct xhci_ep_ctx *ep_ctx; |
| 926 | struct xhci_slot_ctx *slot_ctx; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 927 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 928 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3])); |
| 929 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
| 930 | stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2])); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 931 | dev = xhci->devs[slot_id]; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 932 | |
| 933 | ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id); |
| 934 | if (!ep_ring) { |
| 935 | xhci_warn(xhci, "WARN Set TR deq ptr command for " |
| 936 | "freed stream ID %u\n", |
| 937 | stream_id); |
| 938 | /* XXX: Harmless??? */ |
| 939 | dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING; |
| 940 | return; |
| 941 | } |
| 942 | |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 943 | ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
| 944 | slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 945 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 946 | if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 947 | unsigned int ep_state; |
| 948 | unsigned int slot_state; |
| 949 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 950 | switch (GET_COMP_CODE(le32_to_cpu(event->status))) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 951 | case COMP_TRB_ERR: |
| 952 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because " |
| 953 | "of stream ID configuration\n"); |
| 954 | break; |
| 955 | case COMP_CTX_STATE: |
| 956 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due " |
| 957 | "to incorrect slot or ep state.\n"); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 958 | ep_state = le32_to_cpu(ep_ctx->ep_info); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 959 | ep_state &= EP_STATE_MASK; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 960 | slot_state = le32_to_cpu(slot_ctx->dev_state); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 961 | slot_state = GET_SLOT_STATE(slot_state); |
| 962 | xhci_dbg(xhci, "Slot state = %u, EP state = %u\n", |
| 963 | slot_state, ep_state); |
| 964 | break; |
| 965 | case COMP_EBADSLT: |
| 966 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because " |
| 967 | "slot %u was not enabled.\n", slot_id); |
| 968 | break; |
| 969 | default: |
| 970 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown " |
| 971 | "completion code of %u.\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 972 | GET_COMP_CODE(le32_to_cpu(event->status))); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 973 | break; |
| 974 | } |
| 975 | /* OK what do we do now? The endpoint state is hosed, and we |
| 976 | * should never get to this point if the synchronization between |
| 977 | * queueing, and endpoint state are correct. This might happen |
| 978 | * if the device gets disconnected after we've finished |
| 979 | * cancelling URBs, which might not be an error... |
| 980 | */ |
| 981 | } else { |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 982 | xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 983 | le64_to_cpu(ep_ctx->deq)); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 984 | if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg, |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 985 | dev->eps[ep_index].queued_deq_ptr) == |
| 986 | (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) { |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 987 | /* Update the ring's dequeue segment and dequeue pointer |
| 988 | * to reflect the new position. |
| 989 | */ |
| 990 | ep_ring->deq_seg = dev->eps[ep_index].queued_deq_seg; |
| 991 | ep_ring->dequeue = dev->eps[ep_index].queued_deq_ptr; |
| 992 | } else { |
| 993 | xhci_warn(xhci, "Mismatch between completed Set TR Deq " |
| 994 | "Ptr command & xHCI internal state.\n"); |
| 995 | xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n", |
| 996 | dev->eps[ep_index].queued_deq_seg, |
| 997 | dev->eps[ep_index].queued_deq_ptr); |
| 998 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 999 | } |
| 1000 | |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1001 | dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING; |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1002 | dev->eps[ep_index].queued_deq_seg = NULL; |
| 1003 | dev->eps[ep_index].queued_deq_ptr = NULL; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1004 | /* Restart any rings with pending URBs */ |
| 1005 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1006 | } |
| 1007 | |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1008 | static void handle_reset_ep_completion(struct xhci_hcd *xhci, |
| 1009 | struct xhci_event_cmd *event, |
| 1010 | union xhci_trb *trb) |
| 1011 | { |
| 1012 | int slot_id; |
| 1013 | unsigned int ep_index; |
| 1014 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1015 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3])); |
| 1016 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1017 | /* This command will only fail if the endpoint wasn't halted, |
| 1018 | * but we don't care. |
| 1019 | */ |
| 1020 | xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1021 | (unsigned int) GET_COMP_CODE(le32_to_cpu(event->status))); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1022 | |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1023 | /* HW with the reset endpoint quirk needs to have a configure endpoint |
| 1024 | * command complete before the endpoint can be used. Queue that here |
| 1025 | * because the HW can't handle two commands being queued in a row. |
| 1026 | */ |
| 1027 | if (xhci->quirks & XHCI_RESET_EP_QUIRK) { |
| 1028 | xhci_dbg(xhci, "Queueing configure endpoint command\n"); |
| 1029 | xhci_queue_configure_endpoint(xhci, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 1030 | xhci->devs[slot_id]->in_ctx->dma, slot_id, |
| 1031 | false); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1032 | xhci_ring_cmd_db(xhci); |
| 1033 | } else { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1034 | /* Clear our internal halted state and restart the ring(s) */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1035 | xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1036 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1037 | } |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1038 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1039 | |
Sarah Sharp | a50c8aa | 2009-09-04 10:53:15 -0700 | [diff] [blame] | 1040 | /* Check to see if a command in the device's command queue matches this one. |
| 1041 | * Signal the completion or free the command, and return 1. Return 0 if the |
| 1042 | * completed command isn't at the head of the command list. |
| 1043 | */ |
| 1044 | static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci, |
| 1045 | struct xhci_virt_device *virt_dev, |
| 1046 | struct xhci_event_cmd *event) |
| 1047 | { |
| 1048 | struct xhci_command *command; |
| 1049 | |
| 1050 | if (list_empty(&virt_dev->cmd_list)) |
| 1051 | return 0; |
| 1052 | |
| 1053 | command = list_entry(virt_dev->cmd_list.next, |
| 1054 | struct xhci_command, cmd_list); |
| 1055 | if (xhci->cmd_ring->dequeue != command->command_trb) |
| 1056 | return 0; |
| 1057 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1058 | command->status = GET_COMP_CODE(le32_to_cpu(event->status)); |
Sarah Sharp | a50c8aa | 2009-09-04 10:53:15 -0700 | [diff] [blame] | 1059 | list_del(&command->cmd_list); |
| 1060 | if (command->completion) |
| 1061 | complete(command->completion); |
| 1062 | else |
| 1063 | xhci_free_command(xhci, command); |
| 1064 | return 1; |
| 1065 | } |
| 1066 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1067 | static void handle_cmd_completion(struct xhci_hcd *xhci, |
| 1068 | struct xhci_event_cmd *event) |
| 1069 | { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1070 | int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1071 | u64 cmd_dma; |
| 1072 | dma_addr_t cmd_dequeue_dma; |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1073 | struct xhci_input_control_ctx *ctrl_ctx; |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 1074 | struct xhci_virt_device *virt_dev; |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1075 | unsigned int ep_index; |
| 1076 | struct xhci_ring *ep_ring; |
| 1077 | unsigned int ep_state; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1078 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1079 | cmd_dma = le64_to_cpu(event->cmd_trb); |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1080 | cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1081 | xhci->cmd_ring->dequeue); |
| 1082 | /* Is the command ring deq ptr out of sync with the deq seg ptr? */ |
| 1083 | if (cmd_dequeue_dma == 0) { |
| 1084 | xhci->error_bitmask |= 1 << 4; |
| 1085 | return; |
| 1086 | } |
| 1087 | /* Does the DMA address match our internal dequeue pointer address? */ |
| 1088 | if (cmd_dma != (u64) cmd_dequeue_dma) { |
| 1089 | xhci->error_bitmask |= 1 << 5; |
| 1090 | return; |
| 1091 | } |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1092 | switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]) |
| 1093 | & TRB_TYPE_BITMASK) { |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1094 | case TRB_TYPE(TRB_ENABLE_SLOT): |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1095 | if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1096 | xhci->slot_id = slot_id; |
| 1097 | else |
| 1098 | xhci->slot_id = 0; |
| 1099 | complete(&xhci->addr_dev); |
| 1100 | break; |
| 1101 | case TRB_TYPE(TRB_DISABLE_SLOT): |
Sarah Sharp | 2cf95c1 | 2011-05-11 16:14:58 -0700 | [diff] [blame] | 1102 | if (xhci->devs[slot_id]) { |
| 1103 | if (xhci->quirks & XHCI_EP_LIMIT_QUIRK) |
| 1104 | /* Delete default control endpoint resources */ |
| 1105 | xhci_free_device_endpoint_resources(xhci, |
| 1106 | xhci->devs[slot_id], true); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1107 | xhci_free_virt_device(xhci, slot_id); |
Sarah Sharp | 2cf95c1 | 2011-05-11 16:14:58 -0700 | [diff] [blame] | 1108 | } |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1109 | break; |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 1110 | case TRB_TYPE(TRB_CONFIG_EP): |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 1111 | virt_dev = xhci->devs[slot_id]; |
Sarah Sharp | a50c8aa | 2009-09-04 10:53:15 -0700 | [diff] [blame] | 1112 | if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event)) |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 1113 | break; |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1114 | /* |
| 1115 | * Configure endpoint commands can come from the USB core |
| 1116 | * configuration or alt setting changes, or because the HW |
| 1117 | * needed an extra configure endpoint command after a reset |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 1118 | * endpoint command or streams were being configured. |
| 1119 | * If the command was for a halted endpoint, the xHCI driver |
| 1120 | * is not waiting on the configure endpoint command. |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1121 | */ |
| 1122 | ctrl_ctx = xhci_get_input_control_ctx(xhci, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 1123 | virt_dev->in_ctx); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1124 | /* Input ctx add_flags are the endpoint index plus one */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1125 | ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1; |
Sarah Sharp | 06df572 | 2009-12-03 09:44:31 -0800 | [diff] [blame] | 1126 | /* A usb_set_interface() call directly after clearing a halted |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1127 | * condition may race on this quirky hardware. Not worth |
| 1128 | * worrying about, since this is prototype hardware. Not sure |
| 1129 | * if this will work for streams, but streams support was |
| 1130 | * untested on this prototype. |
Sarah Sharp | 06df572 | 2009-12-03 09:44:31 -0800 | [diff] [blame] | 1131 | */ |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1132 | if (xhci->quirks & XHCI_RESET_EP_QUIRK && |
Sarah Sharp | 06df572 | 2009-12-03 09:44:31 -0800 | [diff] [blame] | 1133 | ep_index != (unsigned int) -1 && |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1134 | le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG == |
| 1135 | le32_to_cpu(ctrl_ctx->drop_flags)) { |
Sarah Sharp | 06df572 | 2009-12-03 09:44:31 -0800 | [diff] [blame] | 1136 | ep_ring = xhci->devs[slot_id]->eps[ep_index].ring; |
| 1137 | ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state; |
| 1138 | if (!(ep_state & EP_HALTED)) |
| 1139 | goto bandwidth_change; |
| 1140 | xhci_dbg(xhci, "Completed config ep cmd - " |
| 1141 | "last ep index = %d, state = %d\n", |
| 1142 | ep_index, ep_state); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1143 | /* Clear internal halted state and restart ring(s) */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1144 | xhci->devs[slot_id]->eps[ep_index].ep_state &= |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1145 | ~EP_HALTED; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1146 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | 06df572 | 2009-12-03 09:44:31 -0800 | [diff] [blame] | 1147 | break; |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1148 | } |
Sarah Sharp | 06df572 | 2009-12-03 09:44:31 -0800 | [diff] [blame] | 1149 | bandwidth_change: |
| 1150 | xhci_dbg(xhci, "Completed config ep cmd\n"); |
| 1151 | xhci->devs[slot_id]->cmd_status = |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1152 | GET_COMP_CODE(le32_to_cpu(event->status)); |
Sarah Sharp | 06df572 | 2009-12-03 09:44:31 -0800 | [diff] [blame] | 1153 | complete(&xhci->devs[slot_id]->cmd_completion); |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 1154 | break; |
Sarah Sharp | 2d3f1fa | 2009-08-07 14:04:49 -0700 | [diff] [blame] | 1155 | case TRB_TYPE(TRB_EVAL_CONTEXT): |
Sarah Sharp | ac1c1b7 | 2009-09-04 10:53:20 -0700 | [diff] [blame] | 1156 | virt_dev = xhci->devs[slot_id]; |
| 1157 | if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event)) |
| 1158 | break; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1159 | xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status)); |
Sarah Sharp | 2d3f1fa | 2009-08-07 14:04:49 -0700 | [diff] [blame] | 1160 | complete(&xhci->devs[slot_id]->cmd_completion); |
| 1161 | break; |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1162 | case TRB_TYPE(TRB_ADDR_DEV): |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1163 | xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status)); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1164 | complete(&xhci->addr_dev); |
| 1165 | break; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1166 | case TRB_TYPE(TRB_STOP_RING): |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 1167 | handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1168 | break; |
| 1169 | case TRB_TYPE(TRB_SET_DEQ): |
| 1170 | handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue); |
| 1171 | break; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1172 | case TRB_TYPE(TRB_CMD_NOOP): |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1173 | break; |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1174 | case TRB_TYPE(TRB_RESET_EP): |
| 1175 | handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue); |
| 1176 | break; |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 1177 | case TRB_TYPE(TRB_RESET_DEV): |
| 1178 | xhci_dbg(xhci, "Completed reset device command.\n"); |
| 1179 | slot_id = TRB_TO_SLOT_ID( |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1180 | le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])); |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 1181 | virt_dev = xhci->devs[slot_id]; |
| 1182 | if (virt_dev) |
| 1183 | handle_cmd_in_cmd_wait_list(xhci, virt_dev, event); |
| 1184 | else |
| 1185 | xhci_warn(xhci, "Reset device command completion " |
| 1186 | "for disabled slot %u\n", slot_id); |
| 1187 | break; |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1188 | case TRB_TYPE(TRB_NEC_GET_FW): |
| 1189 | if (!(xhci->quirks & XHCI_NEC_HOST)) { |
| 1190 | xhci->error_bitmask |= 1 << 6; |
| 1191 | break; |
| 1192 | } |
| 1193 | xhci_dbg(xhci, "NEC firmware version %2x.%02x\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1194 | NEC_FW_MAJOR(le32_to_cpu(event->status)), |
| 1195 | NEC_FW_MINOR(le32_to_cpu(event->status))); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1196 | break; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1197 | default: |
| 1198 | /* Skip over unknown commands on the event ring */ |
| 1199 | xhci->error_bitmask |= 1 << 6; |
| 1200 | break; |
| 1201 | } |
| 1202 | inc_deq(xhci, xhci->cmd_ring, false); |
| 1203 | } |
| 1204 | |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1205 | static void handle_vendor_event(struct xhci_hcd *xhci, |
| 1206 | union xhci_trb *event) |
| 1207 | { |
| 1208 | u32 trb_type; |
| 1209 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1210 | trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3])); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1211 | xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type); |
| 1212 | if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST)) |
| 1213 | handle_cmd_completion(xhci, &event->event_cmd); |
| 1214 | } |
| 1215 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1216 | /* @port_id: the one-based port ID from the hardware (indexed from array of all |
| 1217 | * port registers -- USB 3.0 and USB 2.0). |
| 1218 | * |
| 1219 | * Returns a zero-based port number, which is suitable for indexing into each of |
| 1220 | * the split roothubs' port arrays and bus state arrays. |
Sarah Sharp | a5c55d2 | 2011-11-14 17:51:39 -0800 | [diff] [blame] | 1221 | * Add one to it in order to call xhci_find_slot_id_by_port. |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1222 | */ |
| 1223 | static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd, |
| 1224 | struct xhci_hcd *xhci, u32 port_id) |
| 1225 | { |
| 1226 | unsigned int i; |
| 1227 | unsigned int num_similar_speed_ports = 0; |
| 1228 | |
| 1229 | /* port_id from the hardware is 1-based, but port_array[], usb3_ports[], |
| 1230 | * and usb2_ports are 0-based indexes. Count the number of similar |
| 1231 | * speed ports, up to 1 port before this port. |
| 1232 | */ |
| 1233 | for (i = 0; i < (port_id - 1); i++) { |
| 1234 | u8 port_speed = xhci->port_array[i]; |
| 1235 | |
| 1236 | /* |
| 1237 | * Skip ports that don't have known speeds, or have duplicate |
| 1238 | * Extended Capabilities port speed entries. |
| 1239 | */ |
Dan Carpenter | 22e0487 | 2011-03-17 22:39:49 +0300 | [diff] [blame] | 1240 | if (port_speed == 0 || port_speed == DUPLICATE_ENTRY) |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1241 | continue; |
| 1242 | |
| 1243 | /* |
| 1244 | * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and |
| 1245 | * 1.1 ports are under the USB 2.0 hub. If the port speed |
| 1246 | * matches the device speed, it's a similar speed port. |
| 1247 | */ |
| 1248 | if ((port_speed == 0x03) == (hcd->speed == HCD_USB3)) |
| 1249 | num_similar_speed_ports++; |
| 1250 | } |
| 1251 | return num_similar_speed_ports; |
| 1252 | } |
| 1253 | |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1254 | static void handle_port_status(struct xhci_hcd *xhci, |
| 1255 | union xhci_trb *event) |
| 1256 | { |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1257 | struct usb_hcd *hcd; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1258 | u32 port_id; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1259 | u32 temp, temp1; |
Sarah Sharp | 518e848 | 2010-12-15 11:56:29 -0800 | [diff] [blame] | 1260 | int max_ports; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1261 | int slot_id; |
Sarah Sharp | 5308a91 | 2010-12-01 11:34:59 -0800 | [diff] [blame] | 1262 | unsigned int faked_port_index; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1263 | u8 major_revision; |
Sarah Sharp | 20b67cf | 2010-12-15 12:47:14 -0800 | [diff] [blame] | 1264 | struct xhci_bus_state *bus_state; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1265 | __le32 __iomem **port_array; |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1266 | bool bogus_port_status = false; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1267 | |
| 1268 | /* Port status change events always have a successful completion code */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1269 | if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) { |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1270 | xhci_warn(xhci, "WARN: xHC returned failed port status event\n"); |
| 1271 | xhci->error_bitmask |= 1 << 8; |
| 1272 | } |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1273 | port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0])); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1274 | xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id); |
| 1275 | |
Sarah Sharp | 518e848 | 2010-12-15 11:56:29 -0800 | [diff] [blame] | 1276 | max_ports = HCS_MAX_PORTS(xhci->hcs_params1); |
| 1277 | if ((port_id <= 0) || (port_id > max_ports)) { |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1278 | xhci_warn(xhci, "Invalid port id %d\n", port_id); |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1279 | bogus_port_status = true; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1280 | goto cleanup; |
| 1281 | } |
| 1282 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1283 | /* Figure out which usb_hcd this port is attached to: |
| 1284 | * is it a USB 3.0 port or a USB 2.0/1.1 port? |
| 1285 | */ |
| 1286 | major_revision = xhci->port_array[port_id - 1]; |
| 1287 | if (major_revision == 0) { |
| 1288 | xhci_warn(xhci, "Event for port %u not in " |
| 1289 | "Extended Capabilities, ignoring.\n", |
| 1290 | port_id); |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1291 | bogus_port_status = true; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1292 | goto cleanup; |
| 1293 | } |
Dan Carpenter | 22e0487 | 2011-03-17 22:39:49 +0300 | [diff] [blame] | 1294 | if (major_revision == DUPLICATE_ENTRY) { |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1295 | xhci_warn(xhci, "Event for port %u duplicated in" |
| 1296 | "Extended Capabilities, ignoring.\n", |
| 1297 | port_id); |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1298 | bogus_port_status = true; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1299 | goto cleanup; |
Sarah Sharp | 5308a91 | 2010-12-01 11:34:59 -0800 | [diff] [blame] | 1300 | } |
| 1301 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1302 | /* |
| 1303 | * Hardware port IDs reported by a Port Status Change Event include USB |
| 1304 | * 3.0 and USB 2.0 ports. We want to check if the port has reported a |
| 1305 | * resume event, but we first need to translate the hardware port ID |
| 1306 | * into the index into the ports on the correct split roothub, and the |
| 1307 | * correct bus_state structure. |
| 1308 | */ |
| 1309 | /* Find the right roothub. */ |
| 1310 | hcd = xhci_to_hcd(xhci); |
| 1311 | if ((major_revision == 0x03) != (hcd->speed == HCD_USB3)) |
| 1312 | hcd = xhci->shared_hcd; |
| 1313 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
| 1314 | if (hcd->speed == HCD_USB3) |
| 1315 | port_array = xhci->usb3_ports; |
| 1316 | else |
| 1317 | port_array = xhci->usb2_ports; |
| 1318 | /* Find the faked port hub number */ |
| 1319 | faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci, |
| 1320 | port_id); |
| 1321 | |
Sarah Sharp | 5308a91 | 2010-12-01 11:34:59 -0800 | [diff] [blame] | 1322 | temp = xhci_readl(xhci, port_array[faked_port_index]); |
Sarah Sharp | 7111ebc | 2010-12-14 13:24:55 -0800 | [diff] [blame] | 1323 | if (hcd->state == HC_STATE_SUSPENDED) { |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1324 | xhci_dbg(xhci, "resume root hub\n"); |
| 1325 | usb_hcd_resume_root_hub(hcd); |
| 1326 | } |
| 1327 | |
| 1328 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) { |
| 1329 | xhci_dbg(xhci, "port resume event for port %d\n", port_id); |
| 1330 | |
| 1331 | temp1 = xhci_readl(xhci, &xhci->op_regs->command); |
| 1332 | if (!(temp1 & CMD_RUN)) { |
| 1333 | xhci_warn(xhci, "xHC is not running.\n"); |
| 1334 | goto cleanup; |
| 1335 | } |
| 1336 | |
| 1337 | if (DEV_SUPERSPEED(temp)) { |
| 1338 | xhci_dbg(xhci, "resume SS port %d\n", port_id); |
| 1339 | temp = xhci_port_state_to_neutral(temp); |
| 1340 | temp &= ~PORT_PLS_MASK; |
| 1341 | temp |= PORT_LINK_STROBE | XDEV_U0; |
Sarah Sharp | 5308a91 | 2010-12-01 11:34:59 -0800 | [diff] [blame] | 1342 | xhci_writel(xhci, temp, port_array[faked_port_index]); |
Sarah Sharp | 5233630 | 2010-12-16 10:49:09 -0800 | [diff] [blame] | 1343 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
Sarah Sharp | a5c55d2 | 2011-11-14 17:51:39 -0800 | [diff] [blame] | 1344 | faked_port_index + 1); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1345 | if (!slot_id) { |
| 1346 | xhci_dbg(xhci, "slot_id is zero\n"); |
| 1347 | goto cleanup; |
| 1348 | } |
| 1349 | xhci_ring_device(xhci, slot_id); |
| 1350 | xhci_dbg(xhci, "resume SS port %d finished\n", port_id); |
| 1351 | /* Clear PORT_PLC */ |
Andiry Xu | 1c34939 | 2011-09-23 14:19:49 -0700 | [diff] [blame] | 1352 | xhci_test_and_clear_bit(xhci, port_array, |
| 1353 | faked_port_index, PORT_PLC); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1354 | } else { |
| 1355 | xhci_dbg(xhci, "resume HS port %d\n", port_id); |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1356 | bus_state->resume_done[faked_port_index] = jiffies + |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1357 | msecs_to_jiffies(20); |
| 1358 | mod_timer(&hcd->rh_timer, |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1359 | bus_state->resume_done[faked_port_index]); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1360 | /* Do the rest in GetPortStatus */ |
| 1361 | } |
| 1362 | } |
| 1363 | |
Andiry Xu | 6d3607b | 2011-09-23 14:19:50 -0700 | [diff] [blame] | 1364 | if (hcd->speed != HCD_USB3) |
| 1365 | xhci_test_and_clear_bit(xhci, port_array, faked_port_index, |
| 1366 | PORT_PLC); |
| 1367 | |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1368 | cleanup: |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1369 | /* Update event ring dequeue pointer before dropping the lock */ |
| 1370 | inc_deq(xhci, xhci->event_ring, true); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1371 | |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1372 | /* Don't make the USB core poll the roothub if we got a bad port status |
| 1373 | * change event. Besides, at that point we can't tell which roothub |
| 1374 | * (USB 2.0 or USB 3.0) to kick. |
| 1375 | */ |
| 1376 | if (bogus_port_status) |
| 1377 | return; |
| 1378 | |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1379 | spin_unlock(&xhci->lock); |
| 1380 | /* Pass this up to the core */ |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1381 | usb_hcd_poll_rh_status(hcd); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1382 | spin_lock(&xhci->lock); |
| 1383 | } |
| 1384 | |
| 1385 | /* |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1386 | * This TD is defined by the TRBs starting at start_trb in start_seg and ending |
| 1387 | * at end_trb, which may be in another segment. If the suspect DMA address is a |
| 1388 | * TRB in this TD, this function returns that TRB's segment. Otherwise it |
| 1389 | * returns 0. |
| 1390 | */ |
Sarah Sharp | 6648f29 | 2009-11-09 13:35:23 -0800 | [diff] [blame] | 1391 | struct xhci_segment *trb_in_td(struct xhci_segment *start_seg, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1392 | union xhci_trb *start_trb, |
| 1393 | union xhci_trb *end_trb, |
| 1394 | dma_addr_t suspect_dma) |
| 1395 | { |
| 1396 | dma_addr_t start_dma; |
| 1397 | dma_addr_t end_seg_dma; |
| 1398 | dma_addr_t end_trb_dma; |
| 1399 | struct xhci_segment *cur_seg; |
| 1400 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1401 | start_dma = xhci_trb_virt_to_dma(start_seg, start_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1402 | cur_seg = start_seg; |
| 1403 | |
| 1404 | do { |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1405 | if (start_dma == 0) |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1406 | return NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1407 | /* We may get an event for a Link TRB in the middle of a TD */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1408 | end_seg_dma = xhci_trb_virt_to_dma(cur_seg, |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1409 | &cur_seg->trbs[TRBS_PER_SEGMENT - 1]); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1410 | /* If the end TRB isn't in this segment, this is set to 0 */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1411 | end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1412 | |
| 1413 | if (end_trb_dma > 0) { |
| 1414 | /* The end TRB is in this segment, so suspect should be here */ |
| 1415 | if (start_dma <= end_trb_dma) { |
| 1416 | if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma) |
| 1417 | return cur_seg; |
| 1418 | } else { |
| 1419 | /* Case for one segment with |
| 1420 | * a TD wrapped around to the top |
| 1421 | */ |
| 1422 | if ((suspect_dma >= start_dma && |
| 1423 | suspect_dma <= end_seg_dma) || |
| 1424 | (suspect_dma >= cur_seg->dma && |
| 1425 | suspect_dma <= end_trb_dma)) |
| 1426 | return cur_seg; |
| 1427 | } |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1428 | return NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1429 | } else { |
| 1430 | /* Might still be somewhere in this segment */ |
| 1431 | if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma) |
| 1432 | return cur_seg; |
| 1433 | } |
| 1434 | cur_seg = cur_seg->next; |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1435 | start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]); |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1436 | } while (cur_seg != start_seg); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1437 | |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1438 | return NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1439 | } |
| 1440 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1441 | static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci, |
| 1442 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1443 | unsigned int stream_id, |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1444 | struct xhci_td *td, union xhci_trb *event_trb) |
| 1445 | { |
| 1446 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 1447 | ep->ep_state |= EP_HALTED; |
| 1448 | ep->stopped_td = td; |
| 1449 | ep->stopped_trb = event_trb; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1450 | ep->stopped_stream = stream_id; |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1451 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1452 | xhci_queue_reset_ep(xhci, slot_id, ep_index); |
| 1453 | xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index); |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1454 | |
| 1455 | ep->stopped_td = NULL; |
| 1456 | ep->stopped_trb = NULL; |
Sarah Sharp | 5e5cf6f | 2010-05-06 13:40:18 -0700 | [diff] [blame] | 1457 | ep->stopped_stream = 0; |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1458 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1459 | xhci_ring_cmd_db(xhci); |
| 1460 | } |
| 1461 | |
| 1462 | /* Check if an error has halted the endpoint ring. The class driver will |
| 1463 | * cleanup the halt for a non-default control endpoint if we indicate a stall. |
| 1464 | * However, a babble and other errors also halt the endpoint ring, and the class |
| 1465 | * driver won't clear the halt in that case, so we need to issue a Set Transfer |
| 1466 | * Ring Dequeue Pointer command manually. |
| 1467 | */ |
| 1468 | static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci, |
| 1469 | struct xhci_ep_ctx *ep_ctx, |
| 1470 | unsigned int trb_comp_code) |
| 1471 | { |
| 1472 | /* TRB completion codes that may require a manual halt cleanup */ |
| 1473 | if (trb_comp_code == COMP_TX_ERR || |
| 1474 | trb_comp_code == COMP_BABBLE || |
| 1475 | trb_comp_code == COMP_SPLIT_ERR) |
| 1476 | /* The 0.96 spec says a babbling control endpoint |
| 1477 | * is not halted. The 0.96 spec says it is. Some HW |
| 1478 | * claims to be 0.95 compliant, but it halts the control |
| 1479 | * endpoint anyway. Check if a babble halted the |
| 1480 | * endpoint. |
| 1481 | */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1482 | if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == EP_STATE_HALTED) |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1483 | return 1; |
| 1484 | |
| 1485 | return 0; |
| 1486 | } |
| 1487 | |
Sarah Sharp | b45b506 | 2009-12-09 15:59:06 -0800 | [diff] [blame] | 1488 | int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code) |
| 1489 | { |
| 1490 | if (trb_comp_code >= 224 && trb_comp_code <= 255) { |
| 1491 | /* Vendor defined "informational" completion code, |
| 1492 | * treat as not-an-error. |
| 1493 | */ |
| 1494 | xhci_dbg(xhci, "Vendor defined info completion code %u\n", |
| 1495 | trb_comp_code); |
| 1496 | xhci_dbg(xhci, "Treating code as success.\n"); |
| 1497 | return 1; |
| 1498 | } |
| 1499 | return 0; |
| 1500 | } |
| 1501 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1502 | /* |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1503 | * Finish the td processing, remove the td from td list; |
| 1504 | * Return 1 if the urb can be given back. |
| 1505 | */ |
| 1506 | static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 1507 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 1508 | struct xhci_virt_ep *ep, int *status, bool skip) |
| 1509 | { |
| 1510 | struct xhci_virt_device *xdev; |
| 1511 | struct xhci_ring *ep_ring; |
| 1512 | unsigned int slot_id; |
| 1513 | int ep_index; |
| 1514 | struct urb *urb = NULL; |
| 1515 | struct xhci_ep_ctx *ep_ctx; |
| 1516 | int ret = 0; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1517 | struct urb_priv *urb_priv; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1518 | u32 trb_comp_code; |
| 1519 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1520 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1521 | xdev = xhci->devs[slot_id]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1522 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
| 1523 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1524 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1525 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1526 | |
| 1527 | if (skip) |
| 1528 | goto td_cleanup; |
| 1529 | |
| 1530 | if (trb_comp_code == COMP_STOP_INVAL || |
| 1531 | trb_comp_code == COMP_STOP) { |
| 1532 | /* The Endpoint Stop Command completion will take care of any |
| 1533 | * stopped TDs. A stopped TD may be restarted, so don't update |
| 1534 | * the ring dequeue pointer or take this TD off any lists yet. |
| 1535 | */ |
| 1536 | ep->stopped_td = td; |
| 1537 | ep->stopped_trb = event_trb; |
| 1538 | return 0; |
| 1539 | } else { |
| 1540 | if (trb_comp_code == COMP_STALL) { |
| 1541 | /* The transfer is completed from the driver's |
| 1542 | * perspective, but we need to issue a set dequeue |
| 1543 | * command for this stalled endpoint to move the dequeue |
| 1544 | * pointer past the TD. We can't do that here because |
| 1545 | * the halt condition must be cleared first. Let the |
| 1546 | * USB class driver clear the stall later. |
| 1547 | */ |
| 1548 | ep->stopped_td = td; |
| 1549 | ep->stopped_trb = event_trb; |
| 1550 | ep->stopped_stream = ep_ring->stream_id; |
| 1551 | } else if (xhci_requires_manual_halt_cleanup(xhci, |
| 1552 | ep_ctx, trb_comp_code)) { |
| 1553 | /* Other types of errors halt the endpoint, but the |
| 1554 | * class driver doesn't call usb_reset_endpoint() unless |
| 1555 | * the error is -EPIPE. Clear the halted status in the |
| 1556 | * xHCI hardware manually. |
| 1557 | */ |
| 1558 | xhci_cleanup_halted_endpoint(xhci, |
| 1559 | slot_id, ep_index, ep_ring->stream_id, |
| 1560 | td, event_trb); |
| 1561 | } else { |
| 1562 | /* Update ring dequeue pointer */ |
| 1563 | while (ep_ring->dequeue != td->last_trb) |
| 1564 | inc_deq(xhci, ep_ring, false); |
| 1565 | inc_deq(xhci, ep_ring, false); |
| 1566 | } |
| 1567 | |
| 1568 | td_cleanup: |
| 1569 | /* Clean up the endpoint's TD list */ |
| 1570 | urb = td->urb; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1571 | urb_priv = urb->hcpriv; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1572 | |
| 1573 | /* Do one last check of the actual transfer length. |
| 1574 | * If the host controller said we transferred more data than |
| 1575 | * the buffer length, urb->actual_length will be a very big |
| 1576 | * number (since it's unsigned). Play it safe and say we didn't |
| 1577 | * transfer anything. |
| 1578 | */ |
| 1579 | if (urb->actual_length > urb->transfer_buffer_length) { |
| 1580 | xhci_warn(xhci, "URB transfer length is wrong, " |
| 1581 | "xHC issue? req. len = %u, " |
| 1582 | "act. len = %u\n", |
| 1583 | urb->transfer_buffer_length, |
| 1584 | urb->actual_length); |
| 1585 | urb->actual_length = 0; |
| 1586 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 1587 | *status = -EREMOTEIO; |
| 1588 | else |
| 1589 | *status = 0; |
| 1590 | } |
Sarah Sharp | 4343d2a | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 1591 | list_del_init(&td->td_list); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1592 | /* Was this TD slated to be cancelled but completed anyway? */ |
| 1593 | if (!list_empty(&td->cancelled_td_list)) |
Sarah Sharp | 4343d2a | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 1594 | list_del_init(&td->cancelled_td_list); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1595 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1596 | urb_priv->td_cnt++; |
| 1597 | /* Giveback the urb when all the tds are completed */ |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 1598 | if (urb_priv->td_cnt == urb_priv->length) { |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1599 | ret = 1; |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 1600 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { |
| 1601 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; |
| 1602 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs |
| 1603 | == 0) { |
| 1604 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 1605 | usb_amd_quirk_pll_enable(); |
| 1606 | } |
| 1607 | } |
| 1608 | } |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1609 | } |
| 1610 | |
| 1611 | return ret; |
| 1612 | } |
| 1613 | |
| 1614 | /* |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1615 | * Process control tds, update urb status and actual_length. |
| 1616 | */ |
| 1617 | static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 1618 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 1619 | struct xhci_virt_ep *ep, int *status) |
| 1620 | { |
| 1621 | struct xhci_virt_device *xdev; |
| 1622 | struct xhci_ring *ep_ring; |
| 1623 | unsigned int slot_id; |
| 1624 | int ep_index; |
| 1625 | struct xhci_ep_ctx *ep_ctx; |
| 1626 | u32 trb_comp_code; |
| 1627 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1628 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1629 | xdev = xhci->devs[slot_id]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1630 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
| 1631 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1632 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1633 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1634 | |
| 1635 | xhci_debug_trb(xhci, xhci->event_ring->dequeue); |
| 1636 | switch (trb_comp_code) { |
| 1637 | case COMP_SUCCESS: |
| 1638 | if (event_trb == ep_ring->dequeue) { |
| 1639 | xhci_warn(xhci, "WARN: Success on ctrl setup TRB " |
| 1640 | "without IOC set??\n"); |
| 1641 | *status = -ESHUTDOWN; |
| 1642 | } else if (event_trb != td->last_trb) { |
| 1643 | xhci_warn(xhci, "WARN: Success on ctrl data TRB " |
| 1644 | "without IOC set??\n"); |
| 1645 | *status = -ESHUTDOWN; |
| 1646 | } else { |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1647 | *status = 0; |
| 1648 | } |
| 1649 | break; |
| 1650 | case COMP_SHORT_TX: |
| 1651 | xhci_warn(xhci, "WARN: short transfer on control ep\n"); |
| 1652 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 1653 | *status = -EREMOTEIO; |
| 1654 | else |
| 1655 | *status = 0; |
| 1656 | break; |
Sarah Sharp | 3abeca9 | 2011-05-05 19:08:09 -0700 | [diff] [blame] | 1657 | case COMP_STOP_INVAL: |
| 1658 | case COMP_STOP: |
| 1659 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1660 | default: |
| 1661 | if (!xhci_requires_manual_halt_cleanup(xhci, |
| 1662 | ep_ctx, trb_comp_code)) |
| 1663 | break; |
| 1664 | xhci_dbg(xhci, "TRB error code %u, " |
| 1665 | "halted endpoint index = %u\n", |
| 1666 | trb_comp_code, ep_index); |
| 1667 | /* else fall through */ |
| 1668 | case COMP_STALL: |
| 1669 | /* Did we transfer part of the data (middle) phase? */ |
| 1670 | if (event_trb != ep_ring->dequeue && |
| 1671 | event_trb != td->last_trb) |
| 1672 | td->urb->actual_length = |
| 1673 | td->urb->transfer_buffer_length |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1674 | - TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1675 | else |
| 1676 | td->urb->actual_length = 0; |
| 1677 | |
| 1678 | xhci_cleanup_halted_endpoint(xhci, |
| 1679 | slot_id, ep_index, 0, td, event_trb); |
| 1680 | return finish_td(xhci, td, event_trb, event, ep, status, true); |
| 1681 | } |
| 1682 | /* |
| 1683 | * Did we transfer any data, despite the errors that might have |
| 1684 | * happened? I.e. did we get past the setup stage? |
| 1685 | */ |
| 1686 | if (event_trb != ep_ring->dequeue) { |
| 1687 | /* The event was for the status stage */ |
| 1688 | if (event_trb == td->last_trb) { |
| 1689 | if (td->urb->actual_length != 0) { |
| 1690 | /* Don't overwrite a previously set error code |
| 1691 | */ |
| 1692 | if ((*status == -EINPROGRESS || *status == 0) && |
| 1693 | (td->urb->transfer_flags |
| 1694 | & URB_SHORT_NOT_OK)) |
| 1695 | /* Did we already see a short data |
| 1696 | * stage? */ |
| 1697 | *status = -EREMOTEIO; |
| 1698 | } else { |
| 1699 | td->urb->actual_length = |
| 1700 | td->urb->transfer_buffer_length; |
| 1701 | } |
| 1702 | } else { |
| 1703 | /* Maybe the event was for the data stage? */ |
Sarah Sharp | 3abeca9 | 2011-05-05 19:08:09 -0700 | [diff] [blame] | 1704 | td->urb->actual_length = |
| 1705 | td->urb->transfer_buffer_length - |
| 1706 | TRB_LEN(le32_to_cpu(event->transfer_len)); |
| 1707 | xhci_dbg(xhci, "Waiting for status " |
| 1708 | "stage event\n"); |
| 1709 | return 0; |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1710 | } |
| 1711 | } |
| 1712 | |
| 1713 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
| 1714 | } |
| 1715 | |
| 1716 | /* |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1717 | * Process isochronous tds, update urb packet status and actual_length. |
| 1718 | */ |
| 1719 | static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 1720 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 1721 | struct xhci_virt_ep *ep, int *status) |
| 1722 | { |
| 1723 | struct xhci_ring *ep_ring; |
| 1724 | struct urb_priv *urb_priv; |
| 1725 | int idx; |
| 1726 | int len = 0; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1727 | union xhci_trb *cur_trb; |
| 1728 | struct xhci_segment *cur_seg; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1729 | struct usb_iso_packet_descriptor *frame; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1730 | u32 trb_comp_code; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1731 | bool skip_td = false; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1732 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1733 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
| 1734 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1735 | urb_priv = td->urb->hcpriv; |
| 1736 | idx = urb_priv->td_cnt; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1737 | frame = &td->urb->iso_frame_desc[idx]; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1738 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1739 | /* handle completion code */ |
| 1740 | switch (trb_comp_code) { |
| 1741 | case COMP_SUCCESS: |
| 1742 | frame->status = 0; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1743 | break; |
| 1744 | case COMP_SHORT_TX: |
| 1745 | frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ? |
| 1746 | -EREMOTEIO : 0; |
| 1747 | break; |
| 1748 | case COMP_BW_OVER: |
| 1749 | frame->status = -ECOMM; |
| 1750 | skip_td = true; |
| 1751 | break; |
| 1752 | case COMP_BUFF_OVER: |
| 1753 | case COMP_BABBLE: |
| 1754 | frame->status = -EOVERFLOW; |
| 1755 | skip_td = true; |
| 1756 | break; |
Alex He | f6ba6fe | 2011-06-08 18:34:06 +0800 | [diff] [blame] | 1757 | case COMP_DEV_ERR: |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1758 | case COMP_STALL: |
| 1759 | frame->status = -EPROTO; |
| 1760 | skip_td = true; |
| 1761 | break; |
| 1762 | case COMP_STOP: |
| 1763 | case COMP_STOP_INVAL: |
| 1764 | break; |
| 1765 | default: |
| 1766 | frame->status = -1; |
| 1767 | break; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1768 | } |
| 1769 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1770 | if (trb_comp_code == COMP_SUCCESS || skip_td) { |
| 1771 | frame->actual_length = frame->length; |
| 1772 | td->urb->actual_length += frame->length; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1773 | } else { |
| 1774 | for (cur_trb = ep_ring->dequeue, |
| 1775 | cur_seg = ep_ring->deq_seg; cur_trb != event_trb; |
| 1776 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1777 | if ((le32_to_cpu(cur_trb->generic.field[3]) & |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1778 | TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) && |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1779 | (le32_to_cpu(cur_trb->generic.field[3]) & |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1780 | TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK)) |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1781 | len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1782 | } |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1783 | len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) - |
| 1784 | TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1785 | |
| 1786 | if (trb_comp_code != COMP_STOP_INVAL) { |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1787 | frame->actual_length = len; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1788 | td->urb->actual_length += len; |
| 1789 | } |
| 1790 | } |
| 1791 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1792 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
| 1793 | } |
| 1794 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1795 | static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 1796 | struct xhci_transfer_event *event, |
| 1797 | struct xhci_virt_ep *ep, int *status) |
| 1798 | { |
| 1799 | struct xhci_ring *ep_ring; |
| 1800 | struct urb_priv *urb_priv; |
| 1801 | struct usb_iso_packet_descriptor *frame; |
| 1802 | int idx; |
| 1803 | |
Matt Evans | f697531 | 2011-06-01 13:01:01 +1000 | [diff] [blame] | 1804 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1805 | urb_priv = td->urb->hcpriv; |
| 1806 | idx = urb_priv->td_cnt; |
| 1807 | frame = &td->urb->iso_frame_desc[idx]; |
| 1808 | |
Sarah Sharp | b3df3f9 | 2011-06-15 19:57:46 -0700 | [diff] [blame] | 1809 | /* The transfer is partly done. */ |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 1810 | frame->status = -EXDEV; |
| 1811 | |
| 1812 | /* calc actual length */ |
| 1813 | frame->actual_length = 0; |
| 1814 | |
| 1815 | /* Update ring dequeue pointer */ |
| 1816 | while (ep_ring->dequeue != td->last_trb) |
| 1817 | inc_deq(xhci, ep_ring, false); |
| 1818 | inc_deq(xhci, ep_ring, false); |
| 1819 | |
| 1820 | return finish_td(xhci, td, NULL, event, ep, status, true); |
| 1821 | } |
| 1822 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1823 | /* |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1824 | * Process bulk and interrupt tds, update urb status and actual_length. |
| 1825 | */ |
| 1826 | static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 1827 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 1828 | struct xhci_virt_ep *ep, int *status) |
| 1829 | { |
| 1830 | struct xhci_ring *ep_ring; |
| 1831 | union xhci_trb *cur_trb; |
| 1832 | struct xhci_segment *cur_seg; |
| 1833 | u32 trb_comp_code; |
| 1834 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1835 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
| 1836 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1837 | |
| 1838 | switch (trb_comp_code) { |
| 1839 | case COMP_SUCCESS: |
| 1840 | /* Double check that the HW transferred everything. */ |
| 1841 | if (event_trb != td->last_trb) { |
| 1842 | xhci_warn(xhci, "WARN Successful completion " |
| 1843 | "on short TX\n"); |
| 1844 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 1845 | *status = -EREMOTEIO; |
| 1846 | else |
| 1847 | *status = 0; |
| 1848 | } else { |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1849 | *status = 0; |
| 1850 | } |
| 1851 | break; |
| 1852 | case COMP_SHORT_TX: |
| 1853 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 1854 | *status = -EREMOTEIO; |
| 1855 | else |
| 1856 | *status = 0; |
| 1857 | break; |
| 1858 | default: |
| 1859 | /* Others already handled above */ |
| 1860 | break; |
| 1861 | } |
Sarah Sharp | f444ff2 | 2011-04-05 15:53:47 -0700 | [diff] [blame] | 1862 | if (trb_comp_code == COMP_SHORT_TX) |
| 1863 | xhci_dbg(xhci, "ep %#x - asked for %d bytes, " |
| 1864 | "%d bytes untransferred\n", |
| 1865 | td->urb->ep->desc.bEndpointAddress, |
| 1866 | td->urb->transfer_buffer_length, |
| 1867 | TRB_LEN(le32_to_cpu(event->transfer_len))); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1868 | /* Fast path - was this the last TRB in the TD for this URB? */ |
| 1869 | if (event_trb == td->last_trb) { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1870 | if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) { |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1871 | td->urb->actual_length = |
| 1872 | td->urb->transfer_buffer_length - |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1873 | TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1874 | if (td->urb->transfer_buffer_length < |
| 1875 | td->urb->actual_length) { |
| 1876 | xhci_warn(xhci, "HC gave bad length " |
| 1877 | "of %d bytes left\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1878 | TRB_LEN(le32_to_cpu(event->transfer_len))); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1879 | td->urb->actual_length = 0; |
| 1880 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 1881 | *status = -EREMOTEIO; |
| 1882 | else |
| 1883 | *status = 0; |
| 1884 | } |
| 1885 | /* Don't overwrite a previously set error code */ |
| 1886 | if (*status == -EINPROGRESS) { |
| 1887 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 1888 | *status = -EREMOTEIO; |
| 1889 | else |
| 1890 | *status = 0; |
| 1891 | } |
| 1892 | } else { |
| 1893 | td->urb->actual_length = |
| 1894 | td->urb->transfer_buffer_length; |
| 1895 | /* Ignore a short packet completion if the |
| 1896 | * untransferred length was zero. |
| 1897 | */ |
| 1898 | if (*status == -EREMOTEIO) |
| 1899 | *status = 0; |
| 1900 | } |
| 1901 | } else { |
| 1902 | /* Slow path - walk the list, starting from the dequeue |
| 1903 | * pointer, to get the actual length transferred. |
| 1904 | */ |
| 1905 | td->urb->actual_length = 0; |
| 1906 | for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg; |
| 1907 | cur_trb != event_trb; |
| 1908 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1909 | if ((le32_to_cpu(cur_trb->generic.field[3]) & |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1910 | TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) && |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1911 | (le32_to_cpu(cur_trb->generic.field[3]) & |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1912 | TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK)) |
| 1913 | td->urb->actual_length += |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1914 | TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1915 | } |
| 1916 | /* If the ring didn't stop on a Link or No-op TRB, add |
| 1917 | * in the actual bytes transferred from the Normal TRB |
| 1918 | */ |
| 1919 | if (trb_comp_code != COMP_STOP_INVAL) |
| 1920 | td->urb->actual_length += |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1921 | TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) - |
| 1922 | TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 1923 | } |
| 1924 | |
| 1925 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
| 1926 | } |
| 1927 | |
| 1928 | /* |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1929 | * If this function returns an error condition, it means it got a Transfer |
| 1930 | * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address. |
| 1931 | * At this point, the host controller is probably hosed and should be reset. |
| 1932 | */ |
| 1933 | static int handle_tx_event(struct xhci_hcd *xhci, |
| 1934 | struct xhci_transfer_event *event) |
| 1935 | { |
| 1936 | struct xhci_virt_device *xdev; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1937 | struct xhci_virt_ep *ep; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1938 | struct xhci_ring *ep_ring; |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 1939 | unsigned int slot_id; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1940 | int ep_index; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1941 | struct xhci_td *td = NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1942 | dma_addr_t event_dma; |
| 1943 | struct xhci_segment *event_seg; |
| 1944 | union xhci_trb *event_trb; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1945 | struct urb *urb = NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1946 | int status = -EINPROGRESS; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1947 | struct urb_priv *urb_priv; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 1948 | struct xhci_ep_ctx *ep_ctx; |
Andiry Xu | 1a0a3b4 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 1949 | struct list_head *tmp; |
Sarah Sharp | 66d1eeb | 2009-08-27 14:35:53 -0700 | [diff] [blame] | 1950 | u32 trb_comp_code; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1951 | int ret = 0; |
Andiry Xu | 1a0a3b4 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 1952 | int td_num = 0; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1953 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1954 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 1955 | xdev = xhci->devs[slot_id]; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1956 | if (!xdev) { |
| 1957 | xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n"); |
| 1958 | return -ENODEV; |
| 1959 | } |
| 1960 | |
| 1961 | /* Endpoint ID is 1 based, our index is zero based */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1962 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1963 | ep = &xdev->eps[ep_index]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1964 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 1965 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 1966 | if (!ep_ring || |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1967 | (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == |
| 1968 | EP_STATE_DISABLED) { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1969 | xhci_err(xhci, "ERROR Transfer event for disabled endpoint " |
| 1970 | "or incorrect stream ring\n"); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1971 | return -ENODEV; |
| 1972 | } |
| 1973 | |
Andiry Xu | 1a0a3b4 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 1974 | /* Count current td numbers if ep->skip is set */ |
| 1975 | if (ep->skip) { |
| 1976 | list_for_each(tmp, &ep_ring->td_list) |
| 1977 | td_num++; |
| 1978 | } |
| 1979 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1980 | event_dma = le64_to_cpu(event->buffer); |
| 1981 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 1982 | /* Look for common error cases */ |
Sarah Sharp | 66d1eeb | 2009-08-27 14:35:53 -0700 | [diff] [blame] | 1983 | switch (trb_comp_code) { |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 1984 | /* Skip codes that require special handling depending on |
| 1985 | * transfer type |
| 1986 | */ |
| 1987 | case COMP_SUCCESS: |
| 1988 | case COMP_SHORT_TX: |
| 1989 | break; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1990 | case COMP_STOP: |
| 1991 | xhci_dbg(xhci, "Stopped on Transfer TRB\n"); |
| 1992 | break; |
| 1993 | case COMP_STOP_INVAL: |
| 1994 | xhci_dbg(xhci, "Stopped on No-op or Link TRB\n"); |
| 1995 | break; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 1996 | case COMP_STALL: |
| 1997 | xhci_warn(xhci, "WARN: Stalled endpoint\n"); |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1998 | ep->ep_state |= EP_HALTED; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 1999 | status = -EPIPE; |
| 2000 | break; |
| 2001 | case COMP_TRB_ERR: |
| 2002 | xhci_warn(xhci, "WARN: TRB error on endpoint\n"); |
| 2003 | status = -EILSEQ; |
| 2004 | break; |
Sarah Sharp | ec74e40 | 2009-11-11 10:28:36 -0800 | [diff] [blame] | 2005 | case COMP_SPLIT_ERR: |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2006 | case COMP_TX_ERR: |
| 2007 | xhci_warn(xhci, "WARN: transfer error on endpoint\n"); |
| 2008 | status = -EPROTO; |
| 2009 | break; |
Sarah Sharp | 4a73143 | 2009-07-27 12:04:32 -0700 | [diff] [blame] | 2010 | case COMP_BABBLE: |
| 2011 | xhci_warn(xhci, "WARN: babble error on endpoint\n"); |
| 2012 | status = -EOVERFLOW; |
| 2013 | break; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2014 | case COMP_DB_ERR: |
| 2015 | xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n"); |
| 2016 | status = -ENOSR; |
| 2017 | break; |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2018 | case COMP_BW_OVER: |
| 2019 | xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n"); |
| 2020 | break; |
| 2021 | case COMP_BUFF_OVER: |
| 2022 | xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n"); |
| 2023 | break; |
| 2024 | case COMP_UNDERRUN: |
| 2025 | /* |
| 2026 | * When the Isoch ring is empty, the xHC will generate |
| 2027 | * a Ring Overrun Event for IN Isoch endpoint or Ring |
| 2028 | * Underrun Event for OUT Isoch endpoint. |
| 2029 | */ |
| 2030 | xhci_dbg(xhci, "underrun event on endpoint\n"); |
| 2031 | if (!list_empty(&ep_ring->td_list)) |
| 2032 | xhci_dbg(xhci, "Underrun Event for slot %d ep %d " |
| 2033 | "still with TDs queued?\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2034 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2035 | ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2036 | goto cleanup; |
| 2037 | case COMP_OVERRUN: |
| 2038 | xhci_dbg(xhci, "overrun event on endpoint\n"); |
| 2039 | if (!list_empty(&ep_ring->td_list)) |
| 2040 | xhci_dbg(xhci, "Overrun Event for slot %d ep %d " |
| 2041 | "still with TDs queued?\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2042 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2043 | ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2044 | goto cleanup; |
Alex He | f6ba6fe | 2011-06-08 18:34:06 +0800 | [diff] [blame] | 2045 | case COMP_DEV_ERR: |
| 2046 | xhci_warn(xhci, "WARN: detect an incompatible device"); |
| 2047 | status = -EPROTO; |
| 2048 | break; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2049 | case COMP_MISSED_INT: |
| 2050 | /* |
| 2051 | * When encounter missed service error, one or more isoc tds |
| 2052 | * may be missed by xHC. |
| 2053 | * Set skip flag of the ep_ring; Complete the missed tds as |
| 2054 | * short transfer when process the ep_ring next time. |
| 2055 | */ |
| 2056 | ep->skip = true; |
| 2057 | xhci_dbg(xhci, "Miss service interval error, set skip flag\n"); |
| 2058 | goto cleanup; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2059 | default: |
Sarah Sharp | b45b506 | 2009-12-09 15:59:06 -0800 | [diff] [blame] | 2060 | if (xhci_is_vendor_info_code(xhci, trb_comp_code)) { |
Sarah Sharp | 5ad6a52 | 2009-11-11 10:28:40 -0800 | [diff] [blame] | 2061 | status = 0; |
| 2062 | break; |
| 2063 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2064 | xhci_warn(xhci, "ERROR Unknown event condition, HC probably " |
| 2065 | "busted\n"); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2066 | goto cleanup; |
| 2067 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2068 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2069 | do { |
| 2070 | /* This TRB should be in the TD at the head of this ring's |
| 2071 | * TD list. |
| 2072 | */ |
| 2073 | if (list_empty(&ep_ring->td_list)) { |
| 2074 | xhci_warn(xhci, "WARN Event TRB for slot %d ep %d " |
| 2075 | "with no TDs queued?\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2076 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2077 | ep_index); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2078 | xhci_dbg(xhci, "Event TRB with TRB type ID %u\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2079 | (unsigned int) (le32_to_cpu(event->flags) |
| 2080 | & TRB_TYPE_BITMASK)>>10); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2081 | xhci_print_trb_offsets(xhci, (union xhci_trb *) event); |
| 2082 | if (ep->skip) { |
| 2083 | ep->skip = false; |
| 2084 | xhci_dbg(xhci, "td_list is empty while skip " |
| 2085 | "flag set. Clear skip flag.\n"); |
| 2086 | } |
| 2087 | ret = 0; |
| 2088 | goto cleanup; |
| 2089 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2090 | |
Andiry Xu | 1a0a3b4 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2091 | /* We've skipped all the TDs on the ep ring when ep->skip set */ |
| 2092 | if (ep->skip && td_num == 0) { |
| 2093 | ep->skip = false; |
| 2094 | xhci_dbg(xhci, "All tds on the ep_ring skipped. " |
| 2095 | "Clear skip flag.\n"); |
| 2096 | ret = 0; |
| 2097 | goto cleanup; |
| 2098 | } |
| 2099 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2100 | td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list); |
Andiry Xu | 1a0a3b4 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2101 | if (ep->skip) |
| 2102 | td_num--; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2103 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2104 | /* Is this a TRB in the currently executing TD? */ |
| 2105 | event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue, |
| 2106 | td->last_trb, event_dma); |
Alex He | e1cf486 | 2011-06-03 15:58:25 +0800 | [diff] [blame] | 2107 | |
| 2108 | /* |
| 2109 | * Skip the Force Stopped Event. The event_trb(event_dma) of FSE |
| 2110 | * is not in the current TD pointed by ep_ring->dequeue because |
| 2111 | * that the hardware dequeue pointer still at the previous TRB |
| 2112 | * of the current TD. The previous TRB maybe a Link TD or the |
| 2113 | * last TRB of the previous TD. The command completion handle |
| 2114 | * will take care the rest. |
| 2115 | */ |
| 2116 | if (!event_seg && trb_comp_code == COMP_STOP_INVAL) { |
| 2117 | ret = 0; |
| 2118 | goto cleanup; |
| 2119 | } |
| 2120 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2121 | if (!event_seg) { |
| 2122 | if (!ep->skip || |
| 2123 | !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) { |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2124 | /* Some host controllers give a spurious |
| 2125 | * successful event after a short transfer. |
| 2126 | * Ignore it. |
| 2127 | */ |
| 2128 | if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) && |
| 2129 | ep_ring->last_td_was_short) { |
| 2130 | ep_ring->last_td_was_short = false; |
| 2131 | ret = 0; |
| 2132 | goto cleanup; |
| 2133 | } |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2134 | /* HC is busted, give up! */ |
| 2135 | xhci_err(xhci, |
| 2136 | "ERROR Transfer event TRB DMA ptr not " |
| 2137 | "part of current TD\n"); |
| 2138 | return -ESHUTDOWN; |
| 2139 | } |
| 2140 | |
| 2141 | ret = skip_isoc_td(xhci, td, event, ep, &status); |
| 2142 | goto cleanup; |
| 2143 | } |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2144 | if (trb_comp_code == COMP_SHORT_TX) |
| 2145 | ep_ring->last_td_was_short = true; |
| 2146 | else |
| 2147 | ep_ring->last_td_was_short = false; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2148 | |
| 2149 | if (ep->skip) { |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2150 | xhci_dbg(xhci, "Found td. Clear skip flag.\n"); |
| 2151 | ep->skip = false; |
| 2152 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2153 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2154 | event_trb = &event_seg->trbs[(event_dma - event_seg->dma) / |
| 2155 | sizeof(*event_trb)]; |
| 2156 | /* |
| 2157 | * No-op TRB should not trigger interrupts. |
| 2158 | * If event_trb is a no-op TRB, it means the |
| 2159 | * corresponding TD has been cancelled. Just ignore |
| 2160 | * the TD. |
| 2161 | */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2162 | if ((le32_to_cpu(event_trb->generic.field[3]) |
| 2163 | & TRB_TYPE_BITMASK) |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2164 | == TRB_TYPE(TRB_TR_NOOP)) { |
| 2165 | xhci_dbg(xhci, |
| 2166 | "event_trb is a no-op TRB. Skip it\n"); |
| 2167 | goto cleanup; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2168 | } |
| 2169 | |
| 2170 | /* Now update the urb's actual_length and give back to |
| 2171 | * the core |
| 2172 | */ |
| 2173 | if (usb_endpoint_xfer_control(&td->urb->ep->desc)) |
| 2174 | ret = process_ctrl_td(xhci, td, event_trb, event, ep, |
| 2175 | &status); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2176 | else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc)) |
| 2177 | ret = process_isoc_td(xhci, td, event_trb, event, ep, |
| 2178 | &status); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2179 | else |
| 2180 | ret = process_bulk_intr_td(xhci, td, event_trb, event, |
| 2181 | ep, &status); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 2182 | |
| 2183 | cleanup: |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2184 | /* |
| 2185 | * Do not update event ring dequeue pointer if ep->skip is set. |
| 2186 | * Will roll back to continue process missed tds. |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 2187 | */ |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2188 | if (trb_comp_code == COMP_MISSED_INT || !ep->skip) { |
| 2189 | inc_deq(xhci, xhci->event_ring, true); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2190 | } |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2191 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2192 | if (ret) { |
| 2193 | urb = td->urb; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2194 | urb_priv = urb->hcpriv; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2195 | /* Leave the TD around for the reset endpoint function |
| 2196 | * to use(but only if it's not a control endpoint, |
| 2197 | * since we already queued the Set TR dequeue pointer |
| 2198 | * command for stalled control endpoints). |
| 2199 | */ |
| 2200 | if (usb_endpoint_xfer_control(&urb->ep->desc) || |
| 2201 | (trb_comp_code != COMP_STALL && |
| 2202 | trb_comp_code != COMP_BABBLE)) |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2203 | xhci_urb_free_priv(xhci, urb_priv); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2204 | |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 2205 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
Sarah Sharp | f444ff2 | 2011-04-05 15:53:47 -0700 | [diff] [blame] | 2206 | if ((urb->actual_length != urb->transfer_buffer_length && |
| 2207 | (urb->transfer_flags & |
| 2208 | URB_SHORT_NOT_OK)) || |
| 2209 | status != 0) |
| 2210 | xhci_dbg(xhci, "Giveback URB %p, len = %d, " |
| 2211 | "expected = %x, status = %d\n", |
| 2212 | urb, urb->actual_length, |
| 2213 | urb->transfer_buffer_length, |
| 2214 | status); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2215 | spin_unlock(&xhci->lock); |
Sarah Sharp | b3df3f9 | 2011-06-15 19:57:46 -0700 | [diff] [blame] | 2216 | /* EHCI, UHCI, and OHCI always unconditionally set the |
| 2217 | * urb->status of an isochronous endpoint to 0. |
| 2218 | */ |
| 2219 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) |
| 2220 | status = 0; |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 2221 | usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2222 | spin_lock(&xhci->lock); |
| 2223 | } |
| 2224 | |
| 2225 | /* |
| 2226 | * If ep->skip is set, it means there are missed tds on the |
| 2227 | * endpoint ring need to take care of. |
| 2228 | * Process them as short transfer until reach the td pointed by |
| 2229 | * the event. |
| 2230 | */ |
| 2231 | } while (ep->skip && trb_comp_code != COMP_MISSED_INT); |
| 2232 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2233 | return 0; |
| 2234 | } |
| 2235 | |
| 2236 | /* |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2237 | * This function handles all OS-owned events on the event ring. It may drop |
| 2238 | * xhci->lock between event processing (e.g. to pass up port status changes). |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2239 | * Returns >0 for "possibly more events to process" (caller should call again), |
| 2240 | * otherwise 0 if done. In future, <0 returns should indicate error code. |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2241 | */ |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2242 | static int xhci_handle_event(struct xhci_hcd *xhci) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2243 | { |
| 2244 | union xhci_trb *event; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2245 | int update_ptrs = 1; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2246 | int ret; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2247 | |
| 2248 | if (!xhci->event_ring || !xhci->event_ring->dequeue) { |
| 2249 | xhci->error_bitmask |= 1 << 1; |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2250 | return 0; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2251 | } |
| 2252 | |
| 2253 | event = xhci->event_ring->dequeue; |
| 2254 | /* Does the HC or OS own the TRB? */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2255 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) != |
| 2256 | xhci->event_ring->cycle_state) { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2257 | xhci->error_bitmask |= 1 << 2; |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2258 | return 0; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2259 | } |
| 2260 | |
Matt Evans | 92a3da4 | 2011-03-29 13:40:51 +1100 | [diff] [blame] | 2261 | /* |
| 2262 | * Barrier between reading the TRB_CYCLE (valid) flag above and any |
| 2263 | * speculative reads of the event's flags/data below. |
| 2264 | */ |
| 2265 | rmb(); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2266 | /* FIXME: Handle more event types. */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2267 | switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2268 | case TRB_TYPE(TRB_COMPLETION): |
| 2269 | handle_cmd_completion(xhci, &event->event_cmd); |
| 2270 | break; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2271 | case TRB_TYPE(TRB_PORT_STATUS): |
| 2272 | handle_port_status(xhci, event); |
| 2273 | update_ptrs = 0; |
| 2274 | break; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2275 | case TRB_TYPE(TRB_TRANSFER): |
| 2276 | ret = handle_tx_event(xhci, &event->trans_event); |
| 2277 | if (ret < 0) |
| 2278 | xhci->error_bitmask |= 1 << 9; |
| 2279 | else |
| 2280 | update_ptrs = 0; |
| 2281 | break; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2282 | default: |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2283 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >= |
| 2284 | TRB_TYPE(48)) |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 2285 | handle_vendor_event(xhci, event); |
| 2286 | else |
| 2287 | xhci->error_bitmask |= 1 << 3; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2288 | } |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 2289 | /* Any of the above functions may drop and re-acquire the lock, so check |
| 2290 | * to make sure a watchdog timer didn't mark the host as non-responsive. |
| 2291 | */ |
| 2292 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
| 2293 | xhci_dbg(xhci, "xHCI host dying, returning from " |
| 2294 | "event handler.\n"); |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2295 | return 0; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 2296 | } |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2297 | |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2298 | if (update_ptrs) |
| 2299 | /* Update SW event ring dequeue pointer */ |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2300 | inc_deq(xhci, xhci->event_ring, true); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2301 | |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2302 | /* Are there more items on the event ring? Caller will call us again to |
| 2303 | * check. |
| 2304 | */ |
| 2305 | return 1; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2306 | } |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2307 | |
| 2308 | /* |
| 2309 | * xHCI spec says we can get an interrupt, and if the HC has an error condition, |
| 2310 | * we might get bad data out of the event ring. Section 4.10.2.7 has a list of |
| 2311 | * indicators of an event TRB error, but we check the status *first* to be safe. |
| 2312 | */ |
| 2313 | irqreturn_t xhci_irq(struct usb_hcd *hcd) |
| 2314 | { |
| 2315 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2316 | u32 status; |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2317 | union xhci_trb *trb; |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2318 | u64 temp_64; |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2319 | union xhci_trb *event_ring_deq; |
| 2320 | dma_addr_t deq; |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2321 | |
| 2322 | spin_lock(&xhci->lock); |
| 2323 | trb = xhci->event_ring->dequeue; |
| 2324 | /* Check if the xHC generated the interrupt, or the irq is shared */ |
Sarah Sharp | 27e0dd4 | 2010-07-29 22:12:43 -0700 | [diff] [blame] | 2325 | status = xhci_readl(xhci, &xhci->op_regs->status); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2326 | if (status == 0xffffffff) |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2327 | goto hw_died; |
| 2328 | |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2329 | if (!(status & STS_EINT)) { |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2330 | spin_unlock(&xhci->lock); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2331 | return IRQ_NONE; |
| 2332 | } |
Sarah Sharp | 27e0dd4 | 2010-07-29 22:12:43 -0700 | [diff] [blame] | 2333 | if (status & STS_FATAL) { |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2334 | xhci_warn(xhci, "WARNING: Host System Error\n"); |
| 2335 | xhci_halt(xhci); |
| 2336 | hw_died: |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2337 | spin_unlock(&xhci->lock); |
| 2338 | return -ESHUTDOWN; |
| 2339 | } |
| 2340 | |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2341 | /* |
| 2342 | * Clear the op reg interrupt status first, |
| 2343 | * so we can receive interrupts from other MSI-X interrupters. |
| 2344 | * Write 1 to clear the interrupt status. |
| 2345 | */ |
Sarah Sharp | 27e0dd4 | 2010-07-29 22:12:43 -0700 | [diff] [blame] | 2346 | status |= STS_EINT; |
| 2347 | xhci_writel(xhci, status, &xhci->op_regs->status); |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2348 | /* FIXME when MSI-X is supported and there are multiple vectors */ |
| 2349 | /* Clear the MSI-X event interrupt status */ |
| 2350 | |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2351 | if (hcd->irq != -1) { |
| 2352 | u32 irq_pending; |
| 2353 | /* Acknowledge the PCI interrupt */ |
| 2354 | irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending); |
| 2355 | irq_pending |= 0x3; |
| 2356 | xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending); |
| 2357 | } |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2358 | |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2359 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2360 | xhci_dbg(xhci, "xHCI dying, ignoring interrupt. " |
| 2361 | "Shouldn't IRQs be disabled?\n"); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2362 | /* Clear the event handler busy flag (RW1C); |
| 2363 | * the event ring should be empty. |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2364 | */ |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2365 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
| 2366 | xhci_write_64(xhci, temp_64 | ERST_EHB, |
| 2367 | &xhci->ir_set->erst_dequeue); |
| 2368 | spin_unlock(&xhci->lock); |
| 2369 | |
| 2370 | return IRQ_HANDLED; |
| 2371 | } |
| 2372 | |
| 2373 | event_ring_deq = xhci->event_ring->dequeue; |
| 2374 | /* FIXME this should be a delayed service routine |
| 2375 | * that clears the EHB. |
| 2376 | */ |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2377 | while (xhci_handle_event(xhci) > 0) {} |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2378 | |
| 2379 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
| 2380 | /* If necessary, update the HW's version of the event ring deq ptr. */ |
| 2381 | if (event_ring_deq != xhci->event_ring->dequeue) { |
| 2382 | deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, |
| 2383 | xhci->event_ring->dequeue); |
| 2384 | if (deq == 0) |
| 2385 | xhci_warn(xhci, "WARN something wrong with SW event " |
| 2386 | "ring dequeue ptr.\n"); |
| 2387 | /* Update HC event ring dequeue pointer */ |
| 2388 | temp_64 &= ERST_PTR_MASK; |
| 2389 | temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK); |
| 2390 | } |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2391 | |
| 2392 | /* Clear the event handler busy flag (RW1C); event ring is empty. */ |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2393 | temp_64 |= ERST_EHB; |
| 2394 | xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue); |
| 2395 | |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2396 | spin_unlock(&xhci->lock); |
| 2397 | |
| 2398 | return IRQ_HANDLED; |
| 2399 | } |
| 2400 | |
| 2401 | irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd) |
| 2402 | { |
| 2403 | irqreturn_t ret; |
Sarah Sharp | b320937 | 2011-03-07 11:24:07 -0800 | [diff] [blame] | 2404 | struct xhci_hcd *xhci; |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2405 | |
Sarah Sharp | b320937 | 2011-03-07 11:24:07 -0800 | [diff] [blame] | 2406 | xhci = hcd_to_xhci(hcd); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2407 | set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags); |
Sarah Sharp | b320937 | 2011-03-07 11:24:07 -0800 | [diff] [blame] | 2408 | if (xhci->shared_hcd) |
| 2409 | set_bit(HCD_FLAG_SAW_IRQ, &xhci->shared_hcd->flags); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2410 | |
| 2411 | ret = xhci_irq(hcd); |
| 2412 | |
| 2413 | return ret; |
| 2414 | } |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2415 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2416 | /**** Endpoint Ring Operations ****/ |
| 2417 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2418 | /* |
| 2419 | * Generic function for queueing a TRB on a ring. |
| 2420 | * The caller must have checked to make sure there's room on the ring. |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 2421 | * |
| 2422 | * @more_trbs_coming: Will you enqueue more TRBs before calling |
| 2423 | * prepare_transfer()? |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2424 | */ |
| 2425 | static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2426 | bool consumer, bool more_trbs_coming, bool isoc, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2427 | u32 field1, u32 field2, u32 field3, u32 field4) |
| 2428 | { |
| 2429 | struct xhci_generic_trb *trb; |
| 2430 | |
| 2431 | trb = &ring->enqueue->generic; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2432 | trb->field[0] = cpu_to_le32(field1); |
| 2433 | trb->field[1] = cpu_to_le32(field2); |
| 2434 | trb->field[2] = cpu_to_le32(field3); |
| 2435 | trb->field[3] = cpu_to_le32(field4); |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2436 | inc_enq(xhci, ring, consumer, more_trbs_coming, isoc); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2437 | } |
| 2438 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2439 | /* |
| 2440 | * Does various checks on the endpoint ring, and makes it ready to queue num_trbs. |
| 2441 | * FIXME allocate segments if the ring is full. |
| 2442 | */ |
| 2443 | static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2444 | u32 ep_state, unsigned int num_trbs, bool isoc, gfp_t mem_flags) |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2445 | { |
| 2446 | /* Make sure the endpoint has been added to xHC schedule */ |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2447 | switch (ep_state) { |
| 2448 | case EP_STATE_DISABLED: |
| 2449 | /* |
| 2450 | * USB core changed config/interfaces without notifying us, |
| 2451 | * or hardware is reporting the wrong state. |
| 2452 | */ |
| 2453 | xhci_warn(xhci, "WARN urb submitted to disabled ep\n"); |
| 2454 | return -ENOENT; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2455 | case EP_STATE_ERROR: |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 2456 | xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n"); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2457 | /* FIXME event handling code for error needs to clear it */ |
| 2458 | /* XXX not sure if this should be -ENOENT or not */ |
| 2459 | return -EINVAL; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 2460 | case EP_STATE_HALTED: |
| 2461 | xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n"); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2462 | case EP_STATE_STOPPED: |
| 2463 | case EP_STATE_RUNNING: |
| 2464 | break; |
| 2465 | default: |
| 2466 | xhci_err(xhci, "ERROR unknown endpoint state for ep\n"); |
| 2467 | /* |
| 2468 | * FIXME issue Configure Endpoint command to try to get the HC |
| 2469 | * back into a known state. |
| 2470 | */ |
| 2471 | return -EINVAL; |
| 2472 | } |
| 2473 | if (!room_on_ring(xhci, ep_ring, num_trbs)) { |
| 2474 | /* FIXME allocate more room */ |
| 2475 | xhci_err(xhci, "ERROR no room on ep ring\n"); |
| 2476 | return -ENOMEM; |
| 2477 | } |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2478 | |
| 2479 | if (enqueue_is_link_trb(ep_ring)) { |
| 2480 | struct xhci_ring *ring = ep_ring; |
| 2481 | union xhci_trb *next; |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2482 | |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2483 | next = ring->enqueue; |
| 2484 | |
| 2485 | while (last_trb(xhci, ring, ring->enq_seg, next)) { |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2486 | /* If we're not dealing with 0.95 hardware or isoc rings |
| 2487 | * on AMD 0.96 host, clear the chain bit. |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2488 | */ |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2489 | if (!xhci_link_trb_quirk(xhci) && !(isoc && |
| 2490 | (xhci->quirks & XHCI_AMD_0x96_HOST))) |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2491 | next->link.control &= cpu_to_le32(~TRB_CHAIN); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2492 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2493 | next->link.control |= cpu_to_le32(TRB_CHAIN); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2494 | |
| 2495 | wmb(); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2496 | next->link.control ^= cpu_to_le32((u32) TRB_CYCLE); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2497 | |
| 2498 | /* Toggle the cycle bit after the last ring segment. */ |
| 2499 | if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) { |
| 2500 | ring->cycle_state = (ring->cycle_state ? 0 : 1); |
| 2501 | if (!in_interrupt()) { |
| 2502 | xhci_dbg(xhci, "queue_trb: Toggle cycle " |
| 2503 | "state for ring %p = %i\n", |
| 2504 | ring, (unsigned int)ring->cycle_state); |
| 2505 | } |
| 2506 | } |
| 2507 | ring->enq_seg = ring->enq_seg->next; |
| 2508 | ring->enqueue = ring->enq_seg->trbs; |
| 2509 | next = ring->enqueue; |
| 2510 | } |
| 2511 | } |
| 2512 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2513 | return 0; |
| 2514 | } |
| 2515 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2516 | static int prepare_transfer(struct xhci_hcd *xhci, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2517 | struct xhci_virt_device *xdev, |
| 2518 | unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2519 | unsigned int stream_id, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2520 | unsigned int num_trbs, |
| 2521 | struct urb *urb, |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2522 | unsigned int td_index, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2523 | bool isoc, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2524 | gfp_t mem_flags) |
| 2525 | { |
| 2526 | int ret; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2527 | struct urb_priv *urb_priv; |
| 2528 | struct xhci_td *td; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2529 | struct xhci_ring *ep_ring; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2530 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2531 | |
| 2532 | ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id); |
| 2533 | if (!ep_ring) { |
| 2534 | xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n", |
| 2535 | stream_id); |
| 2536 | return -EINVAL; |
| 2537 | } |
| 2538 | |
| 2539 | ret = prepare_ring(xhci, ep_ring, |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2540 | le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2541 | num_trbs, isoc, mem_flags); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2542 | if (ret) |
| 2543 | return ret; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2544 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2545 | urb_priv = urb->hcpriv; |
| 2546 | td = urb_priv->td[td_index]; |
| 2547 | |
| 2548 | INIT_LIST_HEAD(&td->td_list); |
| 2549 | INIT_LIST_HEAD(&td->cancelled_td_list); |
| 2550 | |
| 2551 | if (td_index == 0) { |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 2552 | ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb); |
Sarah Sharp | e0a4518 | 2011-07-22 14:34:34 -0700 | [diff] [blame] | 2553 | if (unlikely(ret)) |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2554 | return ret; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2555 | } |
| 2556 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2557 | td->urb = urb; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2558 | /* Add this TD to the tail of the endpoint ring's TD list */ |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2559 | list_add_tail(&td->td_list, &ep_ring->td_list); |
| 2560 | td->start_seg = ep_ring->enq_seg; |
| 2561 | td->first_trb = ep_ring->enqueue; |
| 2562 | |
| 2563 | urb_priv->td[td_index] = td; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2564 | |
| 2565 | return 0; |
| 2566 | } |
| 2567 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2568 | static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2569 | { |
| 2570 | int num_sgs, num_trbs, running_total, temp, i; |
| 2571 | struct scatterlist *sg; |
| 2572 | |
| 2573 | sg = NULL; |
Clemens Ladisch | 766b8a7 | 2011-12-03 23:41:31 +0100 | [diff] [blame] | 2574 | num_sgs = urb->num_mapped_sgs; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2575 | temp = urb->transfer_buffer_length; |
| 2576 | |
| 2577 | xhci_dbg(xhci, "count sg list trbs: \n"); |
| 2578 | num_trbs = 0; |
Matthew Wilcox | 910f8d0 | 2010-05-01 12:20:01 -0600 | [diff] [blame] | 2579 | for_each_sg(urb->sg, sg, num_sgs, i) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2580 | unsigned int previous_total_trbs = num_trbs; |
| 2581 | unsigned int len = sg_dma_len(sg); |
| 2582 | |
| 2583 | /* Scatter gather list entries may cross 64KB boundaries */ |
| 2584 | running_total = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2585 | (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1)); |
Paul Zimmerman | 5807795 | 2011-02-12 14:07:20 -0800 | [diff] [blame] | 2586 | running_total &= TRB_MAX_BUFF_SIZE - 1; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2587 | if (running_total != 0) |
| 2588 | num_trbs++; |
| 2589 | |
| 2590 | /* How many more 64KB chunks to transfer, how many more TRBs? */ |
Paul Zimmerman | bcd2fde | 2011-02-12 14:07:57 -0800 | [diff] [blame] | 2591 | while (running_total < sg_dma_len(sg) && running_total < temp) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2592 | num_trbs++; |
| 2593 | running_total += TRB_MAX_BUFF_SIZE; |
| 2594 | } |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 2595 | xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n", |
| 2596 | i, (unsigned long long)sg_dma_address(sg), |
| 2597 | len, len, num_trbs - previous_total_trbs); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2598 | |
| 2599 | len = min_t(int, len, temp); |
| 2600 | temp -= len; |
| 2601 | if (temp == 0) |
| 2602 | break; |
| 2603 | } |
| 2604 | xhci_dbg(xhci, "\n"); |
| 2605 | if (!in_interrupt()) |
Andiry Xu | f2c565e | 2010-12-20 17:12:24 +0800 | [diff] [blame] | 2606 | xhci_dbg(xhci, "ep %#x - urb len = %d, sglist used, " |
| 2607 | "num_trbs = %d\n", |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2608 | urb->ep->desc.bEndpointAddress, |
| 2609 | urb->transfer_buffer_length, |
| 2610 | num_trbs); |
| 2611 | return num_trbs; |
| 2612 | } |
| 2613 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2614 | static void check_trb_math(struct urb *urb, int num_trbs, int running_total) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2615 | { |
| 2616 | if (num_trbs != 0) |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2617 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of " |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2618 | "TRBs, %d left\n", __func__, |
| 2619 | urb->ep->desc.bEndpointAddress, num_trbs); |
| 2620 | if (running_total != urb->transfer_buffer_length) |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2621 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, " |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2622 | "queued %#x (%d), asked for %#x (%d)\n", |
| 2623 | __func__, |
| 2624 | urb->ep->desc.bEndpointAddress, |
| 2625 | running_total, running_total, |
| 2626 | urb->transfer_buffer_length, |
| 2627 | urb->transfer_buffer_length); |
| 2628 | } |
| 2629 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2630 | static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2631 | unsigned int ep_index, unsigned int stream_id, int start_cycle, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 2632 | struct xhci_generic_trb *start_trb) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2633 | { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2634 | /* |
| 2635 | * Pass all the TRBs to the hardware at once and make sure this write |
| 2636 | * isn't reordered. |
| 2637 | */ |
| 2638 | wmb(); |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 2639 | if (start_cycle) |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2640 | start_trb->field[3] |= cpu_to_le32(start_cycle); |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 2641 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2642 | start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE); |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 2643 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2644 | } |
| 2645 | |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2646 | /* |
| 2647 | * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt |
| 2648 | * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD |
| 2649 | * (comprised of sg list entries) can take several service intervals to |
| 2650 | * transmit. |
| 2651 | */ |
| 2652 | int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 2653 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 2654 | { |
| 2655 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, |
| 2656 | xhci->devs[slot_id]->out_ctx, ep_index); |
| 2657 | int xhci_interval; |
| 2658 | int ep_interval; |
| 2659 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2660 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2661 | ep_interval = urb->interval; |
| 2662 | /* Convert to microframes */ |
| 2663 | if (urb->dev->speed == USB_SPEED_LOW || |
| 2664 | urb->dev->speed == USB_SPEED_FULL) |
| 2665 | ep_interval *= 8; |
| 2666 | /* FIXME change this to a warning and a suggestion to use the new API |
| 2667 | * to set the polling interval (once the API is added). |
| 2668 | */ |
| 2669 | if (xhci_interval != ep_interval) { |
Andiry Xu | 7961acd | 2010-12-20 17:14:20 +0800 | [diff] [blame] | 2670 | if (printk_ratelimit()) |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2671 | dev_dbg(&urb->dev->dev, "Driver uses different interval" |
| 2672 | " (%d microframe%s) than xHCI " |
| 2673 | "(%d microframe%s)\n", |
| 2674 | ep_interval, |
| 2675 | ep_interval == 1 ? "" : "s", |
| 2676 | xhci_interval, |
| 2677 | xhci_interval == 1 ? "" : "s"); |
| 2678 | urb->interval = xhci_interval; |
| 2679 | /* Convert back to frames for LS/FS devices */ |
| 2680 | if (urb->dev->speed == USB_SPEED_LOW || |
| 2681 | urb->dev->speed == USB_SPEED_FULL) |
| 2682 | urb->interval /= 8; |
| 2683 | } |
| 2684 | return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index); |
| 2685 | } |
| 2686 | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 2687 | /* |
| 2688 | * The TD size is the number of bytes remaining in the TD (including this TRB), |
| 2689 | * right shifted by 10. |
| 2690 | * It must fit in bits 21:17, so it can't be bigger than 31. |
| 2691 | */ |
| 2692 | static u32 xhci_td_remainder(unsigned int remainder) |
| 2693 | { |
| 2694 | u32 max = (1 << (21 - 17 + 1)) - 1; |
| 2695 | |
| 2696 | if ((remainder >> 10) >= max) |
| 2697 | return max << 17; |
| 2698 | else |
| 2699 | return (remainder >> 10) << 17; |
| 2700 | } |
| 2701 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2702 | /* |
| 2703 | * For xHCI 1.0 host controllers, TD size is the number of packets remaining in |
| 2704 | * the TD (*not* including this TRB). |
| 2705 | * |
| 2706 | * Total TD packet count = total_packet_count = |
| 2707 | * roundup(TD size in bytes / wMaxPacketSize) |
| 2708 | * |
| 2709 | * Packets transferred up to and including this TRB = packets_transferred = |
| 2710 | * rounddown(total bytes transferred including this TRB / wMaxPacketSize) |
| 2711 | * |
| 2712 | * TD size = total_packet_count - packets_transferred |
| 2713 | * |
| 2714 | * It must fit in bits 21:17, so it can't be bigger than 31. |
| 2715 | */ |
| 2716 | |
| 2717 | static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len, |
| 2718 | unsigned int total_packet_count, struct urb *urb) |
| 2719 | { |
| 2720 | int packets_transferred; |
| 2721 | |
Sarah Sharp | f1d4422 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 2722 | /* One TRB with a zero-length data packet. */ |
| 2723 | if (running_total == 0 && trb_buff_len == 0) |
| 2724 | return 0; |
| 2725 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2726 | /* All the TRB queueing functions don't count the current TRB in |
| 2727 | * running_total. |
| 2728 | */ |
| 2729 | packets_transferred = (running_total + trb_buff_len) / |
| 2730 | le16_to_cpu(urb->ep->desc.wMaxPacketSize); |
| 2731 | |
| 2732 | return xhci_td_remainder(total_packet_count - packets_transferred); |
| 2733 | } |
| 2734 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2735 | static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2736 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 2737 | { |
| 2738 | struct xhci_ring *ep_ring; |
| 2739 | unsigned int num_trbs; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2740 | struct urb_priv *urb_priv; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2741 | struct xhci_td *td; |
| 2742 | struct scatterlist *sg; |
| 2743 | int num_sgs; |
| 2744 | int trb_buff_len, this_sg_len, running_total; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2745 | unsigned int total_packet_count; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2746 | bool first_trb; |
| 2747 | u64 addr; |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 2748 | bool more_trbs_coming; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2749 | |
| 2750 | struct xhci_generic_trb *start_trb; |
| 2751 | int start_cycle; |
| 2752 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2753 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 2754 | if (!ep_ring) |
| 2755 | return -EINVAL; |
| 2756 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2757 | num_trbs = count_sg_trbs_needed(xhci, urb); |
Clemens Ladisch | 766b8a7 | 2011-12-03 23:41:31 +0100 | [diff] [blame] | 2758 | num_sgs = urb->num_mapped_sgs; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2759 | total_packet_count = roundup(urb->transfer_buffer_length, |
| 2760 | le16_to_cpu(urb->ep->desc.wMaxPacketSize)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2761 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2762 | trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id], |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2763 | ep_index, urb->stream_id, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2764 | num_trbs, urb, 0, false, mem_flags); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2765 | if (trb_buff_len < 0) |
| 2766 | return trb_buff_len; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2767 | |
| 2768 | urb_priv = urb->hcpriv; |
| 2769 | td = urb_priv->td[0]; |
| 2770 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2771 | /* |
| 2772 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 2773 | * until we've finished creating all the other TRBs. The ring's cycle |
| 2774 | * state may change as we enqueue the other TRBs, so save it too. |
| 2775 | */ |
| 2776 | start_trb = &ep_ring->enqueue->generic; |
| 2777 | start_cycle = ep_ring->cycle_state; |
| 2778 | |
| 2779 | running_total = 0; |
| 2780 | /* |
| 2781 | * How much data is in the first TRB? |
| 2782 | * |
| 2783 | * There are three forces at work for TRB buffer pointers and lengths: |
| 2784 | * 1. We don't want to walk off the end of this sg-list entry buffer. |
| 2785 | * 2. The transfer length that the driver requested may be smaller than |
| 2786 | * the amount of memory allocated for this scatter-gather list. |
| 2787 | * 3. TRBs buffers can't cross 64KB boundaries. |
| 2788 | */ |
Matthew Wilcox | 910f8d0 | 2010-05-01 12:20:01 -0600 | [diff] [blame] | 2789 | sg = urb->sg; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2790 | addr = (u64) sg_dma_address(sg); |
| 2791 | this_sg_len = sg_dma_len(sg); |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2792 | trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2793 | trb_buff_len = min_t(int, trb_buff_len, this_sg_len); |
| 2794 | if (trb_buff_len > urb->transfer_buffer_length) |
| 2795 | trb_buff_len = urb->transfer_buffer_length; |
| 2796 | xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n", |
| 2797 | trb_buff_len); |
| 2798 | |
| 2799 | first_trb = true; |
| 2800 | /* Queue the first TRB, even if it's zero-length */ |
| 2801 | do { |
| 2802 | u32 field = 0; |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 2803 | u32 length_field = 0; |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 2804 | u32 remainder = 0; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2805 | |
| 2806 | /* Don't change the cycle bit of the first TRB until later */ |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 2807 | if (first_trb) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2808 | first_trb = false; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 2809 | if (start_cycle == 0) |
| 2810 | field |= 0x1; |
| 2811 | } else |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2812 | field |= ep_ring->cycle_state; |
| 2813 | |
| 2814 | /* Chain all the TRBs together; clear the chain bit in the last |
| 2815 | * TRB to indicate it's the last TRB in the chain. |
| 2816 | */ |
| 2817 | if (num_trbs > 1) { |
| 2818 | field |= TRB_CHAIN; |
| 2819 | } else { |
| 2820 | /* FIXME - add check for ZERO_PACKET flag before this */ |
| 2821 | td->last_trb = ep_ring->enqueue; |
| 2822 | field |= TRB_IOC; |
| 2823 | } |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 2824 | |
| 2825 | /* Only set interrupt on short packet for IN endpoints */ |
| 2826 | if (usb_urb_dir_in(urb)) |
| 2827 | field |= TRB_ISP; |
| 2828 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2829 | xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), " |
| 2830 | "64KB boundary at %#x, end dma = %#x\n", |
| 2831 | (unsigned int) addr, trb_buff_len, trb_buff_len, |
| 2832 | (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1), |
| 2833 | (unsigned int) addr + trb_buff_len); |
| 2834 | if (TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2835 | (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2836 | xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n"); |
| 2837 | xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n", |
| 2838 | (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1), |
| 2839 | (unsigned int) addr + trb_buff_len); |
| 2840 | } |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2841 | |
| 2842 | /* Set the TRB length, TD size, and interrupter fields. */ |
| 2843 | if (xhci->hci_version < 0x100) { |
| 2844 | remainder = xhci_td_remainder( |
| 2845 | urb->transfer_buffer_length - |
| 2846 | running_total); |
| 2847 | } else { |
| 2848 | remainder = xhci_v1_0_td_remainder(running_total, |
| 2849 | trb_buff_len, total_packet_count, urb); |
| 2850 | } |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 2851 | length_field = TRB_LEN(trb_buff_len) | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 2852 | remainder | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 2853 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2854 | |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 2855 | if (num_trbs > 1) |
| 2856 | more_trbs_coming = true; |
| 2857 | else |
| 2858 | more_trbs_coming = false; |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2859 | queue_trb(xhci, ep_ring, false, more_trbs_coming, false, |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 2860 | lower_32_bits(addr), |
| 2861 | upper_32_bits(addr), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 2862 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 2863 | field | TRB_TYPE(TRB_NORMAL)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2864 | --num_trbs; |
| 2865 | running_total += trb_buff_len; |
| 2866 | |
| 2867 | /* Calculate length for next transfer -- |
| 2868 | * Are we done queueing all the TRBs for this sg entry? |
| 2869 | */ |
| 2870 | this_sg_len -= trb_buff_len; |
| 2871 | if (this_sg_len == 0) { |
| 2872 | --num_sgs; |
| 2873 | if (num_sgs == 0) |
| 2874 | break; |
| 2875 | sg = sg_next(sg); |
| 2876 | addr = (u64) sg_dma_address(sg); |
| 2877 | this_sg_len = sg_dma_len(sg); |
| 2878 | } else { |
| 2879 | addr += trb_buff_len; |
| 2880 | } |
| 2881 | |
| 2882 | trb_buff_len = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2883 | (addr & (TRB_MAX_BUFF_SIZE - 1)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2884 | trb_buff_len = min_t(int, trb_buff_len, this_sg_len); |
| 2885 | if (running_total + trb_buff_len > urb->transfer_buffer_length) |
| 2886 | trb_buff_len = |
| 2887 | urb->transfer_buffer_length - running_total; |
| 2888 | } while (running_total < urb->transfer_buffer_length); |
| 2889 | |
| 2890 | check_trb_math(urb, num_trbs, running_total); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2891 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 2892 | start_cycle, start_trb); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2893 | return 0; |
| 2894 | } |
| 2895 | |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2896 | /* This is very similar to what ehci-q.c qtd_fill() does */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2897 | int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2898 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 2899 | { |
| 2900 | struct xhci_ring *ep_ring; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2901 | struct urb_priv *urb_priv; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2902 | struct xhci_td *td; |
| 2903 | int num_trbs; |
| 2904 | struct xhci_generic_trb *start_trb; |
| 2905 | bool first_trb; |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 2906 | bool more_trbs_coming; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2907 | int start_cycle; |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 2908 | u32 field, length_field; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2909 | |
| 2910 | int running_total, trb_buff_len, ret; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2911 | unsigned int total_packet_count; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2912 | u64 addr; |
| 2913 | |
Alan Stern | ff9c895 | 2010-04-02 13:27:28 -0400 | [diff] [blame] | 2914 | if (urb->num_sgs) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2915 | return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index); |
| 2916 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2917 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 2918 | if (!ep_ring) |
| 2919 | return -EINVAL; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2920 | |
| 2921 | num_trbs = 0; |
| 2922 | /* How much data is (potentially) left before the 64KB boundary? */ |
| 2923 | running_total = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2924 | (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1)); |
Paul Zimmerman | 5807795 | 2011-02-12 14:07:20 -0800 | [diff] [blame] | 2925 | running_total &= TRB_MAX_BUFF_SIZE - 1; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2926 | |
| 2927 | /* If there's some data on this 64KB chunk, or we have to send a |
| 2928 | * zero-length transfer, we need at least one TRB |
| 2929 | */ |
| 2930 | if (running_total != 0 || urb->transfer_buffer_length == 0) |
| 2931 | num_trbs++; |
| 2932 | /* How many more 64KB chunks to transfer, how many more TRBs? */ |
| 2933 | while (running_total < urb->transfer_buffer_length) { |
| 2934 | num_trbs++; |
| 2935 | running_total += TRB_MAX_BUFF_SIZE; |
| 2936 | } |
| 2937 | /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */ |
| 2938 | |
| 2939 | if (!in_interrupt()) |
Andiry Xu | f2c565e | 2010-12-20 17:12:24 +0800 | [diff] [blame] | 2940 | xhci_dbg(xhci, "ep %#x - urb len = %#x (%d), " |
| 2941 | "addr = %#llx, num_trbs = %d\n", |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2942 | urb->ep->desc.bEndpointAddress, |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2943 | urb->transfer_buffer_length, |
| 2944 | urb->transfer_buffer_length, |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 2945 | (unsigned long long)urb->transfer_dma, |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2946 | num_trbs); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2947 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2948 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
| 2949 | ep_index, urb->stream_id, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2950 | num_trbs, urb, 0, false, mem_flags); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2951 | if (ret < 0) |
| 2952 | return ret; |
| 2953 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2954 | urb_priv = urb->hcpriv; |
| 2955 | td = urb_priv->td[0]; |
| 2956 | |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2957 | /* |
| 2958 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 2959 | * until we've finished creating all the other TRBs. The ring's cycle |
| 2960 | * state may change as we enqueue the other TRBs, so save it too. |
| 2961 | */ |
| 2962 | start_trb = &ep_ring->enqueue->generic; |
| 2963 | start_cycle = ep_ring->cycle_state; |
| 2964 | |
| 2965 | running_total = 0; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2966 | total_packet_count = roundup(urb->transfer_buffer_length, |
| 2967 | le16_to_cpu(urb->ep->desc.wMaxPacketSize)); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2968 | /* How much data is in the first TRB? */ |
| 2969 | addr = (u64) urb->transfer_dma; |
| 2970 | trb_buff_len = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2971 | (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1)); |
| 2972 | if (trb_buff_len > urb->transfer_buffer_length) |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2973 | trb_buff_len = urb->transfer_buffer_length; |
| 2974 | |
| 2975 | first_trb = true; |
| 2976 | |
| 2977 | /* Queue the first TRB, even if it's zero-length */ |
| 2978 | do { |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 2979 | u32 remainder = 0; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2980 | field = 0; |
| 2981 | |
| 2982 | /* Don't change the cycle bit of the first TRB until later */ |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 2983 | if (first_trb) { |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2984 | first_trb = false; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 2985 | if (start_cycle == 0) |
| 2986 | field |= 0x1; |
| 2987 | } else |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2988 | field |= ep_ring->cycle_state; |
| 2989 | |
| 2990 | /* Chain all the TRBs together; clear the chain bit in the last |
| 2991 | * TRB to indicate it's the last TRB in the chain. |
| 2992 | */ |
| 2993 | if (num_trbs > 1) { |
| 2994 | field |= TRB_CHAIN; |
| 2995 | } else { |
| 2996 | /* FIXME - add check for ZERO_PACKET flag before this */ |
| 2997 | td->last_trb = ep_ring->enqueue; |
| 2998 | field |= TRB_IOC; |
| 2999 | } |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3000 | |
| 3001 | /* Only set interrupt on short packet for IN endpoints */ |
| 3002 | if (usb_urb_dir_in(urb)) |
| 3003 | field |= TRB_ISP; |
| 3004 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3005 | /* Set the TRB length, TD size, and interrupter fields. */ |
| 3006 | if (xhci->hci_version < 0x100) { |
| 3007 | remainder = xhci_td_remainder( |
| 3008 | urb->transfer_buffer_length - |
| 3009 | running_total); |
| 3010 | } else { |
| 3011 | remainder = xhci_v1_0_td_remainder(running_total, |
| 3012 | trb_buff_len, total_packet_count, urb); |
| 3013 | } |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3014 | length_field = TRB_LEN(trb_buff_len) | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3015 | remainder | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3016 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3017 | |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 3018 | if (num_trbs > 1) |
| 3019 | more_trbs_coming = true; |
| 3020 | else |
| 3021 | more_trbs_coming = false; |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 3022 | queue_trb(xhci, ep_ring, false, more_trbs_coming, false, |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3023 | lower_32_bits(addr), |
| 3024 | upper_32_bits(addr), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3025 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3026 | field | TRB_TYPE(TRB_NORMAL)); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3027 | --num_trbs; |
| 3028 | running_total += trb_buff_len; |
| 3029 | |
| 3030 | /* Calculate length for next transfer */ |
| 3031 | addr += trb_buff_len; |
| 3032 | trb_buff_len = urb->transfer_buffer_length - running_total; |
| 3033 | if (trb_buff_len > TRB_MAX_BUFF_SIZE) |
| 3034 | trb_buff_len = TRB_MAX_BUFF_SIZE; |
| 3035 | } while (running_total < urb->transfer_buffer_length); |
| 3036 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3037 | check_trb_math(urb, num_trbs, running_total); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3038 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3039 | start_cycle, start_trb); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3040 | return 0; |
| 3041 | } |
| 3042 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3043 | /* Caller must have locked xhci->lock */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3044 | int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3045 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3046 | { |
| 3047 | struct xhci_ring *ep_ring; |
| 3048 | int num_trbs; |
| 3049 | int ret; |
| 3050 | struct usb_ctrlrequest *setup; |
| 3051 | struct xhci_generic_trb *start_trb; |
| 3052 | int start_cycle; |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3053 | u32 field, length_field; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3054 | struct urb_priv *urb_priv; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3055 | struct xhci_td *td; |
| 3056 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3057 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 3058 | if (!ep_ring) |
| 3059 | return -EINVAL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3060 | |
| 3061 | /* |
| 3062 | * Need to copy setup packet into setup TRB, so we can't use the setup |
| 3063 | * DMA address. |
| 3064 | */ |
| 3065 | if (!urb->setup_packet) |
| 3066 | return -EINVAL; |
| 3067 | |
| 3068 | if (!in_interrupt()) |
| 3069 | xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n", |
| 3070 | slot_id, ep_index); |
| 3071 | /* 1 TRB for setup, 1 for status */ |
| 3072 | num_trbs = 2; |
| 3073 | /* |
| 3074 | * Don't need to check if we need additional event data and normal TRBs, |
| 3075 | * since data in control transfers will never get bigger than 16MB |
| 3076 | * XXX: can we get a buffer that crosses 64KB boundaries? |
| 3077 | */ |
| 3078 | if (urb->transfer_buffer_length > 0) |
| 3079 | num_trbs++; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3080 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
| 3081 | ep_index, urb->stream_id, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 3082 | num_trbs, urb, 0, false, mem_flags); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3083 | if (ret < 0) |
| 3084 | return ret; |
| 3085 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3086 | urb_priv = urb->hcpriv; |
| 3087 | td = urb_priv->td[0]; |
| 3088 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3089 | /* |
| 3090 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 3091 | * until we've finished creating all the other TRBs. The ring's cycle |
| 3092 | * state may change as we enqueue the other TRBs, so save it too. |
| 3093 | */ |
| 3094 | start_trb = &ep_ring->enqueue->generic; |
| 3095 | start_cycle = ep_ring->cycle_state; |
| 3096 | |
| 3097 | /* Queue setup TRB - see section 6.4.1.2.1 */ |
| 3098 | /* FIXME better way to translate setup_packet into two u32 fields? */ |
| 3099 | setup = (struct usb_ctrlrequest *) urb->setup_packet; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3100 | field = 0; |
| 3101 | field |= TRB_IDT | TRB_TYPE(TRB_SETUP); |
| 3102 | if (start_cycle == 0) |
| 3103 | field |= 0x1; |
Andiry Xu | b83cdc8 | 2011-05-05 18:13:56 +0800 | [diff] [blame] | 3104 | |
| 3105 | /* xHCI 1.0 6.4.1.2.1: Transfer Type field */ |
| 3106 | if (xhci->hci_version == 0x100) { |
| 3107 | if (urb->transfer_buffer_length > 0) { |
| 3108 | if (setup->bRequestType & USB_DIR_IN) |
| 3109 | field |= TRB_TX_TYPE(TRB_DATA_IN); |
| 3110 | else |
| 3111 | field |= TRB_TX_TYPE(TRB_DATA_OUT); |
| 3112 | } |
| 3113 | } |
| 3114 | |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 3115 | queue_trb(xhci, ep_ring, false, true, false, |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3116 | setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16, |
| 3117 | le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16, |
| 3118 | TRB_LEN(8) | TRB_INTR_TARGET(0), |
| 3119 | /* Immediate data in pointer */ |
| 3120 | field); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3121 | |
| 3122 | /* If there's data, queue data TRBs */ |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3123 | /* Only set interrupt on short packet for IN endpoints */ |
| 3124 | if (usb_urb_dir_in(urb)) |
| 3125 | field = TRB_ISP | TRB_TYPE(TRB_DATA); |
| 3126 | else |
| 3127 | field = TRB_TYPE(TRB_DATA); |
| 3128 | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3129 | length_field = TRB_LEN(urb->transfer_buffer_length) | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3130 | xhci_td_remainder(urb->transfer_buffer_length) | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3131 | TRB_INTR_TARGET(0); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3132 | if (urb->transfer_buffer_length > 0) { |
| 3133 | if (setup->bRequestType & USB_DIR_IN) |
| 3134 | field |= TRB_DIR_IN; |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 3135 | queue_trb(xhci, ep_ring, false, true, false, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3136 | lower_32_bits(urb->transfer_dma), |
| 3137 | upper_32_bits(urb->transfer_dma), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3138 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3139 | field | ep_ring->cycle_state); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3140 | } |
| 3141 | |
| 3142 | /* Save the DMA address of the last TRB in the TD */ |
| 3143 | td->last_trb = ep_ring->enqueue; |
| 3144 | |
| 3145 | /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */ |
| 3146 | /* If the device sent data, the status stage is an OUT transfer */ |
| 3147 | if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN) |
| 3148 | field = 0; |
| 3149 | else |
| 3150 | field = TRB_DIR_IN; |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 3151 | queue_trb(xhci, ep_ring, false, false, false, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3152 | 0, |
| 3153 | 0, |
| 3154 | TRB_INTR_TARGET(0), |
| 3155 | /* Event on completion */ |
| 3156 | field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state); |
| 3157 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3158 | giveback_first_trb(xhci, slot_id, ep_index, 0, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3159 | start_cycle, start_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3160 | return 0; |
| 3161 | } |
| 3162 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3163 | static int count_isoc_trbs_needed(struct xhci_hcd *xhci, |
| 3164 | struct urb *urb, int i) |
| 3165 | { |
| 3166 | int num_trbs = 0; |
Sarah Sharp | f1d4422 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3167 | u64 addr, td_len; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3168 | |
| 3169 | addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset); |
| 3170 | td_len = urb->iso_frame_desc[i].length; |
| 3171 | |
Sarah Sharp | f1d4422 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3172 | num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)), |
| 3173 | TRB_MAX_BUFF_SIZE); |
| 3174 | if (num_trbs == 0) |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3175 | num_trbs++; |
| 3176 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3177 | return num_trbs; |
| 3178 | } |
| 3179 | |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3180 | /* |
| 3181 | * The transfer burst count field of the isochronous TRB defines the number of |
| 3182 | * bursts that are required to move all packets in this TD. Only SuperSpeed |
| 3183 | * devices can burst up to bMaxBurst number of packets per service interval. |
| 3184 | * This field is zero based, meaning a value of zero in the field means one |
| 3185 | * burst. Basically, for everything but SuperSpeed devices, this field will be |
| 3186 | * zero. Only xHCI 1.0 host controllers support this field. |
| 3187 | */ |
| 3188 | static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci, |
| 3189 | struct usb_device *udev, |
| 3190 | struct urb *urb, unsigned int total_packet_count) |
| 3191 | { |
| 3192 | unsigned int max_burst; |
| 3193 | |
| 3194 | if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER) |
| 3195 | return 0; |
| 3196 | |
| 3197 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; |
| 3198 | return roundup(total_packet_count, max_burst + 1) - 1; |
| 3199 | } |
| 3200 | |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3201 | /* |
| 3202 | * Returns the number of packets in the last "burst" of packets. This field is |
| 3203 | * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so |
| 3204 | * the last burst packet count is equal to the total number of packets in the |
| 3205 | * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst |
| 3206 | * must contain (bMaxBurst + 1) number of packets, but the last burst can |
| 3207 | * contain 1 to (bMaxBurst + 1) packets. |
| 3208 | */ |
| 3209 | static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci, |
| 3210 | struct usb_device *udev, |
| 3211 | struct urb *urb, unsigned int total_packet_count) |
| 3212 | { |
| 3213 | unsigned int max_burst; |
| 3214 | unsigned int residue; |
| 3215 | |
| 3216 | if (xhci->hci_version < 0x100) |
| 3217 | return 0; |
| 3218 | |
| 3219 | switch (udev->speed) { |
| 3220 | case USB_SPEED_SUPER: |
| 3221 | /* bMaxBurst is zero based: 0 means 1 packet per burst */ |
| 3222 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; |
| 3223 | residue = total_packet_count % (max_burst + 1); |
| 3224 | /* If residue is zero, the last burst contains (max_burst + 1) |
| 3225 | * number of packets, but the TLBPC field is zero-based. |
| 3226 | */ |
| 3227 | if (residue == 0) |
| 3228 | return max_burst; |
| 3229 | return residue - 1; |
| 3230 | default: |
| 3231 | if (total_packet_count == 0) |
| 3232 | return 0; |
| 3233 | return total_packet_count - 1; |
| 3234 | } |
| 3235 | } |
| 3236 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3237 | /* This is for isoc transfer */ |
| 3238 | static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 3239 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3240 | { |
| 3241 | struct xhci_ring *ep_ring; |
| 3242 | struct urb_priv *urb_priv; |
| 3243 | struct xhci_td *td; |
| 3244 | int num_tds, trbs_per_td; |
| 3245 | struct xhci_generic_trb *start_trb; |
| 3246 | bool first_trb; |
| 3247 | int start_cycle; |
| 3248 | u32 field, length_field; |
| 3249 | int running_total, trb_buff_len, td_len, td_remain_len, ret; |
| 3250 | u64 start_addr, addr; |
| 3251 | int i, j; |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3252 | bool more_trbs_coming; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3253 | |
| 3254 | ep_ring = xhci->devs[slot_id]->eps[ep_index].ring; |
| 3255 | |
| 3256 | num_tds = urb->number_of_packets; |
| 3257 | if (num_tds < 1) { |
| 3258 | xhci_dbg(xhci, "Isoc URB with zero packets?\n"); |
| 3259 | return -EINVAL; |
| 3260 | } |
| 3261 | |
| 3262 | if (!in_interrupt()) |
Andiry Xu | f2c565e | 2010-12-20 17:12:24 +0800 | [diff] [blame] | 3263 | xhci_dbg(xhci, "ep %#x - urb len = %#x (%d)," |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3264 | " addr = %#llx, num_tds = %d\n", |
| 3265 | urb->ep->desc.bEndpointAddress, |
| 3266 | urb->transfer_buffer_length, |
| 3267 | urb->transfer_buffer_length, |
| 3268 | (unsigned long long)urb->transfer_dma, |
| 3269 | num_tds); |
| 3270 | |
| 3271 | start_addr = (u64) urb->transfer_dma; |
| 3272 | start_trb = &ep_ring->enqueue->generic; |
| 3273 | start_cycle = ep_ring->cycle_state; |
| 3274 | |
Sarah Sharp | 8a8045b | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3275 | urb_priv = urb->hcpriv; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3276 | /* Queue the first TRB, even if it's zero-length */ |
| 3277 | for (i = 0; i < num_tds; i++) { |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3278 | unsigned int total_packet_count; |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3279 | unsigned int burst_count; |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3280 | unsigned int residue; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3281 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3282 | first_trb = true; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3283 | running_total = 0; |
| 3284 | addr = start_addr + urb->iso_frame_desc[i].offset; |
| 3285 | td_len = urb->iso_frame_desc[i].length; |
| 3286 | td_remain_len = td_len; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3287 | total_packet_count = roundup(td_len, |
| 3288 | le16_to_cpu(urb->ep->desc.wMaxPacketSize)); |
Sarah Sharp | f1d4422 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3289 | /* A zero-length transfer still involves at least one packet. */ |
| 3290 | if (total_packet_count == 0) |
| 3291 | total_packet_count++; |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3292 | burst_count = xhci_get_burst_count(xhci, urb->dev, urb, |
| 3293 | total_packet_count); |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3294 | residue = xhci_get_last_burst_packet_count(xhci, |
| 3295 | urb->dev, urb, total_packet_count); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3296 | |
| 3297 | trbs_per_td = count_isoc_trbs_needed(xhci, urb, i); |
| 3298 | |
| 3299 | ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 3300 | urb->stream_id, trbs_per_td, urb, i, true, |
| 3301 | mem_flags); |
Sarah Sharp | 8a8045b | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3302 | if (ret < 0) { |
| 3303 | if (i == 0) |
| 3304 | return ret; |
| 3305 | goto cleanup; |
| 3306 | } |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3307 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3308 | td = urb_priv->td[i]; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3309 | for (j = 0; j < trbs_per_td; j++) { |
| 3310 | u32 remainder = 0; |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3311 | field = TRB_TBC(burst_count) | TRB_TLBPC(residue); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3312 | |
| 3313 | if (first_trb) { |
| 3314 | /* Queue the isoc TRB */ |
| 3315 | field |= TRB_TYPE(TRB_ISOC); |
| 3316 | /* Assume URB_ISO_ASAP is set */ |
| 3317 | field |= TRB_SIA; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3318 | if (i == 0) { |
| 3319 | if (start_cycle == 0) |
| 3320 | field |= 0x1; |
| 3321 | } else |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3322 | field |= ep_ring->cycle_state; |
| 3323 | first_trb = false; |
| 3324 | } else { |
| 3325 | /* Queue other normal TRBs */ |
| 3326 | field |= TRB_TYPE(TRB_NORMAL); |
| 3327 | field |= ep_ring->cycle_state; |
| 3328 | } |
| 3329 | |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3330 | /* Only set interrupt on short packet for IN EPs */ |
| 3331 | if (usb_urb_dir_in(urb)) |
| 3332 | field |= TRB_ISP; |
| 3333 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3334 | /* Chain all the TRBs together; clear the chain bit in |
| 3335 | * the last TRB to indicate it's the last TRB in the |
| 3336 | * chain. |
| 3337 | */ |
| 3338 | if (j < trbs_per_td - 1) { |
| 3339 | field |= TRB_CHAIN; |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3340 | more_trbs_coming = true; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3341 | } else { |
| 3342 | td->last_trb = ep_ring->enqueue; |
| 3343 | field |= TRB_IOC; |
Andiry Xu | ad106f2 | 2011-05-05 18:14:02 +0800 | [diff] [blame] | 3344 | if (xhci->hci_version == 0x100) { |
| 3345 | /* Set BEI bit except for the last td */ |
| 3346 | if (i < num_tds - 1) |
| 3347 | field |= TRB_BEI; |
| 3348 | } |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3349 | more_trbs_coming = false; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3350 | } |
| 3351 | |
| 3352 | /* Calculate TRB length */ |
| 3353 | trb_buff_len = TRB_MAX_BUFF_SIZE - |
| 3354 | (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)); |
| 3355 | if (trb_buff_len > td_remain_len) |
| 3356 | trb_buff_len = td_remain_len; |
| 3357 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3358 | /* Set the TRB length, TD size, & interrupter fields. */ |
| 3359 | if (xhci->hci_version < 0x100) { |
| 3360 | remainder = xhci_td_remainder( |
| 3361 | td_len - running_total); |
| 3362 | } else { |
| 3363 | remainder = xhci_v1_0_td_remainder( |
| 3364 | running_total, trb_buff_len, |
| 3365 | total_packet_count, urb); |
| 3366 | } |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3367 | length_field = TRB_LEN(trb_buff_len) | |
| 3368 | remainder | |
| 3369 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3370 | |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 3371 | queue_trb(xhci, ep_ring, false, more_trbs_coming, true, |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3372 | lower_32_bits(addr), |
| 3373 | upper_32_bits(addr), |
| 3374 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3375 | field); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3376 | running_total += trb_buff_len; |
| 3377 | |
| 3378 | addr += trb_buff_len; |
| 3379 | td_remain_len -= trb_buff_len; |
| 3380 | } |
| 3381 | |
| 3382 | /* Check TD length */ |
| 3383 | if (running_total != td_len) { |
| 3384 | xhci_err(xhci, "ISOC TD length unmatch\n"); |
Andiry Xu | dd5a1b1 | 2012-01-18 17:47:12 +0800 | [diff] [blame] | 3385 | ret = -EINVAL; |
| 3386 | goto cleanup; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3387 | } |
| 3388 | } |
| 3389 | |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 3390 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
| 3391 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 3392 | usb_amd_quirk_pll_disable(); |
| 3393 | } |
| 3394 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++; |
| 3395 | |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3396 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
| 3397 | start_cycle, start_trb); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3398 | return 0; |
Sarah Sharp | 8a8045b | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3399 | cleanup: |
| 3400 | /* Clean up a partially enqueued isoc transfer. */ |
| 3401 | |
| 3402 | for (i--; i >= 0; i--) |
Sarah Sharp | 4343d2a | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 3403 | list_del_init(&urb_priv->td[i]->td_list); |
Sarah Sharp | 8a8045b | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3404 | |
| 3405 | /* Use the first TD as a temporary variable to turn the TDs we've queued |
| 3406 | * into No-ops with a software-owned cycle bit. That way the hardware |
| 3407 | * won't accidentally start executing bogus TDs when we partially |
| 3408 | * overwrite them. td->first_trb and td->start_seg are already set. |
| 3409 | */ |
| 3410 | urb_priv->td[0]->last_trb = ep_ring->enqueue; |
| 3411 | /* Every TRB except the first & last will have its cycle bit flipped. */ |
| 3412 | td_to_noop(xhci, ep_ring, urb_priv->td[0], true); |
| 3413 | |
| 3414 | /* Reset the ring enqueue back to the first TRB and its cycle bit. */ |
| 3415 | ep_ring->enqueue = urb_priv->td[0]->first_trb; |
| 3416 | ep_ring->enq_seg = urb_priv->td[0]->start_seg; |
| 3417 | ep_ring->cycle_state = start_cycle; |
| 3418 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
| 3419 | return ret; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3420 | } |
| 3421 | |
| 3422 | /* |
| 3423 | * Check transfer ring to guarantee there is enough room for the urb. |
| 3424 | * Update ISO URB start_frame and interval. |
| 3425 | * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to |
| 3426 | * update the urb->start_frame by now. |
| 3427 | * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input. |
| 3428 | */ |
| 3429 | int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 3430 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3431 | { |
| 3432 | struct xhci_virt_device *xdev; |
| 3433 | struct xhci_ring *ep_ring; |
| 3434 | struct xhci_ep_ctx *ep_ctx; |
| 3435 | int start_frame; |
| 3436 | int xhci_interval; |
| 3437 | int ep_interval; |
| 3438 | int num_tds, num_trbs, i; |
| 3439 | int ret; |
| 3440 | |
| 3441 | xdev = xhci->devs[slot_id]; |
| 3442 | ep_ring = xdev->eps[ep_index].ring; |
| 3443 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
| 3444 | |
| 3445 | num_trbs = 0; |
| 3446 | num_tds = urb->number_of_packets; |
| 3447 | for (i = 0; i < num_tds; i++) |
| 3448 | num_trbs += count_isoc_trbs_needed(xhci, urb, i); |
| 3449 | |
| 3450 | /* Check the ring to guarantee there is enough room for the whole urb. |
| 3451 | * Do not insert any td of the urb to the ring if the check failed. |
| 3452 | */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3453 | ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 3454 | num_trbs, true, mem_flags); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3455 | if (ret) |
| 3456 | return ret; |
| 3457 | |
| 3458 | start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index); |
| 3459 | start_frame &= 0x3fff; |
| 3460 | |
| 3461 | urb->start_frame = start_frame; |
| 3462 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3463 | urb->dev->speed == USB_SPEED_FULL) |
| 3464 | urb->start_frame >>= 3; |
| 3465 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3466 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3467 | ep_interval = urb->interval; |
| 3468 | /* Convert to microframes */ |
| 3469 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3470 | urb->dev->speed == USB_SPEED_FULL) |
| 3471 | ep_interval *= 8; |
| 3472 | /* FIXME change this to a warning and a suggestion to use the new API |
| 3473 | * to set the polling interval (once the API is added). |
| 3474 | */ |
| 3475 | if (xhci_interval != ep_interval) { |
Andiry Xu | 7961acd | 2010-12-20 17:14:20 +0800 | [diff] [blame] | 3476 | if (printk_ratelimit()) |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3477 | dev_dbg(&urb->dev->dev, "Driver uses different interval" |
| 3478 | " (%d microframe%s) than xHCI " |
| 3479 | "(%d microframe%s)\n", |
| 3480 | ep_interval, |
| 3481 | ep_interval == 1 ? "" : "s", |
| 3482 | xhci_interval, |
| 3483 | xhci_interval == 1 ? "" : "s"); |
| 3484 | urb->interval = xhci_interval; |
| 3485 | /* Convert back to frames for LS/FS devices */ |
| 3486 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3487 | urb->dev->speed == USB_SPEED_FULL) |
| 3488 | urb->interval /= 8; |
| 3489 | } |
| 3490 | return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index); |
| 3491 | } |
| 3492 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3493 | /**** Command Ring Operations ****/ |
| 3494 | |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3495 | /* Generic function for queueing a command TRB on the command ring. |
| 3496 | * Check to make sure there's room on the command ring for one command TRB. |
| 3497 | * Also check that there's room reserved for commands that must not fail. |
| 3498 | * If this is a command that must not fail, meaning command_must_succeed = TRUE, |
| 3499 | * then only check for the number of reserved spots. |
| 3500 | * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB |
| 3501 | * because the command event handler may want to resubmit a failed command. |
| 3502 | */ |
| 3503 | static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2, |
| 3504 | u32 field3, u32 field4, bool command_must_succeed) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3505 | { |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3506 | int reserved_trbs = xhci->cmd_ring_reserved_trbs; |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3507 | int ret; |
| 3508 | |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3509 | if (!command_must_succeed) |
| 3510 | reserved_trbs++; |
| 3511 | |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3512 | ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING, |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 3513 | reserved_trbs, false, GFP_ATOMIC); |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3514 | if (ret < 0) { |
| 3515 | xhci_err(xhci, "ERR: No room for command on command ring\n"); |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3516 | if (command_must_succeed) |
| 3517 | xhci_err(xhci, "ERR: Reserved TRB counting for " |
| 3518 | "unfailable commands failed.\n"); |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3519 | return ret; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3520 | } |
Andiry Xu | 5c7a698 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 3521 | queue_trb(xhci, xhci->cmd_ring, false, false, false, field1, field2, |
| 3522 | field3, field4 | xhci->cmd_ring->cycle_state); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3523 | return 0; |
| 3524 | } |
| 3525 | |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3526 | /* Queue a slot enable or disable request on the command ring */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3527 | int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3528 | { |
| 3529 | return queue_command(xhci, 0, 0, 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3530 | TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3531 | } |
| 3532 | |
| 3533 | /* Queue an address device command TRB */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3534 | int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr, |
| 3535 | u32 slot_id) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3536 | { |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3537 | return queue_command(xhci, lower_32_bits(in_ctx_ptr), |
| 3538 | upper_32_bits(in_ctx_ptr), 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3539 | TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id), |
| 3540 | false); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3541 | } |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3542 | |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 3543 | int xhci_queue_vendor_command(struct xhci_hcd *xhci, |
| 3544 | u32 field1, u32 field2, u32 field3, u32 field4) |
| 3545 | { |
| 3546 | return queue_command(xhci, field1, field2, field3, field4, false); |
| 3547 | } |
| 3548 | |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 3549 | /* Queue a reset device command TRB */ |
| 3550 | int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id) |
| 3551 | { |
| 3552 | return queue_command(xhci, 0, 0, 0, |
| 3553 | TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id), |
| 3554 | false); |
| 3555 | } |
| 3556 | |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3557 | /* Queue a configure endpoint command TRB */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3558 | int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3559 | u32 slot_id, bool command_must_succeed) |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3560 | { |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3561 | return queue_command(xhci, lower_32_bits(in_ctx_ptr), |
| 3562 | upper_32_bits(in_ctx_ptr), 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3563 | TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id), |
| 3564 | command_must_succeed); |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3565 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3566 | |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3567 | /* Queue an evaluate context command TRB */ |
| 3568 | int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr, |
| 3569 | u32 slot_id) |
| 3570 | { |
| 3571 | return queue_command(xhci, lower_32_bits(in_ctx_ptr), |
| 3572 | upper_32_bits(in_ctx_ptr), 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3573 | TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id), |
| 3574 | false); |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3575 | } |
| 3576 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3577 | /* |
| 3578 | * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop |
| 3579 | * activity on an endpoint that is about to be suspended. |
| 3580 | */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3581 | int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id, |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3582 | unsigned int ep_index, int suspend) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3583 | { |
| 3584 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3585 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
| 3586 | u32 type = TRB_TYPE(TRB_STOP_RING); |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3587 | u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3588 | |
| 3589 | return queue_command(xhci, 0, 0, 0, |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3590 | trb_slot_id | trb_ep_index | type | trb_suspend, false); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3591 | } |
| 3592 | |
| 3593 | /* Set Transfer Ring Dequeue Pointer command. |
| 3594 | * This should not be used for endpoints that have streams enabled. |
| 3595 | */ |
| 3596 | static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3597 | unsigned int ep_index, unsigned int stream_id, |
| 3598 | struct xhci_segment *deq_seg, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3599 | union xhci_trb *deq_ptr, u32 cycle_state) |
| 3600 | { |
| 3601 | dma_addr_t addr; |
| 3602 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3603 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3604 | u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3605 | u32 type = TRB_TYPE(TRB_SET_DEQ); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 3606 | struct xhci_virt_ep *ep; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3607 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3608 | addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr); |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 3609 | if (addr == 0) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3610 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 3611 | xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n", |
| 3612 | deq_seg, deq_ptr); |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 3613 | return 0; |
| 3614 | } |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 3615 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 3616 | if ((ep->ep_state & SET_DEQ_PENDING)) { |
| 3617 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
| 3618 | xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n"); |
| 3619 | return 0; |
| 3620 | } |
| 3621 | ep->queued_deq_seg = deq_seg; |
| 3622 | ep->queued_deq_ptr = deq_ptr; |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3623 | return queue_command(xhci, lower_32_bits(addr) | cycle_state, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3624 | upper_32_bits(addr), trb_stream_id, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3625 | trb_slot_id | trb_ep_index | type, false); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3626 | } |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 3627 | |
| 3628 | int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id, |
| 3629 | unsigned int ep_index) |
| 3630 | { |
| 3631 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3632 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
| 3633 | u32 type = TRB_TYPE(TRB_RESET_EP); |
| 3634 | |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3635 | return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type, |
| 3636 | false); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 3637 | } |