blob: 13eac4f984c356224e6ed4ff32d62c07eb024329 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18
19#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
Aaron Durbin39928722006-12-07 02:14:01 +010026#include <linux/ioport.h>
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020027#include <linux/clockchips.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010028#include <linux/acpi_pmtmr.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010029#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31#include <asm/atomic.h>
32#include <asm/smp.h>
33#include <asm/mtrr.h>
34#include <asm/mpspec.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010035#include <asm/hpet.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/pgalloc.h>
Andi Kleen75152112005-05-16 21:53:34 -070037#include <asm/nmi.h>
Andi Kleen95833c82006-01-11 22:44:36 +010038#include <asm/idle.h>
Andi Kleen73dea472006-02-03 21:50:50 +010039#include <asm/proto.h>
40#include <asm/timex.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020041#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Glauber Costa5af55732008-03-25 13:28:56 -030043#include <mach_ipi.h>
Glauber Costadd46e3c2008-03-25 18:10:46 -030044#include <mach_apic.h>
Glauber Costa5af55732008-03-25 13:28:56 -030045
Thomas Gleixnerfb79d222007-10-12 23:04:07 +020046int disable_apic_timer __cpuinitdata;
Chris Wrightbc1d99c2007-10-12 23:04:23 +020047static int apic_calibrate_pmtmr __initdata;
Thomas Gleixner0e078e22008-01-30 13:30:20 +010048int disable_apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010050/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -070051int local_apic_timer_c2_ok;
52EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
53
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010054/*
55 * Debug level, exported for io_apic.c
56 */
57int apic_verbosity;
58
Aaron Durbin39928722006-12-07 02:14:01 +010059static struct resource lapic_resource = {
60 .name = "Local APIC",
61 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
62};
63
Thomas Gleixnerd03030e2007-10-12 23:04:06 +020064static unsigned int calibration_result;
65
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020066static int lapic_next_event(unsigned long delta,
67 struct clock_event_device *evt);
68static void lapic_timer_setup(enum clock_event_mode mode,
69 struct clock_event_device *evt);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020070static void lapic_timer_broadcast(cpumask_t mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +010071static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020072
73static struct clock_event_device lapic_clockevent = {
74 .name = "lapic",
75 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
76 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
77 .shift = 32,
78 .set_mode = lapic_timer_setup,
79 .set_next_event = lapic_next_event,
80 .broadcast = lapic_timer_broadcast,
81 .rating = 100,
82 .irq = -1,
83};
84static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
85
Andi Kleend3432892008-01-30 13:33:17 +010086static unsigned long apic_phys;
87
Alexey Starikovskiy3f530702008-03-27 23:55:47 +030088unsigned long mp_lapic_addr;
89
Alexey Starikovskiyaf926a52008-04-04 23:40:32 +040090DEFINE_PER_CPU(u16, x86_bios_cpu_apicid) = BAD_APICID;
91EXPORT_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
92
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +030093unsigned int __cpuinitdata maxcpus = NR_CPUS;
Thomas Gleixner0e078e22008-01-30 13:30:20 +010094/*
95 * Get the LAPIC version
96 */
97static inline int lapic_get_version(void)
98{
99 return GET_APIC_VERSION(apic_read(APIC_LVR));
100}
101
102/*
103 * Check, if the APIC is integrated or a seperate chip
104 */
105static inline int lapic_is_integrated(void)
106{
107 return 1;
108}
109
110/*
111 * Check, whether this is a modern or a first generation APIC
112 */
113static int modern_apic(void)
114{
115 /* AMD systems use old APIC versions, so check the CPU */
116 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
117 boot_cpu_data.x86 >= 0xf)
118 return 1;
119 return lapic_get_version() >= 0x14;
120}
121
122void apic_wait_icr_idle(void)
123{
124 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
125 cpu_relax();
126}
127
128u32 safe_apic_wait_icr_idle(void)
129{
130 u32 send_status;
131 int timeout;
132
133 timeout = 0;
134 do {
135 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
136 if (!send_status)
137 break;
138 udelay(100);
139 } while (timeout++ < 1000);
140
141 return send_status;
142}
143
144/**
145 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
146 */
Jan Beuliche9427102008-01-30 13:31:24 +0100147void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100148{
149 unsigned int v;
150
151 /* unmask and set to NMI */
152 v = APIC_DM_NMI;
153 apic_write(APIC_LVT0, v);
154}
155
156/**
157 * lapic_get_maxlvt - get the maximum number of local vector table entries
158 */
159int lapic_get_maxlvt(void)
160{
161 unsigned int v, maxlvt;
162
163 v = apic_read(APIC_LVR);
164 maxlvt = GET_APIC_MAXLVT(v);
165 return maxlvt;
166}
167
168/*
169 * This function sets up the local APIC timer, with a timeout of
170 * 'clocks' APIC bus clock. During calibration we actually call
171 * this function twice on the boot CPU, once with a bogus timeout
172 * value, second time for real. The other (noncalibrating) CPUs
173 * call this function only once, with the real, calibrated value.
174 *
175 * We do reads before writes even if unnecessary, to get around the
176 * P5 APIC double write bug.
177 */
178
179static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
180{
181 unsigned int lvtt_value, tmp_value;
182
183 lvtt_value = LOCAL_TIMER_VECTOR;
184 if (!oneshot)
185 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
186 if (!irqen)
187 lvtt_value |= APIC_LVT_MASKED;
188
189 apic_write(APIC_LVTT, lvtt_value);
190
191 /*
192 * Divide PICLK by 16
193 */
194 tmp_value = apic_read(APIC_TDCR);
195 apic_write(APIC_TDCR, (tmp_value
196 & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
197 | APIC_TDR_DIV_16);
198
199 if (!oneshot)
200 apic_write(APIC_TMICT, clocks);
201}
202
203/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100204 * Setup extended LVT, AMD specific (K8, family 10h)
205 *
206 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
207 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100208 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100209
210#define APIC_EILVT_LVTOFF_MCE 0
211#define APIC_EILVT_LVTOFF_IBS 1
212
213static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100214{
Robert Richter7b83dae2008-01-30 13:30:40 +0100215 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100216 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
217
218 apic_write(reg, v);
219}
220
Robert Richter7b83dae2008-01-30 13:30:40 +0100221u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
222{
223 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
224 return APIC_EILVT_LVTOFF_MCE;
225}
226
227u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
228{
229 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
230 return APIC_EILVT_LVTOFF_IBS;
231}
232
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100233/*
234 * Program the next event, relative to now
235 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200236static int lapic_next_event(unsigned long delta,
237 struct clock_event_device *evt)
238{
239 apic_write(APIC_TMICT, delta);
240 return 0;
241}
242
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100243/*
244 * Setup the lapic timer in periodic or oneshot mode
245 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200246static void lapic_timer_setup(enum clock_event_mode mode,
247 struct clock_event_device *evt)
248{
249 unsigned long flags;
250 unsigned int v;
251
252 /* Lapic used as dummy for broadcast ? */
253 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
254 return;
255
256 local_irq_save(flags);
257
258 switch (mode) {
259 case CLOCK_EVT_MODE_PERIODIC:
260 case CLOCK_EVT_MODE_ONESHOT:
261 __setup_APIC_LVTT(calibration_result,
262 mode != CLOCK_EVT_MODE_PERIODIC, 1);
263 break;
264 case CLOCK_EVT_MODE_UNUSED:
265 case CLOCK_EVT_MODE_SHUTDOWN:
266 v = apic_read(APIC_LVTT);
267 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
268 apic_write(APIC_LVTT, v);
269 break;
270 case CLOCK_EVT_MODE_RESUME:
271 /* Nothing to do here */
272 break;
273 }
274
275 local_irq_restore(flags);
276}
277
278/*
279 * Local APIC timer broadcast function
280 */
281static void lapic_timer_broadcast(cpumask_t mask)
282{
283#ifdef CONFIG_SMP
284 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
285#endif
286}
287
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100288/*
289 * Setup the local APIC timer for this CPU. Copy the initilized values
290 * of the boot CPU and register the clock event in the framework.
291 */
292static void setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200293{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100294 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
295
296 memcpy(levt, &lapic_clockevent, sizeof(*levt));
297 levt->cpumask = cpumask_of_cpu(smp_processor_id());
298
299 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200300}
301
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100302/*
303 * In this function we calibrate APIC bus clocks to the external
304 * timer. Unfortunately we cannot use jiffies and the timer irq
305 * to calibrate, since some later bootup code depends on getting
306 * the first irq? Ugh.
307 *
308 * We want to do the calibration only once since we
309 * want to have local timer irqs syncron. CPUs connected
310 * by the same APIC bus have the very same bus frequency.
311 * And we want to have irqs off anyways, no accidental
312 * APIC irq that way.
313 */
314
315#define TICK_COUNT 100000000
316
317static void __init calibrate_APIC_clock(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200318{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100319 unsigned apic, apic_start;
320 unsigned long tsc, tsc_start;
321 int result;
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200322
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100323 local_irq_disable();
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200324
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100325 /*
326 * Put whatever arbitrary (but long enough) timeout
327 * value into the APIC clock, we just want to get the
328 * counter running for calibration.
329 *
330 * No interrupt enable !
331 */
332 __setup_APIC_LVTT(250000000, 0, 0);
333
334 apic_start = apic_read(APIC_TMCCT);
335#ifdef CONFIG_X86_PM_TIMER
336 if (apic_calibrate_pmtmr && pmtmr_ioport) {
337 pmtimer_wait(5000); /* 5ms wait */
338 apic = apic_read(APIC_TMCCT);
339 result = (apic_start - apic) * 1000L / 5;
340 } else
341#endif
342 {
343 rdtscll(tsc_start);
344
345 do {
346 apic = apic_read(APIC_TMCCT);
347 rdtscll(tsc);
348 } while ((tsc - tsc_start) < TICK_COUNT &&
349 (apic_start - apic) < TICK_COUNT);
350
351 result = (apic_start - apic) * 1000L * tsc_khz /
352 (tsc - tsc_start);
353 }
354
355 local_irq_enable();
356
357 printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
358
359 printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
360 result / 1000 / 1000, result / 1000 % 1000);
361
362 /* Calculate the scaled math multiplication factor */
Akinobu Mita877084f2008-04-19 23:55:16 +0900363 lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
364 lapic_clockevent.shift);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100365 lapic_clockevent.max_delta_ns =
366 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
367 lapic_clockevent.min_delta_ns =
368 clockevent_delta2ns(0xF, &lapic_clockevent);
369
370 calibration_result = result / HZ;
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200371}
372
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100373/*
374 * Setup the boot APIC
375 *
376 * Calibrate and verify the result.
377 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100378void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100380 /*
381 * The local apic timer can be disabled via the kernel commandline.
382 * Register the lapic timer as a dummy clock event source on SMP
383 * systems, so the broadcast mechanism is used. On UP systems simply
384 * ignore it.
385 */
386 if (disable_apic_timer) {
387 printk(KERN_INFO "Disabling APIC timer\n");
388 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100389 if (num_possible_cpus() > 1) {
390 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100391 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100392 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100393 return;
394 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200395
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100396 printk(KERN_INFO "Using local APIC timer interrupts.\n");
397 calibrate_APIC_clock();
398
399 /*
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100400 * Do a sanity check on the APIC calibration result
401 */
402 if (calibration_result < (1000000 / HZ)) {
403 printk(KERN_WARNING
404 "APIC frequency too slow, disabling apic timer\n");
405 /* No broadcast on UP ! */
406 if (num_possible_cpus() > 1)
407 setup_APIC_timer();
408 return;
409 }
410
411 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100412 * If nmi_watchdog is set to IO_APIC, we need the
413 * PIT/HPET going. Otherwise register lapic as a dummy
414 * device.
415 */
Ingo Molnarab5a5be2008-06-08 10:13:33 +0200416 if (nmi_watchdog != NMI_IO_APIC)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100417 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Ingo Molnarab5a5be2008-06-08 10:13:33 +0200418 else
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100419 printk(KERN_WARNING "APIC timer registered as dummy,"
420 " due to nmi_watchdog=1!\n");
421
422 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100425/*
426 * AMD C1E enabled CPUs have a real nasty problem: Some BIOSes set the
427 * C1E flag only in the secondary CPU, so when we detect the wreckage
428 * we already have enabled the boot CPU local apic timer. Check, if
429 * disable_apic_timer is set and the DUMMY flag is cleared. If yes,
430 * set the DUMMY flag again and force the broadcast mode in the
431 * clockevents layer.
432 */
Ingo Molnara4928cf2008-04-23 13:20:56 +0200433static void __cpuinit check_boot_apic_timer_broadcast(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100435 if (!disable_apic_timer ||
436 (lapic_clockevent.features & CLOCK_EVT_FEAT_DUMMY))
437 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100439 printk(KERN_INFO "AMD C1E detected late. Force timer broadcast.\n");
440 lapic_clockevent.features |= CLOCK_EVT_FEAT_DUMMY;
441
442 local_irq_enable();
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -0300443 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
444 &boot_cpu_physical_apicid);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100445 local_irq_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446}
447
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100448void __cpuinit setup_secondary_APIC_clock(void)
449{
450 check_boot_apic_timer_broadcast();
451 setup_APIC_timer();
452}
453
454/*
455 * The guts of the apic timer interrupt
456 */
457static void local_apic_timer_interrupt(void)
458{
459 int cpu = smp_processor_id();
460 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
461
462 /*
463 * Normally we should not be here till LAPIC has been initialized but
464 * in some cases like kdump, its possible that there is a pending LAPIC
465 * timer interrupt from previous kernel's context and is delivered in
466 * new kernel the moment interrupts are enabled.
467 *
468 * Interrupts are enabled early and LAPIC is setup much later, hence
469 * its possible that when we get here evt->event_handler is NULL.
470 * Check for event_handler being NULL and discard the interrupt as
471 * spurious.
472 */
473 if (!evt->event_handler) {
474 printk(KERN_WARNING
475 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
476 /* Switch it off */
477 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
478 return;
479 }
480
481 /*
482 * the NMI deadlock-detector uses this.
483 */
484 add_pda(apic_timer_irqs, 1);
485
486 evt->event_handler(evt);
487}
488
489/*
490 * Local APIC timer interrupt. This is the most natural way for doing
491 * local interrupts, but local timer interrupts can be emulated by
492 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
493 *
494 * [ if a single-CPU system runs an SMP kernel then we call the local
495 * interrupt as well. Thus we cannot inline the local irq ... ]
496 */
497void smp_apic_timer_interrupt(struct pt_regs *regs)
498{
499 struct pt_regs *old_regs = set_irq_regs(regs);
500
501 /*
502 * NOTE! We'd better ACK the irq immediately,
503 * because timer handling can be slow.
504 */
505 ack_APIC_irq();
506 /*
507 * update_process_times() expects us to have done irq_enter().
508 * Besides, if we don't timer interrupts ignore the global
509 * interrupt lock, which is the WrongThing (tm) to do.
510 */
511 exit_idle();
512 irq_enter();
513 local_apic_timer_interrupt();
514 irq_exit();
515 set_irq_regs(old_regs);
516}
517
518int setup_profiling_timer(unsigned int multiplier)
519{
520 return -EINVAL;
521}
522
523
524/*
525 * Local APIC start and shutdown
526 */
527
528/**
529 * clear_local_APIC - shutdown the local APIC
530 *
531 * This is called, when a CPU is disabled and before rebooting, so the state of
532 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
533 * leftovers during boot.
534 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535void clear_local_APIC(void)
536{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400537 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100538 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
Andi Kleend3432892008-01-30 13:33:17 +0100540 /* APIC hasn't been mapped yet */
541 if (!apic_phys)
542 return;
543
544 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200546 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 * if the vector is zero. Mask LVTERR first to prevent this.
548 */
549 if (maxlvt >= 3) {
550 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100551 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 }
553 /*
554 * Careful: we have to set masks only first to deassert
555 * any level-triggered sources.
556 */
557 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100558 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100560 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100562 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 if (maxlvt >= 4) {
564 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100565 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 }
567
568 /*
569 * Clean APIC state for other OSs:
570 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100571 apic_write(APIC_LVTT, APIC_LVT_MASKED);
572 apic_write(APIC_LVT0, APIC_LVT_MASKED);
573 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100575 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100577 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Andi Kleen5a40b7c2005-09-12 18:49:24 +0200578 apic_write(APIC_ESR, 0);
579 apic_read(APIC_ESR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580}
581
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100582/**
583 * disable_local_APIC - clear and disable the local APIC
584 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585void disable_local_APIC(void)
586{
587 unsigned int value;
588
589 clear_local_APIC();
590
591 /*
592 * Disable APIC (implies clearing of registers
593 * for 82489DX!).
594 */
595 value = apic_read(APIC_SPIV);
596 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100597 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598}
599
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700600void lapic_shutdown(void)
601{
602 unsigned long flags;
603
604 if (!cpu_has_apic)
605 return;
606
607 local_irq_save(flags);
608
609 disable_local_APIC();
610
611 local_irq_restore(flags);
612}
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614/*
615 * This is to verify that we're looking at a real local APIC.
616 * Check these against your board if the CPUs aren't getting
617 * started for no apparent reason.
618 */
619int __init verify_local_APIC(void)
620{
621 unsigned int reg0, reg1;
622
623 /*
624 * The version register is read-only in a real APIC.
625 */
626 reg0 = apic_read(APIC_LVR);
627 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
628 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
629 reg1 = apic_read(APIC_LVR);
630 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
631
632 /*
633 * The two version reads above should print the same
634 * numbers. If the second one is different, then we
635 * poke at a non-APIC.
636 */
637 if (reg1 != reg0)
638 return 0;
639
640 /*
641 * Check if the version looks reasonably.
642 */
643 reg1 = GET_APIC_VERSION(reg0);
644 if (reg1 == 0x00 || reg1 == 0xff)
645 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +0100646 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 if (reg1 < 0x02 || reg1 == 0xff)
648 return 0;
649
650 /*
651 * The ID register is read/write in a real APIC.
652 */
Jack Steiner05f2d122008-03-28 14:12:02 -0500653 reg0 = read_apic_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
655 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
Jack Steiner05f2d122008-03-28 14:12:02 -0500656 reg1 = read_apic_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
658 apic_write(APIC_ID, reg0);
659 if (reg1 != (reg0 ^ APIC_ID_MASK))
660 return 0;
661
662 /*
663 * The next two are just to see if we have sane values.
664 * They're only really relevant if we're in Virtual Wire
665 * compatibility mode, but most boxes are anymore.
666 */
667 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100668 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 reg1 = apic_read(APIC_LVT1);
670 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
671
672 return 1;
673}
674
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100675/**
676 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
677 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678void __init sync_Arb_IDs(void)
679{
680 /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100681 if (modern_apic())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 return;
683
684 /*
685 * Wait for idle.
686 */
687 apic_wait_icr_idle();
688
689 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Andi Kleen11a8e772006-01-11 22:46:51 +0100690 apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 | APIC_DM_INIT);
692}
693
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694/*
695 * An initial setup of the virtual wire mode.
696 */
697void __init init_bsp_APIC(void)
698{
Andi Kleen11a8e772006-01-11 22:46:51 +0100699 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
701 /*
702 * Don't do the setup now if we have a SMP BIOS as the
703 * through-I/O-APIC virtual wire mode might be active.
704 */
705 if (smp_found_config || !cpu_has_apic)
706 return;
707
708 value = apic_read(APIC_LVR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
710 /*
711 * Do not trust the local APIC being empty at bootup.
712 */
713 clear_local_APIC();
714
715 /*
716 * Enable APIC.
717 */
718 value = apic_read(APIC_SPIV);
719 value &= ~APIC_VECTOR_MASK;
720 value |= APIC_SPIV_APIC_ENABLED;
721 value |= APIC_SPIV_FOCUS_DISABLED;
722 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +0100723 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
725 /*
726 * Set up the virtual wire mode.
727 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100728 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 value = APIC_DM_NMI;
Andi Kleen11a8e772006-01-11 22:46:51 +0100730 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731}
732
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100733/**
734 * setup_local_APIC - setup the local APIC
735 */
736void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
Andi Kleen739f33b2008-01-30 13:30:40 +0100738 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +0100739 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Jack Steinerac23d4e2008-03-28 14:12:16 -0500741 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 value = apic_read(APIC_LVR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
Andi Kleenfe7414a2006-09-26 10:52:30 +0200744 BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
746 /*
747 * Double-check whether this APIC is really registered.
748 * This is meaningless in clustered apic mode, so we skip it.
749 */
750 if (!apic_id_registered())
751 BUG();
752
753 /*
754 * Intel recommends to set DFR, LDR and TPR before enabling
755 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
756 * document number 292116). So here it goes...
757 */
758 init_apic_ldr();
759
760 /*
761 * Set Task Priority to 'accept all'. We never change this
762 * later on.
763 */
764 value = apic_read(APIC_TASKPRI);
765 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +0100766 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
768 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +0100769 * After a crash, we no longer service the interrupts and a pending
770 * interrupt from previous kernel might still have ISR bit set.
771 *
772 * Most probably by now CPU has serviced that pending interrupt and
773 * it might not have done the ack_APIC_irq() because it thought,
774 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
775 * does not clear the ISR bit and cpu thinks it has already serivced
776 * the interrupt. Hence a vector might get locked. It was noticed
777 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
778 */
779 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
780 value = apic_read(APIC_ISR + i*0x10);
781 for (j = 31; j >= 0; j--) {
782 if (value & (1<<j))
783 ack_APIC_irq();
784 }
785 }
786
787 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 * Now that we are all set up, enable the APIC
789 */
790 value = apic_read(APIC_SPIV);
791 value &= ~APIC_VECTOR_MASK;
792 /*
793 * Enable APIC
794 */
795 value |= APIC_SPIV_APIC_ENABLED;
796
Andi Kleen3f14c742006-09-26 10:52:29 +0200797 /* We always use processor focus */
798
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 /*
800 * Set spurious IRQ vector
801 */
802 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +0100803 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
805 /*
806 * Set up LVT0, LVT1:
807 *
808 * set up through-local-APIC on the BP's LINT0. This is not
809 * strictly necessary in pure symmetric-IO mode, but sometimes
810 * we delegate interrupts to the 8259A.
811 */
812 /*
813 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
814 */
815 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Andi Kleena8fcf1a2006-09-26 10:52:30 +0200816 if (!smp_processor_id() && !value) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200818 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
819 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 } else {
821 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200822 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
823 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 }
Andi Kleen11a8e772006-01-11 22:46:51 +0100825 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
827 /*
828 * only the BP should see the LINT1 NMI signal, obviously.
829 */
830 if (!smp_processor_id())
831 value = APIC_DM_NMI;
832 else
833 value = APIC_DM_NMI | APIC_LVT_MASKED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100834 apic_write(APIC_LVT1, value);
Jack Steinerac23d4e2008-03-28 14:12:16 -0500835 preempt_enable();
Andi Kleen739f33b2008-01-30 13:30:40 +0100836}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Ingo Molnara4928cf2008-04-23 13:20:56 +0200838static void __cpuinit lapic_setup_esr(void)
Andi Kleen739f33b2008-01-30 13:30:40 +0100839{
840 unsigned maxlvt = lapic_get_maxlvt();
841
842 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
Yinghai Lu1c695242008-01-30 13:30:39 +0100843 /*
Andi Kleen739f33b2008-01-30 13:30:40 +0100844 * spec says clear errors after enabling vector.
Yinghai Lu1c695242008-01-30 13:30:39 +0100845 */
Andi Kleen739f33b2008-01-30 13:30:40 +0100846 if (maxlvt > 3)
847 apic_write(APIC_ESR, 0);
848}
Yinghai Lu1c695242008-01-30 13:30:39 +0100849
Andi Kleen739f33b2008-01-30 13:30:40 +0100850void __cpuinit end_local_APIC_setup(void)
851{
852 lapic_setup_esr();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 nmi_watchdog_default();
Don Zickusf2802e72006-09-26 10:52:26 +0200854 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 apic_pm_activate();
856}
857
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100858/*
859 * Detect and enable local APICs on non-SMP boards.
860 * Original code written by Keir Fraser.
861 * On AMD64 we trust the BIOS - if it says no APIC it is likely
862 * not correctly set up (usually the APIC timer won't work etc.)
863 */
864static int __init detect_init_APIC(void)
865{
866 if (!cpu_has_apic) {
867 printk(KERN_INFO "No local APIC present\n");
868 return -1;
869 }
870
871 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -0300872 boot_cpu_physical_apicid = 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100873 return 0;
874}
875
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800876void __init early_init_lapic_mapping(void)
877{
Thomas Gleixner431ee792008-05-12 15:43:35 +0200878 unsigned long phys_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800879
880 /*
881 * If no local APIC can be found then go out
882 * : it means there is no mpatable and MADT
883 */
884 if (!smp_found_config)
885 return;
886
Thomas Gleixner431ee792008-05-12 15:43:35 +0200887 phys_addr = mp_lapic_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800888
Thomas Gleixner431ee792008-05-12 15:43:35 +0200889 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800890 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Thomas Gleixner431ee792008-05-12 15:43:35 +0200891 APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800892
893 /*
894 * Fetch the APIC ID of the BSP in case we have a
895 * default configuration (or the MP table is broken).
896 */
Jack Steiner05f2d122008-03-28 14:12:02 -0500897 boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800898}
899
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100900/**
901 * init_apic_mappings - initialize APIC mappings
902 */
903void __init init_apic_mappings(void)
904{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100905 /*
906 * If no local APIC can be found then set up a fake all
907 * zeroes page to simulate the local APIC and another
908 * one for the IO-APIC.
909 */
910 if (!smp_found_config && detect_init_APIC()) {
911 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
912 apic_phys = __pa(apic_phys);
913 } else
914 apic_phys = mp_lapic_addr;
915
916 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
917 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
918 APIC_BASE, apic_phys);
919
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100920 /*
921 * Fetch the APIC ID of the BSP in case we have a
922 * default configuration (or the MP table is broken).
923 */
Jack Steiner05f2d122008-03-28 14:12:02 -0500924 boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100925}
926
927/*
928 * This initializes the IO-APIC and APIC hardware if this is
929 * a UP kernel.
930 */
931int __init APIC_init_uniprocessor(void)
932{
933 if (disable_apic) {
934 printk(KERN_INFO "Apic disabled\n");
935 return -1;
936 }
937 if (!cpu_has_apic) {
938 disable_apic = 1;
939 printk(KERN_INFO "Apic disabled by BIOS\n");
940 return -1;
941 }
942
943 verify_local_APIC();
944
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -0300945 phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
946 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100947
948 setup_local_APIC();
949
Andi Kleen739f33b2008-01-30 13:30:40 +0100950 /*
951 * Now enable IO-APICs, actually call clear_IO_APIC
952 * We need clear_IO_APIC before enabling vector on BP
953 */
954 if (!skip_ioapic_setup && nr_ioapics)
955 enable_IO_APIC();
956
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +0100957 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
958 localise_nmi_watchdog();
Andi Kleen739f33b2008-01-30 13:30:40 +0100959 end_local_APIC_setup();
960
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100961 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
962 setup_IO_APIC();
963 else
964 nr_ioapics = 0;
965 setup_boot_APIC_clock();
966 check_nmi_watchdog();
967 return 0;
968}
969
970/*
971 * Local APIC interrupts
972 */
973
974/*
975 * This interrupt should _never_ happen with our APIC/SMP architecture
976 */
977asmlinkage void smp_spurious_interrupt(void)
978{
979 unsigned int v;
980 exit_idle();
981 irq_enter();
982 /*
983 * Check if this really is a spurious interrupt and ACK it
984 * if it is a vectored one. Just in case...
985 * Spurious interrupts should not be ACKed.
986 */
987 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
988 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
989 ack_APIC_irq();
990
991 add_pda(irq_spurious_count, 1);
992 irq_exit();
993}
994
995/*
996 * This interrupt should never happen with our APIC/SMP architecture
997 */
998asmlinkage void smp_error_interrupt(void)
999{
1000 unsigned int v, v1;
1001
1002 exit_idle();
1003 irq_enter();
1004 /* First tickle the hardware, only then report what went on. -- REW */
1005 v = apic_read(APIC_ESR);
1006 apic_write(APIC_ESR, 0);
1007 v1 = apic_read(APIC_ESR);
1008 ack_APIC_irq();
1009 atomic_inc(&irq_err_count);
1010
1011 /* Here is what the APIC error bits mean:
1012 0: Send CS error
1013 1: Receive CS error
1014 2: Send accept error
1015 3: Receive accept error
1016 4: Reserved
1017 5: Send illegal vector
1018 6: Received illegal vector
1019 7: Illegal register address
1020 */
1021 printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1022 smp_processor_id(), v , v1);
1023 irq_exit();
1024}
1025
1026void disconnect_bsp_APIC(int virt_wire_setup)
1027{
1028 /* Go back to Virtual Wire compatibility mode */
1029 unsigned long value;
1030
1031 /* For the spurious interrupt use vector F, and enable it */
1032 value = apic_read(APIC_SPIV);
1033 value &= ~APIC_VECTOR_MASK;
1034 value |= APIC_SPIV_APIC_ENABLED;
1035 value |= 0xf;
1036 apic_write(APIC_SPIV, value);
1037
1038 if (!virt_wire_setup) {
1039 /*
1040 * For LVT0 make it edge triggered, active high,
1041 * external and enabled
1042 */
1043 value = apic_read(APIC_LVT0);
1044 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1045 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1046 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1047 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1048 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1049 apic_write(APIC_LVT0, value);
1050 } else {
1051 /* Disable LVT0 */
1052 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1053 }
1054
1055 /* For LVT1 make it edge triggered, active high, nmi and enabled */
1056 value = apic_read(APIC_LVT1);
1057 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1058 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1059 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1060 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1061 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1062 apic_write(APIC_LVT1, value);
1063}
1064
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001065void __cpuinit generic_processor_info(int apicid, int version)
1066{
1067 int cpu;
1068 cpumask_t tmp_map;
1069
1070 if (num_processors >= NR_CPUS) {
1071 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1072 " Processor ignored.\n", NR_CPUS);
1073 return;
1074 }
1075
1076 if (num_processors >= maxcpus) {
1077 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1078 " Processor ignored.\n", maxcpus);
1079 return;
1080 }
1081
1082 num_processors++;
1083 cpus_complement(tmp_map, cpu_present_map);
1084 cpu = first_cpu(tmp_map);
1085
1086 physid_set(apicid, phys_cpu_present_map);
1087 if (apicid == boot_cpu_physical_apicid) {
1088 /*
1089 * x86_bios_cpu_apicid is required to have processors listed
1090 * in same order as logical cpu numbers. Hence the first
1091 * entry is BSP, and so on.
1092 */
1093 cpu = 0;
1094 }
1095 /* are we being called early in kernel startup? */
1096 if (x86_cpu_to_apicid_early_ptr) {
1097 u16 *cpu_to_apicid = x86_cpu_to_apicid_early_ptr;
1098 u16 *bios_cpu_apicid = x86_bios_cpu_apicid_early_ptr;
1099
1100 cpu_to_apicid[cpu] = apicid;
1101 bios_cpu_apicid[cpu] = apicid;
1102 } else {
1103 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1104 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1105 }
1106
1107 cpu_set(cpu, cpu_possible_map);
1108 cpu_set(cpu, cpu_present_map);
1109}
1110
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001111/*
1112 * Power management
1113 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114#ifdef CONFIG_PM
1115
1116static struct {
1117 /* 'active' is true if the local APIC was enabled by us and
1118 not the BIOS; this signifies that we are also responsible
1119 for disabling it before entering apm/acpi suspend */
1120 int active;
1121 /* r/w apic fields */
1122 unsigned int apic_id;
1123 unsigned int apic_taskpri;
1124 unsigned int apic_ldr;
1125 unsigned int apic_dfr;
1126 unsigned int apic_spiv;
1127 unsigned int apic_lvtt;
1128 unsigned int apic_lvtpc;
1129 unsigned int apic_lvt0;
1130 unsigned int apic_lvt1;
1131 unsigned int apic_lvterr;
1132 unsigned int apic_tmict;
1133 unsigned int apic_tdcr;
1134 unsigned int apic_thmr;
1135} apic_pm_state;
1136
Pavel Machek0b9c33a2005-04-16 15:25:31 -07001137static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138{
1139 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001140 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 if (!apic_pm_state.active)
1143 return 0;
1144
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001145 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001146
Jack Steiner05f2d122008-03-28 14:12:02 -05001147 apic_pm_state.apic_id = read_apic_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1149 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1150 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1151 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1152 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001153 if (maxlvt >= 4)
1154 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1156 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1157 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1158 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1159 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001160#ifdef CONFIG_X86_MCE_INTEL
1161 if (maxlvt >= 5)
1162 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1163#endif
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02001164 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 disable_local_APIC();
1166 local_irq_restore(flags);
1167 return 0;
1168}
1169
1170static int lapic_resume(struct sys_device *dev)
1171{
1172 unsigned int l, h;
1173 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001174 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
1176 if (!apic_pm_state.active)
1177 return 0;
1178
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001179 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001180
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 local_irq_save(flags);
1182 rdmsr(MSR_IA32_APICBASE, l, h);
1183 l &= ~MSR_IA32_APICBASE_BASE;
Shaohua Li5b743572006-01-16 01:56:45 +01001184 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 wrmsr(MSR_IA32_APICBASE, l, h);
1186 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1187 apic_write(APIC_ID, apic_pm_state.apic_id);
1188 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1189 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1190 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1191 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1192 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1193 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001194#ifdef CONFIG_X86_MCE_INTEL
1195 if (maxlvt >= 5)
1196 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1197#endif
1198 if (maxlvt >= 4)
1199 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1201 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1202 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1203 apic_write(APIC_ESR, 0);
1204 apic_read(APIC_ESR);
1205 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1206 apic_write(APIC_ESR, 0);
1207 apic_read(APIC_ESR);
1208 local_irq_restore(flags);
1209 return 0;
1210}
1211
1212static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001213 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 .resume = lapic_resume,
1215 .suspend = lapic_suspend,
1216};
1217
1218static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001219 .id = 0,
1220 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221};
1222
Ashok Raje6982c62005-06-25 14:54:58 -07001223static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224{
1225 apic_pm_state.active = 1;
1226}
1227
1228static int __init init_lapic_sysfs(void)
1229{
1230 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001231
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 if (!cpu_has_apic)
1233 return 0;
1234 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001235
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 error = sysdev_class_register(&lapic_sysclass);
1237 if (!error)
1238 error = sysdev_register(&device_lapic);
1239 return error;
1240}
1241device_initcall(init_lapic_sysfs);
1242
1243#else /* CONFIG_PM */
1244
1245static void apic_pm_activate(void) { }
1246
1247#endif /* CONFIG_PM */
1248
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249/*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02001250 * apic_is_clustered_box() -- Check if we can expect good TSC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 *
1252 * Thus far, the major user of this is IBM's Summit2 series:
1253 *
Linus Torvalds637029c2006-02-27 20:41:56 -08001254 * Clustered boxes may have unsynced TSC problems if they are
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 * multi-chassis. Use available data to take a good guess.
1256 * If in doubt, go HPET.
1257 */
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02001258__cpuinit int apic_is_clustered_box(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259{
1260 int i, clusters, zeros;
1261 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08001262 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
1264
Yinghai Lu322850a2008-02-23 21:48:42 -08001265 /*
1266 * there is not this kind of box with AMD CPU yet.
1267 * Some AMD box with quadcore cpu and 8 sockets apicid
1268 * will be [4, 0x23] or [8, 0x27] could be thought to
Yinghai Luf8fffa42008-02-24 21:36:28 -08001269 * vsmp box still need checking...
Yinghai Lu322850a2008-02-23 21:48:42 -08001270 */
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07001271 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
Yinghai Lu322850a2008-02-23 21:48:42 -08001272 return 0;
1273
1274 bios_cpu_apicid = x86_bios_cpu_apicid_early_ptr;
Suresh Siddha376ec332005-05-16 21:53:32 -07001275 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
1277 for (i = 0; i < NR_CPUS; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01001278 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01001279 if (bios_cpu_apicid) {
1280 id = bios_cpu_apicid[i];
travis@sgi.come8c10ef2008-01-30 13:33:12 +01001281 }
1282 else if (i < nr_cpu_ids) {
1283 if (cpu_present(i))
1284 id = per_cpu(x86_bios_cpu_apicid, i);
1285 else
1286 continue;
1287 }
1288 else
1289 break;
1290
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 if (id != BAD_APICID)
1292 __set_bit(APIC_CLUSTERID(id), clustermap);
1293 }
1294
1295 /* Problem: Partially populated chassis may not have CPUs in some of
1296 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01001297 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
1298 * Since clusters are allocated sequentially, count zeros only if
1299 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 */
1301 clusters = 0;
1302 zeros = 0;
1303 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
1304 if (test_bit(i, clustermap)) {
1305 clusters += 1 + zeros;
1306 zeros = 0;
1307 } else
1308 ++zeros;
1309 }
1310
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07001311 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
1312 * not guaranteed to be synced between boards
1313 */
1314 if (is_vsmp_box() && clusters > 1)
1315 return 1;
1316
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 /*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02001318 * If clusters > 2, then should be multi-chassis.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 * May have to revisit this when multi-core + hyperthreaded CPUs come
1320 * out, but AFAIK this will work even for them.
1321 */
1322 return (clusters > 2);
1323}
1324
1325/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001326 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001328static int __init apic_set_verbosity(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329{
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001330 if (str == NULL) {
1331 skip_ioapic_setup = 0;
1332 ioapic_force = 1;
1333 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001335 if (strcmp("debug", str) == 0)
1336 apic_verbosity = APIC_DEBUG;
1337 else if (strcmp("verbose", str) == 0)
1338 apic_verbosity = APIC_VERBOSE;
1339 else {
1340 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
1341 " use apic=verbose or apic=debug\n", str);
1342 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 }
1344
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 return 0;
1346}
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001347early_param("apic", apic_set_verbosity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02001349static __init int setup_disableapic(char *str)
1350{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 disable_apic = 1;
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001352 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001353 return 0;
1354}
1355early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001357/* same as disableapic, for compatibility */
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02001358static __init int setup_nolapic(char *str)
1359{
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001360 return setup_disableapic(str);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02001361}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001362early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Linus Torvalds2e7c2832007-03-23 11:32:31 -07001364static int __init parse_lapic_timer_c2_ok(char *arg)
1365{
1366 local_apic_timer_c2_ok = 1;
1367 return 0;
1368}
1369early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1370
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02001371static __init int setup_noapictimer(char *str)
1372{
Andi Kleen73dea472006-02-03 21:50:50 +01001373 if (str[0] != ' ' && str[0] != 0)
OGAWA Hirofumi9b410462006-03-31 02:30:33 -08001374 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 disable_apic_timer = 1;
OGAWA Hirofumi9b410462006-03-31 02:30:33 -08001376 return 1;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02001377}
Thomas Gleixner9f75e9b2007-10-12 23:04:23 +02001378__setup("noapictimer", setup_noapictimer);
Andi Kleen73dea472006-02-03 21:50:50 +01001379
Andi Kleen0c3749c2006-02-03 21:51:41 +01001380static __init int setup_apicpmtimer(char *s)
1381{
1382 apic_calibrate_pmtmr = 1;
Andi Kleen7fd67842006-02-16 23:42:07 +01001383 notsc_setup(NULL);
Thomas Gleixnerb8ce3352007-10-12 23:04:07 +02001384 return 0;
Andi Kleen0c3749c2006-02-03 21:51:41 +01001385}
1386__setup("apicpmtimer", setup_apicpmtimer);
1387
Yinghai Lu1e934dd2008-02-22 13:37:26 -08001388static int __init lapic_insert_resource(void)
1389{
1390 if (!apic_phys)
1391 return -1;
1392
1393 /* Put local APIC into the resource map. */
1394 lapic_resource.start = apic_phys;
1395 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1396 insert_resource(&iomem_resource, &lapic_resource);
1397
1398 return 0;
1399}
1400
1401/*
1402 * need call insert after e820_reserve_resources()
1403 * that is using request_resource
1404 */
1405late_initcall(lapic_insert_resource);