Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 1 | /* |
| 2 | * MPC8560 ADS Device Tree Source |
| 3 | * |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 4 | * Copyright 2006, 2008 Freescale Semiconductor Inc. |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License as published by the |
| 8 | * Free Software Foundation; either version 2 of the License, or (at your |
| 9 | * option) any later version. |
| 10 | */ |
| 11 | |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 12 | /dts-v1/; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 13 | |
| 14 | / { |
| 15 | model = "MPC8560ADS"; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 16 | compatible = "MPC8560ADS", "MPC85xxADS"; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 17 | #address-cells = <1>; |
| 18 | #size-cells = <1>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 19 | |
Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 20 | aliases { |
| 21 | ethernet0 = &enet0; |
| 22 | ethernet1 = &enet1; |
| 23 | ethernet2 = &enet2; |
| 24 | ethernet3 = &enet3; |
| 25 | serial0 = &serial0; |
| 26 | serial1 = &serial1; |
| 27 | pci0 = &pci0; |
| 28 | }; |
| 29 | |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 30 | cpus { |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 31 | #address-cells = <1>; |
| 32 | #size-cells = <0>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 33 | |
| 34 | PowerPC,8560@0 { |
| 35 | device_type = "cpu"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 36 | reg = <0x0>; |
| 37 | d-cache-line-size = <32>; // 32 bytes |
| 38 | i-cache-line-size = <32>; // 32 bytes |
| 39 | d-cache-size = <0x8000>; // L1, 32K |
| 40 | i-cache-size = <0x8000>; // L1, 32K |
| 41 | timebase-frequency = <82500000>; |
| 42 | bus-frequency = <330000000>; |
| 43 | clock-frequency = <825000000>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 44 | }; |
| 45 | }; |
| 46 | |
| 47 | memory { |
| 48 | device_type = "memory"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 49 | reg = <0x0 0x10000000>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 50 | }; |
| 51 | |
| 52 | soc8560@e0000000 { |
| 53 | #address-cells = <1>; |
| 54 | #size-cells = <1>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 55 | device_type = "soc"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 56 | ranges = <0x0 0xe0000000 0x100000>; |
| 57 | reg = <0xe0000000 0x200>; |
| 58 | bus-frequency = <330000000>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 59 | |
Dave Jiang | 50cf670 | 2007-05-10 10:03:05 -0700 | [diff] [blame] | 60 | memory-controller@2000 { |
| 61 | compatible = "fsl,8540-memory-controller"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 62 | reg = <0x2000 0x1000>; |
Dave Jiang | 50cf670 | 2007-05-10 10:03:05 -0700 | [diff] [blame] | 63 | interrupt-parent = <&mpic>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 64 | interrupts = <18 2>; |
Dave Jiang | 50cf670 | 2007-05-10 10:03:05 -0700 | [diff] [blame] | 65 | }; |
| 66 | |
| 67 | l2-cache-controller@20000 { |
| 68 | compatible = "fsl,8540-l2-cache-controller"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 69 | reg = <0x20000 0x1000>; |
| 70 | cache-line-size = <32>; // 32 bytes |
| 71 | cache-size = <0x40000>; // L2, 256K |
Dave Jiang | 50cf670 | 2007-05-10 10:03:05 -0700 | [diff] [blame] | 72 | interrupt-parent = <&mpic>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 73 | interrupts = <16 2>; |
Dave Jiang | 50cf670 | 2007-05-10 10:03:05 -0700 | [diff] [blame] | 74 | }; |
| 75 | |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 76 | mdio@24520 { |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 77 | #address-cells = <1>; |
| 78 | #size-cells = <0>; |
Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 79 | compatible = "fsl,gianfar-mdio"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 80 | reg = <0x24520 0x20>; |
Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 81 | |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 82 | phy0: ethernet-phy@0 { |
| 83 | interrupt-parent = <&mpic>; |
Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 84 | interrupts = <5 1>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 85 | reg = <0x0>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 86 | device_type = "ethernet-phy"; |
| 87 | }; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 88 | phy1: ethernet-phy@1 { |
| 89 | interrupt-parent = <&mpic>; |
Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 90 | interrupts = <5 1>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 91 | reg = <0x1>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 92 | device_type = "ethernet-phy"; |
| 93 | }; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 94 | phy2: ethernet-phy@2 { |
| 95 | interrupt-parent = <&mpic>; |
Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 96 | interrupts = <7 1>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 97 | reg = <0x2>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 98 | device_type = "ethernet-phy"; |
| 99 | }; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 100 | phy3: ethernet-phy@3 { |
| 101 | interrupt-parent = <&mpic>; |
Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 102 | interrupts = <7 1>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 103 | reg = <0x3>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 104 | device_type = "ethernet-phy"; |
| 105 | }; |
| 106 | }; |
| 107 | |
Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 108 | enet0: ethernet@24000 { |
| 109 | cell-index = <0>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 110 | device_type = "network"; |
| 111 | model = "TSEC"; |
| 112 | compatible = "gianfar"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 113 | reg = <0x24000 0x1000>; |
Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 114 | local-mac-address = [ 00 00 00 00 00 00 ]; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 115 | interrupts = <29 2 30 2 34 2>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 116 | interrupt-parent = <&mpic>; |
| 117 | phy-handle = <&phy0>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 118 | }; |
| 119 | |
Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 120 | enet1: ethernet@25000 { |
| 121 | cell-index = <1>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 122 | device_type = "network"; |
| 123 | model = "TSEC"; |
| 124 | compatible = "gianfar"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 125 | reg = <0x25000 0x1000>; |
Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 126 | local-mac-address = [ 00 00 00 00 00 00 ]; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 127 | interrupts = <35 2 36 2 40 2>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 128 | interrupt-parent = <&mpic>; |
| 129 | phy-handle = <&phy1>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 130 | }; |
| 131 | |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 132 | mpic: pic@40000 { |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 133 | interrupt-controller; |
| 134 | #address-cells = <0>; |
| 135 | #interrupt-cells = <2>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 136 | reg = <0x40000 0x40000>; |
Kumar Gala | acd4b71 | 2008-05-30 12:12:26 -0500 | [diff] [blame^] | 137 | compatible = "chrp,open-pic"; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 138 | device_type = "open-pic"; |
| 139 | }; |
| 140 | |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 141 | cpm@919c0 { |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 142 | #address-cells = <1>; |
| 143 | #size-cells = <1>; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 144 | compatible = "fsl,mpc8560-cpm", "fsl,cpm2"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 145 | reg = <0x919c0 0x30>; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 146 | ranges; |
| 147 | |
| 148 | muram@80000 { |
| 149 | #address-cells = <1>; |
| 150 | #size-cells = <1>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 151 | ranges = <0x0 0x80000 0x10000>; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 152 | |
| 153 | data@0 { |
| 154 | compatible = "fsl,cpm-muram-data"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 155 | reg = <0x0 0x4000 0x9000 0x2000>; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 156 | }; |
| 157 | }; |
| 158 | |
| 159 | brg@919f0 { |
| 160 | compatible = "fsl,mpc8560-brg", |
| 161 | "fsl,cpm2-brg", |
| 162 | "fsl,cpm-brg"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 163 | reg = <0x919f0 0x10 0x915f0 0x10>; |
| 164 | clock-frequency = <165000000>; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 165 | }; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 166 | |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 167 | cpmpic: pic@90c00 { |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 168 | interrupt-controller; |
| 169 | #address-cells = <0>; |
| 170 | #interrupt-cells = <2>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 171 | interrupts = <46 2>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 172 | interrupt-parent = <&mpic>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 173 | reg = <0x90c00 0x80>; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 174 | compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic"; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 175 | }; |
| 176 | |
Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 177 | serial0: serial@91a00 { |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 178 | device_type = "serial"; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 179 | compatible = "fsl,mpc8560-scc-uart", |
| 180 | "fsl,cpm2-scc-uart"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 181 | reg = <0x91a00 0x20 0x88000 0x100>; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 182 | fsl,cpm-brg = <1>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 183 | fsl,cpm-command = <0x800000>; |
| 184 | current-speed = <115200>; |
| 185 | interrupts = <40 8>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 186 | interrupt-parent = <&cpmpic>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 187 | }; |
| 188 | |
Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 189 | serial1: serial@91a20 { |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 190 | device_type = "serial"; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 191 | compatible = "fsl,mpc8560-scc-uart", |
| 192 | "fsl,cpm2-scc-uart"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 193 | reg = <0x91a20 0x20 0x88100 0x100>; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 194 | fsl,cpm-brg = <2>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 195 | fsl,cpm-command = <0x4a00000>; |
| 196 | current-speed = <115200>; |
| 197 | interrupts = <41 8>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 198 | interrupt-parent = <&cpmpic>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 199 | }; |
| 200 | |
Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 201 | enet2: ethernet@91320 { |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 202 | device_type = "network"; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 203 | compatible = "fsl,mpc8560-fcc-enet", |
| 204 | "fsl,cpm2-fcc-enet"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 205 | reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>; |
Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 206 | local-mac-address = [ 00 00 00 00 00 00 ]; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 207 | fsl,cpm-command = <0x16200300>; |
| 208 | interrupts = <33 8>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 209 | interrupt-parent = <&cpmpic>; |
| 210 | phy-handle = <&phy2>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 211 | }; |
| 212 | |
Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 213 | enet3: ethernet@91340 { |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 214 | device_type = "network"; |
Scott Wood | 8abc8f5 | 2007-10-08 16:08:51 -0500 | [diff] [blame] | 215 | compatible = "fsl,mpc8560-fcc-enet", |
| 216 | "fsl,cpm2-fcc-enet"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 217 | reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>; |
Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 218 | local-mac-address = [ 00 00 00 00 00 00 ]; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 219 | fsl,cpm-command = <0x1a400300>; |
| 220 | interrupts = <34 8>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 221 | interrupt-parent = <&cpmpic>; |
| 222 | phy-handle = <&phy3>; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 223 | }; |
| 224 | }; |
| 225 | }; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 226 | |
Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 227 | pci0: pci@e0008000 { |
| 228 | cell-index = <0>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 229 | #interrupt-cells = <1>; |
| 230 | #size-cells = <2>; |
| 231 | #address-cells = <3>; |
| 232 | compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; |
| 233 | device_type = "pci"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 234 | reg = <0xe0008000 0x1000>; |
| 235 | clock-frequency = <66666666>; |
| 236 | interrupt-map-mask = <0xf800 0x0 0x0 0x7>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 237 | interrupt-map = < |
| 238 | |
| 239 | /* IDSEL 0x2 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 240 | 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1 |
| 241 | 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1 |
| 242 | 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1 |
| 243 | 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 244 | |
| 245 | /* IDSEL 0x3 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 246 | 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1 |
| 247 | 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1 |
| 248 | 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1 |
| 249 | 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 250 | |
| 251 | /* IDSEL 0x4 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 252 | 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1 |
| 253 | 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1 |
| 254 | 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1 |
| 255 | 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 256 | |
| 257 | /* IDSEL 0x5 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 258 | 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1 |
| 259 | 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1 |
| 260 | 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1 |
| 261 | 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 262 | |
| 263 | /* IDSEL 12 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 264 | 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1 |
| 265 | 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1 |
| 266 | 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1 |
| 267 | 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 268 | |
| 269 | /* IDSEL 13 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 270 | 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1 |
| 271 | 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1 |
| 272 | 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1 |
| 273 | 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 274 | |
| 275 | /* IDSEL 14*/ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 276 | 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1 |
| 277 | 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1 |
| 278 | 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1 |
| 279 | 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 280 | |
| 281 | /* IDSEL 15 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 282 | 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1 |
| 283 | 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1 |
| 284 | 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1 |
| 285 | 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 286 | |
| 287 | /* IDSEL 18 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 288 | 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1 |
| 289 | 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1 |
| 290 | 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1 |
| 291 | 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 292 | |
| 293 | /* IDSEL 19 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 294 | 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1 |
| 295 | 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1 |
| 296 | 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1 |
| 297 | 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 298 | |
| 299 | /* IDSEL 20 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 300 | 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1 |
| 301 | 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1 |
| 302 | 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1 |
| 303 | 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 304 | |
| 305 | /* IDSEL 21 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 306 | 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1 |
| 307 | 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1 |
| 308 | 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1 |
| 309 | 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 310 | |
| 311 | interrupt-parent = <&mpic>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 312 | interrupts = <24 2>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 313 | bus-range = <0 0>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 314 | ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000 |
| 315 | 0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 316 | }; |
Vitaly Bordug | 902f392 | 2006-09-21 22:31:26 +0400 | [diff] [blame] | 317 | }; |