| Yinghai Lu | 5aeecaf | 2008-08-19 20:49:59 -0700 | [diff] [blame] | 1 | #include <linux/interrupt.h> | 
| Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 2 | #include <linux/dmar.h> | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 3 | #include <linux/spinlock.h> | 
|  | 4 | #include <linux/jiffies.h> | 
|  | 5 | #include <linux/pci.h> | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 6 | #include <linux/irq.h> | 
| Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 7 | #include <asm/io_apic.h> | 
| Yinghai Lu | 17483a1 | 2008-12-12 13:14:18 -0800 | [diff] [blame] | 8 | #include <asm/smp.h> | 
| Jaswinder Singh Rajput | 6d652ea | 2009-01-07 21:38:59 +0530 | [diff] [blame] | 9 | #include <asm/cpu.h> | 
| Kay, Allen M | 3871794 | 2008-09-09 18:37:29 +0300 | [diff] [blame] | 10 | #include <linux/intel-iommu.h> | 
| Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 11 | #include "intr_remapping.h" | 
| Alexander Beregalov | 46f06b7 | 2009-04-06 16:45:28 +0100 | [diff] [blame] | 12 | #include <acpi/acpi.h> | 
| Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 13 | #include <asm/pci-direct.h> | 
|  | 14 | #include "pci.h" | 
| Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 15 |  | 
|  | 16 | static struct ioapic_scope ir_ioapic[MAX_IO_APICS]; | 
|  | 17 | static int ir_ioapic_num; | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 18 | int intr_remapping_enabled; | 
|  | 19 |  | 
| Weidong Han | 03ea815 | 2009-04-17 16:42:15 +0800 | [diff] [blame] | 20 | static int disable_intremap; | 
|  | 21 | static __init int setup_nointremap(char *str) | 
|  | 22 | { | 
|  | 23 | disable_intremap = 1; | 
|  | 24 | return 0; | 
|  | 25 | } | 
|  | 26 | early_param("nointremap", setup_nointremap); | 
|  | 27 |  | 
| Yinghai Lu | 5aeecaf | 2008-08-19 20:49:59 -0700 | [diff] [blame] | 28 | struct irq_2_iommu { | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 29 | struct intel_iommu *iommu; | 
|  | 30 | u16 irte_index; | 
|  | 31 | u16 sub_handle; | 
|  | 32 | u8  irte_mask; | 
| Yinghai Lu | 5aeecaf | 2008-08-19 20:49:59 -0700 | [diff] [blame] | 33 | }; | 
|  | 34 |  | 
| Yinghai Lu | d7e51e6 | 2009-01-07 15:03:13 -0800 | [diff] [blame] | 35 | #ifdef CONFIG_GENERIC_HARDIRQS | 
| Yinghai Lu | 85ac16d | 2009-04-27 18:00:38 -0700 | [diff] [blame] | 36 | static struct irq_2_iommu *get_one_free_irq_2_iommu(int node) | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 37 | { | 
|  | 38 | struct irq_2_iommu *iommu; | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 39 |  | 
|  | 40 | iommu = kzalloc_node(sizeof(*iommu), GFP_ATOMIC, node); | 
| Yinghai Lu | 85ac16d | 2009-04-27 18:00:38 -0700 | [diff] [blame] | 41 | printk(KERN_DEBUG "alloc irq_2_iommu on node %d\n", node); | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 42 |  | 
|  | 43 | return iommu; | 
|  | 44 | } | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 45 |  | 
|  | 46 | static struct irq_2_iommu *irq_2_iommu(unsigned int irq) | 
|  | 47 | { | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 48 | struct irq_desc *desc; | 
|  | 49 |  | 
|  | 50 | desc = irq_to_desc(irq); | 
|  | 51 |  | 
|  | 52 | if (WARN_ON_ONCE(!desc)) | 
|  | 53 | return NULL; | 
|  | 54 |  | 
|  | 55 | return desc->irq_2_iommu; | 
|  | 56 | } | 
|  | 57 |  | 
| Yinghai Lu | 70590ea | 2009-08-26 16:21:54 -0700 | [diff] [blame] | 58 | static struct irq_2_iommu *irq_2_iommu_alloc(unsigned int irq) | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 59 | { | 
|  | 60 | struct irq_desc *desc; | 
|  | 61 | struct irq_2_iommu *irq_iommu; | 
|  | 62 |  | 
| Yinghai Lu | 70590ea | 2009-08-26 16:21:54 -0700 | [diff] [blame] | 63 | desc = irq_to_desc(irq); | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 64 | if (!desc) { | 
|  | 65 | printk(KERN_INFO "can not get irq_desc for %d\n", irq); | 
|  | 66 | return NULL; | 
|  | 67 | } | 
|  | 68 |  | 
|  | 69 | irq_iommu = desc->irq_2_iommu; | 
|  | 70 |  | 
|  | 71 | if (!irq_iommu) | 
| Yinghai Lu | 70590ea | 2009-08-26 16:21:54 -0700 | [diff] [blame] | 72 | desc->irq_2_iommu = get_one_free_irq_2_iommu(irq_node(irq)); | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 73 |  | 
|  | 74 | return desc->irq_2_iommu; | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 75 | } | 
| Thomas Gleixner | d6c88a5 | 2008-10-15 15:27:23 +0200 | [diff] [blame] | 76 |  | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 77 | #else /* !CONFIG_SPARSE_IRQ */ | 
|  | 78 |  | 
|  | 79 | static struct irq_2_iommu irq_2_iommuX[NR_IRQS]; | 
|  | 80 |  | 
|  | 81 | static struct irq_2_iommu *irq_2_iommu(unsigned int irq) | 
|  | 82 | { | 
|  | 83 | if (irq < nr_irqs) | 
|  | 84 | return &irq_2_iommuX[irq]; | 
|  | 85 |  | 
|  | 86 | return NULL; | 
|  | 87 | } | 
|  | 88 | static struct irq_2_iommu *irq_2_iommu_alloc(unsigned int irq) | 
|  | 89 | { | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 90 | return irq_2_iommu(irq); | 
|  | 91 | } | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 92 | #endif | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 93 |  | 
|  | 94 | static DEFINE_SPINLOCK(irq_2_ir_lock); | 
|  | 95 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 96 | static struct irq_2_iommu *valid_irq_2_iommu(unsigned int irq) | 
|  | 97 | { | 
|  | 98 | struct irq_2_iommu *irq_iommu; | 
|  | 99 |  | 
|  | 100 | irq_iommu = irq_2_iommu(irq); | 
|  | 101 |  | 
|  | 102 | if (!irq_iommu) | 
|  | 103 | return NULL; | 
|  | 104 |  | 
|  | 105 | if (!irq_iommu->iommu) | 
|  | 106 | return NULL; | 
|  | 107 |  | 
|  | 108 | return irq_iommu; | 
|  | 109 | } | 
|  | 110 |  | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 111 | int irq_remapped(int irq) | 
|  | 112 | { | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 113 | return valid_irq_2_iommu(irq) != NULL; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 114 | } | 
|  | 115 |  | 
|  | 116 | int get_irte(int irq, struct irte *entry) | 
|  | 117 | { | 
|  | 118 | int index; | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 119 | struct irq_2_iommu *irq_iommu; | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 120 | unsigned long flags; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 121 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 122 | if (!entry) | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 123 | return -1; | 
|  | 124 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 125 | spin_lock_irqsave(&irq_2_ir_lock, flags); | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 126 | irq_iommu = valid_irq_2_iommu(irq); | 
|  | 127 | if (!irq_iommu) { | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 128 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 129 | return -1; | 
|  | 130 | } | 
|  | 131 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 132 | index = irq_iommu->irte_index + irq_iommu->sub_handle; | 
|  | 133 | *entry = *(irq_iommu->iommu->ir_table->base + index); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 134 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 135 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 136 | return 0; | 
|  | 137 | } | 
|  | 138 |  | 
|  | 139 | int alloc_irte(struct intel_iommu *iommu, int irq, u16 count) | 
|  | 140 | { | 
|  | 141 | struct ir_table *table = iommu->ir_table; | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 142 | struct irq_2_iommu *irq_iommu; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 143 | u16 index, start_index; | 
|  | 144 | unsigned int mask = 0; | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 145 | unsigned long flags; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 146 | int i; | 
|  | 147 |  | 
|  | 148 | if (!count) | 
|  | 149 | return -1; | 
|  | 150 |  | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 151 | #ifndef CONFIG_SPARSE_IRQ | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 152 | /* protect irq_2_iommu_alloc later */ | 
|  | 153 | if (irq >= nr_irqs) | 
|  | 154 | return -1; | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 155 | #endif | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 156 |  | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 157 | /* | 
|  | 158 | * start the IRTE search from index 0. | 
|  | 159 | */ | 
|  | 160 | index = start_index = 0; | 
|  | 161 |  | 
|  | 162 | if (count > 1) { | 
|  | 163 | count = __roundup_pow_of_two(count); | 
|  | 164 | mask = ilog2(count); | 
|  | 165 | } | 
|  | 166 |  | 
|  | 167 | if (mask > ecap_max_handle_mask(iommu->ecap)) { | 
|  | 168 | printk(KERN_ERR | 
|  | 169 | "Requested mask %x exceeds the max invalidation handle" | 
|  | 170 | " mask value %Lx\n", mask, | 
|  | 171 | ecap_max_handle_mask(iommu->ecap)); | 
|  | 172 | return -1; | 
|  | 173 | } | 
|  | 174 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 175 | spin_lock_irqsave(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 176 | do { | 
|  | 177 | for (i = index; i < index + count; i++) | 
|  | 178 | if  (table->base[i].present) | 
|  | 179 | break; | 
|  | 180 | /* empty index found */ | 
|  | 181 | if (i == index + count) | 
|  | 182 | break; | 
|  | 183 |  | 
|  | 184 | index = (index + count) % INTR_REMAP_TABLE_ENTRIES; | 
|  | 185 |  | 
|  | 186 | if (index == start_index) { | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 187 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 188 | printk(KERN_ERR "can't allocate an IRTE\n"); | 
|  | 189 | return -1; | 
|  | 190 | } | 
|  | 191 | } while (1); | 
|  | 192 |  | 
|  | 193 | for (i = index; i < index + count; i++) | 
|  | 194 | table->base[i].present = 1; | 
|  | 195 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 196 | irq_iommu = irq_2_iommu_alloc(irq); | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 197 | if (!irq_iommu) { | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 198 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 199 | printk(KERN_ERR "can't allocate irq_2_iommu\n"); | 
|  | 200 | return -1; | 
|  | 201 | } | 
|  | 202 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 203 | irq_iommu->iommu = iommu; | 
|  | 204 | irq_iommu->irte_index =  index; | 
|  | 205 | irq_iommu->sub_handle = 0; | 
|  | 206 | irq_iommu->irte_mask = mask; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 207 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 208 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 209 |  | 
|  | 210 | return index; | 
|  | 211 | } | 
|  | 212 |  | 
| Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 213 | static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask) | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 214 | { | 
|  | 215 | struct qi_desc desc; | 
|  | 216 |  | 
|  | 217 | desc.low = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask) | 
|  | 218 | | QI_IEC_SELECTIVE; | 
|  | 219 | desc.high = 0; | 
|  | 220 |  | 
| Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 221 | return qi_submit_sync(&desc, iommu); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 222 | } | 
|  | 223 |  | 
|  | 224 | int map_irq_to_irte_handle(int irq, u16 *sub_handle) | 
|  | 225 | { | 
|  | 226 | int index; | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 227 | struct irq_2_iommu *irq_iommu; | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 228 | unsigned long flags; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 229 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 230 | spin_lock_irqsave(&irq_2_ir_lock, flags); | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 231 | irq_iommu = valid_irq_2_iommu(irq); | 
|  | 232 | if (!irq_iommu) { | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 233 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 234 | return -1; | 
|  | 235 | } | 
|  | 236 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 237 | *sub_handle = irq_iommu->sub_handle; | 
|  | 238 | index = irq_iommu->irte_index; | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 239 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 240 | return index; | 
|  | 241 | } | 
|  | 242 |  | 
|  | 243 | int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index, u16 subhandle) | 
|  | 244 | { | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 245 | struct irq_2_iommu *irq_iommu; | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 246 | unsigned long flags; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 247 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 248 | spin_lock_irqsave(&irq_2_ir_lock, flags); | 
| Suresh Siddha | 7ddfb65 | 2008-08-20 17:22:51 -0700 | [diff] [blame] | 249 |  | 
|  | 250 | irq_iommu = irq_2_iommu_alloc(irq); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 251 |  | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 252 | if (!irq_iommu) { | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 253 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Yinghai Lu | 0b8f1ef | 2008-12-05 18:58:31 -0800 | [diff] [blame] | 254 | printk(KERN_ERR "can't allocate irq_2_iommu\n"); | 
|  | 255 | return -1; | 
|  | 256 | } | 
|  | 257 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 258 | irq_iommu->iommu = iommu; | 
|  | 259 | irq_iommu->irte_index = index; | 
|  | 260 | irq_iommu->sub_handle = subhandle; | 
|  | 261 | irq_iommu->irte_mask = 0; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 262 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 263 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 264 |  | 
|  | 265 | return 0; | 
|  | 266 | } | 
|  | 267 |  | 
|  | 268 | int clear_irte_irq(int irq, struct intel_iommu *iommu, u16 index) | 
|  | 269 | { | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 270 | struct irq_2_iommu *irq_iommu; | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 271 | unsigned long flags; | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 272 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 273 | spin_lock_irqsave(&irq_2_ir_lock, flags); | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 274 | irq_iommu = valid_irq_2_iommu(irq); | 
|  | 275 | if (!irq_iommu) { | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 276 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 277 | return -1; | 
|  | 278 | } | 
|  | 279 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 280 | irq_iommu->iommu = NULL; | 
|  | 281 | irq_iommu->irte_index = 0; | 
|  | 282 | irq_iommu->sub_handle = 0; | 
|  | 283 | irq_2_iommu(irq)->irte_mask = 0; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 284 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 285 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 286 |  | 
|  | 287 | return 0; | 
|  | 288 | } | 
|  | 289 |  | 
|  | 290 | int modify_irte(int irq, struct irte *irte_modified) | 
|  | 291 | { | 
| Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 292 | int rc; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 293 | int index; | 
|  | 294 | struct irte *irte; | 
|  | 295 | struct intel_iommu *iommu; | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 296 | struct irq_2_iommu *irq_iommu; | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 297 | unsigned long flags; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 298 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 299 | spin_lock_irqsave(&irq_2_ir_lock, flags); | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 300 | irq_iommu = valid_irq_2_iommu(irq); | 
|  | 301 | if (!irq_iommu) { | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 302 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 303 | return -1; | 
|  | 304 | } | 
|  | 305 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 306 | iommu = irq_iommu->iommu; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 307 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 308 | index = irq_iommu->irte_index + irq_iommu->sub_handle; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 309 | irte = &iommu->ir_table->base[index]; | 
|  | 310 |  | 
| Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 311 | set_64bit((unsigned long *)&irte->low, irte_modified->low); | 
|  | 312 | set_64bit((unsigned long *)&irte->high, irte_modified->high); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 313 | __iommu_flush_cache(iommu, irte, sizeof(*irte)); | 
|  | 314 |  | 
| Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 315 | rc = qi_flush_iec(iommu, index, 0); | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 316 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 317 |  | 
|  | 318 | return rc; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 319 | } | 
|  | 320 |  | 
|  | 321 | int flush_irte(int irq) | 
|  | 322 | { | 
| Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 323 | int rc; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 324 | int index; | 
|  | 325 | struct intel_iommu *iommu; | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 326 | struct irq_2_iommu *irq_iommu; | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 327 | unsigned long flags; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 328 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 329 | spin_lock_irqsave(&irq_2_ir_lock, flags); | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 330 | irq_iommu = valid_irq_2_iommu(irq); | 
|  | 331 | if (!irq_iommu) { | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 332 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 333 | return -1; | 
|  | 334 | } | 
|  | 335 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 336 | iommu = irq_iommu->iommu; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 337 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 338 | index = irq_iommu->irte_index + irq_iommu->sub_handle; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 339 |  | 
| Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 340 | rc = qi_flush_iec(iommu, index, irq_iommu->irte_mask); | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 341 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 342 |  | 
| Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 343 | return rc; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 344 | } | 
|  | 345 |  | 
| Suresh Siddha | 89027d3 | 2008-07-10 11:16:56 -0700 | [diff] [blame] | 346 | struct intel_iommu *map_ioapic_to_ir(int apic) | 
|  | 347 | { | 
|  | 348 | int i; | 
|  | 349 |  | 
|  | 350 | for (i = 0; i < MAX_IO_APICS; i++) | 
|  | 351 | if (ir_ioapic[i].id == apic) | 
|  | 352 | return ir_ioapic[i].iommu; | 
|  | 353 | return NULL; | 
|  | 354 | } | 
|  | 355 |  | 
| Suresh Siddha | 75c46fa | 2008-07-10 11:16:57 -0700 | [diff] [blame] | 356 | struct intel_iommu *map_dev_to_ir(struct pci_dev *dev) | 
|  | 357 | { | 
|  | 358 | struct dmar_drhd_unit *drhd; | 
|  | 359 |  | 
|  | 360 | drhd = dmar_find_matched_drhd_unit(dev); | 
|  | 361 | if (!drhd) | 
|  | 362 | return NULL; | 
|  | 363 |  | 
|  | 364 | return drhd->iommu; | 
|  | 365 | } | 
|  | 366 |  | 
| Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 367 | static int clear_entries(struct irq_2_iommu *irq_iommu) | 
|  | 368 | { | 
|  | 369 | struct irte *start, *entry, *end; | 
|  | 370 | struct intel_iommu *iommu; | 
|  | 371 | int index; | 
|  | 372 |  | 
|  | 373 | if (irq_iommu->sub_handle) | 
|  | 374 | return 0; | 
|  | 375 |  | 
|  | 376 | iommu = irq_iommu->iommu; | 
|  | 377 | index = irq_iommu->irte_index + irq_iommu->sub_handle; | 
|  | 378 |  | 
|  | 379 | start = iommu->ir_table->base + index; | 
|  | 380 | end = start + (1 << irq_iommu->irte_mask); | 
|  | 381 |  | 
|  | 382 | for (entry = start; entry < end; entry++) { | 
|  | 383 | set_64bit((unsigned long *)&entry->low, 0); | 
|  | 384 | set_64bit((unsigned long *)&entry->high, 0); | 
|  | 385 | } | 
|  | 386 |  | 
|  | 387 | return qi_flush_iec(iommu, index, irq_iommu->irte_mask); | 
|  | 388 | } | 
|  | 389 |  | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 390 | int free_irte(int irq) | 
|  | 391 | { | 
| Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 392 | int rc = 0; | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 393 | struct irq_2_iommu *irq_iommu; | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 394 | unsigned long flags; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 395 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 396 | spin_lock_irqsave(&irq_2_ir_lock, flags); | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 397 | irq_iommu = valid_irq_2_iommu(irq); | 
|  | 398 | if (!irq_iommu) { | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 399 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 400 | return -1; | 
|  | 401 | } | 
|  | 402 |  | 
| Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 403 | rc = clear_entries(irq_iommu); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 404 |  | 
| Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 405 | irq_iommu->iommu = NULL; | 
|  | 406 | irq_iommu->irte_index = 0; | 
|  | 407 | irq_iommu->sub_handle = 0; | 
|  | 408 | irq_iommu->irte_mask = 0; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 409 |  | 
| Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 410 | spin_unlock_irqrestore(&irq_2_ir_lock, flags); | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 411 |  | 
| Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 412 | return rc; | 
| Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 413 | } | 
|  | 414 |  | 
| Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 415 | /* | 
|  | 416 | * source validation type | 
|  | 417 | */ | 
|  | 418 | #define SVT_NO_VERIFY		0x0  /* no verification is required */ | 
|  | 419 | #define SVT_VERIFY_SID_SQ	0x1  /* verify using SID and SQ fiels */ | 
|  | 420 | #define SVT_VERIFY_BUS		0x2  /* verify bus of request-id */ | 
|  | 421 |  | 
|  | 422 | /* | 
|  | 423 | * source-id qualifier | 
|  | 424 | */ | 
|  | 425 | #define SQ_ALL_16	0x0  /* verify all 16 bits of request-id */ | 
|  | 426 | #define SQ_13_IGNORE_1	0x1  /* verify most significant 13 bits, ignore | 
|  | 427 | * the third least significant bit | 
|  | 428 | */ | 
|  | 429 | #define SQ_13_IGNORE_2	0x2  /* verify most significant 13 bits, ignore | 
|  | 430 | * the second and third least significant bits | 
|  | 431 | */ | 
|  | 432 | #define SQ_13_IGNORE_3	0x3  /* verify most significant 13 bits, ignore | 
|  | 433 | * the least three significant bits | 
|  | 434 | */ | 
|  | 435 |  | 
|  | 436 | /* | 
|  | 437 | * set SVT, SQ and SID fields of irte to verify | 
|  | 438 | * source ids of interrupt requests | 
|  | 439 | */ | 
|  | 440 | static void set_irte_sid(struct irte *irte, unsigned int svt, | 
|  | 441 | unsigned int sq, unsigned int sid) | 
|  | 442 | { | 
|  | 443 | irte->svt = svt; | 
|  | 444 | irte->sq = sq; | 
|  | 445 | irte->sid = sid; | 
|  | 446 | } | 
|  | 447 |  | 
|  | 448 | int set_ioapic_sid(struct irte *irte, int apic) | 
|  | 449 | { | 
|  | 450 | int i; | 
|  | 451 | u16 sid = 0; | 
|  | 452 |  | 
|  | 453 | if (!irte) | 
|  | 454 | return -1; | 
|  | 455 |  | 
|  | 456 | for (i = 0; i < MAX_IO_APICS; i++) { | 
|  | 457 | if (ir_ioapic[i].id == apic) { | 
|  | 458 | sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn; | 
|  | 459 | break; | 
|  | 460 | } | 
|  | 461 | } | 
|  | 462 |  | 
|  | 463 | if (sid == 0) { | 
|  | 464 | pr_warning("Failed to set source-id of IOAPIC (%d)\n", apic); | 
|  | 465 | return -1; | 
|  | 466 | } | 
|  | 467 |  | 
|  | 468 | set_irte_sid(irte, 1, 0, sid); | 
|  | 469 |  | 
|  | 470 | return 0; | 
|  | 471 | } | 
|  | 472 |  | 
|  | 473 | int set_msi_sid(struct irte *irte, struct pci_dev *dev) | 
|  | 474 | { | 
|  | 475 | struct pci_dev *bridge; | 
|  | 476 |  | 
|  | 477 | if (!irte || !dev) | 
|  | 478 | return -1; | 
|  | 479 |  | 
|  | 480 | /* PCIe device or Root Complex integrated PCI device */ | 
|  | 481 | if (dev->is_pcie || !dev->bus->parent) { | 
|  | 482 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, | 
|  | 483 | (dev->bus->number << 8) | dev->devfn); | 
|  | 484 | return 0; | 
|  | 485 | } | 
|  | 486 |  | 
|  | 487 | bridge = pci_find_upstream_pcie_bridge(dev); | 
|  | 488 | if (bridge) { | 
|  | 489 | if (bridge->is_pcie) /* this is a PCIE-to-PCI/PCIX bridge */ | 
|  | 490 | set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16, | 
|  | 491 | (bridge->bus->number << 8) | dev->bus->number); | 
|  | 492 | else /* this is a legacy PCI bridge */ | 
|  | 493 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, | 
|  | 494 | (bridge->bus->number << 8) | bridge->devfn); | 
|  | 495 | } | 
|  | 496 |  | 
|  | 497 | return 0; | 
|  | 498 | } | 
|  | 499 |  | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 500 | static void iommu_set_intr_remapping(struct intel_iommu *iommu, int mode) | 
|  | 501 | { | 
|  | 502 | u64 addr; | 
| David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 503 | u32 sts; | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 504 | unsigned long flags; | 
|  | 505 |  | 
|  | 506 | addr = virt_to_phys((void *)iommu->ir_table->base); | 
|  | 507 |  | 
|  | 508 | spin_lock_irqsave(&iommu->register_lock, flags); | 
|  | 509 |  | 
|  | 510 | dmar_writeq(iommu->reg + DMAR_IRTA_REG, | 
|  | 511 | (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE); | 
|  | 512 |  | 
|  | 513 | /* Set interrupt-remapping table pointer */ | 
| Han, Weidong | 161fde0 | 2009-04-03 17:15:47 +0800 | [diff] [blame] | 514 | iommu->gcmd |= DMA_GCMD_SIRTP; | 
| David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 515 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 516 |  | 
|  | 517 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, | 
|  | 518 | readl, (sts & DMA_GSTS_IRTPS), sts); | 
|  | 519 | spin_unlock_irqrestore(&iommu->register_lock, flags); | 
|  | 520 |  | 
|  | 521 | /* | 
|  | 522 | * global invalidation of interrupt entry cache before enabling | 
|  | 523 | * interrupt-remapping. | 
|  | 524 | */ | 
|  | 525 | qi_global_iec(iommu); | 
|  | 526 |  | 
|  | 527 | spin_lock_irqsave(&iommu->register_lock, flags); | 
|  | 528 |  | 
|  | 529 | /* Enable interrupt-remapping */ | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 530 | iommu->gcmd |= DMA_GCMD_IRE; | 
| David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 531 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 532 |  | 
|  | 533 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, | 
|  | 534 | readl, (sts & DMA_GSTS_IRES), sts); | 
|  | 535 |  | 
|  | 536 | spin_unlock_irqrestore(&iommu->register_lock, flags); | 
|  | 537 | } | 
|  | 538 |  | 
|  | 539 |  | 
|  | 540 | static int setup_intr_remapping(struct intel_iommu *iommu, int mode) | 
|  | 541 | { | 
|  | 542 | struct ir_table *ir_table; | 
|  | 543 | struct page *pages; | 
|  | 544 |  | 
|  | 545 | ir_table = iommu->ir_table = kzalloc(sizeof(struct ir_table), | 
| Suresh Siddha | fa4b57c | 2009-03-16 17:05:05 -0700 | [diff] [blame] | 546 | GFP_ATOMIC); | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 547 |  | 
|  | 548 | if (!iommu->ir_table) | 
|  | 549 | return -ENOMEM; | 
|  | 550 |  | 
| Suresh Siddha | fa4b57c | 2009-03-16 17:05:05 -0700 | [diff] [blame] | 551 | pages = alloc_pages(GFP_ATOMIC | __GFP_ZERO, INTR_REMAP_PAGE_ORDER); | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 552 |  | 
|  | 553 | if (!pages) { | 
|  | 554 | printk(KERN_ERR "failed to allocate pages of order %d\n", | 
|  | 555 | INTR_REMAP_PAGE_ORDER); | 
|  | 556 | kfree(iommu->ir_table); | 
|  | 557 | return -ENOMEM; | 
|  | 558 | } | 
|  | 559 |  | 
|  | 560 | ir_table->base = page_address(pages); | 
|  | 561 |  | 
|  | 562 | iommu_set_intr_remapping(iommu, mode); | 
|  | 563 | return 0; | 
|  | 564 | } | 
|  | 565 |  | 
| Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 566 | /* | 
|  | 567 | * Disable Interrupt Remapping. | 
|  | 568 | */ | 
| Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 569 | static void iommu_disable_intr_remapping(struct intel_iommu *iommu) | 
| Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 570 | { | 
|  | 571 | unsigned long flags; | 
|  | 572 | u32 sts; | 
|  | 573 |  | 
|  | 574 | if (!ecap_ir_support(iommu->ecap)) | 
|  | 575 | return; | 
|  | 576 |  | 
| Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 577 | /* | 
|  | 578 | * global invalidation of interrupt entry cache before disabling | 
|  | 579 | * interrupt-remapping. | 
|  | 580 | */ | 
|  | 581 | qi_global_iec(iommu); | 
|  | 582 |  | 
| Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 583 | spin_lock_irqsave(&iommu->register_lock, flags); | 
|  | 584 |  | 
|  | 585 | sts = dmar_readq(iommu->reg + DMAR_GSTS_REG); | 
|  | 586 | if (!(sts & DMA_GSTS_IRES)) | 
|  | 587 | goto end; | 
|  | 588 |  | 
|  | 589 | iommu->gcmd &= ~DMA_GCMD_IRE; | 
|  | 590 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); | 
|  | 591 |  | 
|  | 592 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, | 
|  | 593 | readl, !(sts & DMA_GSTS_IRES), sts); | 
|  | 594 |  | 
|  | 595 | end: | 
|  | 596 | spin_unlock_irqrestore(&iommu->register_lock, flags); | 
|  | 597 | } | 
|  | 598 |  | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 599 | int __init intr_remapping_supported(void) | 
|  | 600 | { | 
|  | 601 | struct dmar_drhd_unit *drhd; | 
|  | 602 |  | 
| Weidong Han | 03ea815 | 2009-04-17 16:42:15 +0800 | [diff] [blame] | 603 | if (disable_intremap) | 
|  | 604 | return 0; | 
|  | 605 |  | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 606 | for_each_drhd_unit(drhd) { | 
|  | 607 | struct intel_iommu *iommu = drhd->iommu; | 
|  | 608 |  | 
|  | 609 | if (!ecap_ir_support(iommu->ecap)) | 
|  | 610 | return 0; | 
|  | 611 | } | 
|  | 612 |  | 
|  | 613 | return 1; | 
|  | 614 | } | 
|  | 615 |  | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 616 | int __init enable_intr_remapping(int eim) | 
|  | 617 | { | 
|  | 618 | struct dmar_drhd_unit *drhd; | 
|  | 619 | int setup = 0; | 
|  | 620 |  | 
| Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 621 | for_each_drhd_unit(drhd) { | 
|  | 622 | struct intel_iommu *iommu = drhd->iommu; | 
|  | 623 |  | 
|  | 624 | /* | 
| Han, Weidong | 34aaaa9 | 2009-04-04 17:21:26 +0800 | [diff] [blame] | 625 | * If the queued invalidation is already initialized, | 
|  | 626 | * shouldn't disable it. | 
|  | 627 | */ | 
|  | 628 | if (iommu->qi) | 
|  | 629 | continue; | 
|  | 630 |  | 
|  | 631 | /* | 
| Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 632 | * Clear previous faults. | 
|  | 633 | */ | 
|  | 634 | dmar_fault(-1, iommu); | 
|  | 635 |  | 
|  | 636 | /* | 
|  | 637 | * Disable intr remapping and queued invalidation, if already | 
|  | 638 | * enabled prior to OS handover. | 
|  | 639 | */ | 
| Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 640 | iommu_disable_intr_remapping(iommu); | 
| Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 641 |  | 
|  | 642 | dmar_disable_qi(iommu); | 
|  | 643 | } | 
|  | 644 |  | 
| Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 645 | /* | 
|  | 646 | * check for the Interrupt-remapping support | 
|  | 647 | */ | 
|  | 648 | for_each_drhd_unit(drhd) { | 
|  | 649 | struct intel_iommu *iommu = drhd->iommu; | 
|  | 650 |  | 
|  | 651 | if (!ecap_ir_support(iommu->ecap)) | 
|  | 652 | continue; | 
|  | 653 |  | 
|  | 654 | if (eim && !ecap_eim_support(iommu->ecap)) { | 
|  | 655 | printk(KERN_INFO "DRHD %Lx: EIM not supported by DRHD, " | 
|  | 656 | " ecap %Lx\n", drhd->reg_base_addr, iommu->ecap); | 
|  | 657 | return -1; | 
|  | 658 | } | 
|  | 659 | } | 
|  | 660 |  | 
|  | 661 | /* | 
|  | 662 | * Enable queued invalidation for all the DRHD's. | 
|  | 663 | */ | 
|  | 664 | for_each_drhd_unit(drhd) { | 
|  | 665 | int ret; | 
|  | 666 | struct intel_iommu *iommu = drhd->iommu; | 
|  | 667 | ret = dmar_enable_qi(iommu); | 
|  | 668 |  | 
|  | 669 | if (ret) { | 
|  | 670 | printk(KERN_ERR "DRHD %Lx: failed to enable queued, " | 
|  | 671 | " invalidation, ecap %Lx, ret %d\n", | 
|  | 672 | drhd->reg_base_addr, iommu->ecap, ret); | 
|  | 673 | return -1; | 
|  | 674 | } | 
|  | 675 | } | 
|  | 676 |  | 
|  | 677 | /* | 
|  | 678 | * Setup Interrupt-remapping for all the DRHD's now. | 
|  | 679 | */ | 
|  | 680 | for_each_drhd_unit(drhd) { | 
|  | 681 | struct intel_iommu *iommu = drhd->iommu; | 
|  | 682 |  | 
|  | 683 | if (!ecap_ir_support(iommu->ecap)) | 
|  | 684 | continue; | 
|  | 685 |  | 
|  | 686 | if (setup_intr_remapping(iommu, eim)) | 
|  | 687 | goto error; | 
|  | 688 |  | 
|  | 689 | setup = 1; | 
|  | 690 | } | 
|  | 691 |  | 
|  | 692 | if (!setup) | 
|  | 693 | goto error; | 
|  | 694 |  | 
|  | 695 | intr_remapping_enabled = 1; | 
|  | 696 |  | 
|  | 697 | return 0; | 
|  | 698 |  | 
|  | 699 | error: | 
|  | 700 | /* | 
|  | 701 | * handle error condition gracefully here! | 
|  | 702 | */ | 
|  | 703 | return -1; | 
|  | 704 | } | 
| Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 705 |  | 
| Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 706 | static void ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope, | 
|  | 707 | struct intel_iommu *iommu) | 
|  | 708 | { | 
|  | 709 | struct acpi_dmar_pci_path *path; | 
|  | 710 | u8 bus; | 
|  | 711 | int count; | 
|  | 712 |  | 
|  | 713 | bus = scope->bus; | 
|  | 714 | path = (struct acpi_dmar_pci_path *)(scope + 1); | 
|  | 715 | count = (scope->length - sizeof(struct acpi_dmar_device_scope)) | 
|  | 716 | / sizeof(struct acpi_dmar_pci_path); | 
|  | 717 |  | 
|  | 718 | while (--count > 0) { | 
|  | 719 | /* | 
|  | 720 | * Access PCI directly due to the PCI | 
|  | 721 | * subsystem isn't initialized yet. | 
|  | 722 | */ | 
|  | 723 | bus = read_pci_config_byte(bus, path->dev, path->fn, | 
|  | 724 | PCI_SECONDARY_BUS); | 
|  | 725 | path++; | 
|  | 726 | } | 
|  | 727 |  | 
|  | 728 | ir_ioapic[ir_ioapic_num].bus   = bus; | 
|  | 729 | ir_ioapic[ir_ioapic_num].devfn = PCI_DEVFN(path->dev, path->fn); | 
|  | 730 | ir_ioapic[ir_ioapic_num].iommu = iommu; | 
|  | 731 | ir_ioapic[ir_ioapic_num].id    = scope->enumeration_id; | 
|  | 732 | ir_ioapic_num++; | 
|  | 733 | } | 
|  | 734 |  | 
| Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 735 | static int ir_parse_ioapic_scope(struct acpi_dmar_header *header, | 
|  | 736 | struct intel_iommu *iommu) | 
|  | 737 | { | 
|  | 738 | struct acpi_dmar_hardware_unit *drhd; | 
|  | 739 | struct acpi_dmar_device_scope *scope; | 
|  | 740 | void *start, *end; | 
|  | 741 |  | 
|  | 742 | drhd = (struct acpi_dmar_hardware_unit *)header; | 
|  | 743 |  | 
|  | 744 | start = (void *)(drhd + 1); | 
|  | 745 | end = ((void *)drhd) + header->length; | 
|  | 746 |  | 
|  | 747 | while (start < end) { | 
|  | 748 | scope = start; | 
|  | 749 | if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) { | 
|  | 750 | if (ir_ioapic_num == MAX_IO_APICS) { | 
|  | 751 | printk(KERN_WARNING "Exceeded Max IO APICS\n"); | 
|  | 752 | return -1; | 
|  | 753 | } | 
|  | 754 |  | 
|  | 755 | printk(KERN_INFO "IOAPIC id %d under DRHD base" | 
|  | 756 | " 0x%Lx\n", scope->enumeration_id, | 
|  | 757 | drhd->address); | 
|  | 758 |  | 
| Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 759 | ir_parse_one_ioapic_scope(scope, iommu); | 
| Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 760 | } | 
|  | 761 | start += scope->length; | 
|  | 762 | } | 
|  | 763 |  | 
|  | 764 | return 0; | 
|  | 765 | } | 
|  | 766 |  | 
|  | 767 | /* | 
|  | 768 | * Finds the assocaition between IOAPIC's and its Interrupt-remapping | 
|  | 769 | * hardware unit. | 
|  | 770 | */ | 
|  | 771 | int __init parse_ioapics_under_ir(void) | 
|  | 772 | { | 
|  | 773 | struct dmar_drhd_unit *drhd; | 
|  | 774 | int ir_supported = 0; | 
|  | 775 |  | 
|  | 776 | for_each_drhd_unit(drhd) { | 
|  | 777 | struct intel_iommu *iommu = drhd->iommu; | 
|  | 778 |  | 
|  | 779 | if (ecap_ir_support(iommu->ecap)) { | 
|  | 780 | if (ir_parse_ioapic_scope(drhd->hdr, iommu)) | 
|  | 781 | return -1; | 
|  | 782 |  | 
|  | 783 | ir_supported = 1; | 
|  | 784 | } | 
|  | 785 | } | 
|  | 786 |  | 
|  | 787 | if (ir_supported && ir_ioapic_num != nr_ioapics) { | 
|  | 788 | printk(KERN_WARNING | 
|  | 789 | "Not all IO-APIC's listed under remapping hardware\n"); | 
|  | 790 | return -1; | 
|  | 791 | } | 
|  | 792 |  | 
|  | 793 | return ir_supported; | 
|  | 794 | } | 
| Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 795 |  | 
|  | 796 | void disable_intr_remapping(void) | 
|  | 797 | { | 
|  | 798 | struct dmar_drhd_unit *drhd; | 
|  | 799 | struct intel_iommu *iommu = NULL; | 
|  | 800 |  | 
|  | 801 | /* | 
|  | 802 | * Disable Interrupt-remapping for all the DRHD's now. | 
|  | 803 | */ | 
|  | 804 | for_each_iommu(iommu, drhd) { | 
|  | 805 | if (!ecap_ir_support(iommu->ecap)) | 
|  | 806 | continue; | 
|  | 807 |  | 
|  | 808 | iommu_disable_intr_remapping(iommu); | 
|  | 809 | } | 
|  | 810 | } | 
|  | 811 |  | 
|  | 812 | int reenable_intr_remapping(int eim) | 
|  | 813 | { | 
|  | 814 | struct dmar_drhd_unit *drhd; | 
|  | 815 | int setup = 0; | 
|  | 816 | struct intel_iommu *iommu = NULL; | 
|  | 817 |  | 
|  | 818 | for_each_iommu(iommu, drhd) | 
|  | 819 | if (iommu->qi) | 
|  | 820 | dmar_reenable_qi(iommu); | 
|  | 821 |  | 
|  | 822 | /* | 
|  | 823 | * Setup Interrupt-remapping for all the DRHD's now. | 
|  | 824 | */ | 
|  | 825 | for_each_iommu(iommu, drhd) { | 
|  | 826 | if (!ecap_ir_support(iommu->ecap)) | 
|  | 827 | continue; | 
|  | 828 |  | 
|  | 829 | /* Set up interrupt remapping for iommu.*/ | 
|  | 830 | iommu_set_intr_remapping(iommu, eim); | 
|  | 831 | setup = 1; | 
|  | 832 | } | 
|  | 833 |  | 
|  | 834 | if (!setup) | 
|  | 835 | goto error; | 
|  | 836 |  | 
|  | 837 | return 0; | 
|  | 838 |  | 
|  | 839 | error: | 
|  | 840 | /* | 
|  | 841 | * handle error condition gracefully here! | 
|  | 842 | */ | 
|  | 843 | return -1; | 
|  | 844 | } | 
|  | 845 |  |