blob: 350e5a91f25b8bb2a5e4632615fcbe2fde566c72 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010018
Russell King0ba8b9b2008-08-10 18:08:10 +010019#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000020#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050021#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010022#include <asm/setup.h>
23#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010024#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010025#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040026#include <asm/highmem.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010027#include <asm/traps.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010028
29#include <asm/mach/arch.h>
30#include <asm/mach/map.h>
31
32#include "mm.h"
33
Russell Kingd111e8f2006-09-27 15:27:33 +010034/*
35 * empty_zero_page is a special page that is used for
36 * zero-initialized data and COW.
37 */
38struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040039EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010040
41/*
42 * The pmd table for the upper-most set of pages.
43 */
44pmd_t *top_pmd;
45
Russell Kingae8f1542006-09-27 15:38:34 +010046#define CPOLICY_UNCACHED 0
47#define CPOLICY_BUFFERED 1
48#define CPOLICY_WRITETHROUGH 2
49#define CPOLICY_WRITEBACK 3
50#define CPOLICY_WRITEALLOC 4
51
52static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
53static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010054pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010055pgprot_t pgprot_kernel;
56
Imre_Deak44b18692007-02-11 13:45:13 +010057EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010058EXPORT_SYMBOL(pgprot_kernel);
59
60struct cachepolicy {
61 const char policy[16];
62 unsigned int cr_mask;
63 unsigned int pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000064 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010065};
66
67static struct cachepolicy cache_policies[] __initdata = {
68 {
69 .policy = "uncached",
70 .cr_mask = CR_W|CR_C,
71 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010072 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010073 }, {
74 .policy = "buffered",
75 .cr_mask = CR_C,
76 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010077 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010078 }, {
79 .policy = "writethrough",
80 .cr_mask = 0,
81 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010082 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010083 }, {
84 .policy = "writeback",
85 .cr_mask = 0,
86 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010087 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010088 }, {
89 .policy = "writealloc",
90 .cr_mask = 0,
91 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010092 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +010093 }
94};
95
96/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010097 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +010098 * problems by allowing the cache or the cache and
99 * writebuffer to be turned off. (Note: the write
100 * buffer should not be on and the cache off).
101 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100102static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100103{
104 int i;
105
106 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
107 int len = strlen(cache_policies[i].policy);
108
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100109 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100110 cachepolicy = i;
111 cr_alignment &= ~cache_policies[i].cr_mask;
112 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100113 break;
114 }
115 }
116 if (i == ARRAY_SIZE(cache_policies))
117 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000118 /*
119 * This restriction is partly to do with the way we boot; it is
120 * unpredictable to have memory mapped using two different sets of
121 * memory attributes (shared, type, and cache attribs). We can not
122 * change these attributes once the initial assembly has setup the
123 * page tables.
124 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100125 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
126 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
127 cachepolicy = CPOLICY_WRITEBACK;
128 }
Russell Kingae8f1542006-09-27 15:38:34 +0100129 flush_cache_all();
130 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100131 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100132}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100133early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100134
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100135static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100136{
137 char *p = "buffered";
138 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100139 early_cachepolicy(p);
140 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100141}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100142early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100143
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100144static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100145{
146 char *p = "uncached";
147 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100148 early_cachepolicy(p);
149 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100150}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100151early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100152
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100153static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100154{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100155 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100156 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100157 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100158 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100159 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100160}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100161early_param("ecc", early_ecc);
Russell Kingae8f1542006-09-27 15:38:34 +0100162
163static int __init noalign_setup(char *__unused)
164{
165 cr_alignment &= ~CR_A;
166 cr_no_alignment &= ~CR_A;
167 set_cr(cr_alignment);
168 return 1;
169}
170__setup("noalign", noalign_setup);
171
Russell King255d1f82006-12-18 00:12:47 +0000172#ifndef CONFIG_SMP
173void adjust_cr(unsigned long mask, unsigned long set)
174{
175 unsigned long flags;
176
177 mask &= ~CR_A;
178
179 set &= mask;
180
181 local_irq_save(flags);
182
183 cr_no_alignment = (cr_no_alignment & ~mask) | set;
184 cr_alignment = (cr_alignment & ~mask) | set;
185
186 set_cr((get_cr() & ~mask) | set);
187
188 local_irq_restore(flags);
189}
190#endif
191
Russell King36bb94b2010-11-16 08:40:36 +0000192#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000193#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100194
Russell Kingb29e9f52007-04-21 10:47:29 +0100195static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100196 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100197 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
198 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100199 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000200 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100201 .domain = DOMAIN_IO,
202 },
203 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100204 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100205 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000206 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100207 .domain = DOMAIN_IO,
208 },
209 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100210 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100211 .prot_l1 = PMD_TYPE_TABLE,
212 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
213 .domain = DOMAIN_IO,
214 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700215 [MT_DEVICE_STRONGLY_ORDERED] = { /* Guaranteed strongly ordered */
216 .prot_pte = PROT_PTE_DEVICE,
217 .prot_l1 = PMD_TYPE_TABLE,
218 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_UNCACHED,
219 .domain = DOMAIN_IO,
220 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100221 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100222 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100223 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000224 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100225 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100226 },
Russell Kingebb4c652008-11-09 11:18:36 +0000227 [MT_UNCACHED] = {
228 .prot_pte = PROT_PTE_DEVICE,
229 .prot_l1 = PMD_TYPE_TABLE,
230 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
231 .domain = DOMAIN_IO,
232 },
Russell Kingae8f1542006-09-27 15:38:34 +0100233 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100234 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100235 .domain = DOMAIN_KERNEL,
236 },
237 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100238 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100239 .domain = DOMAIN_KERNEL,
240 },
241 [MT_LOW_VECTORS] = {
242 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000243 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100244 .prot_l1 = PMD_TYPE_TABLE,
245 .domain = DOMAIN_USER,
246 },
247 [MT_HIGH_VECTORS] = {
248 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000249 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100250 .prot_l1 = PMD_TYPE_TABLE,
251 .domain = DOMAIN_USER,
252 },
253 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000254 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100255 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100256 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100257 .domain = DOMAIN_KERNEL,
258 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700259 [MT_MEMORY_R] = {
260 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
261 .domain = DOMAIN_KERNEL,
262 },
263 [MT_MEMORY_RW] = {
264 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_XN,
265 .domain = DOMAIN_KERNEL,
266 },
267 [MT_MEMORY_RX] = {
268 .prot_sect = PMD_TYPE_SECT,
269 .domain = DOMAIN_KERNEL,
270 },
Russell Kingae8f1542006-09-27 15:38:34 +0100271 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100272 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100273 .domain = DOMAIN_KERNEL,
274 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100275 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100276 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000277 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100278 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100279 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
280 .domain = DOMAIN_KERNEL,
281 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100282 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100283 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000284 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100285 .prot_l1 = PMD_TYPE_TABLE,
286 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
287 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100288 },
289 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000290 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100291 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100292 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100293 },
Russell Kingae8f1542006-09-27 15:38:34 +0100294};
295
Russell Kingb29e9f52007-04-21 10:47:29 +0100296const struct mem_type *get_mem_type(unsigned int type)
297{
298 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
299}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200300EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100301
Russell Kingae8f1542006-09-27 15:38:34 +0100302/*
303 * Adjust the PMD section entries according to the CPU in use.
304 */
305static void __init build_mem_type_table(void)
306{
307 struct cachepolicy *cp;
308 unsigned int cr = get_cr();
Russell Kingbb30f362008-09-06 20:04:59 +0100309 unsigned int user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100310 int cpu_arch = cpu_architecture();
311 int i;
312
Catalin Marinas11179d82007-07-20 11:42:24 +0100313 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100314#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100315 if (cachepolicy > CPOLICY_BUFFERED)
316 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100317#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100318 if (cachepolicy > CPOLICY_WRITETHROUGH)
319 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100320#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100321 }
Russell Kingae8f1542006-09-27 15:38:34 +0100322 if (cpu_arch < CPU_ARCH_ARMv5) {
323 if (cachepolicy >= CPOLICY_WRITEALLOC)
324 cachepolicy = CPOLICY_WRITEBACK;
325 ecc_mask = 0;
326 }
Russell Kingf00ec482010-09-04 10:47:48 +0100327 if (is_smp())
328 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100329
330 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000331 * Strip out features not present on earlier architectures.
332 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
333 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100334 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000335 if (cpu_arch < CPU_ARCH_ARMv5)
336 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
337 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
338 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
339 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
340 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100341
342 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000343 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
344 * "update-able on write" bit on ARM610). However, Xscale and
345 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100346 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000347 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100348 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100349 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100350 mem_types[i].prot_l1 &= ~PMD_BIT4;
351 }
352 } else if (cpu_arch < CPU_ARCH_ARMv6) {
353 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100354 if (mem_types[i].prot_l1)
355 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100356 if (mem_types[i].prot_sect)
357 mem_types[i].prot_sect |= PMD_BIT4;
358 }
359 }
Russell Kingae8f1542006-09-27 15:38:34 +0100360
Russell Kingb1cce6b2008-11-04 10:52:28 +0000361 /*
362 * Mark the device areas according to the CPU/architecture.
363 */
364 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
365 if (!cpu_is_xsc3()) {
366 /*
367 * Mark device regions on ARMv6+ as execute-never
368 * to prevent speculative instruction fetches.
369 */
370 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
371 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
372 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
373 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700374 mem_types[MT_DEVICE_STRONGLY_ORDERED].prot_sect |=
375 PMD_SECT_XN;
Russell Kingb1cce6b2008-11-04 10:52:28 +0000376 }
377 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
378 /*
379 * For ARMv7 with TEX remapping,
380 * - shared device is SXCB=1100
381 * - nonshared device is SXCB=0100
382 * - write combine device mem is SXCB=0001
383 * (Uncached Normal memory)
384 */
385 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
386 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
387 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
388 } else if (cpu_is_xsc3()) {
389 /*
390 * For Xscale3,
391 * - shared device is TEXCB=00101
392 * - nonshared device is TEXCB=01000
393 * - write combine device mem is TEXCB=00100
394 * (Inner/Outer Uncacheable in xsc3 parlance)
395 */
396 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
397 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
398 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
399 } else {
400 /*
401 * For ARMv6 and ARMv7 without TEX remapping,
402 * - shared device is TEXCB=00001
403 * - nonshared device is TEXCB=01000
404 * - write combine device mem is TEXCB=00100
405 * (Uncached Normal in ARMv6 parlance).
406 */
407 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
408 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
409 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
410 }
411 } else {
412 /*
413 * On others, write combining is "Uncached/Buffered"
414 */
415 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
416 }
417
418 /*
419 * Now deal with the memory-type mappings
420 */
Russell Kingae8f1542006-09-27 15:38:34 +0100421 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100422 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
423
Russell Kingbb30f362008-09-06 20:04:59 +0100424 /*
425 * Only use write-through for non-SMP systems
426 */
Russell Kingf00ec482010-09-04 10:47:48 +0100427 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100428 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100429
430 /*
431 * Enable CPU-specific coherency if supported.
432 * (Only available on XSC3 at the moment.)
433 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100434 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000435 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100436 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
437 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
438 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
439 }
Russell Kingae8f1542006-09-27 15:38:34 +0100440 /*
441 * ARMv6 and above have extended page tables.
442 */
443 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
444 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100445 * Mark cache clean areas and XIP ROM read only
446 * from SVC mode and no access from userspace.
447 */
448 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700449 mem_types[MT_MEMORY_RX].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
450 mem_types[MT_MEMORY_R].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Russell Kingae8f1542006-09-27 15:38:34 +0100451 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
452 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
453
Russell Kingf00ec482010-09-04 10:47:48 +0100454 if (is_smp()) {
455 /*
456 * Mark memory with the "shared" attribute
457 * for SMP systems
458 */
459 user_pgprot |= L_PTE_SHARED;
460 kern_pgprot |= L_PTE_SHARED;
461 vecs_pgprot |= L_PTE_SHARED;
462 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
463 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
464 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
465 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
466 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
467 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
468 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700469 mem_types[MT_MEMORY_R].prot_sect |= PMD_SECT_S;
470 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
471 mem_types[MT_MEMORY_RX].prot_sect |= PMD_SECT_S;
Russell Kingf00ec482010-09-04 10:47:48 +0100472 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
473 }
Russell Kingae8f1542006-09-27 15:38:34 +0100474 }
475
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100476 /*
477 * Non-cacheable Normal - intended for memory areas that must
478 * not cause dirty cache line writebacks when used
479 */
480 if (cpu_arch >= CPU_ARCH_ARMv6) {
481 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
482 /* Non-cacheable Normal is XCB = 001 */
483 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
484 PMD_SECT_BUFFERED;
485 } else {
486 /* For both ARMv6 and non-TEX-remapping ARMv7 */
487 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
488 PMD_SECT_TEX(1);
489 }
490 } else {
491 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
492 }
493
Russell Kingae8f1542006-09-27 15:38:34 +0100494 for (i = 0; i < 16; i++) {
495 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100496 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100497 }
498
Russell Kingbb30f362008-09-06 20:04:59 +0100499 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
500 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100501
Imre_Deak44b18692007-02-11 13:45:13 +0100502 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100503 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000504 L_PTE_DIRTY | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100505
506 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
507 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
508 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100509 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
510 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700511 mem_types[MT_MEMORY_R].prot_sect |= ecc_mask | cp->pmd;
512 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
513 mem_types[MT_MEMORY_RX].prot_sect |= ecc_mask | cp->pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100514 mem_types[MT_ROM].prot_sect |= cp->pmd;
515
516 switch (cp->pmd) {
517 case PMD_SECT_WT:
518 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
519 break;
520 case PMD_SECT_WB:
521 case PMD_SECT_WBWA:
522 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
523 break;
524 }
525 printk("Memory policy: ECC %sabled, Data cache %s\n",
526 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100527
528 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
529 struct mem_type *t = &mem_types[i];
530 if (t->prot_l1)
531 t->prot_l1 |= PMD_DOMAIN(t->domain);
532 if (t->prot_sect)
533 t->prot_sect |= PMD_DOMAIN(t->domain);
534 }
Russell Kingae8f1542006-09-27 15:38:34 +0100535}
536
Catalin Marinasd9073872010-09-13 16:01:24 +0100537#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
538pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
539 unsigned long size, pgprot_t vma_prot)
540{
541 if (!pfn_valid(pfn))
542 return pgprot_noncached(vma_prot);
543 else if (file->f_flags & O_SYNC)
544 return pgprot_writecombine(vma_prot);
545 return vma_prot;
546}
547EXPORT_SYMBOL(phys_mem_access_prot);
548#endif
549
Russell Kingae8f1542006-09-27 15:38:34 +0100550#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
551
Russell King3abe9d32010-03-25 17:02:59 +0000552static void __init *early_alloc(unsigned long sz)
553{
Russell King2778f622010-07-09 16:27:52 +0100554 void *ptr = __va(memblock_alloc(sz, sz));
555 memset(ptr, 0, sz);
556 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000557}
558
Russell King4bb2e272010-07-01 18:33:29 +0100559static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
560{
561 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100562 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000563 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100564 }
565 BUG_ON(pmd_bad(*pmd));
566 return pte_offset_kernel(pmd, addr);
567}
568
Russell King24e6c692007-04-21 10:21:28 +0100569static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
570 unsigned long end, unsigned long pfn,
571 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100572{
Russell King4bb2e272010-07-01 18:33:29 +0100573 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100574 do {
Russell King40d192b2008-09-06 21:15:56 +0100575 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100576 pfn++;
577 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100578}
579
Russell King516295e2010-11-21 16:27:49 +0000580static void __init alloc_init_section(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000581 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100582 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100583{
Russell King516295e2010-11-21 16:27:49 +0000584 pmd_t *pmd = pmd_offset(pud, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100585
Russell King24e6c692007-04-21 10:21:28 +0100586 /*
587 * Try a section mapping - end, addr and phys must all be aligned
588 * to a section boundary. Note that PMDs refer to the individual
589 * L1 entries, whereas PGDs refer to a group of L1 entries making
590 * up one logical pointer to an L2 table.
591 */
592 if (((addr | end | phys) & ~SECTION_MASK) == 0) {
593 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100594
Russell King24e6c692007-04-21 10:21:28 +0100595 if (addr & SECTION_SIZE)
596 pmd++;
597
598 do {
599 *pmd = __pmd(phys | type->prot_sect);
600 phys += SECTION_SIZE;
601 } while (pmd++, addr += SECTION_SIZE, addr != end);
602
603 flush_pmd_entry(p);
604 } else {
605 /*
606 * No need to loop; pte's aren't interested in the
607 * individual L1 entries.
608 */
609 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100610 }
Russell Kingae8f1542006-09-27 15:38:34 +0100611}
612
Russell King516295e2010-11-21 16:27:49 +0000613static void alloc_init_pud(pgd_t *pgd, unsigned long addr, unsigned long end,
614 unsigned long phys, const struct mem_type *type)
615{
616 pud_t *pud = pud_offset(pgd, addr);
617 unsigned long next;
618
619 do {
620 next = pud_addr_end(addr, end);
621 alloc_init_section(pud, addr, next, phys, type);
622 phys += next - addr;
623 } while (pud++, addr = next, addr != end);
624}
625
Russell King4a56c1e2007-04-21 10:16:48 +0100626static void __init create_36bit_mapping(struct map_desc *md,
627 const struct mem_type *type)
628{
Russell King97092e02010-11-16 00:16:01 +0000629 unsigned long addr, length, end;
630 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100631 pgd_t *pgd;
632
633 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100634 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100635 length = PAGE_ALIGN(md->length);
636
637 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
638 printk(KERN_ERR "MM: CPU does not support supersection "
639 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100640 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100641 return;
642 }
643
644 /* N.B. ARMv6 supersections are only defined to work with domain 0.
645 * Since domain assignments can in fact be arbitrary, the
646 * 'domain == 0' check below is required to insure that ARMv6
647 * supersections are only allocated for domain 0 regardless
648 * of the actual domain assignments in use.
649 */
650 if (type->domain) {
651 printk(KERN_ERR "MM: invalid domain in supersection "
652 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100653 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100654 return;
655 }
656
657 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100658 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
659 " at 0x%08lx invalid alignment\n",
660 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100661 return;
662 }
663
664 /*
665 * Shift bits [35:32] of address into bits [23:20] of PMD
666 * (See ARMv6 spec).
667 */
668 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
669
670 pgd = pgd_offset_k(addr);
671 end = addr + length;
672 do {
Russell King516295e2010-11-21 16:27:49 +0000673 pud_t *pud = pud_offset(pgd, addr);
674 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100675 int i;
676
677 for (i = 0; i < 16; i++)
678 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
679
680 addr += SUPERSECTION_SIZE;
681 phys += SUPERSECTION_SIZE;
682 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
683 } while (addr != end);
684}
685
Russell Kingae8f1542006-09-27 15:38:34 +0100686/*
687 * Create the page directory entries and any necessary
688 * page tables for the mapping specified by `md'. We
689 * are able to cope here with varying sizes and address
690 * offsets, and we take full advantage of sections and
691 * supersections.
692 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700693void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100694{
Will Deaconcae62922011-02-15 12:42:57 +0100695 unsigned long addr, length, end;
696 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100697 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100698 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100699
700 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100701 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
702 " at 0x%08lx in user region\n",
703 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100704 return;
705 }
706
707 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
708 md->virtual >= PAGE_OFFSET && md->virtual < VMALLOC_END) {
Will Deacon29a38192011-02-15 14:31:37 +0100709 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
710 " at 0x%08lx overlaps vmalloc space\n",
711 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100712 }
713
Russell Kingd5c98172007-04-21 10:05:32 +0100714 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100715
716 /*
717 * Catch 36-bit addresses
718 */
Russell King4a56c1e2007-04-21 10:16:48 +0100719 if (md->pfn >= 0x100000) {
720 create_36bit_mapping(md, type);
721 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100722 }
723
Russell King7b9c7b42007-07-04 21:16:33 +0100724 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100725 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100726 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100727
Russell King24e6c692007-04-21 10:21:28 +0100728 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100729 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100730 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100731 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100732 return;
733 }
734
Russell King24e6c692007-04-21 10:21:28 +0100735 pgd = pgd_offset_k(addr);
736 end = addr + length;
737 do {
738 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100739
Russell King516295e2010-11-21 16:27:49 +0000740 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100741
Russell King24e6c692007-04-21 10:21:28 +0100742 phys += next - addr;
743 addr = next;
744 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100745}
746
747/*
748 * Create the architecture specific mappings
749 */
750void __init iotable_init(struct map_desc *io_desc, int nr)
751{
752 int i;
753
754 for (i = 0; i < nr; i++)
755 create_mapping(io_desc + i);
756}
757
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700758static void * __initdata vmalloc_min = (void *)(VMALLOC_END - CONFIG_VMALLOC_RESERVE);
Russell King6c5da7a2008-09-30 19:31:44 +0100759
760/*
761 * vmalloc=size forces the vmalloc area to be exactly 'size'
762 * bytes. This can be used to increase (or decrease) the vmalloc
763 * area - the default is 128m.
764 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100765static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100766{
Russell King79612392010-05-22 16:20:14 +0100767 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100768
769 if (vmalloc_reserve < SZ_16M) {
770 vmalloc_reserve = SZ_16M;
771 printk(KERN_WARNING
772 "vmalloc area too small, limiting to %luMB\n",
773 vmalloc_reserve >> 20);
774 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400775
776 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
777 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
778 printk(KERN_WARNING
779 "vmalloc area is too big, limiting to %luMB\n",
780 vmalloc_reserve >> 20);
781 }
Russell King79612392010-05-22 16:20:14 +0100782
783 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100784 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100785}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100786early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100787
Russell King8df65162010-10-27 19:57:38 +0100788static phys_addr_t lowmem_limit __initdata = 0;
789
Russell King0371d3f2011-07-05 19:58:29 +0100790void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200791{
Russell Kingdde58282009-08-15 12:36:00 +0100792 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200793
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400794 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400795 struct membank *bank = &meminfo.bank[j];
796 *bank = meminfo.bank[i];
797
798#ifdef CONFIG_HIGHMEM
Will Deacon40f7bfe2011-05-19 13:22:48 +0100799 if (__va(bank->start) >= vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +0100800 __va(bank->start) < (void *)PAGE_OFFSET)
801 highmem = 1;
802
803 bank->highmem = highmem;
804
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400805 /*
806 * Split those memory banks which are partially overlapping
807 * the vmalloc area greatly simplifying things later.
808 */
Russell King79612392010-05-22 16:20:14 +0100809 if (__va(bank->start) < vmalloc_min &&
810 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400811 if (meminfo.nr_banks >= NR_BANKS) {
812 printk(KERN_CRIT "NR_BANKS too low, "
813 "ignoring high memory\n");
814 } else {
815 memmove(bank + 1, bank,
816 (meminfo.nr_banks - i) * sizeof(*bank));
817 meminfo.nr_banks++;
818 i++;
Russell King79612392010-05-22 16:20:14 +0100819 bank[1].size -= vmalloc_min - __va(bank->start);
820 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +0100821 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400822 j++;
823 }
Russell King79612392010-05-22 16:20:14 +0100824 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400825 }
826#else
Russell King041d7852009-09-27 17:40:42 +0100827 bank->highmem = highmem;
828
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400829 /*
830 * Check whether this memory bank would entirely overlap
831 * the vmalloc area.
832 */
Russell King79612392010-05-22 16:20:14 +0100833 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f2009-03-28 19:18:05 +0100834 __va(bank->start) < (void *)PAGE_OFFSET) {
Russell Kinge33b9d02011-02-20 11:47:41 +0000835 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400836 "(vmalloc region overlap).\n",
Russell Kinge33b9d02011-02-20 11:47:41 +0000837 (unsigned long long)bank->start,
838 (unsigned long long)bank->start + bank->size - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400839 continue;
840 }
841
842 /*
843 * Check whether this memory bank would partially overlap
844 * the vmalloc area.
845 */
Russell King79612392010-05-22 16:20:14 +0100846 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400847 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +0100848 unsigned long newsize = vmalloc_min - __va(bank->start);
Russell Kinge33b9d02011-02-20 11:47:41 +0000849 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
850 "to -%.8llx (vmalloc region overlap).\n",
851 (unsigned long long)bank->start,
852 (unsigned long long)bank->start + bank->size - 1,
853 (unsigned long long)bank->start + newsize - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400854 bank->size = newsize;
855 }
856#endif
Will Deacon40f7bfe2011-05-19 13:22:48 +0100857 if (!bank->highmem && bank->start + bank->size > lowmem_limit)
858 lowmem_limit = bank->start + bank->size;
859
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400860 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200861 }
Russell Kinge616c592009-09-27 20:55:43 +0100862#ifdef CONFIG_HIGHMEM
863 if (highmem) {
864 const char *reason = NULL;
865
866 if (cache_is_vipt_aliasing()) {
867 /*
868 * Interactions between kmap and other mappings
869 * make highmem support with aliasing VIPT caches
870 * rather difficult.
871 */
872 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +0100873 }
874 if (reason) {
875 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
876 reason);
877 while (j > 0 && meminfo.bank[j - 1].highmem)
878 j--;
879 }
880 }
881#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400882 meminfo.nr_banks = j;
Will Deacon40f7bfe2011-05-19 13:22:48 +0100883 memblock_set_current_limit(lowmem_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200884}
885
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400886static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100887{
888 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +0100889 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +0100890
891 /*
892 * Clear out all the mappings below the kernel image.
893 */
Russell Kingab4f2ee2008-11-06 17:11:07 +0000894 for (addr = 0; addr < MODULES_VADDR; addr += PGDIR_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100895 pmd_clear(pmd_off_k(addr));
896
897#ifdef CONFIG_XIP_KERNEL
898 /* The XIP kernel is mapped in the module area -- skip over it */
Russell King37efe642008-12-01 11:53:07 +0000899 addr = ((unsigned long)_etext + PGDIR_SIZE - 1) & PGDIR_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100900#endif
901 for ( ; addr < PAGE_OFFSET; addr += PGDIR_SIZE)
902 pmd_clear(pmd_off_k(addr));
903
904 /*
Russell King8df65162010-10-27 19:57:38 +0100905 * Find the end of the first block of lowmem.
906 */
907 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
908 if (end >= lowmem_limit)
909 end = lowmem_limit;
910
911 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100912 * Clear out all the kernel space mappings, except for the first
913 * memory bank, up to the end of the vmalloc region.
914 */
Russell King8df65162010-10-27 19:57:38 +0100915 for (addr = __phys_to_virt(end);
Russell Kingd111e8f2006-09-27 15:27:33 +0100916 addr < VMALLOC_END; addr += PGDIR_SIZE)
917 pmd_clear(pmd_off_k(addr));
918}
919
920/*
Russell King2778f622010-07-09 16:27:52 +0100921 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +0100922 */
Russell King2778f622010-07-09 16:27:52 +0100923void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100924{
Russell Kingd111e8f2006-09-27 15:27:33 +0100925 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100926 * Reserve the page tables. These are already in use,
927 * and can only be in node 0.
928 */
Russell King2778f622010-07-09 16:27:52 +0100929 memblock_reserve(__pa(swapper_pg_dir), PTRS_PER_PGD * sizeof(pgd_t));
Russell Kingd111e8f2006-09-27 15:27:33 +0100930
Russell Kingd111e8f2006-09-27 15:27:33 +0100931#ifdef CONFIG_SA1111
932 /*
933 * Because of the SA1111 DMA bug, we want to preserve our
934 * precious DMA-able memory...
935 */
Russell King2778f622010-07-09 16:27:52 +0100936 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +0100937#endif
Russell Kingd111e8f2006-09-27 15:27:33 +0100938}
939
940/*
941 * Set up device the mappings. Since we clear out the page tables for all
942 * mappings above VMALLOC_END, we will remove any debug device mappings.
943 * This means you have to be careful how you debug this function, or any
944 * called function. This means you can't use any function or debugging
945 * method which may touch any device, otherwise the kernel _will_ crash.
946 */
947static void __init devicemaps_init(struct machine_desc *mdesc)
948{
949 struct map_desc map;
950 unsigned long addr;
Russell Kingd111e8f2006-09-27 15:27:33 +0100951
952 /*
953 * Allocate the vector page early.
954 */
Catalin Marinas247055a2010-09-13 16:03:21 +0100955 vectors_page = early_alloc(PAGE_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +0100956
957 for (addr = VMALLOC_END; addr; addr += PGDIR_SIZE)
958 pmd_clear(pmd_off_k(addr));
959
960 /*
961 * Map the kernel if it is XIP.
962 * It is always first in the modulearea.
963 */
964#ifdef CONFIG_XIP_KERNEL
965 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +0000966 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +0000967 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100968 map.type = MT_ROM;
969 create_mapping(&map);
970#endif
971
972 /*
973 * Map the cache flushing regions.
974 */
975#ifdef FLUSH_BASE
976 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
977 map.virtual = FLUSH_BASE;
978 map.length = SZ_1M;
979 map.type = MT_CACHECLEAN;
980 create_mapping(&map);
981#endif
982#ifdef FLUSH_BASE_MINICACHE
983 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
984 map.virtual = FLUSH_BASE_MINICACHE;
985 map.length = SZ_1M;
986 map.type = MT_MINICLEAN;
987 create_mapping(&map);
988#endif
989
990 /*
991 * Create a mapping for the machine vectors at the high-vectors
992 * location (0xffff0000). If we aren't using high-vectors, also
993 * create a mapping at the low-vectors virtual address.
994 */
Catalin Marinas247055a2010-09-13 16:03:21 +0100995 map.pfn = __phys_to_pfn(virt_to_phys(vectors_page));
Russell Kingd111e8f2006-09-27 15:27:33 +0100996 map.virtual = 0xffff0000;
997 map.length = PAGE_SIZE;
998 map.type = MT_HIGH_VECTORS;
999 create_mapping(&map);
1000
1001 if (!vectors_high()) {
1002 map.virtual = 0;
1003 map.type = MT_LOW_VECTORS;
1004 create_mapping(&map);
1005 }
1006
1007 /*
1008 * Ask the machine support to map in the statically mapped devices.
1009 */
1010 if (mdesc->map_io)
1011 mdesc->map_io();
1012
1013 /*
1014 * Finally flush the caches and tlb to ensure that we're in a
1015 * consistent state wrt the writebuffer. This also ensures that
1016 * any write-allocated cache lines in the vector page are written
1017 * back. After this point, we can start to touch devices again.
1018 */
1019 local_flush_tlb_all();
1020 flush_cache_all();
1021}
1022
Nicolas Pitred73cd422008-09-15 16:44:55 -04001023static void __init kmap_init(void)
1024{
1025#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001026 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1027 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001028#endif
1029}
1030
Russell Kinga2227122010-03-25 18:56:05 +00001031static void __init map_lowmem(void)
1032{
Russell King8df65162010-10-27 19:57:38 +01001033 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001034
1035 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001036 for_each_memblock(memory, reg) {
1037 phys_addr_t start = reg->base;
1038 phys_addr_t end = start + reg->size;
1039 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001040
Russell King8df65162010-10-27 19:57:38 +01001041 if (end > lowmem_limit)
1042 end = lowmem_limit;
1043 if (start >= end)
1044 break;
1045
1046 map.pfn = __phys_to_pfn(start);
1047 map.virtual = __phys_to_virt(start);
Jin Hongada9e122011-07-19 12:44:39 -07001048#ifdef CONFIG_STRICT_MEMORY_RWX
1049 if (start <= __pa(_text) && __pa(_text) < end) {
1050 map.length = (unsigned long)_text - map.virtual;
1051 map.type = MT_MEMORY;
1052
1053 create_mapping(&map);
1054
1055 map.pfn = __phys_to_pfn(__pa(_text));
1056 map.virtual = (unsigned long)_text;
1057 map.length = __start_rodata - _text;
1058 map.type = MT_MEMORY_RX;
1059
1060 create_mapping(&map);
1061
1062 map.pfn = __phys_to_pfn(__pa(__start_rodata));
1063 map.virtual = (unsigned long)__start_rodata;
1064 map.length = _sdata - __start_rodata;
1065 map.type = MT_MEMORY_R;
1066
1067 create_mapping(&map);
1068
1069 map.pfn = __phys_to_pfn(__pa(_sdata));
1070 map.virtual = (unsigned long)_sdata;
1071 map.length = __phys_to_virt(end) - (unsigned int)_sdata;
1072 map.type = MT_MEMORY_RW;
1073 } else {
1074 map.length = end - start;
1075 map.type = MT_MEMORY_RW;
1076 }
1077#else
Russell King8df65162010-10-27 19:57:38 +01001078 map.length = end - start;
1079 map.type = MT_MEMORY;
Jin Hongada9e122011-07-19 12:44:39 -07001080#endif
Russell King8df65162010-10-27 19:57:38 +01001081
1082 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001083 }
1084}
1085
Russell Kingd111e8f2006-09-27 15:27:33 +01001086/*
1087 * paging_init() sets up the page tables, initialises the zone memory
1088 * maps, and sets up the zero page, bad page and bad page tables.
1089 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001090void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001091{
1092 void *zero_page;
1093
Russell King0371d3f2011-07-05 19:58:29 +01001094 memblock_set_current_limit(lowmem_limit);
1095
Russell Kingd111e8f2006-09-27 15:27:33 +01001096 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001097 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001098 map_lowmem();
Russell Kingd111e8f2006-09-27 15:27:33 +01001099 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001100 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001101
1102 top_pmd = pmd_off_k(0xffff0000);
1103
Russell King3abe9d32010-03-25 17:02:59 +00001104 /* allocate the zero page. */
1105 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001106
Russell King8d717a52010-05-22 19:47:18 +01001107 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001108
Russell Kingd111e8f2006-09-27 15:27:33 +01001109 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001110 __flush_dcache_page(NULL, empty_zero_page);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001111
1112#if defined(CONFIG_ARCH_MSM7X27)
1113 /*
1114 * ensure that the strongly ordered page is mapped before the
1115 * first call to write_to_strongly_ordered_memory. This page
1116 * is necessary for the msm 7x27 due to hardware quirks. The
1117 * map call is made here to ensure the bootmem call is made
1118 * in the right window (after initialization, before full
1119 * allocators are initialized)
1120 */
1121 map_page_strongly_ordered();
1122#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001123}