| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1 | /* | 
| Dhananjay Phadke | 5d242f1 | 2009-02-25 15:57:56 +0000 | [diff] [blame] | 2 | * Copyright (C) 2003 - 2009 NetXen, Inc. | 
| Dhananjay Phadke | 13af7a6 | 2009-09-11 11:28:15 +0000 | [diff] [blame] | 3 | * Copyright (C) 2009 - QLogic Corporation. | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 4 | * All rights reserved. | 
| Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 5 | * | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 6 | * This program is free software; you can redistribute it and/or | 
|  | 7 | * modify it under the terms of the GNU General Public License | 
|  | 8 | * as published by the Free Software Foundation; either version 2 | 
|  | 9 | * of the License, or (at your option) any later version. | 
| Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 10 | * | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 11 | * This program is distributed in the hope that it will be useful, but | 
|  | 12 | * WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 14 | * GNU General Public License for more details. | 
| Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 15 | * | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 16 | * You should have received a copy of the GNU General Public License | 
|  | 17 | * along with this program; if not, write to the Free Software | 
|  | 18 | * Foundation, Inc., 59 Temple Place - Suite 330, Boston, | 
|  | 19 | * MA  02111-1307, USA. | 
| Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 20 | * | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 21 | * The full GNU General Public License is included in this distribution | 
| Amit Kumar Salecha | 4d21fef | 2010-01-14 01:53:23 +0000 | [diff] [blame] | 22 | * in the file called "COPYING". | 
| Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 23 | * | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 24 | */ | 
|  | 25 |  | 
|  | 26 | #ifndef _NETXEN_NIC_H_ | 
|  | 27 | #define _NETXEN_NIC_H_ | 
|  | 28 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 29 | #include <linux/module.h> | 
|  | 30 | #include <linux/kernel.h> | 
|  | 31 | #include <linux/types.h> | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 32 | #include <linux/ioport.h> | 
|  | 33 | #include <linux/pci.h> | 
|  | 34 | #include <linux/netdevice.h> | 
|  | 35 | #include <linux/etherdevice.h> | 
|  | 36 | #include <linux/ip.h> | 
|  | 37 | #include <linux/in.h> | 
|  | 38 | #include <linux/tcp.h> | 
|  | 39 | #include <linux/skbuff.h> | 
| Dhananjay Phadke | f7185c7 | 2009-04-28 15:29:11 +0000 | [diff] [blame] | 40 | #include <linux/firmware.h> | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 41 |  | 
|  | 42 | #include <linux/ethtool.h> | 
|  | 43 | #include <linux/mii.h> | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 44 | #include <linux/timer.h> | 
|  | 45 |  | 
| David S. Miller | 4255589 | 2008-07-22 18:29:10 -0700 | [diff] [blame] | 46 | #include <linux/vmalloc.h> | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 47 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 48 | #include <asm/io.h> | 
|  | 49 | #include <asm/byteorder.h> | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 50 |  | 
| Dhananjay Phadke | 7d6fd5e | 2009-08-23 08:35:13 +0000 | [diff] [blame] | 51 | #include "netxen_nic_hdr.h" | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 52 | #include "netxen_nic_hw.h" | 
|  | 53 |  | 
| Dhananjay Phadke | 5873556 | 2008-07-21 19:44:10 -0700 | [diff] [blame] | 54 | #define _NETXEN_NIC_LINUX_MAJOR 4 | 
|  | 55 | #define _NETXEN_NIC_LINUX_MINOR 0 | 
| amit salecha | 9f84f88 | 2011-01-02 21:58:45 +0000 | [diff] [blame] | 56 | #define _NETXEN_NIC_LINUX_SUBVERSION 75 | 
|  | 57 | #define NETXEN_NIC_LINUX_VERSIONID  "4.0.75" | 
| Dhananjay Phadke | 5873556 | 2008-07-21 19:44:10 -0700 | [diff] [blame] | 58 |  | 
| Dhananjay Phadke | 98e31bb | 2009-07-01 11:41:42 +0000 | [diff] [blame] | 59 | #define NETXEN_VERSION_CODE(a, b, c)	(((a) << 24) + ((b) << 16) + (c)) | 
|  | 60 | #define _major(v)	(((v) >> 24) & 0xff) | 
|  | 61 | #define _minor(v)	(((v) >> 16) & 0xff) | 
|  | 62 | #define _build(v)	((v) & 0xffff) | 
|  | 63 |  | 
|  | 64 | /* version in image has weird encoding: | 
|  | 65 | *  7:0  - major | 
|  | 66 | * 15:8  - minor | 
|  | 67 | * 31:16 - build (little endian) | 
|  | 68 | */ | 
|  | 69 | #define NETXEN_DECODE_VERSION(v) \ | 
|  | 70 | NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16)) | 
| Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 71 |  | 
| Mithlesh Thukral | 0d04761 | 2007-06-07 04:36:36 -0700 | [diff] [blame] | 72 | #define NETXEN_NUM_FLASH_SECTORS (64) | 
|  | 73 | #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024) | 
|  | 74 | #define NETXEN_FLASH_TOTAL_SIZE  (NETXEN_NUM_FLASH_SECTORS \ | 
|  | 75 | * NETXEN_FLASH_SECTOR_SIZE) | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 76 |  | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 77 | #define RCV_DESC_RINGSIZE(rds_ring)	\ | 
|  | 78 | (sizeof(struct rcv_desc) * (rds_ring)->num_desc) | 
|  | 79 | #define RCV_BUFF_RINGSIZE(rds_ring)	\ | 
| Dhananjay Phadke | 438627c | 2009-03-13 14:52:03 +0000 | [diff] [blame] | 80 | (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc) | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 81 | #define STATUS_DESC_RINGSIZE(sds_ring)	\ | 
|  | 82 | (sizeof(struct status_desc) * (sds_ring)->num_desc) | 
| Dhananjay Phadke | d877f1e | 2009-04-07 22:50:40 +0000 | [diff] [blame] | 83 | #define TX_BUFF_RINGSIZE(tx_ring)	\ | 
|  | 84 | (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc) | 
|  | 85 | #define TX_DESC_RINGSIZE(tx_ring)	\ | 
|  | 86 | (sizeof(struct cmd_desc_type0) * tx_ring->num_desc) | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 87 |  | 
| Dhananjay Phadke | ba53e6b | 2008-03-17 19:59:50 -0700 | [diff] [blame] | 88 | #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a))) | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 89 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 90 | #define NETXEN_RCV_PRODUCER_OFFSET	0 | 
|  | 91 | #define NETXEN_RCV_PEG_DB_ID		2 | 
|  | 92 | #define NETXEN_HOST_DUMMY_DMA_SIZE 1024 | 
| Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 93 | #define FLASH_SUCCESS 0 | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 94 |  | 
|  | 95 | #define ADDR_IN_WINDOW1(off)	\ | 
|  | 96 | ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0 | 
|  | 97 |  | 
| Amit Kumar Salecha | 0b9715e | 2010-05-11 23:53:05 +0000 | [diff] [blame] | 98 | #define ADDR_IN_RANGE(addr, low, high)	\ | 
|  | 99 | (((addr) < (high)) && ((addr) >= (low))) | 
|  | 100 |  | 
| Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 101 | /* | 
|  | 102 | * normalize a 64MB crb address to 32MB PCI window | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 103 | * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1 | 
|  | 104 | */ | 
| Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 105 | #define NETXEN_CRB_NORMAL(reg)	\ | 
|  | 106 | ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST) | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 107 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 108 | #define NETXEN_CRB_NORMALIZE(adapter, reg) \ | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 109 | pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg)) | 
|  | 110 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 111 | #define DB_NORMALIZE(adapter, off) \ | 
|  | 112 | (adapter->ahw.db_base + (off)) | 
|  | 113 |  | 
|  | 114 | #define NX_P2_C0		0x24 | 
|  | 115 | #define NX_P2_C1		0x25 | 
| Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 116 | #define NX_P3_A0		0x30 | 
|  | 117 | #define NX_P3_A2		0x30 | 
|  | 118 | #define NX_P3_B0		0x40 | 
|  | 119 | #define NX_P3_B1		0x41 | 
| Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 120 | #define NX_P3_B2		0x42 | 
| Amit Kumar Salecha | 0a2aa44 | 2009-10-16 15:50:06 +0000 | [diff] [blame] | 121 | #define NX_P3P_A0		0x50 | 
| Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 122 |  | 
|  | 123 | #define NX_IS_REVISION_P2(REVISION)     (REVISION <= NX_P2_C1) | 
|  | 124 | #define NX_IS_REVISION_P3(REVISION)     (REVISION >= NX_P3_A0) | 
| Amit Kumar Salecha | 0a2aa44 | 2009-10-16 15:50:06 +0000 | [diff] [blame] | 125 | #define NX_IS_REVISION_P3P(REVISION)     (REVISION >= NX_P3P_A0) | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 126 |  | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 127 | #define FIRST_PAGE_GROUP_START	0 | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 128 | #define FIRST_PAGE_GROUP_END	0x100000 | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 129 |  | 
| Mithlesh Thukral | 78403a9 | 2007-04-20 07:57:26 -0700 | [diff] [blame] | 130 | #define SECOND_PAGE_GROUP_START	0x6000000 | 
|  | 131 | #define SECOND_PAGE_GROUP_END	0x68BC000 | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 132 |  | 
|  | 133 | #define THIRD_PAGE_GROUP_START	0x70E4000 | 
|  | 134 | #define THIRD_PAGE_GROUP_END	0x8000000 | 
|  | 135 |  | 
|  | 136 | #define FIRST_PAGE_GROUP_SIZE  FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START | 
|  | 137 | #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START | 
|  | 138 | #define THIRD_PAGE_GROUP_SIZE  THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 139 |  | 
| Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 140 | #define P2_MAX_MTU                     (8000) | 
|  | 141 | #define P3_MAX_MTU                     (9600) | 
|  | 142 | #define NX_ETHERMTU                    1500 | 
|  | 143 | #define NX_MAX_ETHERHDR                32 /* This contains some padding */ | 
|  | 144 |  | 
| Dhananjay Phadke | 9b08beb | 2009-07-26 20:07:44 +0000 | [diff] [blame] | 145 | #define NX_P2_RX_BUF_MAX_LEN           1760 | 
|  | 146 | #define NX_P3_RX_BUF_MAX_LEN           (NX_MAX_ETHERHDR + NX_ETHERMTU) | 
| Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 147 | #define NX_P2_RX_JUMBO_BUF_MAX_LEN     (NX_MAX_ETHERHDR + P2_MAX_MTU) | 
|  | 148 | #define NX_P3_RX_JUMBO_BUF_MAX_LEN     (NX_MAX_ETHERHDR + P3_MAX_MTU) | 
| Dhananjay Phadke | d9e651b | 2008-07-21 19:44:08 -0700 | [diff] [blame] | 149 | #define NX_CT_DEFAULT_RX_BUF_LEN	2048 | 
| Dhananjay Phadke | bc75e5b | 2009-09-03 13:10:53 +0000 | [diff] [blame] | 150 | #define NX_LRO_BUFFER_EXTRA		2048 | 
| Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 151 |  | 
| Dhananjay Phadke | 9b08beb | 2009-07-26 20:07:44 +0000 | [diff] [blame] | 152 | #define NX_RX_LRO_BUFFER_LENGTH		(8060) | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 153 |  | 
|  | 154 | /* | 
|  | 155 | * Maximum number of ring contexts | 
|  | 156 | */ | 
|  | 157 | #define MAX_RING_CTX 1 | 
|  | 158 |  | 
|  | 159 | /* Opcodes to be used with the commands */ | 
| Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 160 | #define TX_ETHER_PKT	0x01 | 
|  | 161 | #define TX_TCP_PKT	0x02 | 
|  | 162 | #define TX_UDP_PKT	0x03 | 
|  | 163 | #define TX_IP_PKT	0x04 | 
|  | 164 | #define TX_TCP_LSO	0x05 | 
|  | 165 | #define TX_TCP_LSO6	0x06 | 
|  | 166 | #define TX_IPSEC	0x07 | 
|  | 167 | #define TX_IPSEC_CMD	0x0a | 
|  | 168 | #define TX_TCPV6_PKT	0x0b | 
|  | 169 | #define TX_UDPV6_PKT	0x0c | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 170 |  | 
|  | 171 | /* The following opcodes are for internal consumption. */ | 
|  | 172 | #define NETXEN_CONTROL_OP	0x10 | 
|  | 173 | #define PEGNET_REQUEST		0x11 | 
|  | 174 |  | 
|  | 175 | #define	MAX_NUM_CARDS		4 | 
|  | 176 |  | 
| amit salecha | c968bdf | 2011-04-11 02:10:22 +0000 | [diff] [blame] | 177 | #define NETXEN_MAX_FRAGS_PER_TX	14 | 
| Rajesh Borundia | 7a9905e | 2010-10-18 02:03:41 +0000 | [diff] [blame] | 178 | #define MAX_TSO_HEADER_DESC	2 | 
|  | 179 | #define MGMT_CMD_DESC_RESV	4 | 
|  | 180 | #define TX_STOP_THRESH		((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \ | 
|  | 181 | + MGMT_CMD_DESC_RESV) | 
| Amit Kumar Salecha | 74c520d | 2009-09-11 11:28:14 +0000 | [diff] [blame] | 182 | #define NX_MAX_TX_TIMEOUTS	2 | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 183 |  | 
|  | 184 | /* | 
|  | 185 | * Following are the states of the Phantom. Phantom will set them and | 
|  | 186 | * Host will read to check if the fields are correct. | 
|  | 187 | */ | 
|  | 188 | #define PHAN_INITIALIZE_START		0xff00 | 
|  | 189 | #define PHAN_INITIALIZE_FAILED		0xffff | 
|  | 190 | #define PHAN_INITIALIZE_COMPLETE	0xff01 | 
|  | 191 |  | 
|  | 192 | /* Host writes the following to notify that it has done the init-handshake */ | 
|  | 193 | #define PHAN_INITIALIZE_ACK	0xf00f | 
|  | 194 |  | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 195 | #define NUM_RCV_DESC_RINGS	3 | 
|  | 196 | #define NUM_STS_DESC_RINGS	4 | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 197 |  | 
| Dhananjay Phadke | 438627c | 2009-03-13 14:52:03 +0000 | [diff] [blame] | 198 | #define RCV_RING_NORMAL	0 | 
|  | 199 | #define RCV_RING_JUMBO	1 | 
|  | 200 | #define RCV_RING_LRO	2 | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 201 |  | 
| Dhananjay Phadke | 24767ab | 2009-07-27 11:08:00 -0700 | [diff] [blame] | 202 | #define MIN_CMD_DESCRIPTORS		64 | 
|  | 203 | #define MIN_RCV_DESCRIPTORS		64 | 
|  | 204 | #define MIN_JUMBO_DESCRIPTORS		32 | 
|  | 205 |  | 
|  | 206 | #define MAX_CMD_DESCRIPTORS		1024 | 
|  | 207 | #define MAX_RCV_DESCRIPTORS_1G		4096 | 
|  | 208 | #define MAX_RCV_DESCRIPTORS_10G		8192 | 
|  | 209 | #define MAX_JUMBO_RCV_DESCRIPTORS_1G	512 | 
|  | 210 | #define MAX_JUMBO_RCV_DESCRIPTORS_10G	1024 | 
| Dhananjay Phadke | 32ec803 | 2009-01-26 12:35:19 -0800 | [diff] [blame] | 211 | #define MAX_LRO_RCV_DESCRIPTORS		8 | 
| Dhananjay Phadke | 24767ab | 2009-07-27 11:08:00 -0700 | [diff] [blame] | 212 |  | 
|  | 213 | #define DEFAULT_RCV_DESCRIPTORS_1G	2048 | 
|  | 214 | #define DEFAULT_RCV_DESCRIPTORS_10G	4096 | 
|  | 215 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 216 | #define NETXEN_CTX_SIGNATURE	0xdee0 | 
| Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame] | 217 | #define NETXEN_CTX_SIGNATURE_V2	0x0002dee0 | 
|  | 218 | #define NETXEN_CTX_RESET	0xbad0 | 
| Dhananjay Phadke | cf981ff | 2009-07-17 15:27:06 +0000 | [diff] [blame] | 219 | #define NETXEN_CTX_D3_RESET	0xacc0 | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 220 | #define NETXEN_RCV_PRODUCER(ringid)	(ringid) | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 221 |  | 
|  | 222 | #define PHAN_PEG_RCV_INITIALIZED	0xff01 | 
|  | 223 | #define PHAN_PEG_RCV_START_INITIALIZE	0xff00 | 
|  | 224 |  | 
|  | 225 | #define get_next_index(index, length)	\ | 
|  | 226 | (((index) + 1) & ((length) - 1)) | 
|  | 227 |  | 
|  | 228 | #define get_index_range(index,length,count)	\ | 
|  | 229 | (((index) + (count)) & ((length) - 1)) | 
|  | 230 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 231 | #define MPORT_SINGLE_FUNCTION_MODE 0x1111 | 
| Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 232 | #define MPORT_MULTI_FUNCTION_MODE 0x2222 | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 233 |  | 
| Dhananjay Phadke | 6a581e9 | 2009-09-05 17:43:08 +0000 | [diff] [blame] | 234 | #define NX_MAX_PCI_FUNC		8 | 
|  | 235 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 236 | /* | 
|  | 237 | * NetXen host-peg signal message structure | 
|  | 238 | * | 
|  | 239 | *	Bit 0-1		: peg_id => 0x2 for tx and 01 for rx | 
|  | 240 | *	Bit 2		: priv_id => must be 1 | 
|  | 241 | *	Bit 3-17	: count => for doorbell | 
|  | 242 | *	Bit 18-27	: ctx_id => Context id | 
|  | 243 | *	Bit 28-31	: opcode | 
|  | 244 | */ | 
|  | 245 |  | 
|  | 246 | typedef u32 netxen_ctx_msg; | 
|  | 247 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 248 | #define netxen_set_msg_peg_id(config_word, val)	\ | 
| Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 249 | ((config_word) &= ~3, (config_word) |= val & 3) | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 250 | #define netxen_set_msg_privid(config_word)	\ | 
| Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 251 | ((config_word) |= 1 << 2) | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 252 | #define netxen_set_msg_count(config_word, val)	\ | 
| Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 253 | ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3) | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 254 | #define netxen_set_msg_ctxid(config_word, val)	\ | 
| Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 255 | ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18) | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 256 | #define netxen_set_msg_opcode(config_word, val)	\ | 
| Amit S. Kale | 8258117 | 2007-02-12 04:33:38 -0800 | [diff] [blame] | 257 | ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28) | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 258 |  | 
| Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame] | 259 | struct netxen_rcv_ring { | 
|  | 260 | __le64 addr; | 
|  | 261 | __le32 size; | 
| Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 262 | __le32 rsrvd; | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 263 | }; | 
|  | 264 |  | 
| Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame] | 265 | struct netxen_sts_ring { | 
|  | 266 | __le64 addr; | 
|  | 267 | __le32 size; | 
|  | 268 | __le16 msi_index; | 
|  | 269 | __le16 rsvd; | 
|  | 270 | } ; | 
|  | 271 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 272 | struct netxen_ring_ctx { | 
|  | 273 |  | 
|  | 274 | /* one command ring */ | 
| Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 275 | __le64 cmd_consumer_offset; | 
|  | 276 | __le64 cmd_ring_addr; | 
|  | 277 | __le32 cmd_ring_size; | 
|  | 278 | __le32 rsrvd; | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 279 |  | 
|  | 280 | /* three receive rings */ | 
| Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame] | 281 | struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS]; | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 282 |  | 
| Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 283 | __le64 sts_ring_addr; | 
|  | 284 | __le32 sts_ring_size; | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 285 |  | 
| Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 286 | __le32 ctx_id; | 
| Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame] | 287 |  | 
|  | 288 | __le64 rsrvd_2[3]; | 
|  | 289 | __le32 sts_ring_count; | 
|  | 290 | __le32 rsrvd_3; | 
|  | 291 | struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS]; | 
|  | 292 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 293 | } __attribute__ ((aligned(64))); | 
|  | 294 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 295 | /* | 
|  | 296 | * Following data structures describe the descriptors that will be used. | 
|  | 297 | * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when | 
|  | 298 | * we are doing LSO (above the 1500 size packet) only. | 
|  | 299 | */ | 
|  | 300 |  | 
|  | 301 | /* | 
|  | 302 | * The size of reference handle been changed to 16 bits to pass the MSS fields | 
|  | 303 | * for the LSO packet | 
|  | 304 | */ | 
|  | 305 |  | 
|  | 306 | #define FLAGS_CHECKSUM_ENABLED	0x01 | 
|  | 307 | #define FLAGS_LSO_ENABLED	0x02 | 
|  | 308 | #define FLAGS_IPSEC_SA_ADD	0x04 | 
|  | 309 | #define FLAGS_IPSEC_SA_DELETE	0x08 | 
|  | 310 | #define FLAGS_VLAN_TAGGED	0x10 | 
| Dhananjay Phadke | 028afe7 | 2009-07-26 20:07:45 +0000 | [diff] [blame] | 311 | #define FLAGS_VLAN_OOB		0x40 | 
|  | 312 |  | 
|  | 313 | #define netxen_set_tx_vlan_tci(cmd_desc, v)	\ | 
|  | 314 | (cmd_desc)->vlan_TCI = cpu_to_le16(v); | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 315 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 316 | #define netxen_set_cmd_desc_port(cmd_desc, var)	\ | 
|  | 317 | ((cmd_desc)->port_ctxid |= ((var) & 0x0F)) | 
| Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 318 | #define netxen_set_cmd_desc_ctxid(cmd_desc, var)	\ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 319 | ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0)) | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 320 |  | 
| Dhananjay Phadke | 391587c | 2009-01-14 20:48:11 -0800 | [diff] [blame] | 321 | #define netxen_set_tx_port(_desc, _port) \ | 
|  | 322 | (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0) | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 323 |  | 
| Dhananjay Phadke | 391587c | 2009-01-14 20:48:11 -0800 | [diff] [blame] | 324 | #define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \ | 
|  | 325 | (_desc)->flags_opcode = \ | 
|  | 326 | cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)) | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 327 |  | 
| Dhananjay Phadke | 391587c | 2009-01-14 20:48:11 -0800 | [diff] [blame] | 328 | #define netxen_set_tx_frags_len(_desc, _frags, _len) \ | 
| Dhananjay Phadke | 1bcfd79 | 2009-07-26 20:07:40 +0000 | [diff] [blame] | 329 | (_desc)->nfrags__length = \ | 
| Dhananjay Phadke | 391587c | 2009-01-14 20:48:11 -0800 | [diff] [blame] | 330 | cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)) | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 331 |  | 
|  | 332 | struct cmd_desc_type0 { | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 333 | u8 tcp_hdr_offset;	/* For LSO only */ | 
|  | 334 | u8 ip_hdr_offset;	/* For LSO only */ | 
| Dhananjay Phadke | 1bcfd79 | 2009-07-26 20:07:40 +0000 | [diff] [blame] | 335 | __le16 flags_opcode;	/* 15:13 unused, 12:7 opcode, 6:0 flags */ | 
|  | 336 | __le32 nfrags__length;	/* 31:8 total len, 7:0 frag count */ | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 337 |  | 
| Dhananjay Phadke | 1bcfd79 | 2009-07-26 20:07:40 +0000 | [diff] [blame] | 338 | __le64 addr_buffer2; | 
|  | 339 |  | 
|  | 340 | __le16 reference_handle; | 
|  | 341 | __le16 mss; | 
|  | 342 | u8 port_ctxid;		/* 7:4 ctxid 3:0 port */ | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 343 | u8 total_hdr_length;	/* LSO only : MAC+IP+TCP Hdr size */ | 
| Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 344 | __le16 conn_id;		/* IPSec offoad only */ | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 345 |  | 
| Dhananjay Phadke | 1bcfd79 | 2009-07-26 20:07:40 +0000 | [diff] [blame] | 346 | __le64 addr_buffer3; | 
|  | 347 | __le64 addr_buffer1; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 348 |  | 
| Dhananjay Phadke | d32cc3d | 2009-03-09 08:50:53 +0000 | [diff] [blame] | 349 | __le16 buffer_length[4]; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 350 |  | 
| Dhananjay Phadke | 1bcfd79 | 2009-07-26 20:07:40 +0000 | [diff] [blame] | 351 | __le64 addr_buffer4; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 352 |  | 
| Dhananjay Phadke | 028afe7 | 2009-07-26 20:07:45 +0000 | [diff] [blame] | 353 | __le32 reserved2; | 
| Amit Kumar Salecha | 58f2546 | 2009-09-09 18:12:59 -0700 | [diff] [blame] | 354 | __le16 reserved; | 
|  | 355 | __le16 vlan_TCI; | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 356 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 357 | } __attribute__ ((aligned(64))); | 
|  | 358 |  | 
|  | 359 | /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */ | 
|  | 360 | struct rcv_desc { | 
| Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 361 | __le16 reference_handle; | 
|  | 362 | __le16 reserved; | 
|  | 363 | __le32 buffer_length;	/* allocated buffer length (usually 2K) */ | 
|  | 364 | __le64 addr_buffer; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 365 | }; | 
|  | 366 |  | 
|  | 367 | /* opcode field in status_desc */ | 
| Dhananjay Phadke | 6598b16 | 2009-07-26 20:07:37 +0000 | [diff] [blame] | 368 | #define NETXEN_NIC_SYN_OFFLOAD  0x03 | 
| Dhananjay Phadke | d9e651b | 2008-07-21 19:44:08 -0700 | [diff] [blame] | 369 | #define NETXEN_NIC_RXPKT_DESC  0x04 | 
|  | 370 | #define NETXEN_OLD_RXPKT_DESC  0x3f | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 371 | #define NETXEN_NIC_RESPONSE_DESC 0x05 | 
| Dhananjay Phadke | c1c00ab | 2009-08-05 07:34:09 +0000 | [diff] [blame] | 372 | #define NETXEN_NIC_LRO_DESC  	0x12 | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 373 |  | 
|  | 374 | /* for status field in status_desc */ | 
|  | 375 | #define STATUS_NEED_CKSUM	(1) | 
|  | 376 | #define STATUS_CKSUM_OK		(2) | 
|  | 377 |  | 
|  | 378 | /* owner bits of status_desc */ | 
| Dhananjay Phadke | 0ddc110 | 2009-03-09 08:50:52 +0000 | [diff] [blame] | 379 | #define STATUS_OWNER_HOST	(0x1ULL << 56) | 
|  | 380 | #define STATUS_OWNER_PHANTOM	(0x2ULL << 56) | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 381 |  | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 382 | /* Status descriptor: | 
|  | 383 | 0-3 port, 4-7 status, 8-11 type, 12-27 total_length | 
|  | 384 | 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset | 
|  | 385 | 53-55 desc_cnt, 56-57 owner, 58-63 opcode | 
|  | 386 | */ | 
| Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 387 | #define netxen_get_sts_port(sts_data)	\ | 
|  | 388 | ((sts_data) & 0x0F) | 
|  | 389 | #define netxen_get_sts_status(sts_data)	\ | 
|  | 390 | (((sts_data) >> 4) & 0x0F) | 
|  | 391 | #define netxen_get_sts_type(sts_data)	\ | 
|  | 392 | (((sts_data) >> 8) & 0x0F) | 
|  | 393 | #define netxen_get_sts_totallength(sts_data)	\ | 
|  | 394 | (((sts_data) >> 12) & 0xFFFF) | 
|  | 395 | #define netxen_get_sts_refhandle(sts_data)	\ | 
|  | 396 | (((sts_data) >> 28) & 0xFFFF) | 
|  | 397 | #define netxen_get_sts_prot(sts_data)	\ | 
|  | 398 | (((sts_data) >> 44) & 0x0F) | 
| Dhananjay Phadke | d9e651b | 2008-07-21 19:44:08 -0700 | [diff] [blame] | 399 | #define netxen_get_sts_pkt_offset(sts_data)	\ | 
|  | 400 | (((sts_data) >> 48) & 0x1F) | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 401 | #define netxen_get_sts_desc_cnt(sts_data)	\ | 
|  | 402 | (((sts_data) >> 53) & 0x7) | 
| Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 403 | #define netxen_get_sts_opcode(sts_data)	\ | 
|  | 404 | (((sts_data) >> 58) & 0x03F) | 
|  | 405 |  | 
| Dhananjay Phadke | c1c00ab | 2009-08-05 07:34:09 +0000 | [diff] [blame] | 406 | #define netxen_get_lro_sts_refhandle(sts_data) 	\ | 
|  | 407 | ((sts_data) & 0x0FFFF) | 
|  | 408 | #define netxen_get_lro_sts_length(sts_data)	\ | 
|  | 409 | (((sts_data) >> 16) & 0x0FFFF) | 
|  | 410 | #define netxen_get_lro_sts_l2_hdr_offset(sts_data)	\ | 
|  | 411 | (((sts_data) >> 32) & 0x0FF) | 
|  | 412 | #define netxen_get_lro_sts_l4_hdr_offset(sts_data)	\ | 
|  | 413 | (((sts_data) >> 40) & 0x0FF) | 
|  | 414 | #define netxen_get_lro_sts_timestamp(sts_data)	\ | 
|  | 415 | (((sts_data) >> 48) & 0x1) | 
|  | 416 | #define netxen_get_lro_sts_type(sts_data)	\ | 
|  | 417 | (((sts_data) >> 49) & 0x7) | 
|  | 418 | #define netxen_get_lro_sts_push_flag(sts_data)		\ | 
|  | 419 | (((sts_data) >> 52) & 0x1) | 
|  | 420 | #define netxen_get_lro_sts_seq_number(sts_data)		\ | 
|  | 421 | ((sts_data) & 0x0FFFFFFFF) | 
|  | 422 |  | 
|  | 423 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 424 | struct status_desc { | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 425 | __le64 status_desc_data[2]; | 
| Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 426 | } __attribute__ ((aligned(16))); | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 427 |  | 
| Amit Kumar Salecha | f50330f | 2009-10-24 16:03:58 +0000 | [diff] [blame] | 428 | /* UNIFIED ROMIMAGE *************************/ | 
| Amit Kumar Salecha | f50330f | 2009-10-24 16:03:58 +0000 | [diff] [blame] | 429 | #define NX_UNI_DIR_SECT_PRODUCT_TBL	0x0 | 
|  | 430 | #define NX_UNI_DIR_SECT_BOOTLD		0x6 | 
|  | 431 | #define NX_UNI_DIR_SECT_FW		0x7 | 
|  | 432 |  | 
|  | 433 | /*Offsets */ | 
|  | 434 | #define NX_UNI_CHIP_REV_OFF		10 | 
|  | 435 | #define NX_UNI_FLAGS_OFF		11 | 
|  | 436 | #define NX_UNI_BIOS_VERSION_OFF 	12 | 
|  | 437 | #define NX_UNI_BOOTLD_IDX_OFF		27 | 
|  | 438 | #define NX_UNI_FIRMWARE_IDX_OFF 	29 | 
|  | 439 |  | 
|  | 440 | struct uni_table_desc{ | 
|  | 441 | uint32_t	findex; | 
|  | 442 | uint32_t	num_entries; | 
|  | 443 | uint32_t	entry_size; | 
|  | 444 | uint32_t	reserved[5]; | 
|  | 445 | }; | 
|  | 446 |  | 
|  | 447 | struct uni_data_desc{ | 
|  | 448 | uint32_t	findex; | 
|  | 449 | uint32_t	size; | 
|  | 450 | uint32_t	reserved[5]; | 
|  | 451 | }; | 
|  | 452 |  | 
|  | 453 | /* UNIFIED ROMIMAGE *************************/ | 
|  | 454 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 455 | /* The version of the main data structure */ | 
|  | 456 | #define	NETXEN_BDINFO_VERSION 1 | 
|  | 457 |  | 
|  | 458 | /* Magic number to let user know flash is programmed */ | 
|  | 459 | #define	NETXEN_BDINFO_MAGIC 0x12345678 | 
|  | 460 |  | 
|  | 461 | /* Max number of Gig ports on a Phantom board */ | 
|  | 462 | #define NETXEN_MAX_PORTS 4 | 
|  | 463 |  | 
| Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 464 | #define NETXEN_BRDTYPE_P1_BD		0x0000 | 
|  | 465 | #define NETXEN_BRDTYPE_P1_SB		0x0001 | 
|  | 466 | #define NETXEN_BRDTYPE_P1_SMAX		0x0002 | 
|  | 467 | #define NETXEN_BRDTYPE_P1_SOCK		0x0003 | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 468 |  | 
| Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 469 | #define NETXEN_BRDTYPE_P2_SOCK_31	0x0008 | 
|  | 470 | #define NETXEN_BRDTYPE_P2_SOCK_35	0x0009 | 
|  | 471 | #define NETXEN_BRDTYPE_P2_SB35_4G	0x000a | 
|  | 472 | #define NETXEN_BRDTYPE_P2_SB31_10G	0x000b | 
|  | 473 | #define NETXEN_BRDTYPE_P2_SB31_2G	0x000c | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 474 |  | 
| Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 475 | #define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ		0x000d | 
|  | 476 | #define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ		0x000e | 
|  | 477 | #define NETXEN_BRDTYPE_P2_SB31_10G_CX4		0x000f | 
| Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 478 |  | 
| Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 479 | #define NETXEN_BRDTYPE_P3_REF_QG	0x0021 | 
|  | 480 | #define NETXEN_BRDTYPE_P3_HMEZ		0x0022 | 
|  | 481 | #define NETXEN_BRDTYPE_P3_10G_CX4_LP	0x0023 | 
|  | 482 | #define NETXEN_BRDTYPE_P3_4_GB		0x0024 | 
|  | 483 | #define NETXEN_BRDTYPE_P3_IMEZ		0x0025 | 
|  | 484 | #define NETXEN_BRDTYPE_P3_10G_SFP_PLUS	0x0026 | 
|  | 485 | #define NETXEN_BRDTYPE_P3_10000_BASE_T	0x0027 | 
|  | 486 | #define NETXEN_BRDTYPE_P3_XG_LOM	0x0028 | 
|  | 487 | #define NETXEN_BRDTYPE_P3_4_GB_MM	0x0029 | 
|  | 488 | #define NETXEN_BRDTYPE_P3_10G_SFP_CT	0x002a | 
|  | 489 | #define NETXEN_BRDTYPE_P3_10G_SFP_QT	0x002b | 
|  | 490 | #define NETXEN_BRDTYPE_P3_10G_CX4	0x0031 | 
|  | 491 | #define NETXEN_BRDTYPE_P3_10G_XFP	0x0032 | 
|  | 492 | #define NETXEN_BRDTYPE_P3_10G_TP	0x0080 | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 493 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 494 | /* Flash memory map */ | 
| Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 495 | #define NETXEN_CRBINIT_START	0	/* crbinit section */ | 
|  | 496 | #define NETXEN_BRDCFG_START	0x4000	/* board config */ | 
|  | 497 | #define NETXEN_INITCODE_START	0x6000	/* pegtune code */ | 
|  | 498 | #define NETXEN_BOOTLD_START	0x10000	/* bootld */ | 
|  | 499 | #define NETXEN_IMAGE_START	0x43000	/* compressed image */ | 
|  | 500 | #define NETXEN_SECONDARY_START	0x200000	/* backup images */ | 
|  | 501 | #define NETXEN_PXE_START	0x3E0000	/* PXE boot rom */ | 
|  | 502 | #define NETXEN_USER_START	0x3E8000	/* Firmare info */ | 
|  | 503 | #define NETXEN_FIXED_START	0x3F0000	/* backup of crbinit */ | 
| Dhananjay Phadke | 06db58c | 2009-08-05 07:34:08 +0000 | [diff] [blame] | 504 | #define NETXEN_USER_START_OLD	NETXEN_PXE_START /* very old flash */ | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 505 |  | 
| Dhananjay Phadke | 06db58c | 2009-08-05 07:34:08 +0000 | [diff] [blame] | 506 | #define NX_OLD_MAC_ADDR_OFFSET	(NETXEN_USER_START) | 
| Dhananjay Phadke | ba599d4 | 2009-02-24 16:38:22 -0800 | [diff] [blame] | 507 | #define NX_FW_VERSION_OFFSET	(NETXEN_USER_START+0x408) | 
|  | 508 | #define NX_FW_SIZE_OFFSET	(NETXEN_USER_START+0x40c) | 
| Dhananjay Phadke | 06db58c | 2009-08-05 07:34:08 +0000 | [diff] [blame] | 509 | #define NX_FW_MAC_ADDR_OFFSET	(NETXEN_USER_START+0x418) | 
|  | 510 | #define NX_FW_SERIAL_NUM_OFFSET	(NETXEN_USER_START+0x81c) | 
| Dhananjay Phadke | ba599d4 | 2009-02-24 16:38:22 -0800 | [diff] [blame] | 511 | #define NX_BIOS_VERSION_OFFSET	(NETXEN_USER_START+0x83c) | 
| Dhananjay Phadke | 06db58c | 2009-08-05 07:34:08 +0000 | [diff] [blame] | 512 |  | 
|  | 513 | #define NX_HDR_VERSION_OFFSET	(NETXEN_BRDCFG_START) | 
|  | 514 | #define NX_BRDTYPE_OFFSET	(NETXEN_BRDCFG_START+0x8) | 
| Dhananjay Phadke | ba599d4 | 2009-02-24 16:38:22 -0800 | [diff] [blame] | 515 | #define NX_FW_MAGIC_OFFSET	(NETXEN_BRDCFG_START+0x128) | 
| Dhananjay Phadke | 06db58c | 2009-08-05 07:34:08 +0000 | [diff] [blame] | 516 |  | 
| Dhananjay Phadke | ba599d4 | 2009-02-24 16:38:22 -0800 | [diff] [blame] | 517 | #define NX_FW_MIN_SIZE		(0x3fffff) | 
| Dhananjay Phadke | bd257ed | 2009-03-17 13:14:22 -0700 | [diff] [blame] | 518 | #define NX_P2_MN_ROMIMAGE	0 | 
|  | 519 | #define NX_P3_CT_ROMIMAGE	1 | 
|  | 520 | #define NX_P3_MN_ROMIMAGE	2 | 
| Amit Kumar Salecha | f50330f | 2009-10-24 16:03:58 +0000 | [diff] [blame] | 521 | #define NX_UNIFIED_ROMIMAGE	3 | 
|  | 522 | #define NX_FLASH_ROMIMAGE	4 | 
|  | 523 | #define NX_UNKNOWN_ROMIMAGE	0xff | 
| Dhananjay Phadke | ba599d4 | 2009-02-24 16:38:22 -0800 | [diff] [blame] | 524 |  | 
| Dhananjay Phadke | 7e8e5d9 | 2009-10-24 16:04:02 +0000 | [diff] [blame] | 525 | #define NX_P2_MN_ROMIMAGE_NAME		"nxromimg.bin" | 
|  | 526 | #define NX_P3_CT_ROMIMAGE_NAME		"nx3fwct.bin" | 
|  | 527 | #define NX_P3_MN_ROMIMAGE_NAME		"nx3fwmn.bin" | 
|  | 528 | #define NX_UNIFIED_ROMIMAGE_NAME	"phanfw.bin" | 
|  | 529 | #define NX_FLASH_ROMIMAGE_NAME		"flash" | 
|  | 530 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 531 | extern char netxen_nic_driver_name[]; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 532 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 533 | /* Number of status descriptors to handle per interrupt */ | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 534 | #define MAX_STATUS_HANDLE	(64) | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 535 |  | 
|  | 536 | /* | 
|  | 537 | * netxen_skb_frag{} is to contain mapping info for each SG list. This | 
|  | 538 | * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}. | 
|  | 539 | */ | 
|  | 540 | struct netxen_skb_frag { | 
|  | 541 | u64 dma; | 
| Dhananjay Phadke | d877f1e | 2009-04-07 22:50:40 +0000 | [diff] [blame] | 542 | u64 length; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 543 | }; | 
|  | 544 |  | 
| Dhananjay Phadke | 7d6fd5e | 2009-08-23 08:35:13 +0000 | [diff] [blame] | 545 | struct netxen_recv_crb { | 
|  | 546 | u32 crb_rcv_producer[NUM_RCV_DESC_RINGS]; | 
|  | 547 | u32 crb_sts_consumer[NUM_STS_DESC_RINGS]; | 
|  | 548 | u32 sw_int_mask[NUM_STS_DESC_RINGS]; | 
|  | 549 | }; | 
| Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 550 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 551 | /*    Following defines are for the state of the buffers    */ | 
|  | 552 | #define	NETXEN_BUFFER_FREE	0 | 
|  | 553 | #define	NETXEN_BUFFER_BUSY	1 | 
|  | 554 |  | 
|  | 555 | /* | 
|  | 556 | * There will be one netxen_buffer per skb packet.    These will be | 
|  | 557 | * used to save the dma info for pci_unmap_page() | 
|  | 558 | */ | 
|  | 559 | struct netxen_cmd_buffer { | 
|  | 560 | struct sk_buff *skb; | 
| amit salecha | c968bdf | 2011-04-11 02:10:22 +0000 | [diff] [blame] | 561 | struct netxen_skb_frag frag_array[MAX_SKB_FRAGS + 1]; | 
| Dhananjay Phadke | 391587c | 2009-01-14 20:48:11 -0800 | [diff] [blame] | 562 | u32 frag_count; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 563 | }; | 
|  | 564 |  | 
|  | 565 | /* In rx_buffer, we do not need multiple fragments as is a single buffer */ | 
|  | 566 | struct netxen_rx_buffer { | 
| Dhananjay Phadke | d9e651b | 2008-07-21 19:44:08 -0700 | [diff] [blame] | 567 | struct list_head list; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 568 | struct sk_buff *skb; | 
|  | 569 | u64 dma; | 
|  | 570 | u16 ref_handle; | 
|  | 571 | u16 state; | 
|  | 572 | }; | 
|  | 573 |  | 
|  | 574 | /* Board types */ | 
|  | 575 | #define	NETXEN_NIC_GBE	0x01 | 
|  | 576 | #define	NETXEN_NIC_XGBE	0x02 | 
|  | 577 |  | 
|  | 578 | /* | 
|  | 579 | * One hardware_context{} per adapter | 
|  | 580 | * contains interrupt info as well shared hardware info. | 
|  | 581 | */ | 
|  | 582 | struct netxen_hardware_context { | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 583 | void __iomem *pci_base0; | 
|  | 584 | void __iomem *pci_base1; | 
|  | 585 | void __iomem *pci_base2; | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 586 | void __iomem *db_base; | 
| Dhananjay Phadke | 47abe35 | 2009-10-13 05:31:42 +0000 | [diff] [blame] | 587 | void __iomem *ocm_win_crb; | 
|  | 588 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 589 | unsigned long db_len; | 
| Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 590 | unsigned long pci_len0; | 
|  | 591 |  | 
| Dhananjay Phadke | 47abe35 | 2009-10-13 05:31:42 +0000 | [diff] [blame] | 592 | u32 ocm_win; | 
| Dhananjay Phadke | 907fa12 | 2009-10-13 05:31:43 +0000 | [diff] [blame] | 593 | u32 crb_win; | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 594 |  | 
| Dhananjay Phadke | f03b0eb | 2009-10-13 05:31:44 +0000 | [diff] [blame] | 595 | rwlock_t crb_lock; | 
|  | 596 | spinlock_t mem_lock; | 
|  | 597 |  | 
| Dhananjay Phadke | 1e2d005 | 2009-03-09 08:50:56 +0000 | [diff] [blame] | 598 | u8 cut_through; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 599 | u8 revision_id; | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 600 | u8 pci_func; | 
|  | 601 | u8 linkup; | 
| Dhananjay Phadke | 1e2d005 | 2009-03-09 08:50:56 +0000 | [diff] [blame] | 602 | u16 port_type; | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 603 | u16 board_type; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 604 | }; | 
|  | 605 |  | 
|  | 606 | #define MINIMUM_ETHERNET_FRAME_SIZE	64	/* With FCS */ | 
|  | 607 | #define ETHERNET_FCS_SIZE		4 | 
|  | 608 |  | 
|  | 609 | struct netxen_adapter_stats { | 
| Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 610 | u64  xmitcalled; | 
| Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 611 | u64  xmitfinished; | 
| Dhananjay Phadke | d1847a7 | 2008-03-17 19:59:51 -0700 | [diff] [blame] | 612 | u64  rxdropped; | 
| Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 613 | u64  txdropped; | 
| Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 614 | u64  csummed; | 
| Narender Kumar | 1bb482f | 2009-08-23 08:35:09 +0000 | [diff] [blame] | 615 | u64  rx_pkts; | 
|  | 616 | u64  lro_pkts; | 
| Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 617 | u64  rxbytes; | 
|  | 618 | u64  txbytes; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 619 | }; | 
|  | 620 |  | 
|  | 621 | /* | 
|  | 622 | * Rcv Descriptor Context. One such per Rcv Descriptor. There may | 
|  | 623 | * be one Rcv Descriptor for normal packets, one for jumbo and may be others. | 
|  | 624 | */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 625 | struct nx_host_rds_ring { | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 626 | u32 producer; | 
| Dhananjay Phadke | 438627c | 2009-03-13 14:52:03 +0000 | [diff] [blame] | 627 | u32 num_desc; | 
|  | 628 | u32 dma_size; | 
|  | 629 | u32 skb_size; | 
|  | 630 | u32 flags; | 
| Amit Kumar Salecha | 195c5f9 | 2009-09-05 17:43:10 +0000 | [diff] [blame] | 631 | void __iomem *crb_rcv_producer; | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 632 | struct rcv_desc *desc_head; | 
|  | 633 | struct netxen_rx_buffer *rx_buf_arr; | 
|  | 634 | struct list_head free_list; | 
|  | 635 | spinlock_t lock; | 
| Dhananjay Phadke | 438627c | 2009-03-13 14:52:03 +0000 | [diff] [blame] | 636 | dma_addr_t phys_addr; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 637 | }; | 
|  | 638 |  | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 639 | struct nx_host_sds_ring { | 
|  | 640 | u32 consumer; | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 641 | u32 num_desc; | 
| Amit Kumar Salecha | 195c5f9 | 2009-09-05 17:43:10 +0000 | [diff] [blame] | 642 | void __iomem *crb_sts_consumer; | 
|  | 643 | void __iomem *crb_intr_mask; | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 644 |  | 
|  | 645 | struct status_desc *desc_head; | 
|  | 646 | struct netxen_adapter *adapter; | 
|  | 647 | struct napi_struct napi; | 
|  | 648 | struct list_head free_list[NUM_RCV_DESC_RINGS]; | 
|  | 649 |  | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 650 | int irq; | 
|  | 651 |  | 
|  | 652 | dma_addr_t phys_addr; | 
|  | 653 | char name[IFNAMSIZ+4]; | 
|  | 654 | }; | 
|  | 655 |  | 
| Dhananjay Phadke | d877f1e | 2009-04-07 22:50:40 +0000 | [diff] [blame] | 656 | struct nx_host_tx_ring { | 
|  | 657 | u32 producer; | 
|  | 658 | __le32 *hw_consumer; | 
|  | 659 | u32 sw_consumer; | 
| Amit Kumar Salecha | 195c5f9 | 2009-09-05 17:43:10 +0000 | [diff] [blame] | 660 | void __iomem *crb_cmd_producer; | 
|  | 661 | void __iomem *crb_cmd_consumer; | 
| Dhananjay Phadke | d877f1e | 2009-04-07 22:50:40 +0000 | [diff] [blame] | 662 | u32 num_desc; | 
|  | 663 |  | 
| Dhananjay Phadke | b2af9cb | 2009-07-17 15:27:07 +0000 | [diff] [blame] | 664 | struct netdev_queue *txq; | 
|  | 665 |  | 
| Dhananjay Phadke | d877f1e | 2009-04-07 22:50:40 +0000 | [diff] [blame] | 666 | struct netxen_cmd_buffer *cmd_buf_arr; | 
|  | 667 | struct cmd_desc_type0 *desc_head; | 
|  | 668 | dma_addr_t phys_addr; | 
|  | 669 | }; | 
|  | 670 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 671 | /* | 
|  | 672 | * Receive context. There is one such structure per instance of the | 
|  | 673 | * receive processing. Any state information that is relevant to | 
|  | 674 | * the receive, and is must be in this structure. The global data may be | 
|  | 675 | * present elsewhere. | 
|  | 676 | */ | 
|  | 677 | struct netxen_recv_context { | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 678 | u32 state; | 
|  | 679 | u16 context_id; | 
|  | 680 | u16 virt_port; | 
|  | 681 |  | 
| Dhananjay Phadke | 4ea528a | 2009-04-28 15:29:10 +0000 | [diff] [blame] | 682 | struct nx_host_rds_ring *rds_rings; | 
| Dhananjay Phadke | 71dcddb | 2009-04-07 22:50:43 +0000 | [diff] [blame] | 683 | struct nx_host_sds_ring *sds_rings; | 
| Dhananjay Phadke | 4ea528a | 2009-04-28 15:29:10 +0000 | [diff] [blame] | 684 |  | 
|  | 685 | struct netxen_ring_ctx *hwctx; | 
|  | 686 | dma_addr_t phys_addr; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 687 | }; | 
|  | 688 |  | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 689 | /* New HW context creation */ | 
|  | 690 |  | 
|  | 691 | #define NX_OS_CRB_RETRY_COUNT	4000 | 
|  | 692 | #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \ | 
|  | 693 | (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16)) | 
|  | 694 |  | 
|  | 695 | #define NX_CDRP_CLEAR		0x00000000 | 
|  | 696 | #define NX_CDRP_CMD_BIT		0x80000000 | 
|  | 697 |  | 
|  | 698 | /* | 
|  | 699 | * All responses must have the NX_CDRP_CMD_BIT cleared | 
|  | 700 | * in the crb NX_CDRP_CRB_OFFSET. | 
|  | 701 | */ | 
|  | 702 | #define NX_CDRP_FORM_RSP(rsp)	(rsp) | 
|  | 703 | #define NX_CDRP_IS_RSP(rsp)	(((rsp) & NX_CDRP_CMD_BIT) == 0) | 
|  | 704 |  | 
|  | 705 | #define NX_CDRP_RSP_OK		0x00000001 | 
|  | 706 | #define NX_CDRP_RSP_FAIL	0x00000002 | 
|  | 707 | #define NX_CDRP_RSP_TIMEOUT	0x00000003 | 
|  | 708 |  | 
|  | 709 | /* | 
|  | 710 | * All commands must have the NX_CDRP_CMD_BIT set in | 
|  | 711 | * the crb NX_CDRP_CRB_OFFSET. | 
|  | 712 | */ | 
|  | 713 | #define NX_CDRP_FORM_CMD(cmd)	(NX_CDRP_CMD_BIT | (cmd)) | 
|  | 714 | #define NX_CDRP_IS_CMD(cmd)	(((cmd) & NX_CDRP_CMD_BIT) != 0) | 
|  | 715 |  | 
|  | 716 | #define NX_CDRP_CMD_SUBMIT_CAPABILITIES     0x00000001 | 
|  | 717 | #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX    0x00000002 | 
|  | 718 | #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX    0x00000003 | 
|  | 719 | #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX  0x00000004 | 
|  | 720 | #define NX_CDRP_CMD_READ_MAX_RX_CTX         0x00000005 | 
|  | 721 | #define NX_CDRP_CMD_READ_MAX_TX_CTX         0x00000006 | 
|  | 722 | #define NX_CDRP_CMD_CREATE_RX_CTX           0x00000007 | 
|  | 723 | #define NX_CDRP_CMD_DESTROY_RX_CTX          0x00000008 | 
|  | 724 | #define NX_CDRP_CMD_CREATE_TX_CTX           0x00000009 | 
|  | 725 | #define NX_CDRP_CMD_DESTROY_TX_CTX          0x0000000a | 
|  | 726 | #define NX_CDRP_CMD_SETUP_STATISTICS        0x0000000e | 
|  | 727 | #define NX_CDRP_CMD_GET_STATISTICS          0x0000000f | 
|  | 728 | #define NX_CDRP_CMD_DELETE_STATISTICS       0x00000010 | 
|  | 729 | #define NX_CDRP_CMD_SET_MTU                 0x00000012 | 
| Dhananjay Phadke | 3ad4467 | 2009-08-24 19:23:27 +0000 | [diff] [blame] | 730 | #define NX_CDRP_CMD_READ_PHY			0x00000013 | 
|  | 731 | #define NX_CDRP_CMD_WRITE_PHY			0x00000014 | 
|  | 732 | #define NX_CDRP_CMD_READ_HW_REG			0x00000015 | 
|  | 733 | #define NX_CDRP_CMD_GET_FLOW_CTL		0x00000016 | 
|  | 734 | #define NX_CDRP_CMD_SET_FLOW_CTL		0x00000017 | 
|  | 735 | #define NX_CDRP_CMD_READ_MAX_MTU		0x00000018 | 
|  | 736 | #define NX_CDRP_CMD_READ_MAX_LRO		0x00000019 | 
|  | 737 | #define NX_CDRP_CMD_CONFIGURE_TOE		0x0000001a | 
|  | 738 | #define NX_CDRP_CMD_FUNC_ATTRIB			0x0000001b | 
|  | 739 | #define NX_CDRP_CMD_READ_PEXQ_PARAMETERS	0x0000001c | 
|  | 740 | #define NX_CDRP_CMD_GET_LIC_CAPABILITIES	0x0000001d | 
|  | 741 | #define NX_CDRP_CMD_READ_MAX_LRO_PER_BOARD	0x0000001e | 
| Sony Chacko | bfd823b | 2011-03-15 14:54:55 -0700 | [diff] [blame] | 742 | #define NX_CDRP_CMD_CONFIG_GBE_PORT		0x0000001f | 
|  | 743 | #define NX_CDRP_CMD_MAX				0x00000020 | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 744 |  | 
|  | 745 | #define NX_RCODE_SUCCESS		0 | 
|  | 746 | #define NX_RCODE_NO_HOST_MEM		1 | 
|  | 747 | #define NX_RCODE_NO_HOST_RESOURCE	2 | 
|  | 748 | #define NX_RCODE_NO_CARD_CRB		3 | 
|  | 749 | #define NX_RCODE_NO_CARD_MEM		4 | 
|  | 750 | #define NX_RCODE_NO_CARD_RESOURCE	5 | 
|  | 751 | #define NX_RCODE_INVALID_ARGS		6 | 
|  | 752 | #define NX_RCODE_INVALID_ACTION		7 | 
|  | 753 | #define NX_RCODE_INVALID_STATE		8 | 
|  | 754 | #define NX_RCODE_NOT_SUPPORTED		9 | 
|  | 755 | #define NX_RCODE_NOT_PERMITTED		10 | 
|  | 756 | #define NX_RCODE_NOT_READY		11 | 
|  | 757 | #define NX_RCODE_DOES_NOT_EXIST		12 | 
|  | 758 | #define NX_RCODE_ALREADY_EXISTS		13 | 
|  | 759 | #define NX_RCODE_BAD_SIGNATURE		14 | 
|  | 760 | #define NX_RCODE_CMD_NOT_IMPL		15 | 
|  | 761 | #define NX_RCODE_CMD_INVALID		16 | 
|  | 762 | #define NX_RCODE_TIMEOUT		17 | 
|  | 763 | #define NX_RCODE_CMD_FAILED		18 | 
|  | 764 | #define NX_RCODE_MAX_EXCEEDED		19 | 
|  | 765 | #define NX_RCODE_MAX			20 | 
|  | 766 |  | 
|  | 767 | #define NX_DESTROY_CTX_RESET		0 | 
|  | 768 | #define NX_DESTROY_CTX_D3_RESET		1 | 
|  | 769 | #define NX_DESTROY_CTX_MAX		2 | 
|  | 770 |  | 
|  | 771 | /* | 
|  | 772 | * Capabilities | 
|  | 773 | */ | 
|  | 774 | #define NX_CAP_BIT(class, bit)		(1 << bit) | 
|  | 775 | #define NX_CAP0_LEGACY_CONTEXT		NX_CAP_BIT(0, 0) | 
|  | 776 | #define NX_CAP0_MULTI_CONTEXT		NX_CAP_BIT(0, 1) | 
|  | 777 | #define NX_CAP0_LEGACY_MN		NX_CAP_BIT(0, 2) | 
|  | 778 | #define NX_CAP0_LEGACY_MS		NX_CAP_BIT(0, 3) | 
|  | 779 | #define NX_CAP0_CUT_THROUGH		NX_CAP_BIT(0, 4) | 
|  | 780 | #define NX_CAP0_LRO			NX_CAP_BIT(0, 5) | 
|  | 781 | #define NX_CAP0_LSO			NX_CAP_BIT(0, 6) | 
|  | 782 | #define NX_CAP0_JUMBO_CONTIGUOUS	NX_CAP_BIT(0, 7) | 
|  | 783 | #define NX_CAP0_LRO_CONTIGUOUS		NX_CAP_BIT(0, 8) | 
| Dhananjay Phadke | c1c00ab | 2009-08-05 07:34:09 +0000 | [diff] [blame] | 784 | #define NX_CAP0_HW_LRO			NX_CAP_BIT(0, 10) | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 785 |  | 
|  | 786 | /* | 
|  | 787 | * Context state | 
|  | 788 | */ | 
|  | 789 | #define NX_HOST_CTX_STATE_FREED		0 | 
|  | 790 | #define NX_HOST_CTX_STATE_ALLOCATED	1 | 
|  | 791 | #define NX_HOST_CTX_STATE_ACTIVE	2 | 
|  | 792 | #define NX_HOST_CTX_STATE_DISABLED	3 | 
|  | 793 | #define NX_HOST_CTX_STATE_QUIESCED	4 | 
|  | 794 | #define NX_HOST_CTX_STATE_MAX		5 | 
|  | 795 |  | 
|  | 796 | /* | 
|  | 797 | * Rx context | 
|  | 798 | */ | 
|  | 799 |  | 
|  | 800 | typedef struct { | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 801 | __le64 host_phys_addr;	/* Ring base addr */ | 
|  | 802 | __le32 ring_size;		/* Ring entries */ | 
|  | 803 | __le16 msi_index; | 
|  | 804 | __le16 rsvd;		/* Padding */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 805 | } nx_hostrq_sds_ring_t; | 
|  | 806 |  | 
|  | 807 | typedef struct { | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 808 | __le64 host_phys_addr;	/* Ring base addr */ | 
|  | 809 | __le64 buff_size;		/* Packet buffer size */ | 
|  | 810 | __le32 ring_size;		/* Ring entries */ | 
|  | 811 | __le32 ring_kind;		/* Class of ring */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 812 | } nx_hostrq_rds_ring_t; | 
|  | 813 |  | 
|  | 814 | typedef struct { | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 815 | __le64 host_rsp_dma_addr;	/* Response dma'd here */ | 
|  | 816 | __le32 capabilities[4];	/* Flag bit vector */ | 
|  | 817 | __le32 host_int_crb_mode;	/* Interrupt crb usage */ | 
|  | 818 | __le32 host_rds_crb_mode;	/* RDS crb usage */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 819 | /* These ring offsets are relative to data[0] below */ | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 820 | __le32 rds_ring_offset;	/* Offset to RDS config */ | 
|  | 821 | __le32 sds_ring_offset;	/* Offset to SDS config */ | 
|  | 822 | __le16 num_rds_rings;	/* Count of RDS rings */ | 
|  | 823 | __le16 num_sds_rings;	/* Count of SDS rings */ | 
|  | 824 | __le16 rsvd1;		/* Padding */ | 
|  | 825 | __le16 rsvd2;		/* Padding */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 826 | u8  reserved[128]; 	/* reserve space for future expansion*/ | 
|  | 827 | /* MUST BE 64-bit aligned. | 
|  | 828 | The following is packed: | 
|  | 829 | - N hostrq_rds_rings | 
|  | 830 | - N hostrq_sds_rings */ | 
|  | 831 | char data[0]; | 
|  | 832 | } nx_hostrq_rx_ctx_t; | 
|  | 833 |  | 
|  | 834 | typedef struct { | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 835 | __le32 host_producer_crb;	/* Crb to use */ | 
|  | 836 | __le32 rsvd1;		/* Padding */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 837 | } nx_cardrsp_rds_ring_t; | 
|  | 838 |  | 
|  | 839 | typedef struct { | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 840 | __le32 host_consumer_crb;	/* Crb to use */ | 
|  | 841 | __le32 interrupt_crb;	/* Crb to use */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 842 | } nx_cardrsp_sds_ring_t; | 
|  | 843 |  | 
|  | 844 | typedef struct { | 
|  | 845 | /* These ring offsets are relative to data[0] below */ | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 846 | __le32 rds_ring_offset;	/* Offset to RDS config */ | 
|  | 847 | __le32 sds_ring_offset;	/* Offset to SDS config */ | 
|  | 848 | __le32 host_ctx_state;	/* Starting State */ | 
|  | 849 | __le32 num_fn_per_port;	/* How many PCI fn share the port */ | 
|  | 850 | __le16 num_rds_rings;	/* Count of RDS rings */ | 
|  | 851 | __le16 num_sds_rings;	/* Count of SDS rings */ | 
|  | 852 | __le16 context_id;		/* Handle for context */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 853 | u8  phys_port;		/* Physical id of port */ | 
|  | 854 | u8  virt_port;		/* Virtual/Logical id of port */ | 
|  | 855 | u8  reserved[128];	/* save space for future expansion */ | 
|  | 856 | /*  MUST BE 64-bit aligned. | 
|  | 857 | The following is packed: | 
|  | 858 | - N cardrsp_rds_rings | 
|  | 859 | - N cardrs_sds_rings */ | 
|  | 860 | char data[0]; | 
|  | 861 | } nx_cardrsp_rx_ctx_t; | 
|  | 862 |  | 
|  | 863 | #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings)	\ | 
|  | 864 | (sizeof(HOSTRQ_RX) + 					\ | 
|  | 865 | (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) +		\ | 
|  | 866 | (sds_rings)*(sizeof(nx_hostrq_sds_ring_t))) | 
|  | 867 |  | 
|  | 868 | #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) 	\ | 
|  | 869 | (sizeof(CARDRSP_RX) + 					\ | 
|  | 870 | (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + 		\ | 
|  | 871 | (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t))) | 
|  | 872 |  | 
|  | 873 | /* | 
|  | 874 | * Tx context | 
|  | 875 | */ | 
|  | 876 |  | 
|  | 877 | typedef struct { | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 878 | __le64 host_phys_addr;	/* Ring base addr */ | 
|  | 879 | __le32 ring_size;		/* Ring entries */ | 
|  | 880 | __le32 rsvd;		/* Padding */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 881 | } nx_hostrq_cds_ring_t; | 
|  | 882 |  | 
|  | 883 | typedef struct { | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 884 | __le64 host_rsp_dma_addr;	/* Response dma'd here */ | 
|  | 885 | __le64 cmd_cons_dma_addr;	/*  */ | 
|  | 886 | __le64 dummy_dma_addr;	/*  */ | 
|  | 887 | __le32 capabilities[4];	/* Flag bit vector */ | 
|  | 888 | __le32 host_int_crb_mode;	/* Interrupt crb usage */ | 
|  | 889 | __le32 rsvd1;		/* Padding */ | 
|  | 890 | __le16 rsvd2;		/* Padding */ | 
|  | 891 | __le16 interrupt_ctl; | 
|  | 892 | __le16 msi_index; | 
|  | 893 | __le16 rsvd3;		/* Padding */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 894 | nx_hostrq_cds_ring_t cds_ring;	/* Desc of cds ring */ | 
|  | 895 | u8  reserved[128];	/* future expansion */ | 
|  | 896 | } nx_hostrq_tx_ctx_t; | 
|  | 897 |  | 
|  | 898 | typedef struct { | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 899 | __le32 host_producer_crb;	/* Crb to use */ | 
|  | 900 | __le32 interrupt_crb;	/* Crb to use */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 901 | } nx_cardrsp_cds_ring_t; | 
|  | 902 |  | 
|  | 903 | typedef struct { | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 904 | __le32 host_ctx_state;	/* Starting state */ | 
|  | 905 | __le16 context_id;		/* Handle for context */ | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 906 | u8  phys_port;		/* Physical id of port */ | 
|  | 907 | u8  virt_port;		/* Virtual/Logical id of port */ | 
|  | 908 | nx_cardrsp_cds_ring_t cds_ring;	/* Card cds settings */ | 
|  | 909 | u8  reserved[128];	/* future expansion */ | 
|  | 910 | } nx_cardrsp_tx_ctx_t; | 
|  | 911 |  | 
|  | 912 | #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX)	(sizeof(HOSTRQ_TX)) | 
|  | 913 | #define SIZEOF_CARDRSP_TX(CARDRSP_TX)	(sizeof(CARDRSP_TX)) | 
|  | 914 |  | 
|  | 915 | /* CRB */ | 
|  | 916 |  | 
|  | 917 | #define NX_HOST_RDS_CRB_MODE_UNIQUE	0 | 
|  | 918 | #define NX_HOST_RDS_CRB_MODE_SHARED	1 | 
|  | 919 | #define NX_HOST_RDS_CRB_MODE_CUSTOM	2 | 
|  | 920 | #define NX_HOST_RDS_CRB_MODE_MAX	3 | 
|  | 921 |  | 
|  | 922 | #define NX_HOST_INT_CRB_MODE_UNIQUE	0 | 
|  | 923 | #define NX_HOST_INT_CRB_MODE_SHARED	1 | 
|  | 924 | #define NX_HOST_INT_CRB_MODE_NORX	2 | 
|  | 925 | #define NX_HOST_INT_CRB_MODE_NOTX	3 | 
|  | 926 | #define NX_HOST_INT_CRB_MODE_NORXTX	4 | 
|  | 927 |  | 
|  | 928 |  | 
|  | 929 | /* MAC */ | 
|  | 930 |  | 
|  | 931 | #define MC_COUNT_P2	16 | 
|  | 932 | #define MC_COUNT_P3	38 | 
|  | 933 |  | 
|  | 934 | #define NETXEN_MAC_NOOP	0 | 
|  | 935 | #define NETXEN_MAC_ADD	1 | 
|  | 936 | #define NETXEN_MAC_DEL	2 | 
|  | 937 |  | 
|  | 938 | typedef struct nx_mac_list_s { | 
| Dhananjay Phadke | 5cf4d32 | 2009-05-05 19:05:07 +0000 | [diff] [blame] | 939 | struct list_head list; | 
|  | 940 | uint8_t mac_addr[ETH_ALEN+2]; | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 941 | } nx_mac_list_t; | 
|  | 942 |  | 
| Dhananjay Phadke | cd1f816 | 2008-07-21 19:44:09 -0700 | [diff] [blame] | 943 | /* | 
|  | 944 | * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is | 
|  | 945 | * adjusted based on configured MTU. | 
|  | 946 | */ | 
|  | 947 | #define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US	3 | 
|  | 948 | #define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS	256 | 
|  | 949 | #define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS	64 | 
|  | 950 | #define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US	4 | 
|  | 951 |  | 
|  | 952 | #define NETXEN_NIC_INTR_DEFAULT			0x04 | 
|  | 953 |  | 
|  | 954 | typedef union { | 
|  | 955 | struct { | 
|  | 956 | uint16_t	rx_packets; | 
|  | 957 | uint16_t	rx_time_us; | 
|  | 958 | uint16_t	tx_packets; | 
|  | 959 | uint16_t	tx_time_us; | 
|  | 960 | } data; | 
|  | 961 | uint64_t		word; | 
|  | 962 | } nx_nic_intr_coalesce_data_t; | 
|  | 963 |  | 
|  | 964 | typedef struct { | 
|  | 965 | uint16_t			stats_time_us; | 
|  | 966 | uint16_t			rate_sample_time; | 
|  | 967 | uint16_t			flags; | 
|  | 968 | uint16_t			rsvd_1; | 
|  | 969 | uint32_t			low_threshold; | 
|  | 970 | uint32_t			high_threshold; | 
|  | 971 | nx_nic_intr_coalesce_data_t	normal; | 
|  | 972 | nx_nic_intr_coalesce_data_t	low; | 
|  | 973 | nx_nic_intr_coalesce_data_t	high; | 
|  | 974 | nx_nic_intr_coalesce_data_t	irq; | 
|  | 975 | } nx_nic_intr_coalesce_t; | 
|  | 976 |  | 
| Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 977 | #define NX_HOST_REQUEST		0x13 | 
|  | 978 | #define NX_NIC_REQUEST		0x14 | 
|  | 979 |  | 
|  | 980 | #define NX_MAC_EVENT		0x1 | 
|  | 981 |  | 
| Dhananjay Phadke | 6598b16 | 2009-07-26 20:07:37 +0000 | [diff] [blame] | 982 | #define NX_IP_UP		2 | 
|  | 983 | #define NX_IP_DOWN		3 | 
|  | 984 |  | 
| Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 985 | /* | 
|  | 986 | * Driver --> Firmware | 
|  | 987 | */ | 
|  | 988 | #define NX_NIC_H2C_OPCODE_START				0 | 
|  | 989 | #define NX_NIC_H2C_OPCODE_CONFIG_RSS			1 | 
|  | 990 | #define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL		2 | 
|  | 991 | #define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE		3 | 
|  | 992 | #define NX_NIC_H2C_OPCODE_CONFIG_LED			4 | 
|  | 993 | #define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS		5 | 
|  | 994 | #define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC			6 | 
|  | 995 | #define NX_NIC_H2C_OPCODE_LRO_REQUEST			7 | 
|  | 996 | #define NX_NIC_H2C_OPCODE_GET_SNMP_STATS		8 | 
|  | 997 | #define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST		9 | 
|  | 998 | #define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST		10 | 
|  | 999 | #define NX_NIC_H2C_OPCODE_PROXY_SET_MTU			11 | 
|  | 1000 | #define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE	12 | 
|  | 1001 | #define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST	13 | 
|  | 1002 | #define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST	14 | 
|  | 1003 | #define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST	15 | 
|  | 1004 | #define NX_NIC_H2C_OPCODE_GET_NET_STATS			16 | 
|  | 1005 | #define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V		17 | 
|  | 1006 | #define NX_NIC_H2C_OPCODE_CONFIG_IPADDR			18 | 
|  | 1007 | #define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK		19 | 
|  | 1008 | #define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE		20 | 
|  | 1009 | #define NX_NIC_H2C_OPCODE_GET_LINKEVENT			21 | 
|  | 1010 | #define NX_NIC_C2C_OPCODE				22 | 
| Narender Kumar | fa3ce35 | 2009-08-24 19:23:28 +0000 | [diff] [blame] | 1011 | #define NX_NIC_H2C_OPCODE_CONFIG_BRIDGING               23 | 
| Narender Kumar | 1bb482f | 2009-08-23 08:35:09 +0000 | [diff] [blame] | 1012 | #define NX_NIC_H2C_OPCODE_CONFIG_HW_LRO			24 | 
|  | 1013 | #define NX_NIC_H2C_OPCODE_LAST				25 | 
| Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 1014 |  | 
|  | 1015 | /* | 
|  | 1016 | * Firmware --> Driver | 
|  | 1017 | */ | 
|  | 1018 |  | 
|  | 1019 | #define NX_NIC_C2H_OPCODE_START				128 | 
|  | 1020 | #define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE		129 | 
|  | 1021 | #define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE	130 | 
|  | 1022 | #define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE		131 | 
|  | 1023 | #define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE	132 | 
|  | 1024 | #define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE	133 | 
|  | 1025 | #define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE		134 | 
|  | 1026 | #define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE	135 | 
|  | 1027 | #define NX_NIC_C2H_OPCODE_GET_SNMP_STATS		136 | 
|  | 1028 | #define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY	137 | 
|  | 1029 | #define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY		138 | 
|  | 1030 | #define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139 | 
|  | 1031 | #define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE	140 | 
|  | 1032 | #define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE	141 | 
|  | 1033 | #define NX_NIC_C2H_OPCODE_LAST				142 | 
| Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 1034 |  | 
|  | 1035 | #define VPORT_MISS_MODE_DROP		0 /* drop all unmatched */ | 
|  | 1036 | #define VPORT_MISS_MODE_ACCEPT_ALL	1 /* accept all packets */ | 
|  | 1037 | #define VPORT_MISS_MODE_ACCEPT_MULTI	2 /* accept unmatched multicast */ | 
|  | 1038 |  | 
| Narender Kumar | 1bb482f | 2009-08-23 08:35:09 +0000 | [diff] [blame] | 1039 | #define NX_NIC_LRO_REQUEST_FIRST		0 | 
|  | 1040 | #define NX_NIC_LRO_REQUEST_ADD_FLOW		1 | 
|  | 1041 | #define NX_NIC_LRO_REQUEST_DELETE_FLOW		2 | 
|  | 1042 | #define NX_NIC_LRO_REQUEST_TIMER		3 | 
|  | 1043 | #define NX_NIC_LRO_REQUEST_CLEANUP		4 | 
|  | 1044 | #define NX_NIC_LRO_REQUEST_ADD_FLOW_SCHEDULED	5 | 
|  | 1045 | #define NX_TOE_LRO_REQUEST_ADD_FLOW		6 | 
|  | 1046 | #define NX_TOE_LRO_REQUEST_ADD_FLOW_RESPONSE	7 | 
|  | 1047 | #define NX_TOE_LRO_REQUEST_DELETE_FLOW		8 | 
|  | 1048 | #define NX_TOE_LRO_REQUEST_DELETE_FLOW_RESPONSE	9 | 
|  | 1049 | #define NX_TOE_LRO_REQUEST_TIMER		10 | 
|  | 1050 | #define NX_NIC_LRO_REQUEST_LAST			11 | 
|  | 1051 |  | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1052 | #define NX_FW_CAPABILITY_LINK_NOTIFICATION	(1 << 5) | 
|  | 1053 | #define NX_FW_CAPABILITY_SWITCHING		(1 << 6) | 
| Dhananjay Phadke | 028afe7 | 2009-07-26 20:07:45 +0000 | [diff] [blame] | 1054 | #define NX_FW_CAPABILITY_PEXQ			(1 << 7) | 
|  | 1055 | #define NX_FW_CAPABILITY_BDG			(1 << 8) | 
|  | 1056 | #define NX_FW_CAPABILITY_FVLANTX		(1 << 9) | 
| Dhananjay Phadke | c1c00ab | 2009-08-05 07:34:09 +0000 | [diff] [blame] | 1057 | #define NX_FW_CAPABILITY_HW_LRO			(1 << 10) | 
| Sony Chacko | bfd823b | 2011-03-15 14:54:55 -0700 | [diff] [blame] | 1058 | #define NX_FW_CAPABILITY_GBE_LINK_CFG		(1 << 11) | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1059 |  | 
|  | 1060 | /* module types */ | 
|  | 1061 | #define LINKEVENT_MODULE_NOT_PRESENT			1 | 
|  | 1062 | #define LINKEVENT_MODULE_OPTICAL_UNKNOWN		2 | 
|  | 1063 | #define LINKEVENT_MODULE_OPTICAL_SRLR			3 | 
|  | 1064 | #define LINKEVENT_MODULE_OPTICAL_LRM			4 | 
|  | 1065 | #define LINKEVENT_MODULE_OPTICAL_SFP_1G			5 | 
|  | 1066 | #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE	6 | 
|  | 1067 | #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN	7 | 
|  | 1068 | #define LINKEVENT_MODULE_TWINAX				8 | 
|  | 1069 |  | 
|  | 1070 | #define LINKSPEED_10GBPS	10000 | 
|  | 1071 | #define LINKSPEED_1GBPS		1000 | 
|  | 1072 | #define LINKSPEED_100MBPS	100 | 
|  | 1073 | #define LINKSPEED_10MBPS	10 | 
|  | 1074 |  | 
|  | 1075 | #define LINKSPEED_ENCODED_10MBPS	0 | 
|  | 1076 | #define LINKSPEED_ENCODED_100MBPS	1 | 
|  | 1077 | #define LINKSPEED_ENCODED_1GBPS		2 | 
|  | 1078 |  | 
|  | 1079 | #define LINKEVENT_AUTONEG_DISABLED	0 | 
|  | 1080 | #define LINKEVENT_AUTONEG_ENABLED	1 | 
|  | 1081 |  | 
|  | 1082 | #define LINKEVENT_HALF_DUPLEX		0 | 
|  | 1083 | #define LINKEVENT_FULL_DUPLEX		1 | 
|  | 1084 |  | 
|  | 1085 | #define LINKEVENT_LINKSPEED_MBPS	0 | 
|  | 1086 | #define LINKEVENT_LINKSPEED_ENCODED	1 | 
|  | 1087 |  | 
| Narender Kumar | caa2dd5 | 2009-10-16 15:50:11 +0000 | [diff] [blame] | 1088 | #define AUTO_FW_RESET_ENABLED	0xEF10AF12 | 
|  | 1089 | #define AUTO_FW_RESET_DISABLED	0xDCBAAF12 | 
|  | 1090 |  | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1091 | /* firmware response header: | 
|  | 1092 | *	63:58 - message type | 
|  | 1093 | *	57:56 - owner | 
|  | 1094 | *	55:53 - desc count | 
|  | 1095 | *	52:48 - reserved | 
|  | 1096 | *	47:40 - completion id | 
|  | 1097 | *	39:32 - opcode | 
|  | 1098 | *	31:16 - error code | 
|  | 1099 | *	15:00 - reserved | 
|  | 1100 | */ | 
|  | 1101 | #define netxen_get_nic_msgtype(msg_hdr)	\ | 
|  | 1102 | ((msg_hdr >> 58) & 0x3F) | 
|  | 1103 | #define netxen_get_nic_msg_compid(msg_hdr)	\ | 
|  | 1104 | ((msg_hdr >> 40) & 0xFF) | 
|  | 1105 | #define netxen_get_nic_msg_opcode(msg_hdr)	\ | 
|  | 1106 | ((msg_hdr >> 32) & 0xFF) | 
|  | 1107 | #define netxen_get_nic_msg_errcode(msg_hdr)	\ | 
|  | 1108 | ((msg_hdr >> 16) & 0xFFFF) | 
|  | 1109 |  | 
|  | 1110 | typedef struct { | 
|  | 1111 | union { | 
|  | 1112 | struct { | 
|  | 1113 | u64 hdr; | 
|  | 1114 | u64 body[7]; | 
|  | 1115 | }; | 
|  | 1116 | u64 words[8]; | 
|  | 1117 | }; | 
|  | 1118 | } nx_fw_msg_t; | 
|  | 1119 |  | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1120 | typedef struct { | 
| Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 1121 | __le64 qhdr; | 
|  | 1122 | __le64 req_hdr; | 
|  | 1123 | __le64 words[6]; | 
| Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 1124 | } nx_nic_req_t; | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1125 |  | 
|  | 1126 | typedef struct { | 
|  | 1127 | u8 op; | 
|  | 1128 | u8 tag; | 
|  | 1129 | u8 mac_addr[6]; | 
|  | 1130 | } nx_mac_req_t; | 
|  | 1131 |  | 
| Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 1132 | #define MAX_PENDING_DESC_BLOCK_SIZE	64 | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1133 |  | 
| Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1134 | #define NETXEN_NIC_MSI_ENABLED		0x02 | 
|  | 1135 | #define NETXEN_NIC_MSIX_ENABLED		0x04 | 
| Narender Kumar | 1bb482f | 2009-08-23 08:35:09 +0000 | [diff] [blame] | 1136 | #define NETXEN_NIC_LRO_ENABLED		0x08 | 
| Sucheta Chakraborty | e4baaf7 | 2011-01-02 21:58:44 +0000 | [diff] [blame] | 1137 | #define NETXEN_NIC_LRO_DISABLED		0x00 | 
| Narender Kumar | fa3ce35 | 2009-08-24 19:23:28 +0000 | [diff] [blame] | 1138 | #define NETXEN_NIC_BRIDGE_ENABLED       0X10 | 
| Dhananjay Phadke | 70f9cf8 | 2009-10-13 05:31:45 +0000 | [diff] [blame] | 1139 | #define NETXEN_NIC_DIAG_ENABLED		0x20 | 
| Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1140 | #define NETXEN_IS_MSI_FAMILY(adapter) \ | 
|  | 1141 | ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED)) | 
|  | 1142 |  | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 1143 | #define MSIX_ENTRIES_PER_ADAPTER	NUM_STS_DESC_RINGS | 
| Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1144 | #define NETXEN_MSIX_TBL_SPACE		8192 | 
|  | 1145 | #define NETXEN_PCI_REG_MSIX_TBL		0x44 | 
|  | 1146 |  | 
|  | 1147 | #define NETXEN_DB_MAPSIZE_BYTES    	0x1000 | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 1148 |  | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 1149 | #define NETXEN_NETDEV_WEIGHT 128 | 
| Dhananjay Phadke | cd1f816 | 2008-07-21 19:44:09 -0700 | [diff] [blame] | 1150 | #define NETXEN_ADAPTER_UP_MAGIC 777 | 
|  | 1151 | #define NETXEN_NIC_PEG_TUNE 0 | 
|  | 1152 |  | 
| Dhananjay Phadke | 6a581e9 | 2009-09-05 17:43:08 +0000 | [diff] [blame] | 1153 | #define __NX_FW_ATTACHED		0 | 
|  | 1154 | #define __NX_DEV_UP			1 | 
|  | 1155 | #define __NX_RESETTING			2 | 
|  | 1156 |  | 
| Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 1157 | struct netxen_dummy_dma { | 
|  | 1158 | void *addr; | 
|  | 1159 | dma_addr_t phys_addr; | 
|  | 1160 | }; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1161 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1162 | struct netxen_adapter { | 
|  | 1163 | struct netxen_hardware_context ahw; | 
| Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 1164 |  | 
| Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 1165 | struct net_device *netdev; | 
|  | 1166 | struct pci_dev *pdev; | 
| Dhananjay Phadke | 5cf4d32 | 2009-05-05 19:05:07 +0000 | [diff] [blame] | 1167 | struct list_head mac_list; | 
| Dhananjay Phadke | 623621b | 2008-07-21 19:44:01 -0700 | [diff] [blame] | 1168 |  | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1169 | spinlock_t tx_clean_lock; | 
| Dhananjay Phadke | ba53e6b | 2008-03-17 19:59:50 -0700 | [diff] [blame] | 1170 |  | 
| Dhananjay Phadke | 71dcddb | 2009-04-07 22:50:43 +0000 | [diff] [blame] | 1171 | u16 num_txd; | 
|  | 1172 | u16 num_rxd; | 
|  | 1173 | u16 num_jumbo_rxd; | 
|  | 1174 | u16 num_lro_rxd; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1175 |  | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1176 | u8 max_rds_rings; | 
|  | 1177 | u8 max_sds_rings; | 
|  | 1178 | u8 driver_mismatch; | 
|  | 1179 | u8 msix_supported; | 
| Michał Mirosław | 066413d | 2011-04-05 01:36:58 +0000 | [diff] [blame] | 1180 | u8 __pad; | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1181 | u8 pci_using_dac; | 
|  | 1182 | u8 portnum; | 
|  | 1183 | u8 physical_port; | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1184 |  | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1185 | u8 mc_enabled; | 
|  | 1186 | u8 max_mc_count; | 
| Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame] | 1187 | u8 rss_supported; | 
| Amit Kumar Salecha | e424fa9 | 2009-08-13 07:03:00 +0000 | [diff] [blame] | 1188 | u8 link_changed; | 
| Dhananjay Phadke | 6a581e9 | 2009-09-05 17:43:08 +0000 | [diff] [blame] | 1189 | u8 fw_wait_cnt; | 
|  | 1190 | u8 fw_fail_cnt; | 
| Amit Kumar Salecha | 74c520d | 2009-09-11 11:28:14 +0000 | [diff] [blame] | 1191 | u8 tx_timeo_cnt; | 
|  | 1192 | u8 need_fw_reset; | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1193 |  | 
|  | 1194 | u8 has_link_events; | 
| Dhananjay Phadke | 67c38fc | 2009-07-01 11:41:43 +0000 | [diff] [blame] | 1195 | u8 fw_type; | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1196 | u16 tx_context_id; | 
|  | 1197 | u16 mtu; | 
|  | 1198 | u16 is_up; | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1199 |  | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1200 | u16 link_speed; | 
|  | 1201 | u16 link_duplex; | 
|  | 1202 | u16 link_autoneg; | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1203 | u16 module_type; | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1204 |  | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1205 | u32 capabilities; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1206 | u32 flags; | 
|  | 1207 | u32 irq; | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1208 | u32 temp; | 
| Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1209 |  | 
| Amit Kumar Salecha | 195c5f9 | 2009-09-05 17:43:10 +0000 | [diff] [blame] | 1210 | u32 int_vec_bit; | 
| Dhananjay Phadke | 6a581e9 | 2009-09-05 17:43:08 +0000 | [diff] [blame] | 1211 | u32 heartbit; | 
| Dhananjay Phadke | 7a2469c | 2009-05-08 22:02:27 +0000 | [diff] [blame] | 1212 |  | 
| Narender Kumar | 5d09e53 | 2009-11-20 22:08:57 +0000 | [diff] [blame] | 1213 | u8 mac_addr[ETH_ALEN]; | 
|  | 1214 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1215 | struct netxen_adapter_stats stats; | 
| Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 1216 |  | 
| Dhananjay Phadke | becf46a | 2009-03-09 08:50:55 +0000 | [diff] [blame] | 1217 | struct netxen_recv_context recv_ctx; | 
| Dhananjay Phadke | 4ea528a | 2009-04-28 15:29:10 +0000 | [diff] [blame] | 1218 | struct nx_host_tx_ring *tx_ring; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1219 |  | 
| Dhananjay Phadke | 3d0a3cc | 2009-05-05 19:05:08 +0000 | [diff] [blame] | 1220 | int (*macaddr_set) (struct netxen_adapter *, u8 *); | 
| Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 1221 | int (*set_mtu) (struct netxen_adapter *, int); | 
| Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 1222 | int (*set_promisc) (struct netxen_adapter *, u32); | 
| Dhananjay Phadke | 3d0a3cc | 2009-05-05 19:05:08 +0000 | [diff] [blame] | 1223 | void (*set_multi) (struct net_device *); | 
| Dhananjay Phadke | 3ad4467 | 2009-08-24 19:23:27 +0000 | [diff] [blame] | 1224 | int (*phy_read) (struct netxen_adapter *, u32 reg, u32 *); | 
|  | 1225 | int (*phy_write) (struct netxen_adapter *, u32 reg, u32 val); | 
| Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 1226 | int (*init_port) (struct netxen_adapter *, int); | 
| Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 1227 | int (*stop_port) (struct netxen_adapter *); | 
| Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1228 |  | 
| Amit Kumar Salecha | 195c5f9 | 2009-09-05 17:43:10 +0000 | [diff] [blame] | 1229 | u32 (*crb_read)(struct netxen_adapter *, ulong); | 
|  | 1230 | int (*crb_write)(struct netxen_adapter *, ulong, u32); | 
|  | 1231 |  | 
| Amit Kumar Salecha | 1f5e055 | 2009-10-13 05:31:41 +0000 | [diff] [blame] | 1232 | int (*pci_mem_read)(struct netxen_adapter *, u64, u64 *); | 
|  | 1233 | int (*pci_mem_write)(struct netxen_adapter *, u64, u64); | 
| Amit Kumar Salecha | 195c5f9 | 2009-09-05 17:43:10 +0000 | [diff] [blame] | 1234 |  | 
| Dhananjay Phadke | 47abe35 | 2009-10-13 05:31:42 +0000 | [diff] [blame] | 1235 | int (*pci_set_window)(struct netxen_adapter *, u64, u32 *); | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1236 |  | 
| Amit Kumar Salecha | 195c5f9 | 2009-09-05 17:43:10 +0000 | [diff] [blame] | 1237 | u32 (*io_read)(struct netxen_adapter *, void __iomem *); | 
|  | 1238 | void (*io_write)(struct netxen_adapter *, void __iomem *, u32); | 
|  | 1239 |  | 
|  | 1240 | void __iomem	*tgt_mask_reg; | 
|  | 1241 | void __iomem	*pci_int_reg; | 
|  | 1242 | void __iomem	*tgt_status_reg; | 
|  | 1243 | void __iomem	*crb_int_state_reg; | 
|  | 1244 | void __iomem	*isr_int_vec; | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1245 |  | 
|  | 1246 | struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER]; | 
|  | 1247 |  | 
|  | 1248 | struct netxen_dummy_dma dummy_dma; | 
|  | 1249 |  | 
| Dhananjay Phadke | 6a581e9 | 2009-09-05 17:43:08 +0000 | [diff] [blame] | 1250 | struct delayed_work fw_work; | 
|  | 1251 |  | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1252 | struct work_struct  tx_timeout_task; | 
|  | 1253 |  | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1254 | nx_nic_intr_coalesce_t coal; | 
| Dhananjay Phadke | f7185c7 | 2009-04-28 15:29:11 +0000 | [diff] [blame] | 1255 |  | 
| Dhananjay Phadke | 6a581e9 | 2009-09-05 17:43:08 +0000 | [diff] [blame] | 1256 | unsigned long state; | 
| Amit Kumar Salecha | f50330f | 2009-10-24 16:03:58 +0000 | [diff] [blame] | 1257 | __le32 file_prd_off;	/*File fw product offset*/ | 
| Dhananjay Phadke | f7185c7 | 2009-04-28 15:29:11 +0000 | [diff] [blame] | 1258 | u32 fw_version; | 
|  | 1259 | const struct firmware *fw; | 
| Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1260 | }; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1261 |  | 
| Dhananjay Phadke | 3ad4467 | 2009-08-24 19:23:27 +0000 | [diff] [blame] | 1262 | int nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val); | 
|  | 1263 | int nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val); | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1264 |  | 
| Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 1265 | #define NXRD32(adapter, off) \ | 
| Amit Kumar Salecha | 195c5f9 | 2009-09-05 17:43:10 +0000 | [diff] [blame] | 1266 | (adapter->crb_read(adapter, off)) | 
| Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 1267 | #define NXWR32(adapter, off, val) \ | 
| Amit Kumar Salecha | 195c5f9 | 2009-09-05 17:43:10 +0000 | [diff] [blame] | 1268 | (adapter->crb_write(adapter, off, val)) | 
|  | 1269 | #define NXRDIO(adapter, addr) \ | 
|  | 1270 | (adapter->io_read(adapter, addr)) | 
|  | 1271 | #define NXWRIO(adapter, addr, val) \ | 
|  | 1272 | (adapter->io_write(adapter, addr, val)) | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1273 |  | 
| Dhananjay Phadke | c9517e5 | 2009-08-24 19:23:26 +0000 | [diff] [blame] | 1274 | int netxen_pcie_sem_lock(struct netxen_adapter *, int, u32); | 
|  | 1275 | void netxen_pcie_sem_unlock(struct netxen_adapter *, int); | 
|  | 1276 |  | 
|  | 1277 | #define netxen_rom_lock(a)	\ | 
|  | 1278 | netxen_pcie_sem_lock((a), 2, NETXEN_ROM_LOCK_ID) | 
|  | 1279 | #define netxen_rom_unlock(a)	\ | 
|  | 1280 | netxen_pcie_sem_unlock((a), 2) | 
|  | 1281 | #define netxen_phy_lock(a)	\ | 
|  | 1282 | netxen_pcie_sem_lock((a), 3, NETXEN_PHY_LOCK_ID) | 
|  | 1283 | #define netxen_phy_unlock(a)	\ | 
|  | 1284 | netxen_pcie_sem_unlock((a), 3) | 
|  | 1285 | #define netxen_api_lock(a)	\ | 
|  | 1286 | netxen_pcie_sem_lock((a), 5, 0) | 
|  | 1287 | #define netxen_api_unlock(a)	\ | 
|  | 1288 | netxen_pcie_sem_unlock((a), 5) | 
|  | 1289 | #define netxen_sw_lock(a)	\ | 
|  | 1290 | netxen_pcie_sem_lock((a), 6, 0) | 
|  | 1291 | #define netxen_sw_unlock(a)	\ | 
|  | 1292 | netxen_pcie_sem_unlock((a), 6) | 
|  | 1293 | #define crb_win_lock(a)	\ | 
|  | 1294 | netxen_pcie_sem_lock((a), 7, NETXEN_CRB_WIN_LOCK_ID) | 
|  | 1295 | #define crb_win_unlock(a)	\ | 
|  | 1296 | netxen_pcie_sem_unlock((a), 7) | 
|  | 1297 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1298 | int netxen_nic_get_board_info(struct netxen_adapter *adapter); | 
| Dhananjay Phadke | 0b72e65 | 2009-03-13 14:52:02 +0000 | [diff] [blame] | 1299 | int netxen_nic_wol_supported(struct netxen_adapter *adapter); | 
| Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1300 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1301 | /* Functions from netxen_nic_init.c */ | 
| Dhananjay Phadke | 83ac51f | 2009-07-26 20:07:39 +0000 | [diff] [blame] | 1302 | int netxen_init_dummy_dma(struct netxen_adapter *adapter); | 
|  | 1303 | void netxen_free_dummy_dma(struct netxen_adapter *adapter); | 
|  | 1304 |  | 
| Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1305 | int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val); | 
|  | 1306 | int netxen_load_firmware(struct netxen_adapter *adapter); | 
| Dhananjay Phadke | 67c38fc | 2009-07-01 11:41:43 +0000 | [diff] [blame] | 1307 | int netxen_need_fw_reset(struct netxen_adapter *adapter); | 
| Dhananjay Phadke | f7185c7 | 2009-04-28 15:29:11 +0000 | [diff] [blame] | 1308 | void netxen_request_firmware(struct netxen_adapter *adapter); | 
|  | 1309 | void netxen_release_firmware(struct netxen_adapter *adapter); | 
| Amit Kumar Salecha | 0be367b | 2009-10-16 15:50:08 +0000 | [diff] [blame] | 1310 | int netxen_pinit_from_rom(struct netxen_adapter *adapter); | 
| Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1311 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1312 | int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp); | 
| Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 1313 | int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr, | 
| Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 1314 | u8 *bytes, size_t size); | 
| Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 1315 | int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr, | 
| Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 1316 | u8 *bytes, size_t size); | 
|  | 1317 | int netxen_flash_unlock(struct netxen_adapter *adapter); | 
|  | 1318 | int netxen_backup_crbinit(struct netxen_adapter *adapter); | 
|  | 1319 | int netxen_flash_erase_secondary(struct netxen_adapter *adapter); | 
|  | 1320 | int netxen_flash_erase_primary(struct netxen_adapter *adapter); | 
| Amit S. Kale | e45d9ab | 2007-02-09 05:49:08 -0800 | [diff] [blame] | 1321 | void netxen_halt_pegs(struct netxen_adapter *adapter); | 
| Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 1322 |  | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1323 | int netxen_rom_se(struct netxen_adapter *adapter, int addr); | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1324 |  | 
| Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1325 | int netxen_alloc_sw_resources(struct netxen_adapter *adapter); | 
|  | 1326 | void netxen_free_sw_resources(struct netxen_adapter *adapter); | 
|  | 1327 |  | 
| Amit Kumar Salecha | 195c5f9 | 2009-09-05 17:43:10 +0000 | [diff] [blame] | 1328 | void netxen_setup_hwops(struct netxen_adapter *adapter); | 
|  | 1329 | void __iomem *netxen_get_ioaddr(struct netxen_adapter *, u32); | 
|  | 1330 |  | 
| Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1331 | int netxen_alloc_hw_resources(struct netxen_adapter *adapter); | 
|  | 1332 | void netxen_free_hw_resources(struct netxen_adapter *adapter); | 
|  | 1333 |  | 
|  | 1334 | void netxen_release_rx_buffers(struct netxen_adapter *adapter); | 
|  | 1335 | void netxen_release_tx_buffers(struct netxen_adapter *adapter); | 
|  | 1336 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1337 | int netxen_init_firmware(struct netxen_adapter *adapter); | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1338 | void netxen_nic_clear_stats(struct netxen_adapter *adapter); | 
| David Howells | 6d5aefb | 2006-12-05 19:36:26 +0000 | [diff] [blame] | 1339 | void netxen_watchdog_task(struct work_struct *work); | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 1340 | void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid, | 
|  | 1341 | struct nx_host_rds_ring *rds_ring); | 
| Dhananjay Phadke | 05aaa02 | 2008-03-17 19:59:49 -0700 | [diff] [blame] | 1342 | int netxen_process_cmd_ring(struct netxen_adapter *adapter); | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 1343 | int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max); | 
| stephen hemminger | 7e12bb0 | 2010-10-18 17:40:10 +0000 | [diff] [blame] | 1344 |  | 
| Dhananjay Phadke | 06e9d9f | 2009-01-14 20:49:22 -0800 | [diff] [blame] | 1345 | void netxen_p3_free_mac_list(struct netxen_adapter *adapter); | 
| Dhananjay Phadke | cd1f816 | 2008-07-21 19:44:09 -0700 | [diff] [blame] | 1346 | int netxen_config_intr_coalesce(struct netxen_adapter *adapter); | 
| Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 1347 | int netxen_config_rss(struct netxen_adapter *adapter, int enable); | 
| Dhananjay Phadke | 6598b16 | 2009-07-26 20:07:37 +0000 | [diff] [blame] | 1348 | int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd); | 
| Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1349 | int netxen_linkevent_request(struct netxen_adapter *adapter, int enable); | 
|  | 1350 | void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup); | 
| Amit Kumar Salecha | 0b9715e | 2010-05-11 23:53:05 +0000 | [diff] [blame] | 1351 | void netxen_pci_camqm_read_2M(struct netxen_adapter *, u64, u64 *); | 
|  | 1352 | void netxen_pci_camqm_write_2M(struct netxen_adapter *, u64, u64); | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1353 |  | 
| Sony Chacko | bfd823b | 2011-03-15 14:54:55 -0700 | [diff] [blame] | 1354 | int nx_fw_cmd_set_gbe_port(struct netxen_adapter *adapter, | 
|  | 1355 | u32 speed, u32 duplex, u32 autoneg); | 
| Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 1356 | int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu); | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1357 | int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu); | 
| Narender Kumar | 1bb482f | 2009-08-23 08:35:09 +0000 | [diff] [blame] | 1358 | int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable); | 
| Narender Kumar | fa3ce35 | 2009-08-24 19:23:28 +0000 | [diff] [blame] | 1359 | int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable); | 
| Narender Kumar | 1bb482f | 2009-08-23 08:35:09 +0000 | [diff] [blame] | 1360 | int netxen_send_lro_cleanup(struct netxen_adapter *adapter); | 
| Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1361 |  | 
| Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 1362 | void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter, | 
| Dhananjay Phadke | cb2107b | 2009-06-17 17:27:25 +0000 | [diff] [blame] | 1363 | struct nx_host_tx_ring *tx_ring); | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1364 |  | 
| Amit Kumar Salecha | 7042cd8 | 2009-07-27 11:15:54 -0700 | [diff] [blame] | 1365 | /* Functions from netxen_nic_main.c */ | 
|  | 1366 | int netxen_nic_reset_context(struct netxen_adapter *); | 
|  | 1367 |  | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1368 | /* | 
|  | 1369 | * NetXen Board information | 
|  | 1370 | */ | 
|  | 1371 |  | 
| Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 1372 | #define NETXEN_MAX_SHORT_NAME 32 | 
| Amit S. Kale | 71bd787 | 2006-12-01 05:36:22 -0800 | [diff] [blame] | 1373 | struct netxen_brdinfo { | 
| Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 1374 | int brdtype;	/* type of board */ | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1375 | long ports;		/* max no of physical ports */ | 
|  | 1376 | char short_name[NETXEN_MAX_SHORT_NAME]; | 
| Amit S. Kale | 71bd787 | 2006-12-01 05:36:22 -0800 | [diff] [blame] | 1377 | }; | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1378 |  | 
| Amit S. Kale | 71bd787 | 2006-12-01 05:36:22 -0800 | [diff] [blame] | 1379 | static const struct netxen_brdinfo netxen_boards[] = { | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1380 | {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"}, | 
|  | 1381 | {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"}, | 
|  | 1382 | {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"}, | 
|  | 1383 | {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"}, | 
|  | 1384 | {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"}, | 
|  | 1385 | {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"}, | 
| Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 1386 | {NETXEN_BRDTYPE_P3_REF_QG,  4, "Reference Quad Gig "}, | 
|  | 1387 | {NETXEN_BRDTYPE_P3_HMEZ,    2, "Dual XGb HMEZ"}, | 
|  | 1388 | {NETXEN_BRDTYPE_P3_10G_CX4_LP,   2, "Dual XGb CX4 LP"}, | 
|  | 1389 | {NETXEN_BRDTYPE_P3_4_GB,    4, "Quad Gig LP"}, | 
|  | 1390 | {NETXEN_BRDTYPE_P3_IMEZ,    2, "Dual XGb IMEZ"}, | 
|  | 1391 | {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"}, | 
|  | 1392 | {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"}, | 
|  | 1393 | {NETXEN_BRDTYPE_P3_XG_LOM,  2, "Dual XGb LOM"}, | 
| Dhananjay Phadke | a70f939 | 2008-08-01 03:14:56 -0700 | [diff] [blame] | 1394 | {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"}, | 
|  | 1395 | {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"}, | 
|  | 1396 | {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"}, | 
| Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 1397 | {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"}, | 
|  | 1398 | {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"} | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1399 | }; | 
|  | 1400 |  | 
| Denis Cheng | ff8ac60 | 2007-09-02 18:30:18 +0800 | [diff] [blame] | 1401 | #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards) | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1402 |  | 
| Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1403 | static inline void get_brd_name_by_type(u32 type, char *name) | 
|  | 1404 | { | 
|  | 1405 | int i, found = 0; | 
|  | 1406 | for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) { | 
|  | 1407 | if (netxen_boards[i].brdtype == type) { | 
|  | 1408 | strcpy(name, netxen_boards[i].short_name); | 
|  | 1409 | found = 1; | 
|  | 1410 | break; | 
|  | 1411 | } | 
|  | 1412 |  | 
|  | 1413 | } | 
|  | 1414 | if (!found) | 
|  | 1415 | name = "Unknown"; | 
|  | 1416 | } | 
|  | 1417 |  | 
| Dhananjay Phadke | cb2107b | 2009-06-17 17:27:25 +0000 | [diff] [blame] | 1418 | static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring) | 
|  | 1419 | { | 
|  | 1420 | smp_mb(); | 
|  | 1421 | return find_diff_among(tx_ring->producer, | 
|  | 1422 | tx_ring->sw_consumer, tx_ring->num_desc); | 
|  | 1423 |  | 
|  | 1424 | } | 
|  | 1425 |  | 
| Amit Kumar Salecha | a03d245 | 2010-01-14 01:53:21 +0000 | [diff] [blame] | 1426 | int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac); | 
|  | 1427 | int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac); | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1428 | extern void netxen_change_ringparam(struct netxen_adapter *adapter); | 
|  | 1429 | extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, | 
|  | 1430 | int *valp); | 
|  | 1431 |  | 
| Stephen Hemminger | 0fc0b73 | 2009-09-02 01:03:33 -0700 | [diff] [blame] | 1432 | extern const struct ethtool_ops netxen_nic_ethtool_ops; | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1433 |  | 
| Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1434 | #endif				/* __NETXEN_NIC_H_ */ |