| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1 | /* | 
|  | 2 | * QLogic qlge NIC HBA Driver | 
|  | 3 | * Copyright (c)  2003-2008 QLogic Corporation | 
|  | 4 | * See LICENSE.qlge for copyright and licensing details. | 
|  | 5 | * Author:     Linux qlge network device driver by | 
|  | 6 | *                      Ron Mercer <ron.mercer@qlogic.com> | 
|  | 7 | */ | 
|  | 8 | #include <linux/kernel.h> | 
|  | 9 | #include <linux/init.h> | 
|  | 10 | #include <linux/types.h> | 
|  | 11 | #include <linux/module.h> | 
|  | 12 | #include <linux/list.h> | 
|  | 13 | #include <linux/pci.h> | 
|  | 14 | #include <linux/dma-mapping.h> | 
|  | 15 | #include <linux/pagemap.h> | 
|  | 16 | #include <linux/sched.h> | 
|  | 17 | #include <linux/slab.h> | 
|  | 18 | #include <linux/dmapool.h> | 
|  | 19 | #include <linux/mempool.h> | 
|  | 20 | #include <linux/spinlock.h> | 
|  | 21 | #include <linux/kthread.h> | 
|  | 22 | #include <linux/interrupt.h> | 
|  | 23 | #include <linux/errno.h> | 
|  | 24 | #include <linux/ioport.h> | 
|  | 25 | #include <linux/in.h> | 
|  | 26 | #include <linux/ip.h> | 
|  | 27 | #include <linux/ipv6.h> | 
|  | 28 | #include <net/ipv6.h> | 
|  | 29 | #include <linux/tcp.h> | 
|  | 30 | #include <linux/udp.h> | 
|  | 31 | #include <linux/if_arp.h> | 
|  | 32 | #include <linux/if_ether.h> | 
|  | 33 | #include <linux/netdevice.h> | 
|  | 34 | #include <linux/etherdevice.h> | 
|  | 35 | #include <linux/ethtool.h> | 
|  | 36 | #include <linux/skbuff.h> | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 37 | #include <linux/if_vlan.h> | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 38 | #include <linux/delay.h> | 
|  | 39 | #include <linux/mm.h> | 
|  | 40 | #include <linux/vmalloc.h> | 
| Paul Gortmaker | 70c7160 | 2011-05-22 16:47:17 -0400 | [diff] [blame] | 41 | #include <linux/prefetch.h> | 
| Kamalesh Babulal | b7c6bfb | 2008-10-13 18:41:01 -0700 | [diff] [blame] | 42 | #include <net/ip6_checksum.h> | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 43 |  | 
|  | 44 | #include "qlge.h" | 
|  | 45 |  | 
|  | 46 | char qlge_driver_name[] = DRV_NAME; | 
|  | 47 | const char qlge_driver_version[] = DRV_VERSION; | 
|  | 48 |  | 
|  | 49 | MODULE_AUTHOR("Ron Mercer <ron.mercer@qlogic.com>"); | 
|  | 50 | MODULE_DESCRIPTION(DRV_STRING " "); | 
|  | 51 | MODULE_LICENSE("GPL"); | 
|  | 52 | MODULE_VERSION(DRV_VERSION); | 
|  | 53 |  | 
|  | 54 | static const u32 default_msg = | 
|  | 55 | NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | | 
|  | 56 | /* NETIF_MSG_TIMER |	*/ | 
|  | 57 | NETIF_MSG_IFDOWN | | 
|  | 58 | NETIF_MSG_IFUP | | 
|  | 59 | NETIF_MSG_RX_ERR | | 
|  | 60 | NETIF_MSG_TX_ERR | | 
| Ron Mercer | 4974097 | 2009-02-26 10:08:36 +0000 | [diff] [blame] | 61 | /*  NETIF_MSG_TX_QUEUED | */ | 
|  | 62 | /*  NETIF_MSG_INTR | NETIF_MSG_TX_DONE | NETIF_MSG_RX_STATUS | */ | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 63 | /* NETIF_MSG_PKTDATA | */ | 
|  | 64 | NETIF_MSG_HW | NETIF_MSG_WOL | 0; | 
|  | 65 |  | 
| Sonny Rao | 84cf702 | 2010-11-18 11:50:02 +0000 | [diff] [blame] | 66 | static int debug = -1;	/* defaults above */ | 
|  | 67 | module_param(debug, int, 0664); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 68 | MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)"); | 
|  | 69 |  | 
|  | 70 | #define MSIX_IRQ 0 | 
|  | 71 | #define MSI_IRQ 1 | 
|  | 72 | #define LEG_IRQ 2 | 
| Ron Mercer | a5a62a1 | 2009-11-11 12:54:05 +0000 | [diff] [blame] | 73 | static int qlge_irq_type = MSIX_IRQ; | 
| Sonny Rao | 84cf702 | 2010-11-18 11:50:02 +0000 | [diff] [blame] | 74 | module_param(qlge_irq_type, int, 0664); | 
| Ron Mercer | a5a62a1 | 2009-11-11 12:54:05 +0000 | [diff] [blame] | 75 | MODULE_PARM_DESC(qlge_irq_type, "0 = MSI-X, 1 = MSI, 2 = Legacy."); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 76 |  | 
| Ron Mercer | 8aae260 | 2010-01-15 13:31:28 +0000 | [diff] [blame] | 77 | static int qlge_mpi_coredump; | 
|  | 78 | module_param(qlge_mpi_coredump, int, 0); | 
|  | 79 | MODULE_PARM_DESC(qlge_mpi_coredump, | 
|  | 80 | "Option to enable MPI firmware dump. " | 
| Ron Mercer | d5c1da5 | 2010-01-15 13:31:34 +0000 | [diff] [blame] | 81 | "Default is OFF - Do Not allocate memory. "); | 
|  | 82 |  | 
|  | 83 | static int qlge_force_coredump; | 
|  | 84 | module_param(qlge_force_coredump, int, 0); | 
|  | 85 | MODULE_PARM_DESC(qlge_force_coredump, | 
|  | 86 | "Option to allow force of firmware core dump. " | 
|  | 87 | "Default is OFF - Do not allow."); | 
| Ron Mercer | 8aae260 | 2010-01-15 13:31:28 +0000 | [diff] [blame] | 88 |  | 
| Alexey Dobriyan | a3aa188 | 2010-01-07 11:58:11 +0000 | [diff] [blame] | 89 | static DEFINE_PCI_DEVICE_TABLE(qlge_pci_tbl) = { | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 90 | {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8012)}, | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 91 | {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8000)}, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 92 | /* required last entry */ | 
|  | 93 | {0,} | 
|  | 94 | }; | 
|  | 95 |  | 
|  | 96 | MODULE_DEVICE_TABLE(pci, qlge_pci_tbl); | 
|  | 97 |  | 
| stephen hemminger | ac40921 | 2010-10-21 07:50:54 +0000 | [diff] [blame] | 98 | static int ql_wol(struct ql_adapter *qdev); | 
|  | 99 | static void qlge_set_multicast_list(struct net_device *ndev); | 
|  | 100 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 101 | /* This hardware semaphore causes exclusive access to | 
|  | 102 | * resources shared between the NIC driver, MPI firmware, | 
|  | 103 | * FCOE firmware and the FC driver. | 
|  | 104 | */ | 
|  | 105 | static int ql_sem_trylock(struct ql_adapter *qdev, u32 sem_mask) | 
|  | 106 | { | 
|  | 107 | u32 sem_bits = 0; | 
|  | 108 |  | 
|  | 109 | switch (sem_mask) { | 
|  | 110 | case SEM_XGMAC0_MASK: | 
|  | 111 | sem_bits = SEM_SET << SEM_XGMAC0_SHIFT; | 
|  | 112 | break; | 
|  | 113 | case SEM_XGMAC1_MASK: | 
|  | 114 | sem_bits = SEM_SET << SEM_XGMAC1_SHIFT; | 
|  | 115 | break; | 
|  | 116 | case SEM_ICB_MASK: | 
|  | 117 | sem_bits = SEM_SET << SEM_ICB_SHIFT; | 
|  | 118 | break; | 
|  | 119 | case SEM_MAC_ADDR_MASK: | 
|  | 120 | sem_bits = SEM_SET << SEM_MAC_ADDR_SHIFT; | 
|  | 121 | break; | 
|  | 122 | case SEM_FLASH_MASK: | 
|  | 123 | sem_bits = SEM_SET << SEM_FLASH_SHIFT; | 
|  | 124 | break; | 
|  | 125 | case SEM_PROBE_MASK: | 
|  | 126 | sem_bits = SEM_SET << SEM_PROBE_SHIFT; | 
|  | 127 | break; | 
|  | 128 | case SEM_RT_IDX_MASK: | 
|  | 129 | sem_bits = SEM_SET << SEM_RT_IDX_SHIFT; | 
|  | 130 | break; | 
|  | 131 | case SEM_PROC_REG_MASK: | 
|  | 132 | sem_bits = SEM_SET << SEM_PROC_REG_SHIFT; | 
|  | 133 | break; | 
|  | 134 | default: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 135 | netif_alert(qdev, probe, qdev->ndev, "bad Semaphore mask!.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 136 | return -EINVAL; | 
|  | 137 | } | 
|  | 138 |  | 
|  | 139 | ql_write32(qdev, SEM, sem_bits | sem_mask); | 
|  | 140 | return !(ql_read32(qdev, SEM) & sem_bits); | 
|  | 141 | } | 
|  | 142 |  | 
|  | 143 | int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask) | 
|  | 144 | { | 
| Ron Mercer | 0857e9d | 2009-01-09 11:31:52 +0000 | [diff] [blame] | 145 | unsigned int wait_count = 30; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 146 | do { | 
|  | 147 | if (!ql_sem_trylock(qdev, sem_mask)) | 
|  | 148 | return 0; | 
| Ron Mercer | 0857e9d | 2009-01-09 11:31:52 +0000 | [diff] [blame] | 149 | udelay(100); | 
|  | 150 | } while (--wait_count); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 151 | return -ETIMEDOUT; | 
|  | 152 | } | 
|  | 153 |  | 
|  | 154 | void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask) | 
|  | 155 | { | 
|  | 156 | ql_write32(qdev, SEM, sem_mask); | 
|  | 157 | ql_read32(qdev, SEM);	/* flush */ | 
|  | 158 | } | 
|  | 159 |  | 
|  | 160 | /* This function waits for a specific bit to come ready | 
|  | 161 | * in a given register.  It is used mostly by the initialize | 
|  | 162 | * process, but is also used in kernel thread API such as | 
|  | 163 | * netdev->set_multi, netdev->set_mac_address, netdev->vlan_rx_add_vid. | 
|  | 164 | */ | 
|  | 165 | int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 err_bit) | 
|  | 166 | { | 
|  | 167 | u32 temp; | 
|  | 168 | int count = UDELAY_COUNT; | 
|  | 169 |  | 
|  | 170 | while (count) { | 
|  | 171 | temp = ql_read32(qdev, reg); | 
|  | 172 |  | 
|  | 173 | /* check for errors */ | 
|  | 174 | if (temp & err_bit) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 175 | netif_alert(qdev, probe, qdev->ndev, | 
|  | 176 | "register 0x%.08x access error, value = 0x%.08x!.\n", | 
|  | 177 | reg, temp); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 178 | return -EIO; | 
|  | 179 | } else if (temp & bit) | 
|  | 180 | return 0; | 
|  | 181 | udelay(UDELAY_DELAY); | 
|  | 182 | count--; | 
|  | 183 | } | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 184 | netif_alert(qdev, probe, qdev->ndev, | 
|  | 185 | "Timed out waiting for reg %x to come ready.\n", reg); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 186 | return -ETIMEDOUT; | 
|  | 187 | } | 
|  | 188 |  | 
|  | 189 | /* The CFG register is used to download TX and RX control blocks | 
|  | 190 | * to the chip. This function waits for an operation to complete. | 
|  | 191 | */ | 
|  | 192 | static int ql_wait_cfg(struct ql_adapter *qdev, u32 bit) | 
|  | 193 | { | 
|  | 194 | int count = UDELAY_COUNT; | 
|  | 195 | u32 temp; | 
|  | 196 |  | 
|  | 197 | while (count) { | 
|  | 198 | temp = ql_read32(qdev, CFG); | 
|  | 199 | if (temp & CFG_LE) | 
|  | 200 | return -EIO; | 
|  | 201 | if (!(temp & bit)) | 
|  | 202 | return 0; | 
|  | 203 | udelay(UDELAY_DELAY); | 
|  | 204 | count--; | 
|  | 205 | } | 
|  | 206 | return -ETIMEDOUT; | 
|  | 207 | } | 
|  | 208 |  | 
|  | 209 |  | 
|  | 210 | /* Used to issue init control blocks to hw. Maps control block, | 
|  | 211 | * sets address, triggers download, waits for completion. | 
|  | 212 | */ | 
|  | 213 | int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit, | 
|  | 214 | u16 q_id) | 
|  | 215 | { | 
|  | 216 | u64 map; | 
|  | 217 | int status = 0; | 
|  | 218 | int direction; | 
|  | 219 | u32 mask; | 
|  | 220 | u32 value; | 
|  | 221 |  | 
|  | 222 | direction = | 
|  | 223 | (bit & (CFG_LRQ | CFG_LR | CFG_LCQ)) ? PCI_DMA_TODEVICE : | 
|  | 224 | PCI_DMA_FROMDEVICE; | 
|  | 225 |  | 
|  | 226 | map = pci_map_single(qdev->pdev, ptr, size, direction); | 
|  | 227 | if (pci_dma_mapping_error(qdev->pdev, map)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 228 | netif_err(qdev, ifup, qdev->ndev, "Couldn't map DMA area.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 229 | return -ENOMEM; | 
|  | 230 | } | 
|  | 231 |  | 
| Ron Mercer | 4322c5b | 2009-07-02 06:06:06 +0000 | [diff] [blame] | 232 | status = ql_sem_spinlock(qdev, SEM_ICB_MASK); | 
|  | 233 | if (status) | 
|  | 234 | return status; | 
|  | 235 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 236 | status = ql_wait_cfg(qdev, bit); | 
|  | 237 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 238 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 239 | "Timed out waiting for CFG to come ready.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 240 | goto exit; | 
|  | 241 | } | 
|  | 242 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 243 | ql_write32(qdev, ICB_L, (u32) map); | 
|  | 244 | ql_write32(qdev, ICB_H, (u32) (map >> 32)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 245 |  | 
|  | 246 | mask = CFG_Q_MASK | (bit << 16); | 
|  | 247 | value = bit | (q_id << CFG_Q_SHIFT); | 
|  | 248 | ql_write32(qdev, CFG, (mask | value)); | 
|  | 249 |  | 
|  | 250 | /* | 
|  | 251 | * Wait for the bit to clear after signaling hw. | 
|  | 252 | */ | 
|  | 253 | status = ql_wait_cfg(qdev, bit); | 
|  | 254 | exit: | 
| Ron Mercer | 4322c5b | 2009-07-02 06:06:06 +0000 | [diff] [blame] | 255 | ql_sem_unlock(qdev, SEM_ICB_MASK);	/* does flush too */ | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 256 | pci_unmap_single(qdev->pdev, map, size, direction); | 
|  | 257 | return status; | 
|  | 258 | } | 
|  | 259 |  | 
|  | 260 | /* Get a specific MAC address from the CAM.  Used for debug and reg dump. */ | 
|  | 261 | int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index, | 
|  | 262 | u32 *value) | 
|  | 263 | { | 
|  | 264 | u32 offset = 0; | 
|  | 265 | int status; | 
|  | 266 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 267 | switch (type) { | 
|  | 268 | case MAC_ADDR_TYPE_MULTI_MAC: | 
|  | 269 | case MAC_ADDR_TYPE_CAM_MAC: | 
|  | 270 | { | 
|  | 271 | status = | 
|  | 272 | ql_wait_reg_rdy(qdev, | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 273 | MAC_ADDR_IDX, MAC_ADDR_MW, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 274 | if (status) | 
|  | 275 | goto exit; | 
|  | 276 | ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */ | 
|  | 277 | (index << MAC_ADDR_IDX_SHIFT) | /* index */ | 
|  | 278 | MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */ | 
|  | 279 | status = | 
|  | 280 | ql_wait_reg_rdy(qdev, | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 281 | MAC_ADDR_IDX, MAC_ADDR_MR, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 282 | if (status) | 
|  | 283 | goto exit; | 
|  | 284 | *value++ = ql_read32(qdev, MAC_ADDR_DATA); | 
|  | 285 | status = | 
|  | 286 | ql_wait_reg_rdy(qdev, | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 287 | MAC_ADDR_IDX, MAC_ADDR_MW, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 288 | if (status) | 
|  | 289 | goto exit; | 
|  | 290 | ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */ | 
|  | 291 | (index << MAC_ADDR_IDX_SHIFT) | /* index */ | 
|  | 292 | MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */ | 
|  | 293 | status = | 
|  | 294 | ql_wait_reg_rdy(qdev, | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 295 | MAC_ADDR_IDX, MAC_ADDR_MR, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 296 | if (status) | 
|  | 297 | goto exit; | 
|  | 298 | *value++ = ql_read32(qdev, MAC_ADDR_DATA); | 
|  | 299 | if (type == MAC_ADDR_TYPE_CAM_MAC) { | 
|  | 300 | status = | 
|  | 301 | ql_wait_reg_rdy(qdev, | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 302 | MAC_ADDR_IDX, MAC_ADDR_MW, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 303 | if (status) | 
|  | 304 | goto exit; | 
|  | 305 | ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */ | 
|  | 306 | (index << MAC_ADDR_IDX_SHIFT) | /* index */ | 
|  | 307 | MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */ | 
|  | 308 | status = | 
|  | 309 | ql_wait_reg_rdy(qdev, MAC_ADDR_IDX, | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 310 | MAC_ADDR_MR, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 311 | if (status) | 
|  | 312 | goto exit; | 
|  | 313 | *value++ = ql_read32(qdev, MAC_ADDR_DATA); | 
|  | 314 | } | 
|  | 315 | break; | 
|  | 316 | } | 
|  | 317 | case MAC_ADDR_TYPE_VLAN: | 
|  | 318 | case MAC_ADDR_TYPE_MULTI_FLTR: | 
|  | 319 | default: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 320 | netif_crit(qdev, ifup, qdev->ndev, | 
|  | 321 | "Address type %d not yet supported.\n", type); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 322 | status = -EPERM; | 
|  | 323 | } | 
|  | 324 | exit: | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 325 | return status; | 
|  | 326 | } | 
|  | 327 |  | 
|  | 328 | /* Set up a MAC, multicast or VLAN address for the | 
|  | 329 | * inbound frame matching. | 
|  | 330 | */ | 
|  | 331 | static int ql_set_mac_addr_reg(struct ql_adapter *qdev, u8 *addr, u32 type, | 
|  | 332 | u16 index) | 
|  | 333 | { | 
|  | 334 | u32 offset = 0; | 
|  | 335 | int status = 0; | 
|  | 336 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 337 | switch (type) { | 
|  | 338 | case MAC_ADDR_TYPE_MULTI_MAC: | 
| Ron Mercer | 76b2669 | 2009-10-08 09:54:40 +0000 | [diff] [blame] | 339 | { | 
|  | 340 | u32 upper = (addr[0] << 8) | addr[1]; | 
|  | 341 | u32 lower = (addr[2] << 24) | (addr[3] << 16) | | 
|  | 342 | (addr[4] << 8) | (addr[5]); | 
|  | 343 |  | 
|  | 344 | status = | 
|  | 345 | ql_wait_reg_rdy(qdev, | 
|  | 346 | MAC_ADDR_IDX, MAC_ADDR_MW, 0); | 
|  | 347 | if (status) | 
|  | 348 | goto exit; | 
|  | 349 | ql_write32(qdev, MAC_ADDR_IDX, (offset++) | | 
|  | 350 | (index << MAC_ADDR_IDX_SHIFT) | | 
|  | 351 | type | MAC_ADDR_E); | 
|  | 352 | ql_write32(qdev, MAC_ADDR_DATA, lower); | 
|  | 353 | status = | 
|  | 354 | ql_wait_reg_rdy(qdev, | 
|  | 355 | MAC_ADDR_IDX, MAC_ADDR_MW, 0); | 
|  | 356 | if (status) | 
|  | 357 | goto exit; | 
|  | 358 | ql_write32(qdev, MAC_ADDR_IDX, (offset++) | | 
|  | 359 | (index << MAC_ADDR_IDX_SHIFT) | | 
|  | 360 | type | MAC_ADDR_E); | 
|  | 361 |  | 
|  | 362 | ql_write32(qdev, MAC_ADDR_DATA, upper); | 
|  | 363 | status = | 
|  | 364 | ql_wait_reg_rdy(qdev, | 
|  | 365 | MAC_ADDR_IDX, MAC_ADDR_MW, 0); | 
|  | 366 | if (status) | 
|  | 367 | goto exit; | 
|  | 368 | break; | 
|  | 369 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 370 | case MAC_ADDR_TYPE_CAM_MAC: | 
|  | 371 | { | 
|  | 372 | u32 cam_output; | 
|  | 373 | u32 upper = (addr[0] << 8) | addr[1]; | 
|  | 374 | u32 lower = | 
|  | 375 | (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | | 
|  | 376 | (addr[5]); | 
|  | 377 |  | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 378 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 379 | "Adding %s address %pM at index %d in the CAM.\n", | 
|  | 380 | type == MAC_ADDR_TYPE_MULTI_MAC ? | 
|  | 381 | "MULTICAST" : "UNICAST", | 
|  | 382 | addr, index); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 383 |  | 
|  | 384 | status = | 
|  | 385 | ql_wait_reg_rdy(qdev, | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 386 | MAC_ADDR_IDX, MAC_ADDR_MW, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 387 | if (status) | 
|  | 388 | goto exit; | 
|  | 389 | ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */ | 
|  | 390 | (index << MAC_ADDR_IDX_SHIFT) | /* index */ | 
|  | 391 | type);	/* type */ | 
|  | 392 | ql_write32(qdev, MAC_ADDR_DATA, lower); | 
|  | 393 | status = | 
|  | 394 | ql_wait_reg_rdy(qdev, | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 395 | MAC_ADDR_IDX, MAC_ADDR_MW, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 396 | if (status) | 
|  | 397 | goto exit; | 
|  | 398 | ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */ | 
|  | 399 | (index << MAC_ADDR_IDX_SHIFT) | /* index */ | 
|  | 400 | type);	/* type */ | 
|  | 401 | ql_write32(qdev, MAC_ADDR_DATA, upper); | 
|  | 402 | status = | 
|  | 403 | ql_wait_reg_rdy(qdev, | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 404 | MAC_ADDR_IDX, MAC_ADDR_MW, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 405 | if (status) | 
|  | 406 | goto exit; | 
|  | 407 | ql_write32(qdev, MAC_ADDR_IDX, (offset) |	/* offset */ | 
|  | 408 | (index << MAC_ADDR_IDX_SHIFT) |	/* index */ | 
|  | 409 | type);	/* type */ | 
|  | 410 | /* This field should also include the queue id | 
|  | 411 | and possibly the function id.  Right now we hardcode | 
|  | 412 | the route field to NIC core. | 
|  | 413 | */ | 
| Ron Mercer | 76b2669 | 2009-10-08 09:54:40 +0000 | [diff] [blame] | 414 | cam_output = (CAM_OUT_ROUTE_NIC | | 
|  | 415 | (qdev-> | 
|  | 416 | func << CAM_OUT_FUNC_SHIFT) | | 
|  | 417 | (0 << CAM_OUT_CQ_ID_SHIFT)); | 
|  | 418 | if (qdev->vlgrp) | 
|  | 419 | cam_output |= CAM_OUT_RV; | 
|  | 420 | /* route to NIC core */ | 
|  | 421 | ql_write32(qdev, MAC_ADDR_DATA, cam_output); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 422 | break; | 
|  | 423 | } | 
|  | 424 | case MAC_ADDR_TYPE_VLAN: | 
|  | 425 | { | 
|  | 426 | u32 enable_bit = *((u32 *) &addr[0]); | 
|  | 427 | /* For VLAN, the addr actually holds a bit that | 
|  | 428 | * either enables or disables the vlan id we are | 
|  | 429 | * addressing. It's either MAC_ADDR_E on or off. | 
|  | 430 | * That's bit-27 we're talking about. | 
|  | 431 | */ | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 432 | netif_info(qdev, ifup, qdev->ndev, | 
|  | 433 | "%s VLAN ID %d %s the CAM.\n", | 
|  | 434 | enable_bit ? "Adding" : "Removing", | 
|  | 435 | index, | 
|  | 436 | enable_bit ? "to" : "from"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 437 |  | 
|  | 438 | status = | 
|  | 439 | ql_wait_reg_rdy(qdev, | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 440 | MAC_ADDR_IDX, MAC_ADDR_MW, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 441 | if (status) | 
|  | 442 | goto exit; | 
|  | 443 | ql_write32(qdev, MAC_ADDR_IDX, offset |	/* offset */ | 
|  | 444 | (index << MAC_ADDR_IDX_SHIFT) |	/* index */ | 
|  | 445 | type |	/* type */ | 
|  | 446 | enable_bit);	/* enable/disable */ | 
|  | 447 | break; | 
|  | 448 | } | 
|  | 449 | case MAC_ADDR_TYPE_MULTI_FLTR: | 
|  | 450 | default: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 451 | netif_crit(qdev, ifup, qdev->ndev, | 
|  | 452 | "Address type %d not yet supported.\n", type); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 453 | status = -EPERM; | 
|  | 454 | } | 
|  | 455 | exit: | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 456 | return status; | 
|  | 457 | } | 
|  | 458 |  | 
| Ron Mercer | 7fab3bf | 2009-07-02 06:06:11 +0000 | [diff] [blame] | 459 | /* Set or clear MAC address in hardware. We sometimes | 
|  | 460 | * have to clear it to prevent wrong frame routing | 
|  | 461 | * especially in a bonding environment. | 
|  | 462 | */ | 
|  | 463 | static int ql_set_mac_addr(struct ql_adapter *qdev, int set) | 
|  | 464 | { | 
|  | 465 | int status; | 
|  | 466 | char zero_mac_addr[ETH_ALEN]; | 
|  | 467 | char *addr; | 
|  | 468 |  | 
|  | 469 | if (set) { | 
| Ron Mercer | 801e909 | 2010-02-17 06:41:22 +0000 | [diff] [blame] | 470 | addr = &qdev->current_mac_addr[0]; | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 471 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 472 | "Set Mac addr %pM\n", addr); | 
| Ron Mercer | 7fab3bf | 2009-07-02 06:06:11 +0000 | [diff] [blame] | 473 | } else { | 
|  | 474 | memset(zero_mac_addr, 0, ETH_ALEN); | 
|  | 475 | addr = &zero_mac_addr[0]; | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 476 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 477 | "Clearing MAC address\n"); | 
| Ron Mercer | 7fab3bf | 2009-07-02 06:06:11 +0000 | [diff] [blame] | 478 | } | 
|  | 479 | status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK); | 
|  | 480 | if (status) | 
|  | 481 | return status; | 
|  | 482 | status = ql_set_mac_addr_reg(qdev, (u8 *) addr, | 
|  | 483 | MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ); | 
|  | 484 | ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK); | 
|  | 485 | if (status) | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 486 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 487 | "Failed to init mac address.\n"); | 
| Ron Mercer | 7fab3bf | 2009-07-02 06:06:11 +0000 | [diff] [blame] | 488 | return status; | 
|  | 489 | } | 
|  | 490 |  | 
| Ron Mercer | 6a47330 | 2009-07-02 06:06:12 +0000 | [diff] [blame] | 491 | void ql_link_on(struct ql_adapter *qdev) | 
|  | 492 | { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 493 | netif_err(qdev, link, qdev->ndev, "Link is up.\n"); | 
| Ron Mercer | 6a47330 | 2009-07-02 06:06:12 +0000 | [diff] [blame] | 494 | netif_carrier_on(qdev->ndev); | 
|  | 495 | ql_set_mac_addr(qdev, 1); | 
|  | 496 | } | 
|  | 497 |  | 
|  | 498 | void ql_link_off(struct ql_adapter *qdev) | 
|  | 499 | { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 500 | netif_err(qdev, link, qdev->ndev, "Link is down.\n"); | 
| Ron Mercer | 6a47330 | 2009-07-02 06:06:12 +0000 | [diff] [blame] | 501 | netif_carrier_off(qdev->ndev); | 
|  | 502 | ql_set_mac_addr(qdev, 0); | 
|  | 503 | } | 
|  | 504 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 505 | /* Get a specific frame routing value from the CAM. | 
|  | 506 | * Used for debug and reg dump. | 
|  | 507 | */ | 
|  | 508 | int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value) | 
|  | 509 | { | 
|  | 510 | int status = 0; | 
|  | 511 |  | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 512 | status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 513 | if (status) | 
|  | 514 | goto exit; | 
|  | 515 |  | 
|  | 516 | ql_write32(qdev, RT_IDX, | 
|  | 517 | RT_IDX_TYPE_NICQ | RT_IDX_RS | (index << RT_IDX_IDX_SHIFT)); | 
| Ron Mercer | 939678f | 2009-01-04 17:08:29 -0800 | [diff] [blame] | 518 | status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MR, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 519 | if (status) | 
|  | 520 | goto exit; | 
|  | 521 | *value = ql_read32(qdev, RT_DATA); | 
|  | 522 | exit: | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 523 | return status; | 
|  | 524 | } | 
|  | 525 |  | 
|  | 526 | /* The NIC function for this chip has 16 routing indexes.  Each one can be used | 
|  | 527 | * to route different frame types to various inbound queues.  We send broadcast/ | 
|  | 528 | * multicast/error frames to the default queue for slow handling, | 
|  | 529 | * and CAM hit/RSS frames to the fast handling queues. | 
|  | 530 | */ | 
|  | 531 | static int ql_set_routing_reg(struct ql_adapter *qdev, u32 index, u32 mask, | 
|  | 532 | int enable) | 
|  | 533 | { | 
| Ron Mercer | 8587ea3 | 2009-02-23 10:42:15 +0000 | [diff] [blame] | 534 | int status = -EINVAL; /* Return error if no mask match. */ | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 535 | u32 value = 0; | 
|  | 536 |  | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 537 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 538 | "%s %s mask %s the routing reg.\n", | 
|  | 539 | enable ? "Adding" : "Removing", | 
|  | 540 | index == RT_IDX_ALL_ERR_SLOT ? "MAC ERROR/ALL ERROR" : | 
|  | 541 | index == RT_IDX_IP_CSUM_ERR_SLOT ? "IP CSUM ERROR" : | 
|  | 542 | index == RT_IDX_TCP_UDP_CSUM_ERR_SLOT ? "TCP/UDP CSUM ERROR" : | 
|  | 543 | index == RT_IDX_BCAST_SLOT ? "BROADCAST" : | 
|  | 544 | index == RT_IDX_MCAST_MATCH_SLOT ? "MULTICAST MATCH" : | 
|  | 545 | index == RT_IDX_ALLMULTI_SLOT ? "ALL MULTICAST MATCH" : | 
|  | 546 | index == RT_IDX_UNUSED6_SLOT ? "UNUSED6" : | 
|  | 547 | index == RT_IDX_UNUSED7_SLOT ? "UNUSED7" : | 
|  | 548 | index == RT_IDX_RSS_MATCH_SLOT ? "RSS ALL/IPV4 MATCH" : | 
|  | 549 | index == RT_IDX_RSS_IPV6_SLOT ? "RSS IPV6" : | 
|  | 550 | index == RT_IDX_RSS_TCP4_SLOT ? "RSS TCP4" : | 
|  | 551 | index == RT_IDX_RSS_TCP6_SLOT ? "RSS TCP6" : | 
|  | 552 | index == RT_IDX_CAM_HIT_SLOT ? "CAM HIT" : | 
|  | 553 | index == RT_IDX_UNUSED013 ? "UNUSED13" : | 
|  | 554 | index == RT_IDX_UNUSED014 ? "UNUSED14" : | 
|  | 555 | index == RT_IDX_PROMISCUOUS_SLOT ? "PROMISCUOUS" : | 
|  | 556 | "(Bad index != RT_IDX)", | 
|  | 557 | enable ? "to" : "from"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 558 |  | 
|  | 559 | switch (mask) { | 
|  | 560 | case RT_IDX_CAM_HIT: | 
|  | 561 | { | 
|  | 562 | value = RT_IDX_DST_CAM_Q |	/* dest */ | 
|  | 563 | RT_IDX_TYPE_NICQ |	/* type */ | 
|  | 564 | (RT_IDX_CAM_HIT_SLOT << RT_IDX_IDX_SHIFT);/* index */ | 
|  | 565 | break; | 
|  | 566 | } | 
|  | 567 | case RT_IDX_VALID:	/* Promiscuous Mode frames. */ | 
|  | 568 | { | 
|  | 569 | value = RT_IDX_DST_DFLT_Q |	/* dest */ | 
|  | 570 | RT_IDX_TYPE_NICQ |	/* type */ | 
|  | 571 | (RT_IDX_PROMISCUOUS_SLOT << RT_IDX_IDX_SHIFT);/* index */ | 
|  | 572 | break; | 
|  | 573 | } | 
|  | 574 | case RT_IDX_ERR:	/* Pass up MAC,IP,TCP/UDP error frames. */ | 
|  | 575 | { | 
|  | 576 | value = RT_IDX_DST_DFLT_Q |	/* dest */ | 
|  | 577 | RT_IDX_TYPE_NICQ |	/* type */ | 
|  | 578 | (RT_IDX_ALL_ERR_SLOT << RT_IDX_IDX_SHIFT);/* index */ | 
|  | 579 | break; | 
|  | 580 | } | 
| Ron Mercer | fbc2ac3 | 2010-07-05 12:19:41 +0000 | [diff] [blame] | 581 | case RT_IDX_IP_CSUM_ERR: /* Pass up IP CSUM error frames. */ | 
|  | 582 | { | 
|  | 583 | value = RT_IDX_DST_DFLT_Q | /* dest */ | 
|  | 584 | RT_IDX_TYPE_NICQ | /* type */ | 
|  | 585 | (RT_IDX_IP_CSUM_ERR_SLOT << | 
|  | 586 | RT_IDX_IDX_SHIFT); /* index */ | 
|  | 587 | break; | 
|  | 588 | } | 
|  | 589 | case RT_IDX_TU_CSUM_ERR: /* Pass up TCP/UDP CSUM error frames. */ | 
|  | 590 | { | 
|  | 591 | value = RT_IDX_DST_DFLT_Q | /* dest */ | 
|  | 592 | RT_IDX_TYPE_NICQ | /* type */ | 
|  | 593 | (RT_IDX_TCP_UDP_CSUM_ERR_SLOT << | 
|  | 594 | RT_IDX_IDX_SHIFT); /* index */ | 
|  | 595 | break; | 
|  | 596 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 597 | case RT_IDX_BCAST:	/* Pass up Broadcast frames to default Q. */ | 
|  | 598 | { | 
|  | 599 | value = RT_IDX_DST_DFLT_Q |	/* dest */ | 
|  | 600 | RT_IDX_TYPE_NICQ |	/* type */ | 
|  | 601 | (RT_IDX_BCAST_SLOT << RT_IDX_IDX_SHIFT);/* index */ | 
|  | 602 | break; | 
|  | 603 | } | 
|  | 604 | case RT_IDX_MCAST:	/* Pass up All Multicast frames. */ | 
|  | 605 | { | 
| Ron Mercer | e163d7f | 2009-10-08 09:54:39 +0000 | [diff] [blame] | 606 | value = RT_IDX_DST_DFLT_Q |	/* dest */ | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 607 | RT_IDX_TYPE_NICQ |	/* type */ | 
|  | 608 | (RT_IDX_ALLMULTI_SLOT << RT_IDX_IDX_SHIFT);/* index */ | 
|  | 609 | break; | 
|  | 610 | } | 
|  | 611 | case RT_IDX_MCAST_MATCH:	/* Pass up matched Multicast frames. */ | 
|  | 612 | { | 
| Ron Mercer | e163d7f | 2009-10-08 09:54:39 +0000 | [diff] [blame] | 613 | value = RT_IDX_DST_DFLT_Q |	/* dest */ | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 614 | RT_IDX_TYPE_NICQ |	/* type */ | 
|  | 615 | (RT_IDX_MCAST_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */ | 
|  | 616 | break; | 
|  | 617 | } | 
|  | 618 | case RT_IDX_RSS_MATCH:	/* Pass up matched RSS frames. */ | 
|  | 619 | { | 
|  | 620 | value = RT_IDX_DST_RSS |	/* dest */ | 
|  | 621 | RT_IDX_TYPE_NICQ |	/* type */ | 
|  | 622 | (RT_IDX_RSS_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */ | 
|  | 623 | break; | 
|  | 624 | } | 
|  | 625 | case 0:		/* Clear the E-bit on an entry. */ | 
|  | 626 | { | 
|  | 627 | value = RT_IDX_DST_DFLT_Q |	/* dest */ | 
|  | 628 | RT_IDX_TYPE_NICQ |	/* type */ | 
|  | 629 | (index << RT_IDX_IDX_SHIFT);/* index */ | 
|  | 630 | break; | 
|  | 631 | } | 
|  | 632 | default: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 633 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 634 | "Mask type %d not yet supported.\n", mask); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 635 | status = -EPERM; | 
|  | 636 | goto exit; | 
|  | 637 | } | 
|  | 638 |  | 
|  | 639 | if (value) { | 
|  | 640 | status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0); | 
|  | 641 | if (status) | 
|  | 642 | goto exit; | 
|  | 643 | value |= (enable ? RT_IDX_E : 0); | 
|  | 644 | ql_write32(qdev, RT_IDX, value); | 
|  | 645 | ql_write32(qdev, RT_DATA, enable ? mask : 0); | 
|  | 646 | } | 
|  | 647 | exit: | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 648 | return status; | 
|  | 649 | } | 
|  | 650 |  | 
|  | 651 | static void ql_enable_interrupts(struct ql_adapter *qdev) | 
|  | 652 | { | 
|  | 653 | ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16) | INTR_EN_EI); | 
|  | 654 | } | 
|  | 655 |  | 
|  | 656 | static void ql_disable_interrupts(struct ql_adapter *qdev) | 
|  | 657 | { | 
|  | 658 | ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16)); | 
|  | 659 | } | 
|  | 660 |  | 
|  | 661 | /* If we're running with multiple MSI-X vectors then we enable on the fly. | 
|  | 662 | * Otherwise, we may have multiple outstanding workers and don't want to | 
|  | 663 | * enable until the last one finishes. In this case, the irq_cnt gets | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 664 | * incremented every time we queue a worker and decremented every time | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 665 | * a worker finishes.  Once it hits zero we enable the interrupt. | 
|  | 666 | */ | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 667 | u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 668 | { | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 669 | u32 var = 0; | 
|  | 670 | unsigned long hw_flags = 0; | 
|  | 671 | struct intr_context *ctx = qdev->intr_context + intr; | 
|  | 672 |  | 
|  | 673 | if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr)) { | 
|  | 674 | /* Always enable if we're MSIX multi interrupts and | 
|  | 675 | * it's not the default (zeroeth) interrupt. | 
|  | 676 | */ | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 677 | ql_write32(qdev, INTR_EN, | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 678 | ctx->intr_en_mask); | 
|  | 679 | var = ql_read32(qdev, STS); | 
|  | 680 | return var; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 681 | } | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 682 |  | 
|  | 683 | spin_lock_irqsave(&qdev->hw_lock, hw_flags); | 
|  | 684 | if (atomic_dec_and_test(&ctx->irq_cnt)) { | 
|  | 685 | ql_write32(qdev, INTR_EN, | 
|  | 686 | ctx->intr_en_mask); | 
|  | 687 | var = ql_read32(qdev, STS); | 
|  | 688 | } | 
|  | 689 | spin_unlock_irqrestore(&qdev->hw_lock, hw_flags); | 
|  | 690 | return var; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 691 | } | 
|  | 692 |  | 
|  | 693 | static u32 ql_disable_completion_interrupt(struct ql_adapter *qdev, u32 intr) | 
|  | 694 | { | 
|  | 695 | u32 var = 0; | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 696 | struct intr_context *ctx; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 697 |  | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 698 | /* HW disables for us if we're MSIX multi interrupts and | 
|  | 699 | * it's not the default (zeroeth) interrupt. | 
|  | 700 | */ | 
|  | 701 | if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr)) | 
|  | 702 | return 0; | 
|  | 703 |  | 
|  | 704 | ctx = qdev->intr_context + intr; | 
| Ron Mercer | 08b1bc8 | 2009-03-09 10:59:23 +0000 | [diff] [blame] | 705 | spin_lock(&qdev->hw_lock); | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 706 | if (!atomic_read(&ctx->irq_cnt)) { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 707 | ql_write32(qdev, INTR_EN, | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 708 | ctx->intr_dis_mask); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 709 | var = ql_read32(qdev, STS); | 
|  | 710 | } | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 711 | atomic_inc(&ctx->irq_cnt); | 
| Ron Mercer | 08b1bc8 | 2009-03-09 10:59:23 +0000 | [diff] [blame] | 712 | spin_unlock(&qdev->hw_lock); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 713 | return var; | 
|  | 714 | } | 
|  | 715 |  | 
|  | 716 | static void ql_enable_all_completion_interrupts(struct ql_adapter *qdev) | 
|  | 717 | { | 
|  | 718 | int i; | 
|  | 719 | for (i = 0; i < qdev->intr_count; i++) { | 
|  | 720 | /* The enable call does a atomic_dec_and_test | 
|  | 721 | * and enables only if the result is zero. | 
|  | 722 | * So we precharge it here. | 
|  | 723 | */ | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 724 | if (unlikely(!test_bit(QL_MSIX_ENABLED, &qdev->flags) || | 
|  | 725 | i == 0)) | 
|  | 726 | atomic_set(&qdev->intr_context[i].irq_cnt, 1); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 727 | ql_enable_completion_interrupt(qdev, i); | 
|  | 728 | } | 
|  | 729 |  | 
|  | 730 | } | 
|  | 731 |  | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 732 | static int ql_validate_flash(struct ql_adapter *qdev, u32 size, const char *str) | 
|  | 733 | { | 
|  | 734 | int status, i; | 
|  | 735 | u16 csum = 0; | 
|  | 736 | __le16 *flash = (__le16 *)&qdev->flash; | 
|  | 737 |  | 
|  | 738 | status = strncmp((char *)&qdev->flash, str, 4); | 
|  | 739 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 740 | netif_err(qdev, ifup, qdev->ndev, "Invalid flash signature.\n"); | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 741 | return	status; | 
|  | 742 | } | 
|  | 743 |  | 
|  | 744 | for (i = 0; i < size; i++) | 
|  | 745 | csum += le16_to_cpu(*flash++); | 
|  | 746 |  | 
|  | 747 | if (csum) | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 748 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 749 | "Invalid flash checksum, csum = 0x%.04x.\n", csum); | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 750 |  | 
|  | 751 | return csum; | 
|  | 752 | } | 
|  | 753 |  | 
| Ron Mercer | 2635147 | 2009-02-02 13:53:57 -0800 | [diff] [blame] | 754 | static int ql_read_flash_word(struct ql_adapter *qdev, int offset, __le32 *data) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 755 | { | 
|  | 756 | int status = 0; | 
|  | 757 | /* wait for reg to come ready */ | 
|  | 758 | status = ql_wait_reg_rdy(qdev, | 
|  | 759 | FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR); | 
|  | 760 | if (status) | 
|  | 761 | goto exit; | 
|  | 762 | /* set up for reg read */ | 
|  | 763 | ql_write32(qdev, FLASH_ADDR, FLASH_ADDR_R | offset); | 
|  | 764 | /* wait for reg to come ready */ | 
|  | 765 | status = ql_wait_reg_rdy(qdev, | 
|  | 766 | FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR); | 
|  | 767 | if (status) | 
|  | 768 | goto exit; | 
| Ron Mercer | 2635147 | 2009-02-02 13:53:57 -0800 | [diff] [blame] | 769 | /* This data is stored on flash as an array of | 
|  | 770 | * __le32.  Since ql_read32() returns cpu endian | 
|  | 771 | * we need to swap it back. | 
|  | 772 | */ | 
|  | 773 | *data = cpu_to_le32(ql_read32(qdev, FLASH_DATA)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 774 | exit: | 
|  | 775 | return status; | 
|  | 776 | } | 
|  | 777 |  | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 778 | static int ql_get_8000_flash_params(struct ql_adapter *qdev) | 
|  | 779 | { | 
|  | 780 | u32 i, size; | 
|  | 781 | int status; | 
|  | 782 | __le32 *p = (__le32 *)&qdev->flash; | 
|  | 783 | u32 offset; | 
| Ron Mercer | 542512e | 2009-06-09 05:39:33 +0000 | [diff] [blame] | 784 | u8 mac_addr[6]; | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 785 |  | 
|  | 786 | /* Get flash offset for function and adjust | 
|  | 787 | * for dword access. | 
|  | 788 | */ | 
| Ron Mercer | e4552f5 | 2009-06-09 05:39:32 +0000 | [diff] [blame] | 789 | if (!qdev->port) | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 790 | offset = FUNC0_FLASH_OFFSET / sizeof(u32); | 
|  | 791 | else | 
|  | 792 | offset = FUNC1_FLASH_OFFSET / sizeof(u32); | 
|  | 793 |  | 
|  | 794 | if (ql_sem_spinlock(qdev, SEM_FLASH_MASK)) | 
|  | 795 | return -ETIMEDOUT; | 
|  | 796 |  | 
|  | 797 | size = sizeof(struct flash_params_8000) / sizeof(u32); | 
|  | 798 | for (i = 0; i < size; i++, p++) { | 
|  | 799 | status = ql_read_flash_word(qdev, i+offset, p); | 
|  | 800 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 801 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 802 | "Error reading flash.\n"); | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 803 | goto exit; | 
|  | 804 | } | 
|  | 805 | } | 
|  | 806 |  | 
|  | 807 | status = ql_validate_flash(qdev, | 
|  | 808 | sizeof(struct flash_params_8000) / sizeof(u16), | 
|  | 809 | "8000"); | 
|  | 810 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 811 | netif_err(qdev, ifup, qdev->ndev, "Invalid flash.\n"); | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 812 | status = -EINVAL; | 
|  | 813 | goto exit; | 
|  | 814 | } | 
|  | 815 |  | 
| Ron Mercer | 542512e | 2009-06-09 05:39:33 +0000 | [diff] [blame] | 816 | /* Extract either manufacturer or BOFM modified | 
|  | 817 | * MAC address. | 
|  | 818 | */ | 
|  | 819 | if (qdev->flash.flash_params_8000.data_type1 == 2) | 
|  | 820 | memcpy(mac_addr, | 
|  | 821 | qdev->flash.flash_params_8000.mac_addr1, | 
|  | 822 | qdev->ndev->addr_len); | 
|  | 823 | else | 
|  | 824 | memcpy(mac_addr, | 
|  | 825 | qdev->flash.flash_params_8000.mac_addr, | 
|  | 826 | qdev->ndev->addr_len); | 
|  | 827 |  | 
|  | 828 | if (!is_valid_ether_addr(mac_addr)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 829 | netif_err(qdev, ifup, qdev->ndev, "Invalid MAC address.\n"); | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 830 | status = -EINVAL; | 
|  | 831 | goto exit; | 
|  | 832 | } | 
|  | 833 |  | 
|  | 834 | memcpy(qdev->ndev->dev_addr, | 
| Ron Mercer | 542512e | 2009-06-09 05:39:33 +0000 | [diff] [blame] | 835 | mac_addr, | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 836 | qdev->ndev->addr_len); | 
|  | 837 |  | 
|  | 838 | exit: | 
|  | 839 | ql_sem_unlock(qdev, SEM_FLASH_MASK); | 
|  | 840 | return status; | 
|  | 841 | } | 
|  | 842 |  | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 843 | static int ql_get_8012_flash_params(struct ql_adapter *qdev) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 844 | { | 
|  | 845 | int i; | 
|  | 846 | int status; | 
| Ron Mercer | 2635147 | 2009-02-02 13:53:57 -0800 | [diff] [blame] | 847 | __le32 *p = (__le32 *)&qdev->flash; | 
| Ron Mercer | e78f5fa | 2009-02-02 13:54:15 -0800 | [diff] [blame] | 848 | u32 offset = 0; | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 849 | u32 size = sizeof(struct flash_params_8012) / sizeof(u32); | 
| Ron Mercer | e78f5fa | 2009-02-02 13:54:15 -0800 | [diff] [blame] | 850 |  | 
|  | 851 | /* Second function's parameters follow the first | 
|  | 852 | * function's. | 
|  | 853 | */ | 
| Ron Mercer | e4552f5 | 2009-06-09 05:39:32 +0000 | [diff] [blame] | 854 | if (qdev->port) | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 855 | offset = size; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 856 |  | 
|  | 857 | if (ql_sem_spinlock(qdev, SEM_FLASH_MASK)) | 
|  | 858 | return -ETIMEDOUT; | 
|  | 859 |  | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 860 | for (i = 0; i < size; i++, p++) { | 
| Ron Mercer | e78f5fa | 2009-02-02 13:54:15 -0800 | [diff] [blame] | 861 | status = ql_read_flash_word(qdev, i+offset, p); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 862 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 863 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 864 | "Error reading flash.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 865 | goto exit; | 
|  | 866 | } | 
|  | 867 |  | 
|  | 868 | } | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 869 |  | 
|  | 870 | status = ql_validate_flash(qdev, | 
|  | 871 | sizeof(struct flash_params_8012) / sizeof(u16), | 
|  | 872 | "8012"); | 
|  | 873 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 874 | netif_err(qdev, ifup, qdev->ndev, "Invalid flash.\n"); | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 875 | status = -EINVAL; | 
|  | 876 | goto exit; | 
|  | 877 | } | 
|  | 878 |  | 
|  | 879 | if (!is_valid_ether_addr(qdev->flash.flash_params_8012.mac_addr)) { | 
|  | 880 | status = -EINVAL; | 
|  | 881 | goto exit; | 
|  | 882 | } | 
|  | 883 |  | 
|  | 884 | memcpy(qdev->ndev->dev_addr, | 
|  | 885 | qdev->flash.flash_params_8012.mac_addr, | 
|  | 886 | qdev->ndev->addr_len); | 
|  | 887 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 888 | exit: | 
|  | 889 | ql_sem_unlock(qdev, SEM_FLASH_MASK); | 
|  | 890 | return status; | 
|  | 891 | } | 
|  | 892 |  | 
|  | 893 | /* xgmac register are located behind the xgmac_addr and xgmac_data | 
|  | 894 | * register pair.  Each read/write requires us to wait for the ready | 
|  | 895 | * bit before reading/writing the data. | 
|  | 896 | */ | 
|  | 897 | static int ql_write_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 data) | 
|  | 898 | { | 
|  | 899 | int status; | 
|  | 900 | /* wait for reg to come ready */ | 
|  | 901 | status = ql_wait_reg_rdy(qdev, | 
|  | 902 | XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME); | 
|  | 903 | if (status) | 
|  | 904 | return status; | 
|  | 905 | /* write the data to the data reg */ | 
|  | 906 | ql_write32(qdev, XGMAC_DATA, data); | 
|  | 907 | /* trigger the write */ | 
|  | 908 | ql_write32(qdev, XGMAC_ADDR, reg); | 
|  | 909 | return status; | 
|  | 910 | } | 
|  | 911 |  | 
|  | 912 | /* xgmac register are located behind the xgmac_addr and xgmac_data | 
|  | 913 | * register pair.  Each read/write requires us to wait for the ready | 
|  | 914 | * bit before reading/writing the data. | 
|  | 915 | */ | 
|  | 916 | int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data) | 
|  | 917 | { | 
|  | 918 | int status = 0; | 
|  | 919 | /* wait for reg to come ready */ | 
|  | 920 | status = ql_wait_reg_rdy(qdev, | 
|  | 921 | XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME); | 
|  | 922 | if (status) | 
|  | 923 | goto exit; | 
|  | 924 | /* set up for reg read */ | 
|  | 925 | ql_write32(qdev, XGMAC_ADDR, reg | XGMAC_ADDR_R); | 
|  | 926 | /* wait for reg to come ready */ | 
|  | 927 | status = ql_wait_reg_rdy(qdev, | 
|  | 928 | XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME); | 
|  | 929 | if (status) | 
|  | 930 | goto exit; | 
|  | 931 | /* get the data */ | 
|  | 932 | *data = ql_read32(qdev, XGMAC_DATA); | 
|  | 933 | exit: | 
|  | 934 | return status; | 
|  | 935 | } | 
|  | 936 |  | 
|  | 937 | /* This is used for reading the 64-bit statistics regs. */ | 
|  | 938 | int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data) | 
|  | 939 | { | 
|  | 940 | int status = 0; | 
|  | 941 | u32 hi = 0; | 
|  | 942 | u32 lo = 0; | 
|  | 943 |  | 
|  | 944 | status = ql_read_xgmac_reg(qdev, reg, &lo); | 
|  | 945 | if (status) | 
|  | 946 | goto exit; | 
|  | 947 |  | 
|  | 948 | status = ql_read_xgmac_reg(qdev, reg + 4, &hi); | 
|  | 949 | if (status) | 
|  | 950 | goto exit; | 
|  | 951 |  | 
|  | 952 | *data = (u64) lo | ((u64) hi << 32); | 
|  | 953 |  | 
|  | 954 | exit: | 
|  | 955 | return status; | 
|  | 956 | } | 
|  | 957 |  | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 958 | static int ql_8000_port_initialize(struct ql_adapter *qdev) | 
|  | 959 | { | 
| Ron Mercer | bcc2cb3b | 2009-03-02 08:07:32 +0000 | [diff] [blame] | 960 | int status; | 
| Ron Mercer | cfec0cb | 2009-06-09 05:39:29 +0000 | [diff] [blame] | 961 | /* | 
|  | 962 | * Get MPI firmware version for driver banner | 
|  | 963 | * and ethool info. | 
|  | 964 | */ | 
|  | 965 | status = ql_mb_about_fw(qdev); | 
|  | 966 | if (status) | 
|  | 967 | goto exit; | 
| Ron Mercer | bcc2cb3b | 2009-03-02 08:07:32 +0000 | [diff] [blame] | 968 | status = ql_mb_get_fw_state(qdev); | 
|  | 969 | if (status) | 
|  | 970 | goto exit; | 
|  | 971 | /* Wake up a worker to get/set the TX/RX frame sizes. */ | 
|  | 972 | queue_delayed_work(qdev->workqueue, &qdev->mpi_port_cfg_work, 0); | 
|  | 973 | exit: | 
|  | 974 | return status; | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 975 | } | 
|  | 976 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 977 | /* Take the MAC Core out of reset. | 
|  | 978 | * Enable statistics counting. | 
|  | 979 | * Take the transmitter/receiver out of reset. | 
|  | 980 | * This functionality may be done in the MPI firmware at a | 
|  | 981 | * later date. | 
|  | 982 | */ | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 983 | static int ql_8012_port_initialize(struct ql_adapter *qdev) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 984 | { | 
|  | 985 | int status = 0; | 
|  | 986 | u32 data; | 
|  | 987 |  | 
|  | 988 | if (ql_sem_trylock(qdev, qdev->xg_sem_mask)) { | 
|  | 989 | /* Another function has the semaphore, so | 
|  | 990 | * wait for the port init bit to come ready. | 
|  | 991 | */ | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 992 | netif_info(qdev, link, qdev->ndev, | 
|  | 993 | "Another function has the semaphore, so wait for the port init bit to come ready.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 994 | status = ql_wait_reg_rdy(qdev, STS, qdev->port_init, 0); | 
|  | 995 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 996 | netif_crit(qdev, link, qdev->ndev, | 
|  | 997 | "Port initialize timed out.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 998 | } | 
|  | 999 | return status; | 
|  | 1000 | } | 
|  | 1001 |  | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1002 | netif_info(qdev, link, qdev->ndev, "Got xgmac semaphore!.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1003 | /* Set the core reset. */ | 
|  | 1004 | status = ql_read_xgmac_reg(qdev, GLOBAL_CFG, &data); | 
|  | 1005 | if (status) | 
|  | 1006 | goto end; | 
|  | 1007 | data |= GLOBAL_CFG_RESET; | 
|  | 1008 | status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data); | 
|  | 1009 | if (status) | 
|  | 1010 | goto end; | 
|  | 1011 |  | 
|  | 1012 | /* Clear the core reset and turn on jumbo for receiver. */ | 
|  | 1013 | data &= ~GLOBAL_CFG_RESET;	/* Clear core reset. */ | 
|  | 1014 | data |= GLOBAL_CFG_JUMBO;	/* Turn on jumbo. */ | 
|  | 1015 | data |= GLOBAL_CFG_TX_STAT_EN; | 
|  | 1016 | data |= GLOBAL_CFG_RX_STAT_EN; | 
|  | 1017 | status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data); | 
|  | 1018 | if (status) | 
|  | 1019 | goto end; | 
|  | 1020 |  | 
|  | 1021 | /* Enable transmitter, and clear it's reset. */ | 
|  | 1022 | status = ql_read_xgmac_reg(qdev, TX_CFG, &data); | 
|  | 1023 | if (status) | 
|  | 1024 | goto end; | 
|  | 1025 | data &= ~TX_CFG_RESET;	/* Clear the TX MAC reset. */ | 
|  | 1026 | data |= TX_CFG_EN;	/* Enable the transmitter. */ | 
|  | 1027 | status = ql_write_xgmac_reg(qdev, TX_CFG, data); | 
|  | 1028 | if (status) | 
|  | 1029 | goto end; | 
|  | 1030 |  | 
|  | 1031 | /* Enable receiver and clear it's reset. */ | 
|  | 1032 | status = ql_read_xgmac_reg(qdev, RX_CFG, &data); | 
|  | 1033 | if (status) | 
|  | 1034 | goto end; | 
|  | 1035 | data &= ~RX_CFG_RESET;	/* Clear the RX MAC reset. */ | 
|  | 1036 | data |= RX_CFG_EN;	/* Enable the receiver. */ | 
|  | 1037 | status = ql_write_xgmac_reg(qdev, RX_CFG, data); | 
|  | 1038 | if (status) | 
|  | 1039 | goto end; | 
|  | 1040 |  | 
|  | 1041 | /* Turn on jumbo. */ | 
|  | 1042 | status = | 
|  | 1043 | ql_write_xgmac_reg(qdev, MAC_TX_PARAMS, MAC_TX_PARAMS_JUMBO | (0x2580 << 16)); | 
|  | 1044 | if (status) | 
|  | 1045 | goto end; | 
|  | 1046 | status = | 
|  | 1047 | ql_write_xgmac_reg(qdev, MAC_RX_PARAMS, 0x2580); | 
|  | 1048 | if (status) | 
|  | 1049 | goto end; | 
|  | 1050 |  | 
|  | 1051 | /* Signal to the world that the port is enabled.        */ | 
|  | 1052 | ql_write32(qdev, STS, ((qdev->port_init << 16) | qdev->port_init)); | 
|  | 1053 | end: | 
|  | 1054 | ql_sem_unlock(qdev, qdev->xg_sem_mask); | 
|  | 1055 | return status; | 
|  | 1056 | } | 
|  | 1057 |  | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1058 | static inline unsigned int ql_lbq_block_size(struct ql_adapter *qdev) | 
|  | 1059 | { | 
|  | 1060 | return PAGE_SIZE << qdev->lbq_buf_order; | 
|  | 1061 | } | 
|  | 1062 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1063 | /* Get the next large buffer. */ | 
| Stephen Hemminger | 8668ae9 | 2008-11-21 17:29:50 -0800 | [diff] [blame] | 1064 | static struct bq_desc *ql_get_curr_lbuf(struct rx_ring *rx_ring) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1065 | { | 
|  | 1066 | struct bq_desc *lbq_desc = &rx_ring->lbq[rx_ring->lbq_curr_idx]; | 
|  | 1067 | rx_ring->lbq_curr_idx++; | 
|  | 1068 | if (rx_ring->lbq_curr_idx == rx_ring->lbq_len) | 
|  | 1069 | rx_ring->lbq_curr_idx = 0; | 
|  | 1070 | rx_ring->lbq_free_cnt++; | 
|  | 1071 | return lbq_desc; | 
|  | 1072 | } | 
|  | 1073 |  | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1074 | static struct bq_desc *ql_get_curr_lchunk(struct ql_adapter *qdev, | 
|  | 1075 | struct rx_ring *rx_ring) | 
|  | 1076 | { | 
|  | 1077 | struct bq_desc *lbq_desc = ql_get_curr_lbuf(rx_ring); | 
|  | 1078 |  | 
|  | 1079 | pci_dma_sync_single_for_cpu(qdev->pdev, | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1080 | dma_unmap_addr(lbq_desc, mapaddr), | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1081 | rx_ring->lbq_buf_size, | 
|  | 1082 | PCI_DMA_FROMDEVICE); | 
|  | 1083 |  | 
|  | 1084 | /* If it's the last chunk of our master page then | 
|  | 1085 | * we unmap it. | 
|  | 1086 | */ | 
|  | 1087 | if ((lbq_desc->p.pg_chunk.offset + rx_ring->lbq_buf_size) | 
|  | 1088 | == ql_lbq_block_size(qdev)) | 
|  | 1089 | pci_unmap_page(qdev->pdev, | 
|  | 1090 | lbq_desc->p.pg_chunk.map, | 
|  | 1091 | ql_lbq_block_size(qdev), | 
|  | 1092 | PCI_DMA_FROMDEVICE); | 
|  | 1093 | return lbq_desc; | 
|  | 1094 | } | 
|  | 1095 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1096 | /* Get the next small buffer. */ | 
| Stephen Hemminger | 8668ae9 | 2008-11-21 17:29:50 -0800 | [diff] [blame] | 1097 | static struct bq_desc *ql_get_curr_sbuf(struct rx_ring *rx_ring) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1098 | { | 
|  | 1099 | struct bq_desc *sbq_desc = &rx_ring->sbq[rx_ring->sbq_curr_idx]; | 
|  | 1100 | rx_ring->sbq_curr_idx++; | 
|  | 1101 | if (rx_ring->sbq_curr_idx == rx_ring->sbq_len) | 
|  | 1102 | rx_ring->sbq_curr_idx = 0; | 
|  | 1103 | rx_ring->sbq_free_cnt++; | 
|  | 1104 | return sbq_desc; | 
|  | 1105 | } | 
|  | 1106 |  | 
|  | 1107 | /* Update an rx ring index. */ | 
|  | 1108 | static void ql_update_cq(struct rx_ring *rx_ring) | 
|  | 1109 | { | 
|  | 1110 | rx_ring->cnsmr_idx++; | 
|  | 1111 | rx_ring->curr_entry++; | 
|  | 1112 | if (unlikely(rx_ring->cnsmr_idx == rx_ring->cq_len)) { | 
|  | 1113 | rx_ring->cnsmr_idx = 0; | 
|  | 1114 | rx_ring->curr_entry = rx_ring->cq_base; | 
|  | 1115 | } | 
|  | 1116 | } | 
|  | 1117 |  | 
|  | 1118 | static void ql_write_cq_idx(struct rx_ring *rx_ring) | 
|  | 1119 | { | 
|  | 1120 | ql_write_db_reg(rx_ring->cnsmr_idx, rx_ring->cnsmr_idx_db_reg); | 
|  | 1121 | } | 
|  | 1122 |  | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1123 | static int ql_get_next_chunk(struct ql_adapter *qdev, struct rx_ring *rx_ring, | 
|  | 1124 | struct bq_desc *lbq_desc) | 
|  | 1125 | { | 
|  | 1126 | if (!rx_ring->pg_chunk.page) { | 
|  | 1127 | u64 map; | 
|  | 1128 | rx_ring->pg_chunk.page = alloc_pages(__GFP_COLD | __GFP_COMP | | 
|  | 1129 | GFP_ATOMIC, | 
|  | 1130 | qdev->lbq_buf_order); | 
|  | 1131 | if (unlikely(!rx_ring->pg_chunk.page)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1132 | netif_err(qdev, drv, qdev->ndev, | 
|  | 1133 | "page allocation failed.\n"); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1134 | return -ENOMEM; | 
|  | 1135 | } | 
|  | 1136 | rx_ring->pg_chunk.offset = 0; | 
|  | 1137 | map = pci_map_page(qdev->pdev, rx_ring->pg_chunk.page, | 
|  | 1138 | 0, ql_lbq_block_size(qdev), | 
|  | 1139 | PCI_DMA_FROMDEVICE); | 
|  | 1140 | if (pci_dma_mapping_error(qdev->pdev, map)) { | 
|  | 1141 | __free_pages(rx_ring->pg_chunk.page, | 
|  | 1142 | qdev->lbq_buf_order); | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1143 | netif_err(qdev, drv, qdev->ndev, | 
|  | 1144 | "PCI mapping failed.\n"); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1145 | return -ENOMEM; | 
|  | 1146 | } | 
|  | 1147 | rx_ring->pg_chunk.map = map; | 
|  | 1148 | rx_ring->pg_chunk.va = page_address(rx_ring->pg_chunk.page); | 
|  | 1149 | } | 
|  | 1150 |  | 
|  | 1151 | /* Copy the current master pg_chunk info | 
|  | 1152 | * to the current descriptor. | 
|  | 1153 | */ | 
|  | 1154 | lbq_desc->p.pg_chunk = rx_ring->pg_chunk; | 
|  | 1155 |  | 
|  | 1156 | /* Adjust the master page chunk for next | 
|  | 1157 | * buffer get. | 
|  | 1158 | */ | 
|  | 1159 | rx_ring->pg_chunk.offset += rx_ring->lbq_buf_size; | 
|  | 1160 | if (rx_ring->pg_chunk.offset == ql_lbq_block_size(qdev)) { | 
|  | 1161 | rx_ring->pg_chunk.page = NULL; | 
|  | 1162 | lbq_desc->p.pg_chunk.last_flag = 1; | 
|  | 1163 | } else { | 
|  | 1164 | rx_ring->pg_chunk.va += rx_ring->lbq_buf_size; | 
|  | 1165 | get_page(rx_ring->pg_chunk.page); | 
|  | 1166 | lbq_desc->p.pg_chunk.last_flag = 0; | 
|  | 1167 | } | 
|  | 1168 | return 0; | 
|  | 1169 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1170 | /* Process (refill) a large buffer queue. */ | 
|  | 1171 | static void ql_update_lbq(struct ql_adapter *qdev, struct rx_ring *rx_ring) | 
|  | 1172 | { | 
| Ron Mercer | 49f2186 | 2009-02-23 10:42:16 +0000 | [diff] [blame] | 1173 | u32 clean_idx = rx_ring->lbq_clean_idx; | 
|  | 1174 | u32 start_idx = clean_idx; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1175 | struct bq_desc *lbq_desc; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1176 | u64 map; | 
|  | 1177 | int i; | 
|  | 1178 |  | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1179 | while (rx_ring->lbq_free_cnt > 32) { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1180 | for (i = 0; i < 16; i++) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1181 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1182 | "lbq: try cleaning clean_idx = %d.\n", | 
|  | 1183 | clean_idx); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1184 | lbq_desc = &rx_ring->lbq[clean_idx]; | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1185 | if (ql_get_next_chunk(qdev, rx_ring, lbq_desc)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1186 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 1187 | "Could not get a page chunk.\n"); | 
|  | 1188 | return; | 
|  | 1189 | } | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1190 |  | 
|  | 1191 | map = lbq_desc->p.pg_chunk.map + | 
|  | 1192 | lbq_desc->p.pg_chunk.offset; | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1193 | dma_unmap_addr_set(lbq_desc, mapaddr, map); | 
|  | 1194 | dma_unmap_len_set(lbq_desc, maplen, | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1195 | rx_ring->lbq_buf_size); | 
| Ron Mercer | 2c9a0d4 | 2009-01-05 18:19:20 -0800 | [diff] [blame] | 1196 | *lbq_desc->addr = cpu_to_le64(map); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1197 |  | 
|  | 1198 | pci_dma_sync_single_for_device(qdev->pdev, map, | 
|  | 1199 | rx_ring->lbq_buf_size, | 
|  | 1200 | PCI_DMA_FROMDEVICE); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1201 | clean_idx++; | 
|  | 1202 | if (clean_idx == rx_ring->lbq_len) | 
|  | 1203 | clean_idx = 0; | 
|  | 1204 | } | 
|  | 1205 |  | 
|  | 1206 | rx_ring->lbq_clean_idx = clean_idx; | 
|  | 1207 | rx_ring->lbq_prod_idx += 16; | 
|  | 1208 | if (rx_ring->lbq_prod_idx == rx_ring->lbq_len) | 
|  | 1209 | rx_ring->lbq_prod_idx = 0; | 
| Ron Mercer | 49f2186 | 2009-02-23 10:42:16 +0000 | [diff] [blame] | 1210 | rx_ring->lbq_free_cnt -= 16; | 
|  | 1211 | } | 
|  | 1212 |  | 
|  | 1213 | if (start_idx != clean_idx) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1214 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1215 | "lbq: updating prod idx = %d.\n", | 
|  | 1216 | rx_ring->lbq_prod_idx); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1217 | ql_write_db_reg(rx_ring->lbq_prod_idx, | 
|  | 1218 | rx_ring->lbq_prod_idx_db_reg); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1219 | } | 
|  | 1220 | } | 
|  | 1221 |  | 
|  | 1222 | /* Process (refill) a small buffer queue. */ | 
|  | 1223 | static void ql_update_sbq(struct ql_adapter *qdev, struct rx_ring *rx_ring) | 
|  | 1224 | { | 
| Ron Mercer | 49f2186 | 2009-02-23 10:42:16 +0000 | [diff] [blame] | 1225 | u32 clean_idx = rx_ring->sbq_clean_idx; | 
|  | 1226 | u32 start_idx = clean_idx; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1227 | struct bq_desc *sbq_desc; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1228 | u64 map; | 
|  | 1229 | int i; | 
|  | 1230 |  | 
|  | 1231 | while (rx_ring->sbq_free_cnt > 16) { | 
|  | 1232 | for (i = 0; i < 16; i++) { | 
|  | 1233 | sbq_desc = &rx_ring->sbq[clean_idx]; | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1234 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1235 | "sbq: try cleaning clean_idx = %d.\n", | 
|  | 1236 | clean_idx); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1237 | if (sbq_desc->p.skb == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1238 | netif_printk(qdev, rx_status, KERN_DEBUG, | 
|  | 1239 | qdev->ndev, | 
|  | 1240 | "sbq: getting new skb for index %d.\n", | 
|  | 1241 | sbq_desc->index); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1242 | sbq_desc->p.skb = | 
|  | 1243 | netdev_alloc_skb(qdev->ndev, | 
| Ron Mercer | 52e55f3 | 2009-10-10 09:35:07 +0000 | [diff] [blame] | 1244 | SMALL_BUFFER_SIZE); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1245 | if (sbq_desc->p.skb == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1246 | netif_err(qdev, probe, qdev->ndev, | 
|  | 1247 | "Couldn't get an skb.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1248 | rx_ring->sbq_clean_idx = clean_idx; | 
|  | 1249 | return; | 
|  | 1250 | } | 
|  | 1251 | skb_reserve(sbq_desc->p.skb, QLGE_SB_PAD); | 
|  | 1252 | map = pci_map_single(qdev->pdev, | 
|  | 1253 | sbq_desc->p.skb->data, | 
| Ron Mercer | 52e55f3 | 2009-10-10 09:35:07 +0000 | [diff] [blame] | 1254 | rx_ring->sbq_buf_size, | 
|  | 1255 | PCI_DMA_FROMDEVICE); | 
| Ron Mercer | c907a35 | 2009-01-04 17:06:46 -0800 | [diff] [blame] | 1256 | if (pci_dma_mapping_error(qdev->pdev, map)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1257 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 1258 | "PCI mapping failed.\n"); | 
| Ron Mercer | c907a35 | 2009-01-04 17:06:46 -0800 | [diff] [blame] | 1259 | rx_ring->sbq_clean_idx = clean_idx; | 
| Ron Mercer | 06a3d51 | 2009-02-12 16:37:48 -0800 | [diff] [blame] | 1260 | dev_kfree_skb_any(sbq_desc->p.skb); | 
|  | 1261 | sbq_desc->p.skb = NULL; | 
| Ron Mercer | c907a35 | 2009-01-04 17:06:46 -0800 | [diff] [blame] | 1262 | return; | 
|  | 1263 | } | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1264 | dma_unmap_addr_set(sbq_desc, mapaddr, map); | 
|  | 1265 | dma_unmap_len_set(sbq_desc, maplen, | 
| Ron Mercer | 52e55f3 | 2009-10-10 09:35:07 +0000 | [diff] [blame] | 1266 | rx_ring->sbq_buf_size); | 
| Ron Mercer | 2c9a0d4 | 2009-01-05 18:19:20 -0800 | [diff] [blame] | 1267 | *sbq_desc->addr = cpu_to_le64(map); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1268 | } | 
|  | 1269 |  | 
|  | 1270 | clean_idx++; | 
|  | 1271 | if (clean_idx == rx_ring->sbq_len) | 
|  | 1272 | clean_idx = 0; | 
|  | 1273 | } | 
|  | 1274 | rx_ring->sbq_clean_idx = clean_idx; | 
|  | 1275 | rx_ring->sbq_prod_idx += 16; | 
|  | 1276 | if (rx_ring->sbq_prod_idx == rx_ring->sbq_len) | 
|  | 1277 | rx_ring->sbq_prod_idx = 0; | 
| Ron Mercer | 49f2186 | 2009-02-23 10:42:16 +0000 | [diff] [blame] | 1278 | rx_ring->sbq_free_cnt -= 16; | 
|  | 1279 | } | 
|  | 1280 |  | 
|  | 1281 | if (start_idx != clean_idx) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1282 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1283 | "sbq: updating prod idx = %d.\n", | 
|  | 1284 | rx_ring->sbq_prod_idx); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1285 | ql_write_db_reg(rx_ring->sbq_prod_idx, | 
|  | 1286 | rx_ring->sbq_prod_idx_db_reg); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1287 | } | 
|  | 1288 | } | 
|  | 1289 |  | 
|  | 1290 | static void ql_update_buffer_queues(struct ql_adapter *qdev, | 
|  | 1291 | struct rx_ring *rx_ring) | 
|  | 1292 | { | 
|  | 1293 | ql_update_sbq(qdev, rx_ring); | 
|  | 1294 | ql_update_lbq(qdev, rx_ring); | 
|  | 1295 | } | 
|  | 1296 |  | 
|  | 1297 | /* Unmaps tx buffers.  Can be called from send() if a pci mapping | 
|  | 1298 | * fails at some stage, or from the interrupt when a tx completes. | 
|  | 1299 | */ | 
|  | 1300 | static void ql_unmap_send(struct ql_adapter *qdev, | 
|  | 1301 | struct tx_ring_desc *tx_ring_desc, int mapped) | 
|  | 1302 | { | 
|  | 1303 | int i; | 
|  | 1304 | for (i = 0; i < mapped; i++) { | 
|  | 1305 | if (i == 0 || (i == 7 && mapped > 7)) { | 
|  | 1306 | /* | 
|  | 1307 | * Unmap the skb->data area, or the | 
|  | 1308 | * external sglist (AKA the Outbound | 
|  | 1309 | * Address List (OAL)). | 
|  | 1310 | * If its the zeroeth element, then it's | 
|  | 1311 | * the skb->data area.  If it's the 7th | 
|  | 1312 | * element and there is more than 6 frags, | 
|  | 1313 | * then its an OAL. | 
|  | 1314 | */ | 
|  | 1315 | if (i == 7) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1316 | netif_printk(qdev, tx_done, KERN_DEBUG, | 
|  | 1317 | qdev->ndev, | 
|  | 1318 | "unmapping OAL area.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1319 | } | 
|  | 1320 | pci_unmap_single(qdev->pdev, | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1321 | dma_unmap_addr(&tx_ring_desc->map[i], | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1322 | mapaddr), | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1323 | dma_unmap_len(&tx_ring_desc->map[i], | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1324 | maplen), | 
|  | 1325 | PCI_DMA_TODEVICE); | 
|  | 1326 | } else { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1327 | netif_printk(qdev, tx_done, KERN_DEBUG, qdev->ndev, | 
|  | 1328 | "unmapping frag %d.\n", i); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1329 | pci_unmap_page(qdev->pdev, | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1330 | dma_unmap_addr(&tx_ring_desc->map[i], | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1331 | mapaddr), | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1332 | dma_unmap_len(&tx_ring_desc->map[i], | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1333 | maplen), PCI_DMA_TODEVICE); | 
|  | 1334 | } | 
|  | 1335 | } | 
|  | 1336 |  | 
|  | 1337 | } | 
|  | 1338 |  | 
|  | 1339 | /* Map the buffers for this transmit.  This will return | 
|  | 1340 | * NETDEV_TX_BUSY or NETDEV_TX_OK based on success. | 
|  | 1341 | */ | 
|  | 1342 | static int ql_map_send(struct ql_adapter *qdev, | 
|  | 1343 | struct ob_mac_iocb_req *mac_iocb_ptr, | 
|  | 1344 | struct sk_buff *skb, struct tx_ring_desc *tx_ring_desc) | 
|  | 1345 | { | 
|  | 1346 | int len = skb_headlen(skb); | 
|  | 1347 | dma_addr_t map; | 
|  | 1348 | int frag_idx, err, map_idx = 0; | 
|  | 1349 | struct tx_buf_desc *tbd = mac_iocb_ptr->tbd; | 
|  | 1350 | int frag_cnt = skb_shinfo(skb)->nr_frags; | 
|  | 1351 |  | 
|  | 1352 | if (frag_cnt) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1353 | netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev, | 
|  | 1354 | "frag_cnt = %d.\n", frag_cnt); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1355 | } | 
|  | 1356 | /* | 
|  | 1357 | * Map the skb buffer first. | 
|  | 1358 | */ | 
|  | 1359 | map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE); | 
|  | 1360 |  | 
|  | 1361 | err = pci_dma_mapping_error(qdev->pdev, map); | 
|  | 1362 | if (err) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1363 | netif_err(qdev, tx_queued, qdev->ndev, | 
|  | 1364 | "PCI mapping failed with error: %d\n", err); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1365 |  | 
|  | 1366 | return NETDEV_TX_BUSY; | 
|  | 1367 | } | 
|  | 1368 |  | 
|  | 1369 | tbd->len = cpu_to_le32(len); | 
|  | 1370 | tbd->addr = cpu_to_le64(map); | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1371 | dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map); | 
|  | 1372 | dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, len); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1373 | map_idx++; | 
|  | 1374 |  | 
|  | 1375 | /* | 
|  | 1376 | * This loop fills the remainder of the 8 address descriptors | 
|  | 1377 | * in the IOCB.  If there are more than 7 fragments, then the | 
|  | 1378 | * eighth address desc will point to an external list (OAL). | 
|  | 1379 | * When this happens, the remainder of the frags will be stored | 
|  | 1380 | * in this list. | 
|  | 1381 | */ | 
|  | 1382 | for (frag_idx = 0; frag_idx < frag_cnt; frag_idx++, map_idx++) { | 
|  | 1383 | skb_frag_t *frag = &skb_shinfo(skb)->frags[frag_idx]; | 
|  | 1384 | tbd++; | 
|  | 1385 | if (frag_idx == 6 && frag_cnt > 7) { | 
|  | 1386 | /* Let's tack on an sglist. | 
|  | 1387 | * Our control block will now | 
|  | 1388 | * look like this: | 
|  | 1389 | * iocb->seg[0] = skb->data | 
|  | 1390 | * iocb->seg[1] = frag[0] | 
|  | 1391 | * iocb->seg[2] = frag[1] | 
|  | 1392 | * iocb->seg[3] = frag[2] | 
|  | 1393 | * iocb->seg[4] = frag[3] | 
|  | 1394 | * iocb->seg[5] = frag[4] | 
|  | 1395 | * iocb->seg[6] = frag[5] | 
|  | 1396 | * iocb->seg[7] = ptr to OAL (external sglist) | 
|  | 1397 | * oal->seg[0] = frag[6] | 
|  | 1398 | * oal->seg[1] = frag[7] | 
|  | 1399 | * oal->seg[2] = frag[8] | 
|  | 1400 | * oal->seg[3] = frag[9] | 
|  | 1401 | * oal->seg[4] = frag[10] | 
|  | 1402 | *      etc... | 
|  | 1403 | */ | 
|  | 1404 | /* Tack on the OAL in the eighth segment of IOCB. */ | 
|  | 1405 | map = pci_map_single(qdev->pdev, &tx_ring_desc->oal, | 
|  | 1406 | sizeof(struct oal), | 
|  | 1407 | PCI_DMA_TODEVICE); | 
|  | 1408 | err = pci_dma_mapping_error(qdev->pdev, map); | 
|  | 1409 | if (err) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1410 | netif_err(qdev, tx_queued, qdev->ndev, | 
|  | 1411 | "PCI mapping outbound address list with error: %d\n", | 
|  | 1412 | err); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1413 | goto map_error; | 
|  | 1414 | } | 
|  | 1415 |  | 
|  | 1416 | tbd->addr = cpu_to_le64(map); | 
|  | 1417 | /* | 
|  | 1418 | * The length is the number of fragments | 
|  | 1419 | * that remain to be mapped times the length | 
|  | 1420 | * of our sglist (OAL). | 
|  | 1421 | */ | 
|  | 1422 | tbd->len = | 
|  | 1423 | cpu_to_le32((sizeof(struct tx_buf_desc) * | 
|  | 1424 | (frag_cnt - frag_idx)) | TX_DESC_C); | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1425 | dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1426 | map); | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1427 | dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1428 | sizeof(struct oal)); | 
|  | 1429 | tbd = (struct tx_buf_desc *)&tx_ring_desc->oal; | 
|  | 1430 | map_idx++; | 
|  | 1431 | } | 
|  | 1432 |  | 
|  | 1433 | map = | 
|  | 1434 | pci_map_page(qdev->pdev, frag->page, | 
|  | 1435 | frag->page_offset, frag->size, | 
|  | 1436 | PCI_DMA_TODEVICE); | 
|  | 1437 |  | 
|  | 1438 | err = pci_dma_mapping_error(qdev->pdev, map); | 
|  | 1439 | if (err) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1440 | netif_err(qdev, tx_queued, qdev->ndev, | 
|  | 1441 | "PCI mapping frags failed with error: %d.\n", | 
|  | 1442 | err); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1443 | goto map_error; | 
|  | 1444 | } | 
|  | 1445 |  | 
|  | 1446 | tbd->addr = cpu_to_le64(map); | 
|  | 1447 | tbd->len = cpu_to_le32(frag->size); | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1448 | dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map); | 
|  | 1449 | dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1450 | frag->size); | 
|  | 1451 |  | 
|  | 1452 | } | 
|  | 1453 | /* Save the number of segments we've mapped. */ | 
|  | 1454 | tx_ring_desc->map_cnt = map_idx; | 
|  | 1455 | /* Terminate the last segment. */ | 
|  | 1456 | tbd->len = cpu_to_le32(le32_to_cpu(tbd->len) | TX_DESC_E); | 
|  | 1457 | return NETDEV_TX_OK; | 
|  | 1458 |  | 
|  | 1459 | map_error: | 
|  | 1460 | /* | 
|  | 1461 | * If the first frag mapping failed, then i will be zero. | 
|  | 1462 | * This causes the unmap of the skb->data area.  Otherwise | 
|  | 1463 | * we pass in the number of frags that mapped successfully | 
|  | 1464 | * so they can be umapped. | 
|  | 1465 | */ | 
|  | 1466 | ql_unmap_send(qdev, tx_ring_desc, map_idx); | 
|  | 1467 | return NETDEV_TX_BUSY; | 
|  | 1468 | } | 
|  | 1469 |  | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1470 | /* Process an inbound completion from an rx ring. */ | 
| Ron Mercer | 6352671 | 2010-01-02 10:37:44 +0000 | [diff] [blame] | 1471 | static void ql_process_mac_rx_gro_page(struct ql_adapter *qdev, | 
|  | 1472 | struct rx_ring *rx_ring, | 
|  | 1473 | struct ib_mac_iocb_rsp *ib_mac_rsp, | 
|  | 1474 | u32 length, | 
|  | 1475 | u16 vlan_id) | 
|  | 1476 | { | 
|  | 1477 | struct sk_buff *skb; | 
|  | 1478 | struct bq_desc *lbq_desc = ql_get_curr_lchunk(qdev, rx_ring); | 
|  | 1479 | struct skb_frag_struct *rx_frag; | 
|  | 1480 | int nr_frags; | 
|  | 1481 | struct napi_struct *napi = &rx_ring->napi; | 
|  | 1482 |  | 
|  | 1483 | napi->dev = qdev->ndev; | 
|  | 1484 |  | 
|  | 1485 | skb = napi_get_frags(napi); | 
|  | 1486 | if (!skb) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1487 | netif_err(qdev, drv, qdev->ndev, | 
|  | 1488 | "Couldn't get an skb, exiting.\n"); | 
| Ron Mercer | 6352671 | 2010-01-02 10:37:44 +0000 | [diff] [blame] | 1489 | rx_ring->rx_dropped++; | 
|  | 1490 | put_page(lbq_desc->p.pg_chunk.page); | 
|  | 1491 | return; | 
|  | 1492 | } | 
|  | 1493 | prefetch(lbq_desc->p.pg_chunk.va); | 
|  | 1494 | rx_frag = skb_shinfo(skb)->frags; | 
|  | 1495 | nr_frags = skb_shinfo(skb)->nr_frags; | 
|  | 1496 | rx_frag += nr_frags; | 
|  | 1497 | rx_frag->page = lbq_desc->p.pg_chunk.page; | 
|  | 1498 | rx_frag->page_offset = lbq_desc->p.pg_chunk.offset; | 
|  | 1499 | rx_frag->size = length; | 
|  | 1500 |  | 
|  | 1501 | skb->len += length; | 
|  | 1502 | skb->data_len += length; | 
|  | 1503 | skb->truesize += length; | 
|  | 1504 | skb_shinfo(skb)->nr_frags++; | 
|  | 1505 |  | 
|  | 1506 | rx_ring->rx_packets++; | 
|  | 1507 | rx_ring->rx_bytes += length; | 
|  | 1508 | skb->ip_summed = CHECKSUM_UNNECESSARY; | 
|  | 1509 | skb_record_rx_queue(skb, rx_ring->cq_id); | 
|  | 1510 | if (qdev->vlgrp && (vlan_id != 0xffff)) | 
|  | 1511 | vlan_gro_frags(&rx_ring->napi, qdev->vlgrp, vlan_id); | 
|  | 1512 | else | 
|  | 1513 | napi_gro_frags(napi); | 
|  | 1514 | } | 
|  | 1515 |  | 
|  | 1516 | /* Process an inbound completion from an rx ring. */ | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1517 | static void ql_process_mac_rx_page(struct ql_adapter *qdev, | 
|  | 1518 | struct rx_ring *rx_ring, | 
|  | 1519 | struct ib_mac_iocb_rsp *ib_mac_rsp, | 
|  | 1520 | u32 length, | 
|  | 1521 | u16 vlan_id) | 
|  | 1522 | { | 
|  | 1523 | struct net_device *ndev = qdev->ndev; | 
|  | 1524 | struct sk_buff *skb = NULL; | 
|  | 1525 | void *addr; | 
|  | 1526 | struct bq_desc *lbq_desc = ql_get_curr_lchunk(qdev, rx_ring); | 
|  | 1527 | struct napi_struct *napi = &rx_ring->napi; | 
|  | 1528 |  | 
|  | 1529 | skb = netdev_alloc_skb(ndev, length); | 
|  | 1530 | if (!skb) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1531 | netif_err(qdev, drv, qdev->ndev, | 
|  | 1532 | "Couldn't get an skb, need to unwind!.\n"); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1533 | rx_ring->rx_dropped++; | 
|  | 1534 | put_page(lbq_desc->p.pg_chunk.page); | 
|  | 1535 | return; | 
|  | 1536 | } | 
|  | 1537 |  | 
|  | 1538 | addr = lbq_desc->p.pg_chunk.va; | 
|  | 1539 | prefetch(addr); | 
|  | 1540 |  | 
|  | 1541 |  | 
|  | 1542 | /* Frame error, so drop the packet. */ | 
|  | 1543 | if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) { | 
| Ron Mercer | 3b11d36 | 2010-07-05 12:19:39 +0000 | [diff] [blame] | 1544 | netif_info(qdev, drv, qdev->ndev, | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1545 | "Receive error, flags2 = 0x%x\n", ib_mac_rsp->flags2); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1546 | rx_ring->rx_errors++; | 
|  | 1547 | goto err_out; | 
|  | 1548 | } | 
|  | 1549 |  | 
|  | 1550 | /* The max framesize filter on this chip is set higher than | 
|  | 1551 | * MTU since FCoE uses 2k frames. | 
|  | 1552 | */ | 
|  | 1553 | if (skb->len > ndev->mtu + ETH_HLEN) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1554 | netif_err(qdev, drv, qdev->ndev, | 
|  | 1555 | "Segment too small, dropping.\n"); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1556 | rx_ring->rx_dropped++; | 
|  | 1557 | goto err_out; | 
|  | 1558 | } | 
|  | 1559 | memcpy(skb_put(skb, ETH_HLEN), addr, ETH_HLEN); | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1560 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1561 | "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n", | 
|  | 1562 | length); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1563 | skb_fill_page_desc(skb, 0, lbq_desc->p.pg_chunk.page, | 
|  | 1564 | lbq_desc->p.pg_chunk.offset+ETH_HLEN, | 
|  | 1565 | length-ETH_HLEN); | 
|  | 1566 | skb->len += length-ETH_HLEN; | 
|  | 1567 | skb->data_len += length-ETH_HLEN; | 
|  | 1568 | skb->truesize += length-ETH_HLEN; | 
|  | 1569 |  | 
|  | 1570 | rx_ring->rx_packets++; | 
|  | 1571 | rx_ring->rx_bytes += skb->len; | 
|  | 1572 | skb->protocol = eth_type_trans(skb, ndev); | 
| Eric Dumazet | bc8acf2 | 2010-09-02 13:07:41 -0700 | [diff] [blame] | 1573 | skb_checksum_none_assert(skb); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1574 |  | 
| Michał Mirosław | 88230fd | 2011-04-18 13:31:21 +0000 | [diff] [blame] | 1575 | if ((ndev->features & NETIF_F_RXCSUM) && | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1576 | !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) { | 
|  | 1577 | /* TCP frame. */ | 
|  | 1578 | if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1579 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1580 | "TCP checksum done!\n"); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1581 | skb->ip_summed = CHECKSUM_UNNECESSARY; | 
|  | 1582 | } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) && | 
|  | 1583 | (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) { | 
|  | 1584 | /* Unfragmented ipv4 UDP frame. */ | 
|  | 1585 | struct iphdr *iph = (struct iphdr *) skb->data; | 
|  | 1586 | if (!(iph->frag_off & | 
|  | 1587 | cpu_to_be16(IP_MF|IP_OFFSET))) { | 
|  | 1588 | skb->ip_summed = CHECKSUM_UNNECESSARY; | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1589 | netif_printk(qdev, rx_status, KERN_DEBUG, | 
|  | 1590 | qdev->ndev, | 
|  | 1591 | "TCP checksum done!\n"); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1592 | } | 
|  | 1593 | } | 
|  | 1594 | } | 
|  | 1595 |  | 
|  | 1596 | skb_record_rx_queue(skb, rx_ring->cq_id); | 
|  | 1597 | if (skb->ip_summed == CHECKSUM_UNNECESSARY) { | 
|  | 1598 | if (qdev->vlgrp && (vlan_id != 0xffff)) | 
|  | 1599 | vlan_gro_receive(napi, qdev->vlgrp, vlan_id, skb); | 
|  | 1600 | else | 
|  | 1601 | napi_gro_receive(napi, skb); | 
|  | 1602 | } else { | 
|  | 1603 | if (qdev->vlgrp && (vlan_id != 0xffff)) | 
|  | 1604 | vlan_hwaccel_receive_skb(skb, qdev->vlgrp, vlan_id); | 
|  | 1605 | else | 
|  | 1606 | netif_receive_skb(skb); | 
|  | 1607 | } | 
|  | 1608 | return; | 
|  | 1609 | err_out: | 
|  | 1610 | dev_kfree_skb_any(skb); | 
|  | 1611 | put_page(lbq_desc->p.pg_chunk.page); | 
|  | 1612 | } | 
|  | 1613 |  | 
|  | 1614 | /* Process an inbound completion from an rx ring. */ | 
|  | 1615 | static void ql_process_mac_rx_skb(struct ql_adapter *qdev, | 
|  | 1616 | struct rx_ring *rx_ring, | 
|  | 1617 | struct ib_mac_iocb_rsp *ib_mac_rsp, | 
|  | 1618 | u32 length, | 
|  | 1619 | u16 vlan_id) | 
|  | 1620 | { | 
|  | 1621 | struct net_device *ndev = qdev->ndev; | 
|  | 1622 | struct sk_buff *skb = NULL; | 
|  | 1623 | struct sk_buff *new_skb = NULL; | 
|  | 1624 | struct bq_desc *sbq_desc = ql_get_curr_sbuf(rx_ring); | 
|  | 1625 |  | 
|  | 1626 | skb = sbq_desc->p.skb; | 
|  | 1627 | /* Allocate new_skb and copy */ | 
|  | 1628 | new_skb = netdev_alloc_skb(qdev->ndev, length + NET_IP_ALIGN); | 
|  | 1629 | if (new_skb == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1630 | netif_err(qdev, probe, qdev->ndev, | 
|  | 1631 | "No skb available, drop the packet.\n"); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1632 | rx_ring->rx_dropped++; | 
|  | 1633 | return; | 
|  | 1634 | } | 
|  | 1635 | skb_reserve(new_skb, NET_IP_ALIGN); | 
|  | 1636 | memcpy(skb_put(new_skb, length), skb->data, length); | 
|  | 1637 | skb = new_skb; | 
|  | 1638 |  | 
|  | 1639 | /* Frame error, so drop the packet. */ | 
|  | 1640 | if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) { | 
| Ron Mercer | 3b11d36 | 2010-07-05 12:19:39 +0000 | [diff] [blame] | 1641 | netif_info(qdev, drv, qdev->ndev, | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1642 | "Receive error, flags2 = 0x%x\n", ib_mac_rsp->flags2); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1643 | dev_kfree_skb_any(skb); | 
|  | 1644 | rx_ring->rx_errors++; | 
|  | 1645 | return; | 
|  | 1646 | } | 
|  | 1647 |  | 
|  | 1648 | /* loopback self test for ethtool */ | 
|  | 1649 | if (test_bit(QL_SELFTEST, &qdev->flags)) { | 
|  | 1650 | ql_check_lb_frame(qdev, skb); | 
|  | 1651 | dev_kfree_skb_any(skb); | 
|  | 1652 | return; | 
|  | 1653 | } | 
|  | 1654 |  | 
|  | 1655 | /* The max framesize filter on this chip is set higher than | 
|  | 1656 | * MTU since FCoE uses 2k frames. | 
|  | 1657 | */ | 
|  | 1658 | if (skb->len > ndev->mtu + ETH_HLEN) { | 
|  | 1659 | dev_kfree_skb_any(skb); | 
|  | 1660 | rx_ring->rx_dropped++; | 
|  | 1661 | return; | 
|  | 1662 | } | 
|  | 1663 |  | 
|  | 1664 | prefetch(skb->data); | 
|  | 1665 | skb->dev = ndev; | 
|  | 1666 | if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1667 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1668 | "%s Multicast.\n", | 
|  | 1669 | (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) == | 
|  | 1670 | IB_MAC_IOCB_RSP_M_HASH ? "Hash" : | 
|  | 1671 | (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) == | 
|  | 1672 | IB_MAC_IOCB_RSP_M_REG ? "Registered" : | 
|  | 1673 | (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) == | 
|  | 1674 | IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : ""); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1675 | } | 
|  | 1676 | if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1677 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1678 | "Promiscuous Packet.\n"); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1679 |  | 
|  | 1680 | rx_ring->rx_packets++; | 
|  | 1681 | rx_ring->rx_bytes += skb->len; | 
|  | 1682 | skb->protocol = eth_type_trans(skb, ndev); | 
| Eric Dumazet | bc8acf2 | 2010-09-02 13:07:41 -0700 | [diff] [blame] | 1683 | skb_checksum_none_assert(skb); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1684 |  | 
|  | 1685 | /* If rx checksum is on, and there are no | 
|  | 1686 | * csum or frame errors. | 
|  | 1687 | */ | 
| Michał Mirosław | 88230fd | 2011-04-18 13:31:21 +0000 | [diff] [blame] | 1688 | if ((ndev->features & NETIF_F_RXCSUM) && | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1689 | !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) { | 
|  | 1690 | /* TCP frame. */ | 
|  | 1691 | if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1692 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1693 | "TCP checksum done!\n"); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1694 | skb->ip_summed = CHECKSUM_UNNECESSARY; | 
|  | 1695 | } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) && | 
|  | 1696 | (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) { | 
|  | 1697 | /* Unfragmented ipv4 UDP frame. */ | 
|  | 1698 | struct iphdr *iph = (struct iphdr *) skb->data; | 
|  | 1699 | if (!(iph->frag_off & | 
| Ron Mercer | 6d29b1e | 2010-07-05 12:19:40 +0000 | [diff] [blame] | 1700 | ntohs(IP_MF|IP_OFFSET))) { | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1701 | skb->ip_summed = CHECKSUM_UNNECESSARY; | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1702 | netif_printk(qdev, rx_status, KERN_DEBUG, | 
|  | 1703 | qdev->ndev, | 
|  | 1704 | "TCP checksum done!\n"); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1705 | } | 
|  | 1706 | } | 
|  | 1707 | } | 
|  | 1708 |  | 
|  | 1709 | skb_record_rx_queue(skb, rx_ring->cq_id); | 
|  | 1710 | if (skb->ip_summed == CHECKSUM_UNNECESSARY) { | 
|  | 1711 | if (qdev->vlgrp && (vlan_id != 0xffff)) | 
|  | 1712 | vlan_gro_receive(&rx_ring->napi, qdev->vlgrp, | 
|  | 1713 | vlan_id, skb); | 
|  | 1714 | else | 
|  | 1715 | napi_gro_receive(&rx_ring->napi, skb); | 
|  | 1716 | } else { | 
|  | 1717 | if (qdev->vlgrp && (vlan_id != 0xffff)) | 
|  | 1718 | vlan_hwaccel_receive_skb(skb, qdev->vlgrp, vlan_id); | 
|  | 1719 | else | 
|  | 1720 | netif_receive_skb(skb); | 
|  | 1721 | } | 
|  | 1722 | } | 
|  | 1723 |  | 
| Stephen Hemminger | 8668ae9 | 2008-11-21 17:29:50 -0800 | [diff] [blame] | 1724 | static void ql_realign_skb(struct sk_buff *skb, int len) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1725 | { | 
|  | 1726 | void *temp_addr = skb->data; | 
|  | 1727 |  | 
|  | 1728 | /* Undo the skb_reserve(skb,32) we did before | 
|  | 1729 | * giving to hardware, and realign data on | 
|  | 1730 | * a 2-byte boundary. | 
|  | 1731 | */ | 
|  | 1732 | skb->data -= QLGE_SB_PAD - NET_IP_ALIGN; | 
|  | 1733 | skb->tail -= QLGE_SB_PAD - NET_IP_ALIGN; | 
|  | 1734 | skb_copy_to_linear_data(skb, temp_addr, | 
|  | 1735 | (unsigned int)len); | 
|  | 1736 | } | 
|  | 1737 |  | 
|  | 1738 | /* | 
|  | 1739 | * This function builds an skb for the given inbound | 
|  | 1740 | * completion.  It will be rewritten for readability in the near | 
|  | 1741 | * future, but for not it works well. | 
|  | 1742 | */ | 
|  | 1743 | static struct sk_buff *ql_build_rx_skb(struct ql_adapter *qdev, | 
|  | 1744 | struct rx_ring *rx_ring, | 
|  | 1745 | struct ib_mac_iocb_rsp *ib_mac_rsp) | 
|  | 1746 | { | 
|  | 1747 | struct bq_desc *lbq_desc; | 
|  | 1748 | struct bq_desc *sbq_desc; | 
|  | 1749 | struct sk_buff *skb = NULL; | 
|  | 1750 | u32 length = le32_to_cpu(ib_mac_rsp->data_len); | 
|  | 1751 | u32 hdr_len = le32_to_cpu(ib_mac_rsp->hdr_len); | 
|  | 1752 |  | 
|  | 1753 | /* | 
|  | 1754 | * Handle the header buffer if present. | 
|  | 1755 | */ | 
|  | 1756 | if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV && | 
|  | 1757 | ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1758 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1759 | "Header of %d bytes in small buffer.\n", hdr_len); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1760 | /* | 
|  | 1761 | * Headers fit nicely into a small buffer. | 
|  | 1762 | */ | 
|  | 1763 | sbq_desc = ql_get_curr_sbuf(rx_ring); | 
|  | 1764 | pci_unmap_single(qdev->pdev, | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1765 | dma_unmap_addr(sbq_desc, mapaddr), | 
|  | 1766 | dma_unmap_len(sbq_desc, maplen), | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1767 | PCI_DMA_FROMDEVICE); | 
|  | 1768 | skb = sbq_desc->p.skb; | 
|  | 1769 | ql_realign_skb(skb, hdr_len); | 
|  | 1770 | skb_put(skb, hdr_len); | 
|  | 1771 | sbq_desc->p.skb = NULL; | 
|  | 1772 | } | 
|  | 1773 |  | 
|  | 1774 | /* | 
|  | 1775 | * Handle the data buffer(s). | 
|  | 1776 | */ | 
|  | 1777 | if (unlikely(!length)) {	/* Is there data too? */ | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1778 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1779 | "No Data buffer in this packet.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1780 | return skb; | 
|  | 1781 | } | 
|  | 1782 |  | 
|  | 1783 | if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) { | 
|  | 1784 | if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1785 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1786 | "Headers in small, data of %d bytes in small, combine them.\n", | 
|  | 1787 | length); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1788 | /* | 
|  | 1789 | * Data is less than small buffer size so it's | 
|  | 1790 | * stuffed in a small buffer. | 
|  | 1791 | * For this case we append the data | 
|  | 1792 | * from the "data" small buffer to the "header" small | 
|  | 1793 | * buffer. | 
|  | 1794 | */ | 
|  | 1795 | sbq_desc = ql_get_curr_sbuf(rx_ring); | 
|  | 1796 | pci_dma_sync_single_for_cpu(qdev->pdev, | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1797 | dma_unmap_addr | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1798 | (sbq_desc, mapaddr), | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1799 | dma_unmap_len | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1800 | (sbq_desc, maplen), | 
|  | 1801 | PCI_DMA_FROMDEVICE); | 
|  | 1802 | memcpy(skb_put(skb, length), | 
|  | 1803 | sbq_desc->p.skb->data, length); | 
|  | 1804 | pci_dma_sync_single_for_device(qdev->pdev, | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1805 | dma_unmap_addr | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1806 | (sbq_desc, | 
|  | 1807 | mapaddr), | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1808 | dma_unmap_len | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1809 | (sbq_desc, | 
|  | 1810 | maplen), | 
|  | 1811 | PCI_DMA_FROMDEVICE); | 
|  | 1812 | } else { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1813 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1814 | "%d bytes in a single small buffer.\n", | 
|  | 1815 | length); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1816 | sbq_desc = ql_get_curr_sbuf(rx_ring); | 
|  | 1817 | skb = sbq_desc->p.skb; | 
|  | 1818 | ql_realign_skb(skb, length); | 
|  | 1819 | skb_put(skb, length); | 
|  | 1820 | pci_unmap_single(qdev->pdev, | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1821 | dma_unmap_addr(sbq_desc, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1822 | mapaddr), | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1823 | dma_unmap_len(sbq_desc, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1824 | maplen), | 
|  | 1825 | PCI_DMA_FROMDEVICE); | 
|  | 1826 | sbq_desc->p.skb = NULL; | 
|  | 1827 | } | 
|  | 1828 | } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) { | 
|  | 1829 | if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1830 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1831 | "Header in small, %d bytes in large. Chain large to small!\n", | 
|  | 1832 | length); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1833 | /* | 
|  | 1834 | * The data is in a single large buffer.  We | 
|  | 1835 | * chain it to the header buffer's skb and let | 
|  | 1836 | * it rip. | 
|  | 1837 | */ | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1838 | lbq_desc = ql_get_curr_lchunk(qdev, rx_ring); | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1839 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1840 | "Chaining page at offset = %d, for %d bytes  to skb.\n", | 
|  | 1841 | lbq_desc->p.pg_chunk.offset, length); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1842 | skb_fill_page_desc(skb, 0, lbq_desc->p.pg_chunk.page, | 
|  | 1843 | lbq_desc->p.pg_chunk.offset, | 
|  | 1844 | length); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1845 | skb->len += length; | 
|  | 1846 | skb->data_len += length; | 
|  | 1847 | skb->truesize += length; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1848 | } else { | 
|  | 1849 | /* | 
|  | 1850 | * The headers and data are in a single large buffer. We | 
|  | 1851 | * copy it to a new skb and let it go. This can happen with | 
|  | 1852 | * jumbo mtu on a non-TCP/UDP frame. | 
|  | 1853 | */ | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1854 | lbq_desc = ql_get_curr_lchunk(qdev, rx_ring); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1855 | skb = netdev_alloc_skb(qdev->ndev, length); | 
|  | 1856 | if (skb == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1857 | netif_printk(qdev, probe, KERN_DEBUG, qdev->ndev, | 
|  | 1858 | "No skb available, drop the packet.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1859 | return NULL; | 
|  | 1860 | } | 
| Ron Mercer | 4055c7d | 2009-01-04 17:07:09 -0800 | [diff] [blame] | 1861 | pci_unmap_page(qdev->pdev, | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1862 | dma_unmap_addr(lbq_desc, | 
| Ron Mercer | 4055c7d | 2009-01-04 17:07:09 -0800 | [diff] [blame] | 1863 | mapaddr), | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1864 | dma_unmap_len(lbq_desc, maplen), | 
| Ron Mercer | 4055c7d | 2009-01-04 17:07:09 -0800 | [diff] [blame] | 1865 | PCI_DMA_FROMDEVICE); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1866 | skb_reserve(skb, NET_IP_ALIGN); | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1867 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1868 | "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n", | 
|  | 1869 | length); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1870 | skb_fill_page_desc(skb, 0, | 
|  | 1871 | lbq_desc->p.pg_chunk.page, | 
|  | 1872 | lbq_desc->p.pg_chunk.offset, | 
|  | 1873 | length); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1874 | skb->len += length; | 
|  | 1875 | skb->data_len += length; | 
|  | 1876 | skb->truesize += length; | 
|  | 1877 | length -= length; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1878 | __pskb_pull_tail(skb, | 
|  | 1879 | (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ? | 
|  | 1880 | VLAN_ETH_HLEN : ETH_HLEN); | 
|  | 1881 | } | 
|  | 1882 | } else { | 
|  | 1883 | /* | 
|  | 1884 | * The data is in a chain of large buffers | 
|  | 1885 | * pointed to by a small buffer.  We loop | 
|  | 1886 | * thru and chain them to the our small header | 
|  | 1887 | * buffer's skb. | 
|  | 1888 | * frags:  There are 18 max frags and our small | 
|  | 1889 | *         buffer will hold 32 of them. The thing is, | 
|  | 1890 | *         we'll use 3 max for our 9000 byte jumbo | 
|  | 1891 | *         frames.  If the MTU goes up we could | 
|  | 1892 | *          eventually be in trouble. | 
|  | 1893 | */ | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1894 | int size, i = 0; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1895 | sbq_desc = ql_get_curr_sbuf(rx_ring); | 
|  | 1896 | pci_unmap_single(qdev->pdev, | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 1897 | dma_unmap_addr(sbq_desc, mapaddr), | 
|  | 1898 | dma_unmap_len(sbq_desc, maplen), | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1899 | PCI_DMA_FROMDEVICE); | 
|  | 1900 | if (!(ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS)) { | 
|  | 1901 | /* | 
|  | 1902 | * This is an non TCP/UDP IP frame, so | 
|  | 1903 | * the headers aren't split into a small | 
|  | 1904 | * buffer.  We have to use the small buffer | 
|  | 1905 | * that contains our sg list as our skb to | 
|  | 1906 | * send upstairs. Copy the sg list here to | 
|  | 1907 | * a local buffer and use it to find the | 
|  | 1908 | * pages to chain. | 
|  | 1909 | */ | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1910 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1911 | "%d bytes of headers & data in chain of large.\n", | 
|  | 1912 | length); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1913 | skb = sbq_desc->p.skb; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1914 | sbq_desc->p.skb = NULL; | 
|  | 1915 | skb_reserve(skb, NET_IP_ALIGN); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1916 | } | 
|  | 1917 | while (length > 0) { | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1918 | lbq_desc = ql_get_curr_lchunk(qdev, rx_ring); | 
|  | 1919 | size = (length < rx_ring->lbq_buf_size) ? length : | 
|  | 1920 | rx_ring->lbq_buf_size; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1921 |  | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1922 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1923 | "Adding page %d to skb for %d bytes.\n", | 
|  | 1924 | i, size); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 1925 | skb_fill_page_desc(skb, i, | 
|  | 1926 | lbq_desc->p.pg_chunk.page, | 
|  | 1927 | lbq_desc->p.pg_chunk.offset, | 
|  | 1928 | size); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1929 | skb->len += size; | 
|  | 1930 | skb->data_len += size; | 
|  | 1931 | skb->truesize += size; | 
|  | 1932 | length -= size; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1933 | i++; | 
|  | 1934 | } | 
|  | 1935 | __pskb_pull_tail(skb, (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ? | 
|  | 1936 | VLAN_ETH_HLEN : ETH_HLEN); | 
|  | 1937 | } | 
|  | 1938 | return skb; | 
|  | 1939 | } | 
|  | 1940 |  | 
|  | 1941 | /* Process an inbound completion from an rx ring. */ | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1942 | static void ql_process_mac_split_rx_intr(struct ql_adapter *qdev, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1943 | struct rx_ring *rx_ring, | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 1944 | struct ib_mac_iocb_rsp *ib_mac_rsp, | 
|  | 1945 | u16 vlan_id) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1946 | { | 
|  | 1947 | struct net_device *ndev = qdev->ndev; | 
|  | 1948 | struct sk_buff *skb = NULL; | 
|  | 1949 |  | 
|  | 1950 | QL_DUMP_IB_MAC_RSP(ib_mac_rsp); | 
|  | 1951 |  | 
|  | 1952 | skb = ql_build_rx_skb(qdev, rx_ring, ib_mac_rsp); | 
|  | 1953 | if (unlikely(!skb)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1954 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1955 | "No skb available, drop packet.\n"); | 
| Ron Mercer | 885ee39 | 2009-11-03 13:49:31 +0000 | [diff] [blame] | 1956 | rx_ring->rx_dropped++; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1957 | return; | 
|  | 1958 | } | 
|  | 1959 |  | 
| Ron Mercer | a32959c | 2009-06-09 05:39:27 +0000 | [diff] [blame] | 1960 | /* Frame error, so drop the packet. */ | 
|  | 1961 | if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) { | 
| Ron Mercer | 3b11d36 | 2010-07-05 12:19:39 +0000 | [diff] [blame] | 1962 | netif_info(qdev, drv, qdev->ndev, | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1963 | "Receive error, flags2 = 0x%x\n", ib_mac_rsp->flags2); | 
| Ron Mercer | a32959c | 2009-06-09 05:39:27 +0000 | [diff] [blame] | 1964 | dev_kfree_skb_any(skb); | 
| Ron Mercer | 885ee39 | 2009-11-03 13:49:31 +0000 | [diff] [blame] | 1965 | rx_ring->rx_errors++; | 
| Ron Mercer | a32959c | 2009-06-09 05:39:27 +0000 | [diff] [blame] | 1966 | return; | 
|  | 1967 | } | 
| Ron Mercer | ec33a49 | 2009-06-09 05:39:28 +0000 | [diff] [blame] | 1968 |  | 
|  | 1969 | /* The max framesize filter on this chip is set higher than | 
|  | 1970 | * MTU since FCoE uses 2k frames. | 
|  | 1971 | */ | 
|  | 1972 | if (skb->len > ndev->mtu + ETH_HLEN) { | 
|  | 1973 | dev_kfree_skb_any(skb); | 
| Ron Mercer | 885ee39 | 2009-11-03 13:49:31 +0000 | [diff] [blame] | 1974 | rx_ring->rx_dropped++; | 
| Ron Mercer | ec33a49 | 2009-06-09 05:39:28 +0000 | [diff] [blame] | 1975 | return; | 
|  | 1976 | } | 
|  | 1977 |  | 
| Ron Mercer | 9dfbbaa | 2009-10-30 12:13:33 +0000 | [diff] [blame] | 1978 | /* loopback self test for ethtool */ | 
|  | 1979 | if (test_bit(QL_SELFTEST, &qdev->flags)) { | 
|  | 1980 | ql_check_lb_frame(qdev, skb); | 
|  | 1981 | dev_kfree_skb_any(skb); | 
|  | 1982 | return; | 
|  | 1983 | } | 
|  | 1984 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1985 | prefetch(skb->data); | 
|  | 1986 | skb->dev = ndev; | 
|  | 1987 | if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1988 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, "%s Multicast.\n", | 
|  | 1989 | (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) == | 
|  | 1990 | IB_MAC_IOCB_RSP_M_HASH ? "Hash" : | 
|  | 1991 | (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) == | 
|  | 1992 | IB_MAC_IOCB_RSP_M_REG ? "Registered" : | 
|  | 1993 | (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) == | 
|  | 1994 | IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : ""); | 
| Ron Mercer | 885ee39 | 2009-11-03 13:49:31 +0000 | [diff] [blame] | 1995 | rx_ring->rx_multicast++; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 1996 | } | 
|  | 1997 | if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 1998 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 1999 | "Promiscuous Packet.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2000 | } | 
| Ron Mercer | d555f59 | 2009-03-09 10:59:19 +0000 | [diff] [blame] | 2001 |  | 
| Ron Mercer | d555f59 | 2009-03-09 10:59:19 +0000 | [diff] [blame] | 2002 | skb->protocol = eth_type_trans(skb, ndev); | 
| Eric Dumazet | bc8acf2 | 2010-09-02 13:07:41 -0700 | [diff] [blame] | 2003 | skb_checksum_none_assert(skb); | 
| Ron Mercer | d555f59 | 2009-03-09 10:59:19 +0000 | [diff] [blame] | 2004 |  | 
|  | 2005 | /* If rx checksum is on, and there are no | 
|  | 2006 | * csum or frame errors. | 
|  | 2007 | */ | 
| Michał Mirosław | 88230fd | 2011-04-18 13:31:21 +0000 | [diff] [blame] | 2008 | if ((ndev->features & NETIF_F_RXCSUM) && | 
| Ron Mercer | d555f59 | 2009-03-09 10:59:19 +0000 | [diff] [blame] | 2009 | !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) { | 
|  | 2010 | /* TCP frame. */ | 
|  | 2011 | if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2012 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 2013 | "TCP checksum done!\n"); | 
| Ron Mercer | d555f59 | 2009-03-09 10:59:19 +0000 | [diff] [blame] | 2014 | skb->ip_summed = CHECKSUM_UNNECESSARY; | 
|  | 2015 | } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) && | 
|  | 2016 | (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) { | 
|  | 2017 | /* Unfragmented ipv4 UDP frame. */ | 
|  | 2018 | struct iphdr *iph = (struct iphdr *) skb->data; | 
|  | 2019 | if (!(iph->frag_off & | 
| Ron Mercer | 6d29b1e | 2010-07-05 12:19:40 +0000 | [diff] [blame] | 2020 | ntohs(IP_MF|IP_OFFSET))) { | 
| Ron Mercer | d555f59 | 2009-03-09 10:59:19 +0000 | [diff] [blame] | 2021 | skb->ip_summed = CHECKSUM_UNNECESSARY; | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2022 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 2023 | "TCP checksum done!\n"); | 
| Ron Mercer | d555f59 | 2009-03-09 10:59:19 +0000 | [diff] [blame] | 2024 | } | 
|  | 2025 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2026 | } | 
| Ron Mercer | d555f59 | 2009-03-09 10:59:19 +0000 | [diff] [blame] | 2027 |  | 
| Ron Mercer | 885ee39 | 2009-11-03 13:49:31 +0000 | [diff] [blame] | 2028 | rx_ring->rx_packets++; | 
|  | 2029 | rx_ring->rx_bytes += skb->len; | 
| Ron Mercer | b2014ff | 2009-08-27 11:02:09 +0000 | [diff] [blame] | 2030 | skb_record_rx_queue(skb, rx_ring->cq_id); | 
| Ron Mercer | 22bdd4f | 2009-03-09 10:59:20 +0000 | [diff] [blame] | 2031 | if (skb->ip_summed == CHECKSUM_UNNECESSARY) { | 
|  | 2032 | if (qdev->vlgrp && | 
|  | 2033 | (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) && | 
|  | 2034 | (vlan_id != 0)) | 
|  | 2035 | vlan_gro_receive(&rx_ring->napi, qdev->vlgrp, | 
|  | 2036 | vlan_id, skb); | 
|  | 2037 | else | 
|  | 2038 | napi_gro_receive(&rx_ring->napi, skb); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2039 | } else { | 
| Ron Mercer | 22bdd4f | 2009-03-09 10:59:20 +0000 | [diff] [blame] | 2040 | if (qdev->vlgrp && | 
|  | 2041 | (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) && | 
|  | 2042 | (vlan_id != 0)) | 
|  | 2043 | vlan_hwaccel_receive_skb(skb, qdev->vlgrp, vlan_id); | 
|  | 2044 | else | 
|  | 2045 | netif_receive_skb(skb); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2046 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2047 | } | 
|  | 2048 |  | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 2049 | /* Process an inbound completion from an rx ring. */ | 
|  | 2050 | static unsigned long ql_process_mac_rx_intr(struct ql_adapter *qdev, | 
|  | 2051 | struct rx_ring *rx_ring, | 
|  | 2052 | struct ib_mac_iocb_rsp *ib_mac_rsp) | 
|  | 2053 | { | 
|  | 2054 | u32 length = le32_to_cpu(ib_mac_rsp->data_len); | 
|  | 2055 | u16 vlan_id = (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ? | 
|  | 2056 | ((le16_to_cpu(ib_mac_rsp->vlan_id) & | 
|  | 2057 | IB_MAC_IOCB_RSP_VLAN_MASK)) : 0xffff; | 
|  | 2058 |  | 
|  | 2059 | QL_DUMP_IB_MAC_RSP(ib_mac_rsp); | 
|  | 2060 |  | 
|  | 2061 | if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV) { | 
|  | 2062 | /* The data and headers are split into | 
|  | 2063 | * separate buffers. | 
|  | 2064 | */ | 
|  | 2065 | ql_process_mac_split_rx_intr(qdev, rx_ring, ib_mac_rsp, | 
|  | 2066 | vlan_id); | 
|  | 2067 | } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) { | 
|  | 2068 | /* The data fit in a single small buffer. | 
|  | 2069 | * Allocate a new skb, copy the data and | 
|  | 2070 | * return the buffer to the free pool. | 
|  | 2071 | */ | 
|  | 2072 | ql_process_mac_rx_skb(qdev, rx_ring, ib_mac_rsp, | 
|  | 2073 | length, vlan_id); | 
| Ron Mercer | 6352671 | 2010-01-02 10:37:44 +0000 | [diff] [blame] | 2074 | } else if ((ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) && | 
|  | 2075 | !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK) && | 
|  | 2076 | (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T)) { | 
|  | 2077 | /* TCP packet in a page chunk that's been checksummed. | 
|  | 2078 | * Tack it on to our GRO skb and let it go. | 
|  | 2079 | */ | 
|  | 2080 | ql_process_mac_rx_gro_page(qdev, rx_ring, ib_mac_rsp, | 
|  | 2081 | length, vlan_id); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 2082 | } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) { | 
|  | 2083 | /* Non-TCP packet in a page chunk. Allocate an | 
|  | 2084 | * skb, tack it on frags, and send it up. | 
|  | 2085 | */ | 
|  | 2086 | ql_process_mac_rx_page(qdev, rx_ring, ib_mac_rsp, | 
|  | 2087 | length, vlan_id); | 
|  | 2088 | } else { | 
| Ron Mercer | c0c5695 | 2010-02-17 06:41:21 +0000 | [diff] [blame] | 2089 | /* Non-TCP/UDP large frames that span multiple buffers | 
|  | 2090 | * can be processed corrrectly by the split frame logic. | 
|  | 2091 | */ | 
|  | 2092 | ql_process_mac_split_rx_intr(qdev, rx_ring, ib_mac_rsp, | 
|  | 2093 | vlan_id); | 
| Ron Mercer | 4f848c0 | 2010-01-02 10:37:43 +0000 | [diff] [blame] | 2094 | } | 
|  | 2095 |  | 
|  | 2096 | return (unsigned long)length; | 
|  | 2097 | } | 
|  | 2098 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2099 | /* Process an outbound completion from an rx ring. */ | 
|  | 2100 | static void ql_process_mac_tx_intr(struct ql_adapter *qdev, | 
|  | 2101 | struct ob_mac_iocb_rsp *mac_rsp) | 
|  | 2102 | { | 
|  | 2103 | struct tx_ring *tx_ring; | 
|  | 2104 | struct tx_ring_desc *tx_ring_desc; | 
|  | 2105 |  | 
|  | 2106 | QL_DUMP_OB_MAC_RSP(mac_rsp); | 
|  | 2107 | tx_ring = &qdev->tx_ring[mac_rsp->txq_idx]; | 
|  | 2108 | tx_ring_desc = &tx_ring->q[mac_rsp->tid]; | 
|  | 2109 | ql_unmap_send(qdev, tx_ring_desc, tx_ring_desc->map_cnt); | 
| Ron Mercer | 885ee39 | 2009-11-03 13:49:31 +0000 | [diff] [blame] | 2110 | tx_ring->tx_bytes += (tx_ring_desc->skb)->len; | 
|  | 2111 | tx_ring->tx_packets++; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2112 | dev_kfree_skb(tx_ring_desc->skb); | 
|  | 2113 | tx_ring_desc->skb = NULL; | 
|  | 2114 |  | 
|  | 2115 | if (unlikely(mac_rsp->flags1 & (OB_MAC_IOCB_RSP_E | | 
|  | 2116 | OB_MAC_IOCB_RSP_S | | 
|  | 2117 | OB_MAC_IOCB_RSP_L | | 
|  | 2118 | OB_MAC_IOCB_RSP_P | OB_MAC_IOCB_RSP_B))) { | 
|  | 2119 | if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_E) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2120 | netif_warn(qdev, tx_done, qdev->ndev, | 
|  | 2121 | "Total descriptor length did not match transfer length.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2122 | } | 
|  | 2123 | if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_S) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2124 | netif_warn(qdev, tx_done, qdev->ndev, | 
|  | 2125 | "Frame too short to be valid, not sent.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2126 | } | 
|  | 2127 | if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_L) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2128 | netif_warn(qdev, tx_done, qdev->ndev, | 
|  | 2129 | "Frame too long, but sent anyway.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2130 | } | 
|  | 2131 | if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_B) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2132 | netif_warn(qdev, tx_done, qdev->ndev, | 
|  | 2133 | "PCI backplane error. Frame not sent.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2134 | } | 
|  | 2135 | } | 
|  | 2136 | atomic_inc(&tx_ring->tx_count); | 
|  | 2137 | } | 
|  | 2138 |  | 
|  | 2139 | /* Fire up a handler to reset the MPI processor. */ | 
|  | 2140 | void ql_queue_fw_error(struct ql_adapter *qdev) | 
|  | 2141 | { | 
| Ron Mercer | 6a47330 | 2009-07-02 06:06:12 +0000 | [diff] [blame] | 2142 | ql_link_off(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2143 | queue_delayed_work(qdev->workqueue, &qdev->mpi_reset_work, 0); | 
|  | 2144 | } | 
|  | 2145 |  | 
|  | 2146 | void ql_queue_asic_error(struct ql_adapter *qdev) | 
|  | 2147 | { | 
| Ron Mercer | 6a47330 | 2009-07-02 06:06:12 +0000 | [diff] [blame] | 2148 | ql_link_off(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2149 | ql_disable_interrupts(qdev); | 
| Ron Mercer | 6497b60 | 2009-02-12 16:37:13 -0800 | [diff] [blame] | 2150 | /* Clear adapter up bit to signal the recovery | 
|  | 2151 | * process that it shouldn't kill the reset worker | 
|  | 2152 | * thread | 
|  | 2153 | */ | 
|  | 2154 | clear_bit(QL_ADAPTER_UP, &qdev->flags); | 
| Jitendra Kalsaria | da92b39 | 2011-06-30 10:02:05 +0000 | [diff] [blame] | 2155 | /* Set asic recovery bit to indicate reset process that we are | 
|  | 2156 | * in fatal error recovery process rather than normal close | 
|  | 2157 | */ | 
|  | 2158 | set_bit(QL_ASIC_RECOVERY, &qdev->flags); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2159 | queue_delayed_work(qdev->workqueue, &qdev->asic_reset_work, 0); | 
|  | 2160 | } | 
|  | 2161 |  | 
|  | 2162 | static void ql_process_chip_ae_intr(struct ql_adapter *qdev, | 
|  | 2163 | struct ib_ae_iocb_rsp *ib_ae_rsp) | 
|  | 2164 | { | 
|  | 2165 | switch (ib_ae_rsp->event) { | 
|  | 2166 | case MGMT_ERR_EVENT: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2167 | netif_err(qdev, rx_err, qdev->ndev, | 
|  | 2168 | "Management Processor Fatal Error.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2169 | ql_queue_fw_error(qdev); | 
|  | 2170 | return; | 
|  | 2171 |  | 
|  | 2172 | case CAM_LOOKUP_ERR_EVENT: | 
| Jitendra Kalsaria | 5069ee5 | 2011-06-30 10:02:06 +0000 | [diff] [blame] | 2173 | netdev_err(qdev->ndev, "Multiple CAM hits lookup occurred.\n"); | 
|  | 2174 | netdev_err(qdev->ndev, "This event shouldn't occur.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2175 | ql_queue_asic_error(qdev); | 
|  | 2176 | return; | 
|  | 2177 |  | 
|  | 2178 | case SOFT_ECC_ERROR_EVENT: | 
| Jitendra Kalsaria | 5069ee5 | 2011-06-30 10:02:06 +0000 | [diff] [blame] | 2179 | netdev_err(qdev->ndev, "Soft ECC error detected.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2180 | ql_queue_asic_error(qdev); | 
|  | 2181 | break; | 
|  | 2182 |  | 
|  | 2183 | case PCI_ERR_ANON_BUF_RD: | 
| Jitendra Kalsaria | 5069ee5 | 2011-06-30 10:02:06 +0000 | [diff] [blame] | 2184 | netdev_err(qdev->ndev, "PCI error occurred when reading " | 
|  | 2185 | "anonymous buffers from rx_ring %d.\n", | 
|  | 2186 | ib_ae_rsp->q_id); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2187 | ql_queue_asic_error(qdev); | 
|  | 2188 | break; | 
|  | 2189 |  | 
|  | 2190 | default: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2191 | netif_err(qdev, drv, qdev->ndev, "Unexpected event %d.\n", | 
|  | 2192 | ib_ae_rsp->event); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2193 | ql_queue_asic_error(qdev); | 
|  | 2194 | break; | 
|  | 2195 | } | 
|  | 2196 | } | 
|  | 2197 |  | 
|  | 2198 | static int ql_clean_outbound_rx_ring(struct rx_ring *rx_ring) | 
|  | 2199 | { | 
|  | 2200 | struct ql_adapter *qdev = rx_ring->qdev; | 
| Ron Mercer | ba7cd3b | 2009-01-09 11:31:49 +0000 | [diff] [blame] | 2201 | u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2202 | struct ob_mac_iocb_rsp *net_rsp = NULL; | 
|  | 2203 | int count = 0; | 
|  | 2204 |  | 
| Ron Mercer | 1e21330 | 2009-03-09 10:59:21 +0000 | [diff] [blame] | 2205 | struct tx_ring *tx_ring; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2206 | /* While there are entries in the completion queue. */ | 
|  | 2207 | while (prod != rx_ring->cnsmr_idx) { | 
|  | 2208 |  | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2209 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 2210 | "cq_id = %d, prod = %d, cnsmr = %d.\n.", | 
|  | 2211 | rx_ring->cq_id, prod, rx_ring->cnsmr_idx); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2212 |  | 
|  | 2213 | net_rsp = (struct ob_mac_iocb_rsp *)rx_ring->curr_entry; | 
|  | 2214 | rmb(); | 
|  | 2215 | switch (net_rsp->opcode) { | 
|  | 2216 |  | 
|  | 2217 | case OPCODE_OB_MAC_TSO_IOCB: | 
|  | 2218 | case OPCODE_OB_MAC_IOCB: | 
|  | 2219 | ql_process_mac_tx_intr(qdev, net_rsp); | 
|  | 2220 | break; | 
|  | 2221 | default: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2222 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 2223 | "Hit default case, not handled! dropping the packet, opcode = %x.\n", | 
|  | 2224 | net_rsp->opcode); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2225 | } | 
|  | 2226 | count++; | 
|  | 2227 | ql_update_cq(rx_ring); | 
| Ron Mercer | ba7cd3b | 2009-01-09 11:31:49 +0000 | [diff] [blame] | 2228 | prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2229 | } | 
| Dan Carpenter | 4da7950 | 2010-08-19 08:52:44 +0000 | [diff] [blame] | 2230 | if (!net_rsp) | 
|  | 2231 | return 0; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2232 | ql_write_cq_idx(rx_ring); | 
| Ron Mercer | 1e21330 | 2009-03-09 10:59:21 +0000 | [diff] [blame] | 2233 | tx_ring = &qdev->tx_ring[net_rsp->txq_idx]; | 
| Dan Carpenter | 4da7950 | 2010-08-19 08:52:44 +0000 | [diff] [blame] | 2234 | if (__netif_subqueue_stopped(qdev->ndev, tx_ring->wq_id)) { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2235 | if (atomic_read(&tx_ring->queue_stopped) && | 
|  | 2236 | (atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4))) | 
|  | 2237 | /* | 
|  | 2238 | * The queue got stopped because the tx_ring was full. | 
|  | 2239 | * Wake it up, because it's now at least 25% empty. | 
|  | 2240 | */ | 
| Ron Mercer | 1e21330 | 2009-03-09 10:59:21 +0000 | [diff] [blame] | 2241 | netif_wake_subqueue(qdev->ndev, tx_ring->wq_id); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2242 | } | 
|  | 2243 |  | 
|  | 2244 | return count; | 
|  | 2245 | } | 
|  | 2246 |  | 
|  | 2247 | static int ql_clean_inbound_rx_ring(struct rx_ring *rx_ring, int budget) | 
|  | 2248 | { | 
|  | 2249 | struct ql_adapter *qdev = rx_ring->qdev; | 
| Ron Mercer | ba7cd3b | 2009-01-09 11:31:49 +0000 | [diff] [blame] | 2250 | u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2251 | struct ql_net_rsp_iocb *net_rsp; | 
|  | 2252 | int count = 0; | 
|  | 2253 |  | 
|  | 2254 | /* While there are entries in the completion queue. */ | 
|  | 2255 | while (prod != rx_ring->cnsmr_idx) { | 
|  | 2256 |  | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2257 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 2258 | "cq_id = %d, prod = %d, cnsmr = %d.\n.", | 
|  | 2259 | rx_ring->cq_id, prod, rx_ring->cnsmr_idx); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2260 |  | 
|  | 2261 | net_rsp = rx_ring->curr_entry; | 
|  | 2262 | rmb(); | 
|  | 2263 | switch (net_rsp->opcode) { | 
|  | 2264 | case OPCODE_IB_MAC_IOCB: | 
|  | 2265 | ql_process_mac_rx_intr(qdev, rx_ring, | 
|  | 2266 | (struct ib_mac_iocb_rsp *) | 
|  | 2267 | net_rsp); | 
|  | 2268 | break; | 
|  | 2269 |  | 
|  | 2270 | case OPCODE_IB_AE_IOCB: | 
|  | 2271 | ql_process_chip_ae_intr(qdev, (struct ib_ae_iocb_rsp *) | 
|  | 2272 | net_rsp); | 
|  | 2273 | break; | 
|  | 2274 | default: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2275 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 2276 | "Hit default case, not handled! dropping the packet, opcode = %x.\n", | 
|  | 2277 | net_rsp->opcode); | 
|  | 2278 | break; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2279 | } | 
|  | 2280 | count++; | 
|  | 2281 | ql_update_cq(rx_ring); | 
| Ron Mercer | ba7cd3b | 2009-01-09 11:31:49 +0000 | [diff] [blame] | 2282 | prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2283 | if (count == budget) | 
|  | 2284 | break; | 
|  | 2285 | } | 
|  | 2286 | ql_update_buffer_queues(qdev, rx_ring); | 
|  | 2287 | ql_write_cq_idx(rx_ring); | 
|  | 2288 | return count; | 
|  | 2289 | } | 
|  | 2290 |  | 
|  | 2291 | static int ql_napi_poll_msix(struct napi_struct *napi, int budget) | 
|  | 2292 | { | 
|  | 2293 | struct rx_ring *rx_ring = container_of(napi, struct rx_ring, napi); | 
|  | 2294 | struct ql_adapter *qdev = rx_ring->qdev; | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 2295 | struct rx_ring *trx_ring; | 
|  | 2296 | int i, work_done = 0; | 
|  | 2297 | struct intr_context *ctx = &qdev->intr_context[rx_ring->cq_id]; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2298 |  | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2299 | netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, | 
|  | 2300 | "Enter, NAPI POLL cq_id = %d.\n", rx_ring->cq_id); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2301 |  | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 2302 | /* Service the TX rings first.  They start | 
|  | 2303 | * right after the RSS rings. */ | 
|  | 2304 | for (i = qdev->rss_ring_count; i < qdev->rx_ring_count; i++) { | 
|  | 2305 | trx_ring = &qdev->rx_ring[i]; | 
|  | 2306 | /* If this TX completion ring belongs to this vector and | 
|  | 2307 | * it's not empty then service it. | 
|  | 2308 | */ | 
|  | 2309 | if ((ctx->irq_mask & (1 << trx_ring->cq_id)) && | 
|  | 2310 | (ql_read_sh_reg(trx_ring->prod_idx_sh_reg) != | 
|  | 2311 | trx_ring->cnsmr_idx)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2312 | netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev, | 
|  | 2313 | "%s: Servicing TX completion ring %d.\n", | 
|  | 2314 | __func__, trx_ring->cq_id); | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 2315 | ql_clean_outbound_rx_ring(trx_ring); | 
|  | 2316 | } | 
|  | 2317 | } | 
|  | 2318 |  | 
|  | 2319 | /* | 
|  | 2320 | * Now service the RSS ring if it's active. | 
|  | 2321 | */ | 
|  | 2322 | if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) != | 
|  | 2323 | rx_ring->cnsmr_idx) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2324 | netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev, | 
|  | 2325 | "%s: Servicing RX completion ring %d.\n", | 
|  | 2326 | __func__, rx_ring->cq_id); | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 2327 | work_done = ql_clean_inbound_rx_ring(rx_ring, budget); | 
|  | 2328 | } | 
|  | 2329 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2330 | if (work_done < budget) { | 
| Ron Mercer | 22bdd4f | 2009-03-09 10:59:20 +0000 | [diff] [blame] | 2331 | napi_complete(napi); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2332 | ql_enable_completion_interrupt(qdev, rx_ring->irq); | 
|  | 2333 | } | 
|  | 2334 | return work_done; | 
|  | 2335 | } | 
|  | 2336 |  | 
| Ron Mercer | 01e6b95 | 2009-10-30 12:13:34 +0000 | [diff] [blame] | 2337 | static void qlge_vlan_rx_register(struct net_device *ndev, struct vlan_group *grp) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2338 | { | 
|  | 2339 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 2340 |  | 
|  | 2341 | qdev->vlgrp = grp; | 
|  | 2342 | if (grp) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2343 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 2344 | "Turning on VLAN in NIC_RCV_CFG.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2345 | ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK | | 
|  | 2346 | NIC_RCV_CFG_VLAN_MATCH_AND_NON); | 
|  | 2347 | } else { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2348 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 2349 | "Turning off VLAN in NIC_RCV_CFG.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2350 | ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK); | 
|  | 2351 | } | 
|  | 2352 | } | 
|  | 2353 |  | 
| Ron Mercer | 01e6b95 | 2009-10-30 12:13:34 +0000 | [diff] [blame] | 2354 | static void qlge_vlan_rx_add_vid(struct net_device *ndev, u16 vid) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2355 | { | 
|  | 2356 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 2357 | u32 enable_bit = MAC_ADDR_E; | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 2358 | int status; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2359 |  | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 2360 | status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK); | 
|  | 2361 | if (status) | 
|  | 2362 | return; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2363 | if (ql_set_mac_addr_reg | 
|  | 2364 | (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2365 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 2366 | "Failed to init vlan address.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2367 | } | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 2368 | ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2369 | } | 
|  | 2370 |  | 
| Ron Mercer | 01e6b95 | 2009-10-30 12:13:34 +0000 | [diff] [blame] | 2371 | static void qlge_vlan_rx_kill_vid(struct net_device *ndev, u16 vid) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2372 | { | 
|  | 2373 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 2374 | u32 enable_bit = 0; | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 2375 | int status; | 
|  | 2376 |  | 
|  | 2377 | status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK); | 
|  | 2378 | if (status) | 
|  | 2379 | return; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2380 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2381 | if (ql_set_mac_addr_reg | 
|  | 2382 | (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2383 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 2384 | "Failed to clear vlan address.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2385 | } | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 2386 | ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2387 |  | 
|  | 2388 | } | 
|  | 2389 |  | 
| Ron Mercer | c1b6009 | 2010-10-27 04:58:12 +0000 | [diff] [blame] | 2390 | static void qlge_restore_vlan(struct ql_adapter *qdev) | 
|  | 2391 | { | 
|  | 2392 | qlge_vlan_rx_register(qdev->ndev, qdev->vlgrp); | 
|  | 2393 |  | 
|  | 2394 | if (qdev->vlgrp) { | 
|  | 2395 | u16 vid; | 
|  | 2396 | for (vid = 0; vid < VLAN_N_VID; vid++) { | 
|  | 2397 | if (!vlan_group_get_device(qdev->vlgrp, vid)) | 
|  | 2398 | continue; | 
|  | 2399 | qlge_vlan_rx_add_vid(qdev->ndev, vid); | 
|  | 2400 | } | 
|  | 2401 | } | 
|  | 2402 | } | 
|  | 2403 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2404 | /* MSI-X Multiple Vector Interrupt Handler for inbound completions. */ | 
|  | 2405 | static irqreturn_t qlge_msix_rx_isr(int irq, void *dev_id) | 
|  | 2406 | { | 
|  | 2407 | struct rx_ring *rx_ring = dev_id; | 
| Ben Hutchings | 288379f | 2009-01-19 16:43:59 -0800 | [diff] [blame] | 2408 | napi_schedule(&rx_ring->napi); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2409 | return IRQ_HANDLED; | 
|  | 2410 | } | 
|  | 2411 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2412 | /* This handles a fatal error, MPI activity, and the default | 
|  | 2413 | * rx_ring in an MSI-X multiple vector environment. | 
|  | 2414 | * In MSI/Legacy environment it also process the rest of | 
|  | 2415 | * the rx_rings. | 
|  | 2416 | */ | 
|  | 2417 | static irqreturn_t qlge_isr(int irq, void *dev_id) | 
|  | 2418 | { | 
|  | 2419 | struct rx_ring *rx_ring = dev_id; | 
|  | 2420 | struct ql_adapter *qdev = rx_ring->qdev; | 
|  | 2421 | struct intr_context *intr_context = &qdev->intr_context[0]; | 
|  | 2422 | u32 var; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2423 | int work_done = 0; | 
|  | 2424 |  | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 2425 | spin_lock(&qdev->hw_lock); | 
|  | 2426 | if (atomic_read(&qdev->intr_context[0].irq_cnt)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2427 | netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev, | 
|  | 2428 | "Shared Interrupt, Not ours!\n"); | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 2429 | spin_unlock(&qdev->hw_lock); | 
|  | 2430 | return IRQ_NONE; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2431 | } | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 2432 | spin_unlock(&qdev->hw_lock); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2433 |  | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 2434 | var = ql_disable_completion_interrupt(qdev, intr_context->intr); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2435 |  | 
|  | 2436 | /* | 
|  | 2437 | * Check for fatal error. | 
|  | 2438 | */ | 
|  | 2439 | if (var & STS_FE) { | 
|  | 2440 | ql_queue_asic_error(qdev); | 
| Jitendra Kalsaria | 5069ee5 | 2011-06-30 10:02:06 +0000 | [diff] [blame] | 2441 | netdev_err(qdev->ndev, "Got fatal error, STS = %x.\n", var); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2442 | var = ql_read32(qdev, ERR_STS); | 
| Jitendra Kalsaria | 5069ee5 | 2011-06-30 10:02:06 +0000 | [diff] [blame] | 2443 | netdev_err(qdev->ndev, "Resetting chip. " | 
|  | 2444 | "Error Status Register = 0x%x\n", var); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2445 | return IRQ_HANDLED; | 
|  | 2446 | } | 
|  | 2447 |  | 
|  | 2448 | /* | 
|  | 2449 | * Check MPI processor activity. | 
|  | 2450 | */ | 
| Ron Mercer | 5ee22a5 | 2009-10-05 11:46:48 +0000 | [diff] [blame] | 2451 | if ((var & STS_PI) && | 
|  | 2452 | (ql_read32(qdev, INTR_MASK) & INTR_MASK_PI)) { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2453 | /* | 
|  | 2454 | * We've got an async event or mailbox completion. | 
|  | 2455 | * Handle it and clear the source of the interrupt. | 
|  | 2456 | */ | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2457 | netif_err(qdev, intr, qdev->ndev, | 
|  | 2458 | "Got MPI processor interrupt.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2459 | ql_disable_completion_interrupt(qdev, intr_context->intr); | 
| Ron Mercer | 5ee22a5 | 2009-10-05 11:46:48 +0000 | [diff] [blame] | 2460 | ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16)); | 
|  | 2461 | queue_delayed_work_on(smp_processor_id(), | 
|  | 2462 | qdev->workqueue, &qdev->mpi_work, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2463 | work_done++; | 
|  | 2464 | } | 
|  | 2465 |  | 
|  | 2466 | /* | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 2467 | * Get the bit-mask that shows the active queues for this | 
|  | 2468 | * pass.  Compare it to the queues that this irq services | 
|  | 2469 | * and call napi if there's a match. | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2470 | */ | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 2471 | var = ql_read32(qdev, ISR1); | 
|  | 2472 | if (var & intr_context->irq_mask) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2473 | netif_info(qdev, intr, qdev->ndev, | 
|  | 2474 | "Waking handler for rx_ring[0].\n"); | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 2475 | ql_disable_completion_interrupt(qdev, intr_context->intr); | 
| Ron Mercer | 32a5b2a | 2009-11-03 13:49:29 +0000 | [diff] [blame] | 2476 | napi_schedule(&rx_ring->napi); | 
|  | 2477 | work_done++; | 
|  | 2478 | } | 
| Ron Mercer | bb0d215 | 2008-10-20 10:30:26 -0700 | [diff] [blame] | 2479 | ql_enable_completion_interrupt(qdev, intr_context->intr); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2480 | return work_done ? IRQ_HANDLED : IRQ_NONE; | 
|  | 2481 | } | 
|  | 2482 |  | 
|  | 2483 | static int ql_tso(struct sk_buff *skb, struct ob_mac_tso_iocb_req *mac_iocb_ptr) | 
|  | 2484 | { | 
|  | 2485 |  | 
|  | 2486 | if (skb_is_gso(skb)) { | 
|  | 2487 | int err; | 
|  | 2488 | if (skb_header_cloned(skb)) { | 
|  | 2489 | err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC); | 
|  | 2490 | if (err) | 
|  | 2491 | return err; | 
|  | 2492 | } | 
|  | 2493 |  | 
|  | 2494 | mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB; | 
|  | 2495 | mac_iocb_ptr->flags3 |= OB_MAC_TSO_IOCB_IC; | 
|  | 2496 | mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len); | 
|  | 2497 | mac_iocb_ptr->total_hdrs_len = | 
|  | 2498 | cpu_to_le16(skb_transport_offset(skb) + tcp_hdrlen(skb)); | 
|  | 2499 | mac_iocb_ptr->net_trans_offset = | 
|  | 2500 | cpu_to_le16(skb_network_offset(skb) | | 
|  | 2501 | skb_transport_offset(skb) | 
|  | 2502 | << OB_MAC_TRANSPORT_HDR_SHIFT); | 
|  | 2503 | mac_iocb_ptr->mss = cpu_to_le16(skb_shinfo(skb)->gso_size); | 
|  | 2504 | mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_LSO; | 
|  | 2505 | if (likely(skb->protocol == htons(ETH_P_IP))) { | 
|  | 2506 | struct iphdr *iph = ip_hdr(skb); | 
|  | 2507 | iph->check = 0; | 
|  | 2508 | mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4; | 
|  | 2509 | tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr, | 
|  | 2510 | iph->daddr, 0, | 
|  | 2511 | IPPROTO_TCP, | 
|  | 2512 | 0); | 
|  | 2513 | } else if (skb->protocol == htons(ETH_P_IPV6)) { | 
|  | 2514 | mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP6; | 
|  | 2515 | tcp_hdr(skb)->check = | 
|  | 2516 | ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr, | 
|  | 2517 | &ipv6_hdr(skb)->daddr, | 
|  | 2518 | 0, IPPROTO_TCP, 0); | 
|  | 2519 | } | 
|  | 2520 | return 1; | 
|  | 2521 | } | 
|  | 2522 | return 0; | 
|  | 2523 | } | 
|  | 2524 |  | 
|  | 2525 | static void ql_hw_csum_setup(struct sk_buff *skb, | 
|  | 2526 | struct ob_mac_tso_iocb_req *mac_iocb_ptr) | 
|  | 2527 | { | 
|  | 2528 | int len; | 
|  | 2529 | struct iphdr *iph = ip_hdr(skb); | 
| Ron Mercer | fd2df4f | 2009-01-05 18:18:45 -0800 | [diff] [blame] | 2530 | __sum16 *check; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2531 | mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB; | 
|  | 2532 | mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len); | 
|  | 2533 | mac_iocb_ptr->net_trans_offset = | 
|  | 2534 | cpu_to_le16(skb_network_offset(skb) | | 
|  | 2535 | skb_transport_offset(skb) << OB_MAC_TRANSPORT_HDR_SHIFT); | 
|  | 2536 |  | 
|  | 2537 | mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4; | 
|  | 2538 | len = (ntohs(iph->tot_len) - (iph->ihl << 2)); | 
|  | 2539 | if (likely(iph->protocol == IPPROTO_TCP)) { | 
|  | 2540 | check = &(tcp_hdr(skb)->check); | 
|  | 2541 | mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_TC; | 
|  | 2542 | mac_iocb_ptr->total_hdrs_len = | 
|  | 2543 | cpu_to_le16(skb_transport_offset(skb) + | 
|  | 2544 | (tcp_hdr(skb)->doff << 2)); | 
|  | 2545 | } else { | 
|  | 2546 | check = &(udp_hdr(skb)->check); | 
|  | 2547 | mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_UC; | 
|  | 2548 | mac_iocb_ptr->total_hdrs_len = | 
|  | 2549 | cpu_to_le16(skb_transport_offset(skb) + | 
|  | 2550 | sizeof(struct udphdr)); | 
|  | 2551 | } | 
|  | 2552 | *check = ~csum_tcpudp_magic(iph->saddr, | 
|  | 2553 | iph->daddr, len, iph->protocol, 0); | 
|  | 2554 | } | 
|  | 2555 |  | 
| Stephen Hemminger | 61357325 | 2009-08-31 19:50:58 +0000 | [diff] [blame] | 2556 | static netdev_tx_t qlge_send(struct sk_buff *skb, struct net_device *ndev) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2557 | { | 
|  | 2558 | struct tx_ring_desc *tx_ring_desc; | 
|  | 2559 | struct ob_mac_iocb_req *mac_iocb_ptr; | 
|  | 2560 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 2561 | int tso; | 
|  | 2562 | struct tx_ring *tx_ring; | 
| Ron Mercer | 1e21330 | 2009-03-09 10:59:21 +0000 | [diff] [blame] | 2563 | u32 tx_ring_idx = (u32) skb->queue_mapping; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2564 |  | 
|  | 2565 | tx_ring = &qdev->tx_ring[tx_ring_idx]; | 
|  | 2566 |  | 
| Ron Mercer | 74c50b4 | 2009-03-09 10:59:27 +0000 | [diff] [blame] | 2567 | if (skb_padto(skb, ETH_ZLEN)) | 
|  | 2568 | return NETDEV_TX_OK; | 
|  | 2569 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2570 | if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2571 | netif_info(qdev, tx_queued, qdev->ndev, | 
|  | 2572 | "%s: shutting down tx queue %d du to lack of resources.\n", | 
|  | 2573 | __func__, tx_ring_idx); | 
| Ron Mercer | 1e21330 | 2009-03-09 10:59:21 +0000 | [diff] [blame] | 2574 | netif_stop_subqueue(ndev, tx_ring->wq_id); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2575 | atomic_inc(&tx_ring->queue_stopped); | 
| Ron Mercer | 885ee39 | 2009-11-03 13:49:31 +0000 | [diff] [blame] | 2576 | tx_ring->tx_errors++; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2577 | return NETDEV_TX_BUSY; | 
|  | 2578 | } | 
|  | 2579 | tx_ring_desc = &tx_ring->q[tx_ring->prod_idx]; | 
|  | 2580 | mac_iocb_ptr = tx_ring_desc->queue_entry; | 
| Ron Mercer | e332471 | 2009-07-02 06:06:13 +0000 | [diff] [blame] | 2581 | memset((void *)mac_iocb_ptr, 0, sizeof(*mac_iocb_ptr)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2582 |  | 
|  | 2583 | mac_iocb_ptr->opcode = OPCODE_OB_MAC_IOCB; | 
|  | 2584 | mac_iocb_ptr->tid = tx_ring_desc->index; | 
|  | 2585 | /* We use the upper 32-bits to store the tx queue for this IO. | 
|  | 2586 | * When we get the completion we can use it to establish the context. | 
|  | 2587 | */ | 
|  | 2588 | mac_iocb_ptr->txq_idx = tx_ring_idx; | 
|  | 2589 | tx_ring_desc->skb = skb; | 
|  | 2590 |  | 
|  | 2591 | mac_iocb_ptr->frame_len = cpu_to_le16((u16) skb->len); | 
|  | 2592 |  | 
| Jesse Gross | eab6d18 | 2010-10-20 13:56:03 +0000 | [diff] [blame] | 2593 | if (vlan_tx_tag_present(skb)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2594 | netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev, | 
|  | 2595 | "Adding a vlan tag %d.\n", vlan_tx_tag_get(skb)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2596 | mac_iocb_ptr->flags3 |= OB_MAC_IOCB_V; | 
|  | 2597 | mac_iocb_ptr->vlan_tci = cpu_to_le16(vlan_tx_tag_get(skb)); | 
|  | 2598 | } | 
|  | 2599 | tso = ql_tso(skb, (struct ob_mac_tso_iocb_req *)mac_iocb_ptr); | 
|  | 2600 | if (tso < 0) { | 
|  | 2601 | dev_kfree_skb_any(skb); | 
|  | 2602 | return NETDEV_TX_OK; | 
|  | 2603 | } else if (unlikely(!tso) && (skb->ip_summed == CHECKSUM_PARTIAL)) { | 
|  | 2604 | ql_hw_csum_setup(skb, | 
|  | 2605 | (struct ob_mac_tso_iocb_req *)mac_iocb_ptr); | 
|  | 2606 | } | 
| Ron Mercer | 0d979f7 | 2009-02-12 16:38:03 -0800 | [diff] [blame] | 2607 | if (ql_map_send(qdev, mac_iocb_ptr, skb, tx_ring_desc) != | 
|  | 2608 | NETDEV_TX_OK) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2609 | netif_err(qdev, tx_queued, qdev->ndev, | 
|  | 2610 | "Could not map the segments.\n"); | 
| Ron Mercer | 885ee39 | 2009-11-03 13:49:31 +0000 | [diff] [blame] | 2611 | tx_ring->tx_errors++; | 
| Ron Mercer | 0d979f7 | 2009-02-12 16:38:03 -0800 | [diff] [blame] | 2612 | return NETDEV_TX_BUSY; | 
|  | 2613 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2614 | QL_DUMP_OB_MAC_IOCB(mac_iocb_ptr); | 
|  | 2615 | tx_ring->prod_idx++; | 
|  | 2616 | if (tx_ring->prod_idx == tx_ring->wq_len) | 
|  | 2617 | tx_ring->prod_idx = 0; | 
|  | 2618 | wmb(); | 
|  | 2619 |  | 
|  | 2620 | ql_write_db_reg(tx_ring->prod_idx, tx_ring->prod_idx_db_reg); | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2621 | netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev, | 
|  | 2622 | "tx queued, slot %d, len %d\n", | 
|  | 2623 | tx_ring->prod_idx, skb->len); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2624 |  | 
|  | 2625 | atomic_dec(&tx_ring->tx_count); | 
|  | 2626 | return NETDEV_TX_OK; | 
|  | 2627 | } | 
|  | 2628 |  | 
| Ron Mercer | 9dfbbaa | 2009-10-30 12:13:33 +0000 | [diff] [blame] | 2629 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2630 | static void ql_free_shadow_space(struct ql_adapter *qdev) | 
|  | 2631 | { | 
|  | 2632 | if (qdev->rx_ring_shadow_reg_area) { | 
|  | 2633 | pci_free_consistent(qdev->pdev, | 
|  | 2634 | PAGE_SIZE, | 
|  | 2635 | qdev->rx_ring_shadow_reg_area, | 
|  | 2636 | qdev->rx_ring_shadow_reg_dma); | 
|  | 2637 | qdev->rx_ring_shadow_reg_area = NULL; | 
|  | 2638 | } | 
|  | 2639 | if (qdev->tx_ring_shadow_reg_area) { | 
|  | 2640 | pci_free_consistent(qdev->pdev, | 
|  | 2641 | PAGE_SIZE, | 
|  | 2642 | qdev->tx_ring_shadow_reg_area, | 
|  | 2643 | qdev->tx_ring_shadow_reg_dma); | 
|  | 2644 | qdev->tx_ring_shadow_reg_area = NULL; | 
|  | 2645 | } | 
|  | 2646 | } | 
|  | 2647 |  | 
|  | 2648 | static int ql_alloc_shadow_space(struct ql_adapter *qdev) | 
|  | 2649 | { | 
|  | 2650 | qdev->rx_ring_shadow_reg_area = | 
|  | 2651 | pci_alloc_consistent(qdev->pdev, | 
|  | 2652 | PAGE_SIZE, &qdev->rx_ring_shadow_reg_dma); | 
|  | 2653 | if (qdev->rx_ring_shadow_reg_area == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2654 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 2655 | "Allocation of RX shadow space failed.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2656 | return -ENOMEM; | 
|  | 2657 | } | 
| Ron Mercer | b25215d | 2009-03-09 10:59:24 +0000 | [diff] [blame] | 2658 | memset(qdev->rx_ring_shadow_reg_area, 0, PAGE_SIZE); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2659 | qdev->tx_ring_shadow_reg_area = | 
|  | 2660 | pci_alloc_consistent(qdev->pdev, PAGE_SIZE, | 
|  | 2661 | &qdev->tx_ring_shadow_reg_dma); | 
|  | 2662 | if (qdev->tx_ring_shadow_reg_area == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2663 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 2664 | "Allocation of TX shadow space failed.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2665 | goto err_wqp_sh_area; | 
|  | 2666 | } | 
| Ron Mercer | b25215d | 2009-03-09 10:59:24 +0000 | [diff] [blame] | 2667 | memset(qdev->tx_ring_shadow_reg_area, 0, PAGE_SIZE); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2668 | return 0; | 
|  | 2669 |  | 
|  | 2670 | err_wqp_sh_area: | 
|  | 2671 | pci_free_consistent(qdev->pdev, | 
|  | 2672 | PAGE_SIZE, | 
|  | 2673 | qdev->rx_ring_shadow_reg_area, | 
|  | 2674 | qdev->rx_ring_shadow_reg_dma); | 
|  | 2675 | return -ENOMEM; | 
|  | 2676 | } | 
|  | 2677 |  | 
|  | 2678 | static void ql_init_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring) | 
|  | 2679 | { | 
|  | 2680 | struct tx_ring_desc *tx_ring_desc; | 
|  | 2681 | int i; | 
|  | 2682 | struct ob_mac_iocb_req *mac_iocb_ptr; | 
|  | 2683 |  | 
|  | 2684 | mac_iocb_ptr = tx_ring->wq_base; | 
|  | 2685 | tx_ring_desc = tx_ring->q; | 
|  | 2686 | for (i = 0; i < tx_ring->wq_len; i++) { | 
|  | 2687 | tx_ring_desc->index = i; | 
|  | 2688 | tx_ring_desc->skb = NULL; | 
|  | 2689 | tx_ring_desc->queue_entry = mac_iocb_ptr; | 
|  | 2690 | mac_iocb_ptr++; | 
|  | 2691 | tx_ring_desc++; | 
|  | 2692 | } | 
|  | 2693 | atomic_set(&tx_ring->tx_count, tx_ring->wq_len); | 
|  | 2694 | atomic_set(&tx_ring->queue_stopped, 0); | 
|  | 2695 | } | 
|  | 2696 |  | 
|  | 2697 | static void ql_free_tx_resources(struct ql_adapter *qdev, | 
|  | 2698 | struct tx_ring *tx_ring) | 
|  | 2699 | { | 
|  | 2700 | if (tx_ring->wq_base) { | 
|  | 2701 | pci_free_consistent(qdev->pdev, tx_ring->wq_size, | 
|  | 2702 | tx_ring->wq_base, tx_ring->wq_base_dma); | 
|  | 2703 | tx_ring->wq_base = NULL; | 
|  | 2704 | } | 
|  | 2705 | kfree(tx_ring->q); | 
|  | 2706 | tx_ring->q = NULL; | 
|  | 2707 | } | 
|  | 2708 |  | 
|  | 2709 | static int ql_alloc_tx_resources(struct ql_adapter *qdev, | 
|  | 2710 | struct tx_ring *tx_ring) | 
|  | 2711 | { | 
|  | 2712 | tx_ring->wq_base = | 
|  | 2713 | pci_alloc_consistent(qdev->pdev, tx_ring->wq_size, | 
|  | 2714 | &tx_ring->wq_base_dma); | 
|  | 2715 |  | 
| Joe Perches | 8e95a20 | 2009-12-03 07:58:21 +0000 | [diff] [blame] | 2716 | if ((tx_ring->wq_base == NULL) || | 
|  | 2717 | tx_ring->wq_base_dma & WQ_ADDR_ALIGN) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2718 | netif_err(qdev, ifup, qdev->ndev, "tx_ring alloc failed.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2719 | return -ENOMEM; | 
|  | 2720 | } | 
|  | 2721 | tx_ring->q = | 
|  | 2722 | kmalloc(tx_ring->wq_len * sizeof(struct tx_ring_desc), GFP_KERNEL); | 
|  | 2723 | if (tx_ring->q == NULL) | 
|  | 2724 | goto err; | 
|  | 2725 |  | 
|  | 2726 | return 0; | 
|  | 2727 | err: | 
|  | 2728 | pci_free_consistent(qdev->pdev, tx_ring->wq_size, | 
|  | 2729 | tx_ring->wq_base, tx_ring->wq_base_dma); | 
|  | 2730 | return -ENOMEM; | 
|  | 2731 | } | 
|  | 2732 |  | 
| Stephen Hemminger | 8668ae9 | 2008-11-21 17:29:50 -0800 | [diff] [blame] | 2733 | static void ql_free_lbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2734 | { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2735 | struct bq_desc *lbq_desc; | 
|  | 2736 |  | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 2737 | uint32_t  curr_idx, clean_idx; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2738 |  | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 2739 | curr_idx = rx_ring->lbq_curr_idx; | 
|  | 2740 | clean_idx = rx_ring->lbq_clean_idx; | 
|  | 2741 | while (curr_idx != clean_idx) { | 
|  | 2742 | lbq_desc = &rx_ring->lbq[curr_idx]; | 
|  | 2743 |  | 
|  | 2744 | if (lbq_desc->p.pg_chunk.last_flag) { | 
|  | 2745 | pci_unmap_page(qdev->pdev, | 
|  | 2746 | lbq_desc->p.pg_chunk.map, | 
|  | 2747 | ql_lbq_block_size(qdev), | 
|  | 2748 | PCI_DMA_FROMDEVICE); | 
|  | 2749 | lbq_desc->p.pg_chunk.last_flag = 0; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2750 | } | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 2751 |  | 
|  | 2752 | put_page(lbq_desc->p.pg_chunk.page); | 
|  | 2753 | lbq_desc->p.pg_chunk.page = NULL; | 
|  | 2754 |  | 
|  | 2755 | if (++curr_idx == rx_ring->lbq_len) | 
|  | 2756 | curr_idx = 0; | 
|  | 2757 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2758 | } | 
|  | 2759 | } | 
|  | 2760 |  | 
| Stephen Hemminger | 8668ae9 | 2008-11-21 17:29:50 -0800 | [diff] [blame] | 2761 | static void ql_free_sbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2762 | { | 
|  | 2763 | int i; | 
|  | 2764 | struct bq_desc *sbq_desc; | 
|  | 2765 |  | 
|  | 2766 | for (i = 0; i < rx_ring->sbq_len; i++) { | 
|  | 2767 | sbq_desc = &rx_ring->sbq[i]; | 
|  | 2768 | if (sbq_desc == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2769 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 2770 | "sbq_desc %d is NULL.\n", i); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2771 | return; | 
|  | 2772 | } | 
|  | 2773 | if (sbq_desc->p.skb) { | 
|  | 2774 | pci_unmap_single(qdev->pdev, | 
| FUJITA Tomonori | 64b9b41 | 2010-04-12 14:32:14 +0000 | [diff] [blame] | 2775 | dma_unmap_addr(sbq_desc, mapaddr), | 
|  | 2776 | dma_unmap_len(sbq_desc, maplen), | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2777 | PCI_DMA_FROMDEVICE); | 
|  | 2778 | dev_kfree_skb(sbq_desc->p.skb); | 
|  | 2779 | sbq_desc->p.skb = NULL; | 
|  | 2780 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2781 | } | 
|  | 2782 | } | 
|  | 2783 |  | 
| Ron Mercer | 4545a3f | 2009-02-23 10:42:17 +0000 | [diff] [blame] | 2784 | /* Free all large and small rx buffers associated | 
|  | 2785 | * with the completion queues for this device. | 
|  | 2786 | */ | 
|  | 2787 | static void ql_free_rx_buffers(struct ql_adapter *qdev) | 
|  | 2788 | { | 
|  | 2789 | int i; | 
|  | 2790 | struct rx_ring *rx_ring; | 
|  | 2791 |  | 
|  | 2792 | for (i = 0; i < qdev->rx_ring_count; i++) { | 
|  | 2793 | rx_ring = &qdev->rx_ring[i]; | 
|  | 2794 | if (rx_ring->lbq) | 
|  | 2795 | ql_free_lbq_buffers(qdev, rx_ring); | 
|  | 2796 | if (rx_ring->sbq) | 
|  | 2797 | ql_free_sbq_buffers(qdev, rx_ring); | 
|  | 2798 | } | 
|  | 2799 | } | 
|  | 2800 |  | 
|  | 2801 | static void ql_alloc_rx_buffers(struct ql_adapter *qdev) | 
|  | 2802 | { | 
|  | 2803 | struct rx_ring *rx_ring; | 
|  | 2804 | int i; | 
|  | 2805 |  | 
|  | 2806 | for (i = 0; i < qdev->rx_ring_count; i++) { | 
|  | 2807 | rx_ring = &qdev->rx_ring[i]; | 
|  | 2808 | if (rx_ring->type != TX_Q) | 
|  | 2809 | ql_update_buffer_queues(qdev, rx_ring); | 
|  | 2810 | } | 
|  | 2811 | } | 
|  | 2812 |  | 
|  | 2813 | static void ql_init_lbq_ring(struct ql_adapter *qdev, | 
|  | 2814 | struct rx_ring *rx_ring) | 
|  | 2815 | { | 
|  | 2816 | int i; | 
|  | 2817 | struct bq_desc *lbq_desc; | 
|  | 2818 | __le64 *bq = rx_ring->lbq_base; | 
|  | 2819 |  | 
|  | 2820 | memset(rx_ring->lbq, 0, rx_ring->lbq_len * sizeof(struct bq_desc)); | 
|  | 2821 | for (i = 0; i < rx_ring->lbq_len; i++) { | 
|  | 2822 | lbq_desc = &rx_ring->lbq[i]; | 
|  | 2823 | memset(lbq_desc, 0, sizeof(*lbq_desc)); | 
|  | 2824 | lbq_desc->index = i; | 
|  | 2825 | lbq_desc->addr = bq; | 
|  | 2826 | bq++; | 
|  | 2827 | } | 
|  | 2828 | } | 
|  | 2829 |  | 
|  | 2830 | static void ql_init_sbq_ring(struct ql_adapter *qdev, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2831 | struct rx_ring *rx_ring) | 
|  | 2832 | { | 
|  | 2833 | int i; | 
|  | 2834 | struct bq_desc *sbq_desc; | 
| Ron Mercer | 2c9a0d4 | 2009-01-05 18:19:20 -0800 | [diff] [blame] | 2835 | __le64 *bq = rx_ring->sbq_base; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2836 |  | 
| Ron Mercer | 4545a3f | 2009-02-23 10:42:17 +0000 | [diff] [blame] | 2837 | memset(rx_ring->sbq, 0, rx_ring->sbq_len * sizeof(struct bq_desc)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2838 | for (i = 0; i < rx_ring->sbq_len; i++) { | 
|  | 2839 | sbq_desc = &rx_ring->sbq[i]; | 
| Ron Mercer | 4545a3f | 2009-02-23 10:42:17 +0000 | [diff] [blame] | 2840 | memset(sbq_desc, 0, sizeof(*sbq_desc)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2841 | sbq_desc->index = i; | 
| Ron Mercer | 2c9a0d4 | 2009-01-05 18:19:20 -0800 | [diff] [blame] | 2842 | sbq_desc->addr = bq; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2843 | bq++; | 
|  | 2844 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2845 | } | 
|  | 2846 |  | 
|  | 2847 | static void ql_free_rx_resources(struct ql_adapter *qdev, | 
|  | 2848 | struct rx_ring *rx_ring) | 
|  | 2849 | { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2850 | /* Free the small buffer queue. */ | 
|  | 2851 | if (rx_ring->sbq_base) { | 
|  | 2852 | pci_free_consistent(qdev->pdev, | 
|  | 2853 | rx_ring->sbq_size, | 
|  | 2854 | rx_ring->sbq_base, rx_ring->sbq_base_dma); | 
|  | 2855 | rx_ring->sbq_base = NULL; | 
|  | 2856 | } | 
|  | 2857 |  | 
|  | 2858 | /* Free the small buffer queue control blocks. */ | 
|  | 2859 | kfree(rx_ring->sbq); | 
|  | 2860 | rx_ring->sbq = NULL; | 
|  | 2861 |  | 
|  | 2862 | /* Free the large buffer queue. */ | 
|  | 2863 | if (rx_ring->lbq_base) { | 
|  | 2864 | pci_free_consistent(qdev->pdev, | 
|  | 2865 | rx_ring->lbq_size, | 
|  | 2866 | rx_ring->lbq_base, rx_ring->lbq_base_dma); | 
|  | 2867 | rx_ring->lbq_base = NULL; | 
|  | 2868 | } | 
|  | 2869 |  | 
|  | 2870 | /* Free the large buffer queue control blocks. */ | 
|  | 2871 | kfree(rx_ring->lbq); | 
|  | 2872 | rx_ring->lbq = NULL; | 
|  | 2873 |  | 
|  | 2874 | /* Free the rx queue. */ | 
|  | 2875 | if (rx_ring->cq_base) { | 
|  | 2876 | pci_free_consistent(qdev->pdev, | 
|  | 2877 | rx_ring->cq_size, | 
|  | 2878 | rx_ring->cq_base, rx_ring->cq_base_dma); | 
|  | 2879 | rx_ring->cq_base = NULL; | 
|  | 2880 | } | 
|  | 2881 | } | 
|  | 2882 |  | 
|  | 2883 | /* Allocate queues and buffers for this completions queue based | 
|  | 2884 | * on the values in the parameter structure. */ | 
|  | 2885 | static int ql_alloc_rx_resources(struct ql_adapter *qdev, | 
|  | 2886 | struct rx_ring *rx_ring) | 
|  | 2887 | { | 
|  | 2888 |  | 
|  | 2889 | /* | 
|  | 2890 | * Allocate the completion queue for this rx_ring. | 
|  | 2891 | */ | 
|  | 2892 | rx_ring->cq_base = | 
|  | 2893 | pci_alloc_consistent(qdev->pdev, rx_ring->cq_size, | 
|  | 2894 | &rx_ring->cq_base_dma); | 
|  | 2895 |  | 
|  | 2896 | if (rx_ring->cq_base == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2897 | netif_err(qdev, ifup, qdev->ndev, "rx_ring alloc failed.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2898 | return -ENOMEM; | 
|  | 2899 | } | 
|  | 2900 |  | 
|  | 2901 | if (rx_ring->sbq_len) { | 
|  | 2902 | /* | 
|  | 2903 | * Allocate small buffer queue. | 
|  | 2904 | */ | 
|  | 2905 | rx_ring->sbq_base = | 
|  | 2906 | pci_alloc_consistent(qdev->pdev, rx_ring->sbq_size, | 
|  | 2907 | &rx_ring->sbq_base_dma); | 
|  | 2908 |  | 
|  | 2909 | if (rx_ring->sbq_base == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2910 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 2911 | "Small buffer queue allocation failed.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2912 | goto err_mem; | 
|  | 2913 | } | 
|  | 2914 |  | 
|  | 2915 | /* | 
|  | 2916 | * Allocate small buffer queue control blocks. | 
|  | 2917 | */ | 
|  | 2918 | rx_ring->sbq = | 
|  | 2919 | kmalloc(rx_ring->sbq_len * sizeof(struct bq_desc), | 
|  | 2920 | GFP_KERNEL); | 
|  | 2921 | if (rx_ring->sbq == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2922 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 2923 | "Small buffer queue control block allocation failed.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2924 | goto err_mem; | 
|  | 2925 | } | 
|  | 2926 |  | 
| Ron Mercer | 4545a3f | 2009-02-23 10:42:17 +0000 | [diff] [blame] | 2927 | ql_init_sbq_ring(qdev, rx_ring); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2928 | } | 
|  | 2929 |  | 
|  | 2930 | if (rx_ring->lbq_len) { | 
|  | 2931 | /* | 
|  | 2932 | * Allocate large buffer queue. | 
|  | 2933 | */ | 
|  | 2934 | rx_ring->lbq_base = | 
|  | 2935 | pci_alloc_consistent(qdev->pdev, rx_ring->lbq_size, | 
|  | 2936 | &rx_ring->lbq_base_dma); | 
|  | 2937 |  | 
|  | 2938 | if (rx_ring->lbq_base == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2939 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 2940 | "Large buffer queue allocation failed.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2941 | goto err_mem; | 
|  | 2942 | } | 
|  | 2943 | /* | 
|  | 2944 | * Allocate large buffer queue control blocks. | 
|  | 2945 | */ | 
|  | 2946 | rx_ring->lbq = | 
|  | 2947 | kmalloc(rx_ring->lbq_len * sizeof(struct bq_desc), | 
|  | 2948 | GFP_KERNEL); | 
|  | 2949 | if (rx_ring->lbq == NULL) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2950 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 2951 | "Large buffer queue control block allocation failed.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2952 | goto err_mem; | 
|  | 2953 | } | 
|  | 2954 |  | 
| Ron Mercer | 4545a3f | 2009-02-23 10:42:17 +0000 | [diff] [blame] | 2955 | ql_init_lbq_ring(qdev, rx_ring); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2956 | } | 
|  | 2957 |  | 
|  | 2958 | return 0; | 
|  | 2959 |  | 
|  | 2960 | err_mem: | 
|  | 2961 | ql_free_rx_resources(qdev, rx_ring); | 
|  | 2962 | return -ENOMEM; | 
|  | 2963 | } | 
|  | 2964 |  | 
|  | 2965 | static void ql_tx_ring_clean(struct ql_adapter *qdev) | 
|  | 2966 | { | 
|  | 2967 | struct tx_ring *tx_ring; | 
|  | 2968 | struct tx_ring_desc *tx_ring_desc; | 
|  | 2969 | int i, j; | 
|  | 2970 |  | 
|  | 2971 | /* | 
|  | 2972 | * Loop through all queues and free | 
|  | 2973 | * any resources. | 
|  | 2974 | */ | 
|  | 2975 | for (j = 0; j < qdev->tx_ring_count; j++) { | 
|  | 2976 | tx_ring = &qdev->tx_ring[j]; | 
|  | 2977 | for (i = 0; i < tx_ring->wq_len; i++) { | 
|  | 2978 | tx_ring_desc = &tx_ring->q[i]; | 
|  | 2979 | if (tx_ring_desc && tx_ring_desc->skb) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 2980 | netif_err(qdev, ifdown, qdev->ndev, | 
|  | 2981 | "Freeing lost SKB %p, from queue %d, index %d.\n", | 
|  | 2982 | tx_ring_desc->skb, j, | 
|  | 2983 | tx_ring_desc->index); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2984 | ql_unmap_send(qdev, tx_ring_desc, | 
|  | 2985 | tx_ring_desc->map_cnt); | 
|  | 2986 | dev_kfree_skb(tx_ring_desc->skb); | 
|  | 2987 | tx_ring_desc->skb = NULL; | 
|  | 2988 | } | 
|  | 2989 | } | 
|  | 2990 | } | 
|  | 2991 | } | 
|  | 2992 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 2993 | static void ql_free_mem_resources(struct ql_adapter *qdev) | 
|  | 2994 | { | 
|  | 2995 | int i; | 
|  | 2996 |  | 
|  | 2997 | for (i = 0; i < qdev->tx_ring_count; i++) | 
|  | 2998 | ql_free_tx_resources(qdev, &qdev->tx_ring[i]); | 
|  | 2999 | for (i = 0; i < qdev->rx_ring_count; i++) | 
|  | 3000 | ql_free_rx_resources(qdev, &qdev->rx_ring[i]); | 
|  | 3001 | ql_free_shadow_space(qdev); | 
|  | 3002 | } | 
|  | 3003 |  | 
|  | 3004 | static int ql_alloc_mem_resources(struct ql_adapter *qdev) | 
|  | 3005 | { | 
|  | 3006 | int i; | 
|  | 3007 |  | 
|  | 3008 | /* Allocate space for our shadow registers and such. */ | 
|  | 3009 | if (ql_alloc_shadow_space(qdev)) | 
|  | 3010 | return -ENOMEM; | 
|  | 3011 |  | 
|  | 3012 | for (i = 0; i < qdev->rx_ring_count; i++) { | 
|  | 3013 | if (ql_alloc_rx_resources(qdev, &qdev->rx_ring[i]) != 0) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3014 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3015 | "RX resource allocation failed.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3016 | goto err_mem; | 
|  | 3017 | } | 
|  | 3018 | } | 
|  | 3019 | /* Allocate tx queue resources */ | 
|  | 3020 | for (i = 0; i < qdev->tx_ring_count; i++) { | 
|  | 3021 | if (ql_alloc_tx_resources(qdev, &qdev->tx_ring[i]) != 0) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3022 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3023 | "TX resource allocation failed.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3024 | goto err_mem; | 
|  | 3025 | } | 
|  | 3026 | } | 
|  | 3027 | return 0; | 
|  | 3028 |  | 
|  | 3029 | err_mem: | 
|  | 3030 | ql_free_mem_resources(qdev); | 
|  | 3031 | return -ENOMEM; | 
|  | 3032 | } | 
|  | 3033 |  | 
|  | 3034 | /* Set up the rx ring control block and pass it to the chip. | 
|  | 3035 | * The control block is defined as | 
|  | 3036 | * "Completion Queue Initialization Control Block", or cqicb. | 
|  | 3037 | */ | 
|  | 3038 | static int ql_start_rx_ring(struct ql_adapter *qdev, struct rx_ring *rx_ring) | 
|  | 3039 | { | 
|  | 3040 | struct cqicb *cqicb = &rx_ring->cqicb; | 
|  | 3041 | void *shadow_reg = qdev->rx_ring_shadow_reg_area + | 
| Ron Mercer | b8facca | 2009-06-10 15:49:34 +0000 | [diff] [blame] | 3042 | (rx_ring->cq_id * RX_RING_SHADOW_SPACE); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3043 | u64 shadow_reg_dma = qdev->rx_ring_shadow_reg_dma + | 
| Ron Mercer | b8facca | 2009-06-10 15:49:34 +0000 | [diff] [blame] | 3044 | (rx_ring->cq_id * RX_RING_SHADOW_SPACE); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3045 | void __iomem *doorbell_area = | 
|  | 3046 | qdev->doorbell_area + (DB_PAGE_SIZE * (128 + rx_ring->cq_id)); | 
|  | 3047 | int err = 0; | 
|  | 3048 | u16 bq_len; | 
| Ron Mercer | d4a4aba | 2009-03-09 10:59:28 +0000 | [diff] [blame] | 3049 | u64 tmp; | 
| Ron Mercer | b8facca | 2009-06-10 15:49:34 +0000 | [diff] [blame] | 3050 | __le64 *base_indirect_ptr; | 
|  | 3051 | int page_entries; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3052 |  | 
|  | 3053 | /* Set up the shadow registers for this ring. */ | 
|  | 3054 | rx_ring->prod_idx_sh_reg = shadow_reg; | 
|  | 3055 | rx_ring->prod_idx_sh_reg_dma = shadow_reg_dma; | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 3056 | *rx_ring->prod_idx_sh_reg = 0; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3057 | shadow_reg += sizeof(u64); | 
|  | 3058 | shadow_reg_dma += sizeof(u64); | 
|  | 3059 | rx_ring->lbq_base_indirect = shadow_reg; | 
|  | 3060 | rx_ring->lbq_base_indirect_dma = shadow_reg_dma; | 
| Ron Mercer | b8facca | 2009-06-10 15:49:34 +0000 | [diff] [blame] | 3061 | shadow_reg += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len)); | 
|  | 3062 | shadow_reg_dma += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3063 | rx_ring->sbq_base_indirect = shadow_reg; | 
|  | 3064 | rx_ring->sbq_base_indirect_dma = shadow_reg_dma; | 
|  | 3065 |  | 
|  | 3066 | /* PCI doorbell mem area + 0x00 for consumer index register */ | 
| Stephen Hemminger | 8668ae9 | 2008-11-21 17:29:50 -0800 | [diff] [blame] | 3067 | rx_ring->cnsmr_idx_db_reg = (u32 __iomem *) doorbell_area; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3068 | rx_ring->cnsmr_idx = 0; | 
|  | 3069 | rx_ring->curr_entry = rx_ring->cq_base; | 
|  | 3070 |  | 
|  | 3071 | /* PCI doorbell mem area + 0x04 for valid register */ | 
|  | 3072 | rx_ring->valid_db_reg = doorbell_area + 0x04; | 
|  | 3073 |  | 
|  | 3074 | /* PCI doorbell mem area + 0x18 for large buffer consumer */ | 
| Stephen Hemminger | 8668ae9 | 2008-11-21 17:29:50 -0800 | [diff] [blame] | 3075 | rx_ring->lbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x18); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3076 |  | 
|  | 3077 | /* PCI doorbell mem area + 0x1c */ | 
| Stephen Hemminger | 8668ae9 | 2008-11-21 17:29:50 -0800 | [diff] [blame] | 3078 | rx_ring->sbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x1c); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3079 |  | 
|  | 3080 | memset((void *)cqicb, 0, sizeof(struct cqicb)); | 
|  | 3081 | cqicb->msix_vect = rx_ring->irq; | 
|  | 3082 |  | 
| Ron Mercer | 459caf5 | 2009-01-04 17:08:11 -0800 | [diff] [blame] | 3083 | bq_len = (rx_ring->cq_len == 65536) ? 0 : (u16) rx_ring->cq_len; | 
|  | 3084 | cqicb->len = cpu_to_le16(bq_len | LEN_V | LEN_CPP_CONT); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3085 |  | 
| Ron Mercer | 9734552 | 2009-01-09 11:31:50 +0000 | [diff] [blame] | 3086 | cqicb->addr = cpu_to_le64(rx_ring->cq_base_dma); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3087 |  | 
| Ron Mercer | 9734552 | 2009-01-09 11:31:50 +0000 | [diff] [blame] | 3088 | cqicb->prod_idx_addr = cpu_to_le64(rx_ring->prod_idx_sh_reg_dma); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3089 |  | 
|  | 3090 | /* | 
|  | 3091 | * Set up the control block load flags. | 
|  | 3092 | */ | 
|  | 3093 | cqicb->flags = FLAGS_LC |	/* Load queue base address */ | 
|  | 3094 | FLAGS_LV |		/* Load MSI-X vector */ | 
|  | 3095 | FLAGS_LI;		/* Load irq delay values */ | 
|  | 3096 | if (rx_ring->lbq_len) { | 
|  | 3097 | cqicb->flags |= FLAGS_LL;	/* Load lbq values */ | 
| Joe Perches | a419aef | 2009-08-18 11:18:35 -0700 | [diff] [blame] | 3098 | tmp = (u64)rx_ring->lbq_base_dma; | 
| Ron Mercer | b8facca | 2009-06-10 15:49:34 +0000 | [diff] [blame] | 3099 | base_indirect_ptr = (__le64 *) rx_ring->lbq_base_indirect; | 
|  | 3100 | page_entries = 0; | 
|  | 3101 | do { | 
|  | 3102 | *base_indirect_ptr = cpu_to_le64(tmp); | 
|  | 3103 | tmp += DB_PAGE_SIZE; | 
|  | 3104 | base_indirect_ptr++; | 
|  | 3105 | page_entries++; | 
|  | 3106 | } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len)); | 
| Ron Mercer | 9734552 | 2009-01-09 11:31:50 +0000 | [diff] [blame] | 3107 | cqicb->lbq_addr = | 
|  | 3108 | cpu_to_le64(rx_ring->lbq_base_indirect_dma); | 
| Ron Mercer | 459caf5 | 2009-01-04 17:08:11 -0800 | [diff] [blame] | 3109 | bq_len = (rx_ring->lbq_buf_size == 65536) ? 0 : | 
|  | 3110 | (u16) rx_ring->lbq_buf_size; | 
|  | 3111 | cqicb->lbq_buf_size = cpu_to_le16(bq_len); | 
|  | 3112 | bq_len = (rx_ring->lbq_len == 65536) ? 0 : | 
|  | 3113 | (u16) rx_ring->lbq_len; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3114 | cqicb->lbq_len = cpu_to_le16(bq_len); | 
| Ron Mercer | 4545a3f | 2009-02-23 10:42:17 +0000 | [diff] [blame] | 3115 | rx_ring->lbq_prod_idx = 0; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3116 | rx_ring->lbq_curr_idx = 0; | 
| Ron Mercer | 4545a3f | 2009-02-23 10:42:17 +0000 | [diff] [blame] | 3117 | rx_ring->lbq_clean_idx = 0; | 
|  | 3118 | rx_ring->lbq_free_cnt = rx_ring->lbq_len; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3119 | } | 
|  | 3120 | if (rx_ring->sbq_len) { | 
|  | 3121 | cqicb->flags |= FLAGS_LS;	/* Load sbq values */ | 
| Joe Perches | a419aef | 2009-08-18 11:18:35 -0700 | [diff] [blame] | 3122 | tmp = (u64)rx_ring->sbq_base_dma; | 
| Ron Mercer | b8facca | 2009-06-10 15:49:34 +0000 | [diff] [blame] | 3123 | base_indirect_ptr = (__le64 *) rx_ring->sbq_base_indirect; | 
|  | 3124 | page_entries = 0; | 
|  | 3125 | do { | 
|  | 3126 | *base_indirect_ptr = cpu_to_le64(tmp); | 
|  | 3127 | tmp += DB_PAGE_SIZE; | 
|  | 3128 | base_indirect_ptr++; | 
|  | 3129 | page_entries++; | 
|  | 3130 | } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->sbq_len)); | 
| Ron Mercer | 9734552 | 2009-01-09 11:31:50 +0000 | [diff] [blame] | 3131 | cqicb->sbq_addr = | 
|  | 3132 | cpu_to_le64(rx_ring->sbq_base_indirect_dma); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3133 | cqicb->sbq_buf_size = | 
| Ron Mercer | 52e55f3 | 2009-10-10 09:35:07 +0000 | [diff] [blame] | 3134 | cpu_to_le16((u16)(rx_ring->sbq_buf_size)); | 
| Ron Mercer | 459caf5 | 2009-01-04 17:08:11 -0800 | [diff] [blame] | 3135 | bq_len = (rx_ring->sbq_len == 65536) ? 0 : | 
|  | 3136 | (u16) rx_ring->sbq_len; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3137 | cqicb->sbq_len = cpu_to_le16(bq_len); | 
| Ron Mercer | 4545a3f | 2009-02-23 10:42:17 +0000 | [diff] [blame] | 3138 | rx_ring->sbq_prod_idx = 0; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3139 | rx_ring->sbq_curr_idx = 0; | 
| Ron Mercer | 4545a3f | 2009-02-23 10:42:17 +0000 | [diff] [blame] | 3140 | rx_ring->sbq_clean_idx = 0; | 
|  | 3141 | rx_ring->sbq_free_cnt = rx_ring->sbq_len; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3142 | } | 
|  | 3143 | switch (rx_ring->type) { | 
|  | 3144 | case TX_Q: | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3145 | cqicb->irq_delay = cpu_to_le16(qdev->tx_coalesce_usecs); | 
|  | 3146 | cqicb->pkt_delay = cpu_to_le16(qdev->tx_max_coalesced_frames); | 
|  | 3147 | break; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3148 | case RX_Q: | 
|  | 3149 | /* Inbound completion handling rx_rings run in | 
|  | 3150 | * separate NAPI contexts. | 
|  | 3151 | */ | 
|  | 3152 | netif_napi_add(qdev->ndev, &rx_ring->napi, ql_napi_poll_msix, | 
|  | 3153 | 64); | 
|  | 3154 | cqicb->irq_delay = cpu_to_le16(qdev->rx_coalesce_usecs); | 
|  | 3155 | cqicb->pkt_delay = cpu_to_le16(qdev->rx_max_coalesced_frames); | 
|  | 3156 | break; | 
|  | 3157 | default: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3158 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3159 | "Invalid rx_ring->type = %d.\n", rx_ring->type); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3160 | } | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3161 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3162 | "Initializing rx work queue.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3163 | err = ql_write_cfg(qdev, cqicb, sizeof(struct cqicb), | 
|  | 3164 | CFG_LCQ, rx_ring->cq_id); | 
|  | 3165 | if (err) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3166 | netif_err(qdev, ifup, qdev->ndev, "Failed to load CQICB.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3167 | return err; | 
|  | 3168 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3169 | return err; | 
|  | 3170 | } | 
|  | 3171 |  | 
|  | 3172 | static int ql_start_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring) | 
|  | 3173 | { | 
|  | 3174 | struct wqicb *wqicb = (struct wqicb *)tx_ring; | 
|  | 3175 | void __iomem *doorbell_area = | 
|  | 3176 | qdev->doorbell_area + (DB_PAGE_SIZE * tx_ring->wq_id); | 
|  | 3177 | void *shadow_reg = qdev->tx_ring_shadow_reg_area + | 
|  | 3178 | (tx_ring->wq_id * sizeof(u64)); | 
|  | 3179 | u64 shadow_reg_dma = qdev->tx_ring_shadow_reg_dma + | 
|  | 3180 | (tx_ring->wq_id * sizeof(u64)); | 
|  | 3181 | int err = 0; | 
|  | 3182 |  | 
|  | 3183 | /* | 
|  | 3184 | * Assign doorbell registers for this tx_ring. | 
|  | 3185 | */ | 
|  | 3186 | /* TX PCI doorbell mem area for tx producer index */ | 
| Stephen Hemminger | 8668ae9 | 2008-11-21 17:29:50 -0800 | [diff] [blame] | 3187 | tx_ring->prod_idx_db_reg = (u32 __iomem *) doorbell_area; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3188 | tx_ring->prod_idx = 0; | 
|  | 3189 | /* TX PCI doorbell mem area + 0x04 */ | 
|  | 3190 | tx_ring->valid_db_reg = doorbell_area + 0x04; | 
|  | 3191 |  | 
|  | 3192 | /* | 
|  | 3193 | * Assign shadow registers for this tx_ring. | 
|  | 3194 | */ | 
|  | 3195 | tx_ring->cnsmr_idx_sh_reg = shadow_reg; | 
|  | 3196 | tx_ring->cnsmr_idx_sh_reg_dma = shadow_reg_dma; | 
|  | 3197 |  | 
|  | 3198 | wqicb->len = cpu_to_le16(tx_ring->wq_len | Q_LEN_V | Q_LEN_CPP_CONT); | 
|  | 3199 | wqicb->flags = cpu_to_le16(Q_FLAGS_LC | | 
|  | 3200 | Q_FLAGS_LB | Q_FLAGS_LI | Q_FLAGS_LO); | 
|  | 3201 | wqicb->cq_id_rss = cpu_to_le16(tx_ring->cq_id); | 
|  | 3202 | wqicb->rid = 0; | 
| Ron Mercer | 9734552 | 2009-01-09 11:31:50 +0000 | [diff] [blame] | 3203 | wqicb->addr = cpu_to_le64(tx_ring->wq_base_dma); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3204 |  | 
| Ron Mercer | 9734552 | 2009-01-09 11:31:50 +0000 | [diff] [blame] | 3205 | wqicb->cnsmr_idx_addr = cpu_to_le64(tx_ring->cnsmr_idx_sh_reg_dma); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3206 |  | 
|  | 3207 | ql_init_tx_ring(qdev, tx_ring); | 
|  | 3208 |  | 
| Ron Mercer | e332471 | 2009-07-02 06:06:13 +0000 | [diff] [blame] | 3209 | err = ql_write_cfg(qdev, wqicb, sizeof(*wqicb), CFG_LRQ, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3210 | (u16) tx_ring->wq_id); | 
|  | 3211 | if (err) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3212 | netif_err(qdev, ifup, qdev->ndev, "Failed to load tx_ring.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3213 | return err; | 
|  | 3214 | } | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3215 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3216 | "Successfully loaded WQICB.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3217 | return err; | 
|  | 3218 | } | 
|  | 3219 |  | 
|  | 3220 | static void ql_disable_msix(struct ql_adapter *qdev) | 
|  | 3221 | { | 
|  | 3222 | if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) { | 
|  | 3223 | pci_disable_msix(qdev->pdev); | 
|  | 3224 | clear_bit(QL_MSIX_ENABLED, &qdev->flags); | 
|  | 3225 | kfree(qdev->msi_x_entry); | 
|  | 3226 | qdev->msi_x_entry = NULL; | 
|  | 3227 | } else if (test_bit(QL_MSI_ENABLED, &qdev->flags)) { | 
|  | 3228 | pci_disable_msi(qdev->pdev); | 
|  | 3229 | clear_bit(QL_MSI_ENABLED, &qdev->flags); | 
|  | 3230 | } | 
|  | 3231 | } | 
|  | 3232 |  | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 3233 | /* We start by trying to get the number of vectors | 
|  | 3234 | * stored in qdev->intr_count. If we don't get that | 
|  | 3235 | * many then we reduce the count and try again. | 
|  | 3236 | */ | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3237 | static void ql_enable_msix(struct ql_adapter *qdev) | 
|  | 3238 | { | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 3239 | int i, err; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3240 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3241 | /* Get the MSIX vectors. */ | 
| Ron Mercer | a5a62a1 | 2009-11-11 12:54:05 +0000 | [diff] [blame] | 3242 | if (qlge_irq_type == MSIX_IRQ) { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3243 | /* Try to alloc space for the msix struct, | 
|  | 3244 | * if it fails then go to MSI/legacy. | 
|  | 3245 | */ | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 3246 | qdev->msi_x_entry = kcalloc(qdev->intr_count, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3247 | sizeof(struct msix_entry), | 
|  | 3248 | GFP_KERNEL); | 
|  | 3249 | if (!qdev->msi_x_entry) { | 
| Ron Mercer | a5a62a1 | 2009-11-11 12:54:05 +0000 | [diff] [blame] | 3250 | qlge_irq_type = MSI_IRQ; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3251 | goto msi; | 
|  | 3252 | } | 
|  | 3253 |  | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 3254 | for (i = 0; i < qdev->intr_count; i++) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3255 | qdev->msi_x_entry[i].entry = i; | 
|  | 3256 |  | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 3257 | /* Loop to get our vectors.  We start with | 
|  | 3258 | * what we want and settle for what we get. | 
|  | 3259 | */ | 
|  | 3260 | do { | 
|  | 3261 | err = pci_enable_msix(qdev->pdev, | 
|  | 3262 | qdev->msi_x_entry, qdev->intr_count); | 
|  | 3263 | if (err > 0) | 
|  | 3264 | qdev->intr_count = err; | 
|  | 3265 | } while (err > 0); | 
|  | 3266 |  | 
|  | 3267 | if (err < 0) { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3268 | kfree(qdev->msi_x_entry); | 
|  | 3269 | qdev->msi_x_entry = NULL; | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3270 | netif_warn(qdev, ifup, qdev->ndev, | 
|  | 3271 | "MSI-X Enable failed, trying MSI.\n"); | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 3272 | qdev->intr_count = 1; | 
| Ron Mercer | a5a62a1 | 2009-11-11 12:54:05 +0000 | [diff] [blame] | 3273 | qlge_irq_type = MSI_IRQ; | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 3274 | } else if (err == 0) { | 
|  | 3275 | set_bit(QL_MSIX_ENABLED, &qdev->flags); | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3276 | netif_info(qdev, ifup, qdev->ndev, | 
|  | 3277 | "MSI-X Enabled, got %d vectors.\n", | 
|  | 3278 | qdev->intr_count); | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 3279 | return; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3280 | } | 
|  | 3281 | } | 
|  | 3282 | msi: | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 3283 | qdev->intr_count = 1; | 
| Ron Mercer | a5a62a1 | 2009-11-11 12:54:05 +0000 | [diff] [blame] | 3284 | if (qlge_irq_type == MSI_IRQ) { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3285 | if (!pci_enable_msi(qdev->pdev)) { | 
|  | 3286 | set_bit(QL_MSI_ENABLED, &qdev->flags); | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3287 | netif_info(qdev, ifup, qdev->ndev, | 
|  | 3288 | "Running with MSI interrupts.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3289 | return; | 
|  | 3290 | } | 
|  | 3291 | } | 
| Ron Mercer | a5a62a1 | 2009-11-11 12:54:05 +0000 | [diff] [blame] | 3292 | qlge_irq_type = LEG_IRQ; | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3293 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3294 | "Running with legacy interrupts.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3295 | } | 
|  | 3296 |  | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 3297 | /* Each vector services 1 RSS ring and and 1 or more | 
|  | 3298 | * TX completion rings.  This function loops through | 
|  | 3299 | * the TX completion rings and assigns the vector that | 
|  | 3300 | * will service it.  An example would be if there are | 
|  | 3301 | * 2 vectors (so 2 RSS rings) and 8 TX completion rings. | 
|  | 3302 | * This would mean that vector 0 would service RSS ring 0 | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 3303 | * and TX completion rings 0,1,2 and 3.  Vector 1 would | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 3304 | * service RSS ring 1 and TX completion rings 4,5,6 and 7. | 
|  | 3305 | */ | 
|  | 3306 | static void ql_set_tx_vect(struct ql_adapter *qdev) | 
|  | 3307 | { | 
|  | 3308 | int i, j, vect; | 
|  | 3309 | u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count; | 
|  | 3310 |  | 
|  | 3311 | if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) { | 
|  | 3312 | /* Assign irq vectors to TX rx_rings.*/ | 
|  | 3313 | for (vect = 0, j = 0, i = qdev->rss_ring_count; | 
|  | 3314 | i < qdev->rx_ring_count; i++) { | 
|  | 3315 | if (j == tx_rings_per_vector) { | 
|  | 3316 | vect++; | 
|  | 3317 | j = 0; | 
|  | 3318 | } | 
|  | 3319 | qdev->rx_ring[i].irq = vect; | 
|  | 3320 | j++; | 
|  | 3321 | } | 
|  | 3322 | } else { | 
|  | 3323 | /* For single vector all rings have an irq | 
|  | 3324 | * of zero. | 
|  | 3325 | */ | 
|  | 3326 | for (i = 0; i < qdev->rx_ring_count; i++) | 
|  | 3327 | qdev->rx_ring[i].irq = 0; | 
|  | 3328 | } | 
|  | 3329 | } | 
|  | 3330 |  | 
|  | 3331 | /* Set the interrupt mask for this vector.  Each vector | 
|  | 3332 | * will service 1 RSS ring and 1 or more TX completion | 
|  | 3333 | * rings.  This function sets up a bit mask per vector | 
|  | 3334 | * that indicates which rings it services. | 
|  | 3335 | */ | 
|  | 3336 | static void ql_set_irq_mask(struct ql_adapter *qdev, struct intr_context *ctx) | 
|  | 3337 | { | 
|  | 3338 | int j, vect = ctx->intr; | 
|  | 3339 | u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count; | 
|  | 3340 |  | 
|  | 3341 | if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) { | 
|  | 3342 | /* Add the RSS ring serviced by this vector | 
|  | 3343 | * to the mask. | 
|  | 3344 | */ | 
|  | 3345 | ctx->irq_mask = (1 << qdev->rx_ring[vect].cq_id); | 
|  | 3346 | /* Add the TX ring(s) serviced by this vector | 
|  | 3347 | * to the mask. */ | 
|  | 3348 | for (j = 0; j < tx_rings_per_vector; j++) { | 
|  | 3349 | ctx->irq_mask |= | 
|  | 3350 | (1 << qdev->rx_ring[qdev->rss_ring_count + | 
|  | 3351 | (vect * tx_rings_per_vector) + j].cq_id); | 
|  | 3352 | } | 
|  | 3353 | } else { | 
|  | 3354 | /* For single vector we just shift each queue's | 
|  | 3355 | * ID into the mask. | 
|  | 3356 | */ | 
|  | 3357 | for (j = 0; j < qdev->rx_ring_count; j++) | 
|  | 3358 | ctx->irq_mask |= (1 << qdev->rx_ring[j].cq_id); | 
|  | 3359 | } | 
|  | 3360 | } | 
|  | 3361 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3362 | /* | 
|  | 3363 | * Here we build the intr_context structures based on | 
|  | 3364 | * our rx_ring count and intr vector count. | 
|  | 3365 | * The intr_context structure is used to hook each vector | 
|  | 3366 | * to possibly different handlers. | 
|  | 3367 | */ | 
|  | 3368 | static void ql_resolve_queues_to_irqs(struct ql_adapter *qdev) | 
|  | 3369 | { | 
|  | 3370 | int i = 0; | 
|  | 3371 | struct intr_context *intr_context = &qdev->intr_context[0]; | 
|  | 3372 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3373 | if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) { | 
|  | 3374 | /* Each rx_ring has it's | 
|  | 3375 | * own intr_context since we have separate | 
|  | 3376 | * vectors for each queue. | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3377 | */ | 
|  | 3378 | for (i = 0; i < qdev->intr_count; i++, intr_context++) { | 
|  | 3379 | qdev->rx_ring[i].irq = i; | 
|  | 3380 | intr_context->intr = i; | 
|  | 3381 | intr_context->qdev = qdev; | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 3382 | /* Set up this vector's bit-mask that indicates | 
|  | 3383 | * which queues it services. | 
|  | 3384 | */ | 
|  | 3385 | ql_set_irq_mask(qdev, intr_context); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3386 | /* | 
|  | 3387 | * We set up each vectors enable/disable/read bits so | 
|  | 3388 | * there's no bit/mask calculations in the critical path. | 
|  | 3389 | */ | 
|  | 3390 | intr_context->intr_en_mask = | 
|  | 3391 | INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | | 
|  | 3392 | INTR_EN_TYPE_ENABLE | INTR_EN_IHD_MASK | INTR_EN_IHD | 
|  | 3393 | | i; | 
|  | 3394 | intr_context->intr_dis_mask = | 
|  | 3395 | INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | | 
|  | 3396 | INTR_EN_TYPE_DISABLE | INTR_EN_IHD_MASK | | 
|  | 3397 | INTR_EN_IHD | i; | 
|  | 3398 | intr_context->intr_read_mask = | 
|  | 3399 | INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | | 
|  | 3400 | INTR_EN_TYPE_READ | INTR_EN_IHD_MASK | INTR_EN_IHD | | 
|  | 3401 | i; | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 3402 | if (i == 0) { | 
|  | 3403 | /* The first vector/queue handles | 
|  | 3404 | * broadcast/multicast, fatal errors, | 
|  | 3405 | * and firmware events.  This in addition | 
|  | 3406 | * to normal inbound NAPI processing. | 
|  | 3407 | */ | 
|  | 3408 | intr_context->handler = qlge_isr; | 
|  | 3409 | sprintf(intr_context->name, "%s-rx-%d", | 
|  | 3410 | qdev->ndev->name, i); | 
|  | 3411 | } else { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3412 | /* | 
|  | 3413 | * Inbound queues handle unicast frames only. | 
|  | 3414 | */ | 
|  | 3415 | intr_context->handler = qlge_msix_rx_isr; | 
| Jesper Dangaard Brouer | c224969 | 2009-01-09 03:14:47 +0000 | [diff] [blame] | 3416 | sprintf(intr_context->name, "%s-rx-%d", | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3417 | qdev->ndev->name, i); | 
|  | 3418 | } | 
|  | 3419 | } | 
|  | 3420 | } else { | 
|  | 3421 | /* | 
|  | 3422 | * All rx_rings use the same intr_context since | 
|  | 3423 | * there is only one vector. | 
|  | 3424 | */ | 
|  | 3425 | intr_context->intr = 0; | 
|  | 3426 | intr_context->qdev = qdev; | 
|  | 3427 | /* | 
|  | 3428 | * We set up each vectors enable/disable/read bits so | 
|  | 3429 | * there's no bit/mask calculations in the critical path. | 
|  | 3430 | */ | 
|  | 3431 | intr_context->intr_en_mask = | 
|  | 3432 | INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_ENABLE; | 
|  | 3433 | intr_context->intr_dis_mask = | 
|  | 3434 | INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | | 
|  | 3435 | INTR_EN_TYPE_DISABLE; | 
|  | 3436 | intr_context->intr_read_mask = | 
|  | 3437 | INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_READ; | 
|  | 3438 | /* | 
|  | 3439 | * Single interrupt means one handler for all rings. | 
|  | 3440 | */ | 
|  | 3441 | intr_context->handler = qlge_isr; | 
|  | 3442 | sprintf(intr_context->name, "%s-single_irq", qdev->ndev->name); | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 3443 | /* Set up this vector's bit-mask that indicates | 
|  | 3444 | * which queues it services. In this case there is | 
|  | 3445 | * a single vector so it will service all RSS and | 
|  | 3446 | * TX completion rings. | 
|  | 3447 | */ | 
|  | 3448 | ql_set_irq_mask(qdev, intr_context); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3449 | } | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 3450 | /* Tell the TX completion rings which MSIx vector | 
|  | 3451 | * they will be using. | 
|  | 3452 | */ | 
|  | 3453 | ql_set_tx_vect(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3454 | } | 
|  | 3455 |  | 
|  | 3456 | static void ql_free_irq(struct ql_adapter *qdev) | 
|  | 3457 | { | 
|  | 3458 | int i; | 
|  | 3459 | struct intr_context *intr_context = &qdev->intr_context[0]; | 
|  | 3460 |  | 
|  | 3461 | for (i = 0; i < qdev->intr_count; i++, intr_context++) { | 
|  | 3462 | if (intr_context->hooked) { | 
|  | 3463 | if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) { | 
|  | 3464 | free_irq(qdev->msi_x_entry[i].vector, | 
|  | 3465 | &qdev->rx_ring[i]); | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3466 | netif_printk(qdev, ifdown, KERN_DEBUG, qdev->ndev, | 
|  | 3467 | "freeing msix interrupt %d.\n", i); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3468 | } else { | 
|  | 3469 | free_irq(qdev->pdev->irq, &qdev->rx_ring[0]); | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3470 | netif_printk(qdev, ifdown, KERN_DEBUG, qdev->ndev, | 
|  | 3471 | "freeing msi interrupt %d.\n", i); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3472 | } | 
|  | 3473 | } | 
|  | 3474 | } | 
|  | 3475 | ql_disable_msix(qdev); | 
|  | 3476 | } | 
|  | 3477 |  | 
|  | 3478 | static int ql_request_irq(struct ql_adapter *qdev) | 
|  | 3479 | { | 
|  | 3480 | int i; | 
|  | 3481 | int status = 0; | 
|  | 3482 | struct pci_dev *pdev = qdev->pdev; | 
|  | 3483 | struct intr_context *intr_context = &qdev->intr_context[0]; | 
|  | 3484 |  | 
|  | 3485 | ql_resolve_queues_to_irqs(qdev); | 
|  | 3486 |  | 
|  | 3487 | for (i = 0; i < qdev->intr_count; i++, intr_context++) { | 
|  | 3488 | atomic_set(&intr_context->irq_cnt, 0); | 
|  | 3489 | if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) { | 
|  | 3490 | status = request_irq(qdev->msi_x_entry[i].vector, | 
|  | 3491 | intr_context->handler, | 
|  | 3492 | 0, | 
|  | 3493 | intr_context->name, | 
|  | 3494 | &qdev->rx_ring[i]); | 
|  | 3495 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3496 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3497 | "Failed request for MSIX interrupt %d.\n", | 
|  | 3498 | i); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3499 | goto err_irq; | 
|  | 3500 | } else { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3501 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3502 | "Hooked intr %d, queue type %s, with name %s.\n", | 
|  | 3503 | i, | 
|  | 3504 | qdev->rx_ring[i].type == DEFAULT_Q ? | 
|  | 3505 | "DEFAULT_Q" : | 
|  | 3506 | qdev->rx_ring[i].type == TX_Q ? | 
|  | 3507 | "TX_Q" : | 
|  | 3508 | qdev->rx_ring[i].type == RX_Q ? | 
|  | 3509 | "RX_Q" : "", | 
|  | 3510 | intr_context->name); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3511 | } | 
|  | 3512 | } else { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3513 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3514 | "trying msi or legacy interrupts.\n"); | 
|  | 3515 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3516 | "%s: irq = %d.\n", __func__, pdev->irq); | 
|  | 3517 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3518 | "%s: context->name = %s.\n", __func__, | 
|  | 3519 | intr_context->name); | 
|  | 3520 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3521 | "%s: dev_id = 0x%p.\n", __func__, | 
|  | 3522 | &qdev->rx_ring[0]); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3523 | status = | 
|  | 3524 | request_irq(pdev->irq, qlge_isr, | 
|  | 3525 | test_bit(QL_MSI_ENABLED, | 
|  | 3526 | &qdev-> | 
|  | 3527 | flags) ? 0 : IRQF_SHARED, | 
|  | 3528 | intr_context->name, &qdev->rx_ring[0]); | 
|  | 3529 | if (status) | 
|  | 3530 | goto err_irq; | 
|  | 3531 |  | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3532 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3533 | "Hooked intr %d, queue type %s, with name %s.\n", | 
|  | 3534 | i, | 
|  | 3535 | qdev->rx_ring[0].type == DEFAULT_Q ? | 
|  | 3536 | "DEFAULT_Q" : | 
|  | 3537 | qdev->rx_ring[0].type == TX_Q ? "TX_Q" : | 
|  | 3538 | qdev->rx_ring[0].type == RX_Q ? "RX_Q" : "", | 
|  | 3539 | intr_context->name); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3540 | } | 
|  | 3541 | intr_context->hooked = 1; | 
|  | 3542 | } | 
|  | 3543 | return status; | 
|  | 3544 | err_irq: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3545 | netif_err(qdev, ifup, qdev->ndev, "Failed to get the interrupts!!!/n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3546 | ql_free_irq(qdev); | 
|  | 3547 | return status; | 
|  | 3548 | } | 
|  | 3549 |  | 
|  | 3550 | static int ql_start_rss(struct ql_adapter *qdev) | 
|  | 3551 | { | 
| Joe Perches | 215faf9 | 2010-12-21 02:16:10 -0800 | [diff] [blame] | 3552 | static const u8 init_hash_seed[] = { | 
|  | 3553 | 0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2, | 
|  | 3554 | 0x41, 0x67, 0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0, | 
|  | 3555 | 0xd0, 0xca, 0x2b, 0xcb, 0xae, 0x7b, 0x30, 0xb4, | 
|  | 3556 | 0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30, 0xf2, 0x0c, | 
|  | 3557 | 0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa | 
|  | 3558 | }; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3559 | struct ricb *ricb = &qdev->ricb; | 
|  | 3560 | int status = 0; | 
|  | 3561 | int i; | 
|  | 3562 | u8 *hash_id = (u8 *) ricb->hash_cq_id; | 
|  | 3563 |  | 
| Ron Mercer | e332471 | 2009-07-02 06:06:13 +0000 | [diff] [blame] | 3564 | memset((void *)ricb, 0, sizeof(*ricb)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3565 |  | 
| Ron Mercer | b2014ff | 2009-08-27 11:02:09 +0000 | [diff] [blame] | 3566 | ricb->base_cq = RSS_L4K; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3567 | ricb->flags = | 
| Ron Mercer | 541ae28 | 2009-10-08 09:54:37 +0000 | [diff] [blame] | 3568 | (RSS_L6K | RSS_LI | RSS_LB | RSS_LM | RSS_RT4 | RSS_RT6); | 
|  | 3569 | ricb->mask = cpu_to_le16((u16)(0x3ff)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3570 |  | 
|  | 3571 | /* | 
|  | 3572 | * Fill out the Indirection Table. | 
|  | 3573 | */ | 
| Ron Mercer | 541ae28 | 2009-10-08 09:54:37 +0000 | [diff] [blame] | 3574 | for (i = 0; i < 1024; i++) | 
|  | 3575 | hash_id[i] = (i & (qdev->rss_ring_count - 1)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3576 |  | 
| Ron Mercer | 541ae28 | 2009-10-08 09:54:37 +0000 | [diff] [blame] | 3577 | memcpy((void *)&ricb->ipv6_hash_key[0], init_hash_seed, 40); | 
|  | 3578 | memcpy((void *)&ricb->ipv4_hash_key[0], init_hash_seed, 16); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3579 |  | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3580 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, "Initializing RSS.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3581 |  | 
| Ron Mercer | e332471 | 2009-07-02 06:06:13 +0000 | [diff] [blame] | 3582 | status = ql_write_cfg(qdev, ricb, sizeof(*ricb), CFG_LR, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3583 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3584 | netif_err(qdev, ifup, qdev->ndev, "Failed to load RICB.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3585 | return status; | 
|  | 3586 | } | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3587 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3588 | "Successfully loaded RICB.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3589 | return status; | 
|  | 3590 | } | 
|  | 3591 |  | 
| Ron Mercer | a5f59dc | 2009-07-02 06:06:07 +0000 | [diff] [blame] | 3592 | static int ql_clear_routing_entries(struct ql_adapter *qdev) | 
|  | 3593 | { | 
|  | 3594 | int i, status = 0; | 
|  | 3595 |  | 
|  | 3596 | status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK); | 
|  | 3597 | if (status) | 
|  | 3598 | return status; | 
|  | 3599 | /* Clear all the entries in the routing table. */ | 
|  | 3600 | for (i = 0; i < 16; i++) { | 
|  | 3601 | status = ql_set_routing_reg(qdev, i, 0, 0); | 
|  | 3602 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3603 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3604 | "Failed to init routing register for CAM packets.\n"); | 
| Ron Mercer | a5f59dc | 2009-07-02 06:06:07 +0000 | [diff] [blame] | 3605 | break; | 
|  | 3606 | } | 
|  | 3607 | } | 
|  | 3608 | ql_sem_unlock(qdev, SEM_RT_IDX_MASK); | 
|  | 3609 | return status; | 
|  | 3610 | } | 
|  | 3611 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3612 | /* Initialize the frame-to-queue routing. */ | 
|  | 3613 | static int ql_route_initialize(struct ql_adapter *qdev) | 
|  | 3614 | { | 
|  | 3615 | int status = 0; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3616 |  | 
|  | 3617 | /* Clear all the entries in the routing table. */ | 
| Ron Mercer | a5f59dc | 2009-07-02 06:06:07 +0000 | [diff] [blame] | 3618 | status = ql_clear_routing_entries(qdev); | 
|  | 3619 | if (status) | 
| Ron Mercer | fd21cf5 | 2009-09-29 08:39:22 +0000 | [diff] [blame] | 3620 | return status; | 
|  | 3621 |  | 
|  | 3622 | status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK); | 
|  | 3623 | if (status) | 
|  | 3624 | return status; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3625 |  | 
| Ron Mercer | fbc2ac3 | 2010-07-05 12:19:41 +0000 | [diff] [blame] | 3626 | status = ql_set_routing_reg(qdev, RT_IDX_IP_CSUM_ERR_SLOT, | 
|  | 3627 | RT_IDX_IP_CSUM_ERR, 1); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3628 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3629 | netif_err(qdev, ifup, qdev->ndev, | 
| Ron Mercer | fbc2ac3 | 2010-07-05 12:19:41 +0000 | [diff] [blame] | 3630 | "Failed to init routing register " | 
|  | 3631 | "for IP CSUM error packets.\n"); | 
|  | 3632 | goto exit; | 
|  | 3633 | } | 
|  | 3634 | status = ql_set_routing_reg(qdev, RT_IDX_TCP_UDP_CSUM_ERR_SLOT, | 
|  | 3635 | RT_IDX_TU_CSUM_ERR, 1); | 
|  | 3636 | if (status) { | 
|  | 3637 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3638 | "Failed to init routing register " | 
|  | 3639 | "for TCP/UDP CSUM error packets.\n"); | 
| Ron Mercer | 8587ea3 | 2009-02-23 10:42:15 +0000 | [diff] [blame] | 3640 | goto exit; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3641 | } | 
|  | 3642 | status = ql_set_routing_reg(qdev, RT_IDX_BCAST_SLOT, RT_IDX_BCAST, 1); | 
|  | 3643 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3644 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3645 | "Failed to init routing register for broadcast packets.\n"); | 
| Ron Mercer | 8587ea3 | 2009-02-23 10:42:15 +0000 | [diff] [blame] | 3646 | goto exit; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3647 | } | 
|  | 3648 | /* If we have more than one inbound queue, then turn on RSS in the | 
|  | 3649 | * routing block. | 
|  | 3650 | */ | 
|  | 3651 | if (qdev->rss_ring_count > 1) { | 
|  | 3652 | status = ql_set_routing_reg(qdev, RT_IDX_RSS_MATCH_SLOT, | 
|  | 3653 | RT_IDX_RSS_MATCH, 1); | 
|  | 3654 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3655 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3656 | "Failed to init routing register for MATCH RSS packets.\n"); | 
| Ron Mercer | 8587ea3 | 2009-02-23 10:42:15 +0000 | [diff] [blame] | 3657 | goto exit; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3658 | } | 
|  | 3659 | } | 
|  | 3660 |  | 
|  | 3661 | status = ql_set_routing_reg(qdev, RT_IDX_CAM_HIT_SLOT, | 
|  | 3662 | RT_IDX_CAM_HIT, 1); | 
| Ron Mercer | 8587ea3 | 2009-02-23 10:42:15 +0000 | [diff] [blame] | 3663 | if (status) | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3664 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3665 | "Failed to init routing register for CAM packets.\n"); | 
| Ron Mercer | 8587ea3 | 2009-02-23 10:42:15 +0000 | [diff] [blame] | 3666 | exit: | 
|  | 3667 | ql_sem_unlock(qdev, SEM_RT_IDX_MASK); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3668 | return status; | 
|  | 3669 | } | 
|  | 3670 |  | 
| Ron Mercer | 2ee1e27 | 2009-03-03 12:10:33 +0000 | [diff] [blame] | 3671 | int ql_cam_route_initialize(struct ql_adapter *qdev) | 
| Ron Mercer | bb58b5b | 2009-02-23 10:42:13 +0000 | [diff] [blame] | 3672 | { | 
| Ron Mercer | 7fab3bf | 2009-07-02 06:06:11 +0000 | [diff] [blame] | 3673 | int status, set; | 
| Ron Mercer | bb58b5b | 2009-02-23 10:42:13 +0000 | [diff] [blame] | 3674 |  | 
| Ron Mercer | 7fab3bf | 2009-07-02 06:06:11 +0000 | [diff] [blame] | 3675 | /* If check if the link is up and use to | 
|  | 3676 | * determine if we are setting or clearing | 
|  | 3677 | * the MAC address in the CAM. | 
|  | 3678 | */ | 
|  | 3679 | set = ql_read32(qdev, STS); | 
|  | 3680 | set &= qdev->port_link_up; | 
|  | 3681 | status = ql_set_mac_addr(qdev, set); | 
| Ron Mercer | bb58b5b | 2009-02-23 10:42:13 +0000 | [diff] [blame] | 3682 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3683 | netif_err(qdev, ifup, qdev->ndev, "Failed to init mac address.\n"); | 
| Ron Mercer | bb58b5b | 2009-02-23 10:42:13 +0000 | [diff] [blame] | 3684 | return status; | 
|  | 3685 | } | 
|  | 3686 |  | 
|  | 3687 | status = ql_route_initialize(qdev); | 
|  | 3688 | if (status) | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3689 | netif_err(qdev, ifup, qdev->ndev, "Failed to init routing table.\n"); | 
| Ron Mercer | bb58b5b | 2009-02-23 10:42:13 +0000 | [diff] [blame] | 3690 |  | 
|  | 3691 | return status; | 
|  | 3692 | } | 
|  | 3693 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3694 | static int ql_adapter_initialize(struct ql_adapter *qdev) | 
|  | 3695 | { | 
|  | 3696 | u32 value, mask; | 
|  | 3697 | int i; | 
|  | 3698 | int status = 0; | 
|  | 3699 |  | 
|  | 3700 | /* | 
|  | 3701 | * Set up the System register to halt on errors. | 
|  | 3702 | */ | 
|  | 3703 | value = SYS_EFE | SYS_FAE; | 
|  | 3704 | mask = value << 16; | 
|  | 3705 | ql_write32(qdev, SYS, mask | value); | 
|  | 3706 |  | 
| Ron Mercer | c9cf0a0 | 2009-03-09 10:59:22 +0000 | [diff] [blame] | 3707 | /* Set the default queue, and VLAN behavior. */ | 
|  | 3708 | value = NIC_RCV_CFG_DFQ | NIC_RCV_CFG_RV; | 
|  | 3709 | mask = NIC_RCV_CFG_DFQ_MASK | (NIC_RCV_CFG_RV << 16); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3710 | ql_write32(qdev, NIC_RCV_CFG, (mask | value)); | 
|  | 3711 |  | 
|  | 3712 | /* Set the MPI interrupt to enabled. */ | 
|  | 3713 | ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16) | INTR_MASK_PI); | 
|  | 3714 |  | 
|  | 3715 | /* Enable the function, set pagesize, enable error checking. */ | 
|  | 3716 | value = FSC_FE | FSC_EPC_INBOUND | FSC_EPC_OUTBOUND | | 
| Ron Mercer | 572c526 | 2010-01-02 10:37:42 +0000 | [diff] [blame] | 3717 | FSC_EC | FSC_VM_PAGE_4K; | 
|  | 3718 | value |= SPLT_SETTING; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3719 |  | 
|  | 3720 | /* Set/clear header splitting. */ | 
|  | 3721 | mask = FSC_VM_PAGESIZE_MASK | | 
|  | 3722 | FSC_DBL_MASK | FSC_DBRST_MASK | (value << 16); | 
|  | 3723 | ql_write32(qdev, FSC, mask | value); | 
|  | 3724 |  | 
| Ron Mercer | 572c526 | 2010-01-02 10:37:42 +0000 | [diff] [blame] | 3725 | ql_write32(qdev, SPLT_HDR, SPLT_LEN); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3726 |  | 
| Ron Mercer | a3b7193 | 2009-10-08 09:54:38 +0000 | [diff] [blame] | 3727 | /* Set RX packet routing to use port/pci function on which the | 
|  | 3728 | * packet arrived on in addition to usual frame routing. | 
|  | 3729 | * This is helpful on bonding where both interfaces can have | 
|  | 3730 | * the same MAC address. | 
|  | 3731 | */ | 
|  | 3732 | ql_write32(qdev, RST_FO, RST_FO_RR_MASK | RST_FO_RR_RCV_FUNC_CQ); | 
| Ron Mercer | bc083ce | 2009-10-21 11:07:40 +0000 | [diff] [blame] | 3733 | /* Reroute all packets to our Interface. | 
|  | 3734 | * They may have been routed to MPI firmware | 
|  | 3735 | * due to WOL. | 
|  | 3736 | */ | 
|  | 3737 | value = ql_read32(qdev, MGMT_RCV_CFG); | 
|  | 3738 | value &= ~MGMT_RCV_CFG_RM; | 
|  | 3739 | mask = 0xffff0000; | 
|  | 3740 |  | 
|  | 3741 | /* Sticky reg needs clearing due to WOL. */ | 
|  | 3742 | ql_write32(qdev, MGMT_RCV_CFG, mask); | 
|  | 3743 | ql_write32(qdev, MGMT_RCV_CFG, mask | value); | 
|  | 3744 |  | 
|  | 3745 | /* Default WOL is enable on Mezz cards */ | 
|  | 3746 | if (qdev->pdev->subsystem_device == 0x0068 || | 
|  | 3747 | qdev->pdev->subsystem_device == 0x0180) | 
|  | 3748 | qdev->wol = WAKE_MAGIC; | 
| Ron Mercer | a3b7193 | 2009-10-08 09:54:38 +0000 | [diff] [blame] | 3749 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3750 | /* Start up the rx queues. */ | 
|  | 3751 | for (i = 0; i < qdev->rx_ring_count; i++) { | 
|  | 3752 | status = ql_start_rx_ring(qdev, &qdev->rx_ring[i]); | 
|  | 3753 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3754 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3755 | "Failed to start rx ring[%d].\n", i); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3756 | return status; | 
|  | 3757 | } | 
|  | 3758 | } | 
|  | 3759 |  | 
|  | 3760 | /* If there is more than one inbound completion queue | 
|  | 3761 | * then download a RICB to configure RSS. | 
|  | 3762 | */ | 
|  | 3763 | if (qdev->rss_ring_count > 1) { | 
|  | 3764 | status = ql_start_rss(qdev); | 
|  | 3765 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3766 | netif_err(qdev, ifup, qdev->ndev, "Failed to start RSS.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3767 | return status; | 
|  | 3768 | } | 
|  | 3769 | } | 
|  | 3770 |  | 
|  | 3771 | /* Start up the tx queues. */ | 
|  | 3772 | for (i = 0; i < qdev->tx_ring_count; i++) { | 
|  | 3773 | status = ql_start_tx_ring(qdev, &qdev->tx_ring[i]); | 
|  | 3774 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3775 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3776 | "Failed to start tx ring[%d].\n", i); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3777 | return status; | 
|  | 3778 | } | 
|  | 3779 | } | 
|  | 3780 |  | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 3781 | /* Initialize the port and set the max framesize. */ | 
|  | 3782 | status = qdev->nic_ops->port_initialize(qdev); | 
| Ron Mercer | 8092886 | 2009-10-10 09:35:09 +0000 | [diff] [blame] | 3783 | if (status) | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3784 | netif_err(qdev, ifup, qdev->ndev, "Failed to start port.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3785 |  | 
| Ron Mercer | bb58b5b | 2009-02-23 10:42:13 +0000 | [diff] [blame] | 3786 | /* Set up the MAC address and frame routing filter. */ | 
|  | 3787 | status = ql_cam_route_initialize(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3788 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3789 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 3790 | "Failed to init CAM/Routing tables.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3791 | return status; | 
|  | 3792 | } | 
|  | 3793 |  | 
|  | 3794 | /* Start NAPI for the RSS queues. */ | 
| Ron Mercer | b2014ff | 2009-08-27 11:02:09 +0000 | [diff] [blame] | 3795 | for (i = 0; i < qdev->rss_ring_count; i++) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3796 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 3797 | "Enabling NAPI for rx_ring[%d].\n", i); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3798 | napi_enable(&qdev->rx_ring[i].napi); | 
|  | 3799 | } | 
|  | 3800 |  | 
|  | 3801 | return status; | 
|  | 3802 | } | 
|  | 3803 |  | 
|  | 3804 | /* Issue soft reset to chip. */ | 
|  | 3805 | static int ql_adapter_reset(struct ql_adapter *qdev) | 
|  | 3806 | { | 
|  | 3807 | u32 value; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3808 | int status = 0; | 
| Ron Mercer | a5f59dc | 2009-07-02 06:06:07 +0000 | [diff] [blame] | 3809 | unsigned long end_jiffies; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3810 |  | 
| Ron Mercer | a5f59dc | 2009-07-02 06:06:07 +0000 | [diff] [blame] | 3811 | /* Clear all the entries in the routing table. */ | 
|  | 3812 | status = ql_clear_routing_entries(qdev); | 
|  | 3813 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3814 | netif_err(qdev, ifup, qdev->ndev, "Failed to clear routing bits.\n"); | 
| Ron Mercer | a5f59dc | 2009-07-02 06:06:07 +0000 | [diff] [blame] | 3815 | return status; | 
|  | 3816 | } | 
|  | 3817 |  | 
|  | 3818 | end_jiffies = jiffies + | 
|  | 3819 | max((unsigned long)1, usecs_to_jiffies(30)); | 
| Ron Mercer | 84087f4 | 2009-10-08 09:54:41 +0000 | [diff] [blame] | 3820 |  | 
| Jitendra Kalsaria | da92b39 | 2011-06-30 10:02:05 +0000 | [diff] [blame] | 3821 | /* Check if bit is set then skip the mailbox command and | 
|  | 3822 | * clear the bit, else we are in normal reset process. | 
|  | 3823 | */ | 
|  | 3824 | if (!test_bit(QL_ASIC_RECOVERY, &qdev->flags)) { | 
|  | 3825 | /* Stop management traffic. */ | 
|  | 3826 | ql_mb_set_mgmnt_traffic_ctl(qdev, MB_SET_MPI_TFK_STOP); | 
| Ron Mercer | 84087f4 | 2009-10-08 09:54:41 +0000 | [diff] [blame] | 3827 |  | 
| Jitendra Kalsaria | da92b39 | 2011-06-30 10:02:05 +0000 | [diff] [blame] | 3828 | /* Wait for the NIC and MGMNT FIFOs to empty. */ | 
|  | 3829 | ql_wait_fifo_empty(qdev); | 
|  | 3830 | } else | 
|  | 3831 | clear_bit(QL_ASIC_RECOVERY, &qdev->flags); | 
| Ron Mercer | 84087f4 | 2009-10-08 09:54:41 +0000 | [diff] [blame] | 3832 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3833 | ql_write32(qdev, RST_FO, (RST_FO_FR << 16) | RST_FO_FR); | 
| Ron Mercer | a75ee7f | 2009-03-09 10:59:18 +0000 | [diff] [blame] | 3834 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3835 | do { | 
|  | 3836 | value = ql_read32(qdev, RST_FO); | 
|  | 3837 | if ((value & RST_FO_FR) == 0) | 
|  | 3838 | break; | 
| Ron Mercer | a75ee7f | 2009-03-09 10:59:18 +0000 | [diff] [blame] | 3839 | cpu_relax(); | 
|  | 3840 | } while (time_before(jiffies, end_jiffies)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3841 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3842 | if (value & RST_FO_FR) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3843 | netif_err(qdev, ifdown, qdev->ndev, | 
|  | 3844 | "ETIMEDOUT!!! errored out of resetting the chip!\n"); | 
| Ron Mercer | a75ee7f | 2009-03-09 10:59:18 +0000 | [diff] [blame] | 3845 | status = -ETIMEDOUT; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3846 | } | 
|  | 3847 |  | 
| Ron Mercer | 84087f4 | 2009-10-08 09:54:41 +0000 | [diff] [blame] | 3848 | /* Resume management traffic. */ | 
|  | 3849 | ql_mb_set_mgmnt_traffic_ctl(qdev, MB_SET_MPI_TFK_RESUME); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3850 | return status; | 
|  | 3851 | } | 
|  | 3852 |  | 
|  | 3853 | static void ql_display_dev_info(struct net_device *ndev) | 
|  | 3854 | { | 
| Joe Perches | b16fed0 | 2010-11-15 11:12:28 +0000 | [diff] [blame] | 3855 | struct ql_adapter *qdev = netdev_priv(ndev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3856 |  | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3857 | netif_info(qdev, probe, qdev->ndev, | 
|  | 3858 | "Function #%d, Port %d, NIC Roll %d, NIC Rev = %d, " | 
|  | 3859 | "XG Roll = %d, XG Rev = %d.\n", | 
|  | 3860 | qdev->func, | 
|  | 3861 | qdev->port, | 
|  | 3862 | qdev->chip_rev_id & 0x0000000f, | 
|  | 3863 | qdev->chip_rev_id >> 4 & 0x0000000f, | 
|  | 3864 | qdev->chip_rev_id >> 8 & 0x0000000f, | 
|  | 3865 | qdev->chip_rev_id >> 12 & 0x0000000f); | 
|  | 3866 | netif_info(qdev, probe, qdev->ndev, | 
|  | 3867 | "MAC address %pM\n", ndev->dev_addr); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3868 | } | 
|  | 3869 |  | 
| stephen hemminger | ac40921 | 2010-10-21 07:50:54 +0000 | [diff] [blame] | 3870 | static int ql_wol(struct ql_adapter *qdev) | 
| Ron Mercer | bc083ce | 2009-10-21 11:07:40 +0000 | [diff] [blame] | 3871 | { | 
|  | 3872 | int status = 0; | 
|  | 3873 | u32 wol = MB_WOL_DISABLE; | 
|  | 3874 |  | 
|  | 3875 | /* The CAM is still intact after a reset, but if we | 
|  | 3876 | * are doing WOL, then we may need to program the | 
|  | 3877 | * routing regs. We would also need to issue the mailbox | 
|  | 3878 | * commands to instruct the MPI what to do per the ethtool | 
|  | 3879 | * settings. | 
|  | 3880 | */ | 
|  | 3881 |  | 
|  | 3882 | if (qdev->wol & (WAKE_ARP | WAKE_MAGICSECURE | WAKE_PHY | WAKE_UCAST | | 
|  | 3883 | WAKE_MCAST | WAKE_BCAST)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3884 | netif_err(qdev, ifdown, qdev->ndev, | 
|  | 3885 | "Unsupported WOL paramter. qdev->wol = 0x%x.\n", | 
|  | 3886 | qdev->wol); | 
| Ron Mercer | bc083ce | 2009-10-21 11:07:40 +0000 | [diff] [blame] | 3887 | return -EINVAL; | 
|  | 3888 | } | 
|  | 3889 |  | 
|  | 3890 | if (qdev->wol & WAKE_MAGIC) { | 
|  | 3891 | status = ql_mb_wol_set_magic(qdev, 1); | 
|  | 3892 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3893 | netif_err(qdev, ifdown, qdev->ndev, | 
|  | 3894 | "Failed to set magic packet on %s.\n", | 
|  | 3895 | qdev->ndev->name); | 
| Ron Mercer | bc083ce | 2009-10-21 11:07:40 +0000 | [diff] [blame] | 3896 | return status; | 
|  | 3897 | } else | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3898 | netif_info(qdev, drv, qdev->ndev, | 
|  | 3899 | "Enabled magic packet successfully on %s.\n", | 
|  | 3900 | qdev->ndev->name); | 
| Ron Mercer | bc083ce | 2009-10-21 11:07:40 +0000 | [diff] [blame] | 3901 |  | 
|  | 3902 | wol |= MB_WOL_MAGIC_PKT; | 
|  | 3903 | } | 
|  | 3904 |  | 
|  | 3905 | if (qdev->wol) { | 
| Ron Mercer | bc083ce | 2009-10-21 11:07:40 +0000 | [diff] [blame] | 3906 | wol |= MB_WOL_MODE_ON; | 
|  | 3907 | status = ql_mb_wol_mode(qdev, wol); | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3908 | netif_err(qdev, drv, qdev->ndev, | 
|  | 3909 | "WOL %s (wol code 0x%x) on %s\n", | 
| Jiri Kosina | 318ae2e | 2010-03-08 16:55:37 +0100 | [diff] [blame] | 3910 | (status == 0) ? "Successfully set" : "Failed", | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3911 | wol, qdev->ndev->name); | 
| Ron Mercer | bc083ce | 2009-10-21 11:07:40 +0000 | [diff] [blame] | 3912 | } | 
|  | 3913 |  | 
|  | 3914 | return status; | 
|  | 3915 | } | 
|  | 3916 |  | 
| Breno Leitao | c5daddd | 2010-08-24 12:50:40 +0000 | [diff] [blame] | 3917 | static void ql_cancel_all_work_sync(struct ql_adapter *qdev) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3918 | { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3919 |  | 
| Ron Mercer | 6497b60 | 2009-02-12 16:37:13 -0800 | [diff] [blame] | 3920 | /* Don't kill the reset worker thread if we | 
|  | 3921 | * are in the process of recovery. | 
|  | 3922 | */ | 
|  | 3923 | if (test_bit(QL_ADAPTER_UP, &qdev->flags)) | 
|  | 3924 | cancel_delayed_work_sync(&qdev->asic_reset_work); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3925 | cancel_delayed_work_sync(&qdev->mpi_reset_work); | 
|  | 3926 | cancel_delayed_work_sync(&qdev->mpi_work); | 
| Ron Mercer | 2ee1e27 | 2009-03-03 12:10:33 +0000 | [diff] [blame] | 3927 | cancel_delayed_work_sync(&qdev->mpi_idc_work); | 
| Ron Mercer | 8aae260 | 2010-01-15 13:31:28 +0000 | [diff] [blame] | 3928 | cancel_delayed_work_sync(&qdev->mpi_core_to_log); | 
| Ron Mercer | bcc2cb3b | 2009-03-02 08:07:32 +0000 | [diff] [blame] | 3929 | cancel_delayed_work_sync(&qdev->mpi_port_cfg_work); | 
| Breno Leitao | c5daddd | 2010-08-24 12:50:40 +0000 | [diff] [blame] | 3930 | } | 
|  | 3931 |  | 
|  | 3932 | static int ql_adapter_down(struct ql_adapter *qdev) | 
|  | 3933 | { | 
|  | 3934 | int i, status = 0; | 
|  | 3935 |  | 
|  | 3936 | ql_link_off(qdev); | 
|  | 3937 |  | 
|  | 3938 | ql_cancel_all_work_sync(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3939 |  | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 3940 | for (i = 0; i < qdev->rss_ring_count; i++) | 
|  | 3941 | napi_disable(&qdev->rx_ring[i].napi); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3942 |  | 
|  | 3943 | clear_bit(QL_ADAPTER_UP, &qdev->flags); | 
|  | 3944 |  | 
|  | 3945 | ql_disable_interrupts(qdev); | 
|  | 3946 |  | 
|  | 3947 | ql_tx_ring_clean(qdev); | 
|  | 3948 |  | 
| Ron Mercer | 6b318cb | 2009-03-09 10:59:26 +0000 | [diff] [blame] | 3949 | /* Call netif_napi_del() from common point. | 
|  | 3950 | */ | 
| Ron Mercer | b2014ff | 2009-08-27 11:02:09 +0000 | [diff] [blame] | 3951 | for (i = 0; i < qdev->rss_ring_count; i++) | 
| Ron Mercer | 6b318cb | 2009-03-09 10:59:26 +0000 | [diff] [blame] | 3952 | netif_napi_del(&qdev->rx_ring[i].napi); | 
|  | 3953 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3954 | status = ql_adapter_reset(qdev); | 
|  | 3955 | if (status) | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3956 | netif_err(qdev, ifdown, qdev->ndev, "reset(func #%d) FAILED!\n", | 
|  | 3957 | qdev->func); | 
| Breno Leitao | fe5f098 | 2010-08-26 08:27:58 +0000 | [diff] [blame] | 3958 | ql_free_rx_buffers(qdev); | 
|  | 3959 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3960 | return status; | 
|  | 3961 | } | 
|  | 3962 |  | 
|  | 3963 | static int ql_adapter_up(struct ql_adapter *qdev) | 
|  | 3964 | { | 
|  | 3965 | int err = 0; | 
|  | 3966 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3967 | err = ql_adapter_initialize(qdev); | 
|  | 3968 | if (err) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 3969 | netif_info(qdev, ifup, qdev->ndev, "Unable to initialize adapter.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3970 | goto err_init; | 
|  | 3971 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3972 | set_bit(QL_ADAPTER_UP, &qdev->flags); | 
| Ron Mercer | 4545a3f | 2009-02-23 10:42:17 +0000 | [diff] [blame] | 3973 | ql_alloc_rx_buffers(qdev); | 
| Ron Mercer | 8b007de | 2009-07-02 06:06:08 +0000 | [diff] [blame] | 3974 | /* If the port is initialized and the | 
|  | 3975 | * link is up the turn on the carrier. | 
|  | 3976 | */ | 
|  | 3977 | if ((ql_read32(qdev, STS) & qdev->port_init) && | 
|  | 3978 | (ql_read32(qdev, STS) & qdev->port_link_up)) | 
| Ron Mercer | 6a47330 | 2009-07-02 06:06:12 +0000 | [diff] [blame] | 3979 | ql_link_on(qdev); | 
| Ron Mercer | f2c0500 | 2010-07-05 12:19:37 +0000 | [diff] [blame] | 3980 | /* Restore rx mode. */ | 
|  | 3981 | clear_bit(QL_ALLMULTI, &qdev->flags); | 
|  | 3982 | clear_bit(QL_PROMISCUOUS, &qdev->flags); | 
|  | 3983 | qlge_set_multicast_list(qdev->ndev); | 
|  | 3984 |  | 
| Ron Mercer | c1b6009 | 2010-10-27 04:58:12 +0000 | [diff] [blame] | 3985 | /* Restore vlan setting. */ | 
|  | 3986 | qlge_restore_vlan(qdev); | 
|  | 3987 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3988 | ql_enable_interrupts(qdev); | 
|  | 3989 | ql_enable_all_completion_interrupts(qdev); | 
| Ron Mercer | 1e21330 | 2009-03-09 10:59:21 +0000 | [diff] [blame] | 3990 | netif_tx_start_all_queues(qdev->ndev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3991 |  | 
|  | 3992 | return 0; | 
|  | 3993 | err_init: | 
|  | 3994 | ql_adapter_reset(qdev); | 
|  | 3995 | return err; | 
|  | 3996 | } | 
|  | 3997 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 3998 | static void ql_release_adapter_resources(struct ql_adapter *qdev) | 
|  | 3999 | { | 
|  | 4000 | ql_free_mem_resources(qdev); | 
|  | 4001 | ql_free_irq(qdev); | 
|  | 4002 | } | 
|  | 4003 |  | 
|  | 4004 | static int ql_get_adapter_resources(struct ql_adapter *qdev) | 
|  | 4005 | { | 
|  | 4006 | int status = 0; | 
|  | 4007 |  | 
|  | 4008 | if (ql_alloc_mem_resources(qdev)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4009 | netif_err(qdev, ifup, qdev->ndev, "Unable to  allocate memory.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4010 | return -ENOMEM; | 
|  | 4011 | } | 
|  | 4012 | status = ql_request_irq(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4013 | return status; | 
|  | 4014 | } | 
|  | 4015 |  | 
|  | 4016 | static int qlge_close(struct net_device *ndev) | 
|  | 4017 | { | 
|  | 4018 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 4019 |  | 
| Ron Mercer | 4bbd1a1 | 2010-02-03 07:24:12 +0000 | [diff] [blame] | 4020 | /* If we hit pci_channel_io_perm_failure | 
|  | 4021 | * failure condition, then we already | 
|  | 4022 | * brought the adapter down. | 
|  | 4023 | */ | 
|  | 4024 | if (test_bit(QL_EEH_FATAL, &qdev->flags)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4025 | netif_err(qdev, drv, qdev->ndev, "EEH fatal did unload.\n"); | 
| Ron Mercer | 4bbd1a1 | 2010-02-03 07:24:12 +0000 | [diff] [blame] | 4026 | clear_bit(QL_EEH_FATAL, &qdev->flags); | 
|  | 4027 | return 0; | 
|  | 4028 | } | 
|  | 4029 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4030 | /* | 
|  | 4031 | * Wait for device to recover from a reset. | 
|  | 4032 | * (Rarely happens, but possible.) | 
|  | 4033 | */ | 
|  | 4034 | while (!test_bit(QL_ADAPTER_UP, &qdev->flags)) | 
|  | 4035 | msleep(1); | 
|  | 4036 | ql_adapter_down(qdev); | 
|  | 4037 | ql_release_adapter_resources(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4038 | return 0; | 
|  | 4039 | } | 
|  | 4040 |  | 
|  | 4041 | static int ql_configure_rings(struct ql_adapter *qdev) | 
|  | 4042 | { | 
|  | 4043 | int i; | 
|  | 4044 | struct rx_ring *rx_ring; | 
|  | 4045 | struct tx_ring *tx_ring; | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 4046 | int cpu_cnt = min(MAX_CPUS, (int)num_online_cpus()); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4047 | unsigned int lbq_buf_len = (qdev->ndev->mtu > 1500) ? | 
|  | 4048 | LARGE_BUFFER_MAX_SIZE : LARGE_BUFFER_MIN_SIZE; | 
|  | 4049 |  | 
|  | 4050 | qdev->lbq_buf_order = get_order(lbq_buf_len); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4051 |  | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 4052 | /* In a perfect world we have one RSS ring for each CPU | 
|  | 4053 | * and each has it's own vector.  To do that we ask for | 
|  | 4054 | * cpu_cnt vectors.  ql_enable_msix() will adjust the | 
|  | 4055 | * vector count to what we actually get.  We then | 
|  | 4056 | * allocate an RSS ring for each. | 
|  | 4057 | * Essentially, we are doing min(cpu_count, msix_vector_count). | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4058 | */ | 
| Ron Mercer | a4ab613 | 2009-08-27 11:02:10 +0000 | [diff] [blame] | 4059 | qdev->intr_count = cpu_cnt; | 
|  | 4060 | ql_enable_msix(qdev); | 
|  | 4061 | /* Adjust the RSS ring count to the actual vector count. */ | 
|  | 4062 | qdev->rss_ring_count = qdev->intr_count; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4063 | qdev->tx_ring_count = cpu_cnt; | 
| Ron Mercer | b2014ff | 2009-08-27 11:02:09 +0000 | [diff] [blame] | 4064 | qdev->rx_ring_count = qdev->tx_ring_count + qdev->rss_ring_count; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4065 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4066 | for (i = 0; i < qdev->tx_ring_count; i++) { | 
|  | 4067 | tx_ring = &qdev->tx_ring[i]; | 
| Ron Mercer | e332471 | 2009-07-02 06:06:13 +0000 | [diff] [blame] | 4068 | memset((void *)tx_ring, 0, sizeof(*tx_ring)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4069 | tx_ring->qdev = qdev; | 
|  | 4070 | tx_ring->wq_id = i; | 
|  | 4071 | tx_ring->wq_len = qdev->tx_ring_size; | 
|  | 4072 | tx_ring->wq_size = | 
|  | 4073 | tx_ring->wq_len * sizeof(struct ob_mac_iocb_req); | 
|  | 4074 |  | 
|  | 4075 | /* | 
|  | 4076 | * The completion queue ID for the tx rings start | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 4077 | * immediately after the rss rings. | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4078 | */ | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 4079 | tx_ring->cq_id = qdev->rss_ring_count + i; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4080 | } | 
|  | 4081 |  | 
|  | 4082 | for (i = 0; i < qdev->rx_ring_count; i++) { | 
|  | 4083 | rx_ring = &qdev->rx_ring[i]; | 
| Ron Mercer | e332471 | 2009-07-02 06:06:13 +0000 | [diff] [blame] | 4084 | memset((void *)rx_ring, 0, sizeof(*rx_ring)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4085 | rx_ring->qdev = qdev; | 
|  | 4086 | rx_ring->cq_id = i; | 
|  | 4087 | rx_ring->cpu = i % cpu_cnt;	/* CPU to run handler on. */ | 
| Ron Mercer | b2014ff | 2009-08-27 11:02:09 +0000 | [diff] [blame] | 4088 | if (i < qdev->rss_ring_count) { | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 4089 | /* | 
|  | 4090 | * Inbound (RSS) queues. | 
|  | 4091 | */ | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4092 | rx_ring->cq_len = qdev->rx_ring_size; | 
|  | 4093 | rx_ring->cq_size = | 
|  | 4094 | rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb); | 
|  | 4095 | rx_ring->lbq_len = NUM_LARGE_BUFFERS; | 
|  | 4096 | rx_ring->lbq_size = | 
| Ron Mercer | 2c9a0d4 | 2009-01-05 18:19:20 -0800 | [diff] [blame] | 4097 | rx_ring->lbq_len * sizeof(__le64); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4098 | rx_ring->lbq_buf_size = (u16)lbq_buf_len; | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4099 | netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, | 
|  | 4100 | "lbq_buf_size %d, order = %d\n", | 
|  | 4101 | rx_ring->lbq_buf_size, | 
|  | 4102 | qdev->lbq_buf_order); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4103 | rx_ring->sbq_len = NUM_SMALL_BUFFERS; | 
|  | 4104 | rx_ring->sbq_size = | 
| Ron Mercer | 2c9a0d4 | 2009-01-05 18:19:20 -0800 | [diff] [blame] | 4105 | rx_ring->sbq_len * sizeof(__le64); | 
| Ron Mercer | 52e55f3 | 2009-10-10 09:35:07 +0000 | [diff] [blame] | 4106 | rx_ring->sbq_buf_size = SMALL_BUF_MAP_SIZE; | 
| Ron Mercer | b2014ff | 2009-08-27 11:02:09 +0000 | [diff] [blame] | 4107 | rx_ring->type = RX_Q; | 
|  | 4108 | } else { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4109 | /* | 
|  | 4110 | * Outbound queue handles outbound completions only. | 
|  | 4111 | */ | 
|  | 4112 | /* outbound cq is same size as tx_ring it services. */ | 
|  | 4113 | rx_ring->cq_len = qdev->tx_ring_size; | 
|  | 4114 | rx_ring->cq_size = | 
|  | 4115 | rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb); | 
|  | 4116 | rx_ring->lbq_len = 0; | 
|  | 4117 | rx_ring->lbq_size = 0; | 
|  | 4118 | rx_ring->lbq_buf_size = 0; | 
|  | 4119 | rx_ring->sbq_len = 0; | 
|  | 4120 | rx_ring->sbq_size = 0; | 
|  | 4121 | rx_ring->sbq_buf_size = 0; | 
|  | 4122 | rx_ring->type = TX_Q; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4123 | } | 
|  | 4124 | } | 
|  | 4125 | return 0; | 
|  | 4126 | } | 
|  | 4127 |  | 
|  | 4128 | static int qlge_open(struct net_device *ndev) | 
|  | 4129 | { | 
|  | 4130 | int err = 0; | 
|  | 4131 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 4132 |  | 
| Ron Mercer | 74e1243 | 2009-11-11 12:54:04 +0000 | [diff] [blame] | 4133 | err = ql_adapter_reset(qdev); | 
|  | 4134 | if (err) | 
|  | 4135 | return err; | 
|  | 4136 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4137 | err = ql_configure_rings(qdev); | 
|  | 4138 | if (err) | 
|  | 4139 | return err; | 
|  | 4140 |  | 
|  | 4141 | err = ql_get_adapter_resources(qdev); | 
|  | 4142 | if (err) | 
|  | 4143 | goto error_up; | 
|  | 4144 |  | 
|  | 4145 | err = ql_adapter_up(qdev); | 
|  | 4146 | if (err) | 
|  | 4147 | goto error_up; | 
|  | 4148 |  | 
|  | 4149 | return err; | 
|  | 4150 |  | 
|  | 4151 | error_up: | 
|  | 4152 | ql_release_adapter_resources(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4153 | return err; | 
|  | 4154 | } | 
|  | 4155 |  | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4156 | static int ql_change_rx_buffers(struct ql_adapter *qdev) | 
|  | 4157 | { | 
|  | 4158 | struct rx_ring *rx_ring; | 
|  | 4159 | int i, status; | 
|  | 4160 | u32 lbq_buf_len; | 
|  | 4161 |  | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 4162 | /* Wait for an outstanding reset to complete. */ | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4163 | if (!test_bit(QL_ADAPTER_UP, &qdev->flags)) { | 
|  | 4164 | int i = 3; | 
|  | 4165 | while (i-- && !test_bit(QL_ADAPTER_UP, &qdev->flags)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4166 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 4167 | "Waiting for adapter UP...\n"); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4168 | ssleep(1); | 
|  | 4169 | } | 
|  | 4170 |  | 
|  | 4171 | if (!i) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4172 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 4173 | "Timed out waiting for adapter UP\n"); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4174 | return -ETIMEDOUT; | 
|  | 4175 | } | 
|  | 4176 | } | 
|  | 4177 |  | 
|  | 4178 | status = ql_adapter_down(qdev); | 
|  | 4179 | if (status) | 
|  | 4180 | goto error; | 
|  | 4181 |  | 
|  | 4182 | /* Get the new rx buffer size. */ | 
|  | 4183 | lbq_buf_len = (qdev->ndev->mtu > 1500) ? | 
|  | 4184 | LARGE_BUFFER_MAX_SIZE : LARGE_BUFFER_MIN_SIZE; | 
|  | 4185 | qdev->lbq_buf_order = get_order(lbq_buf_len); | 
|  | 4186 |  | 
|  | 4187 | for (i = 0; i < qdev->rss_ring_count; i++) { | 
|  | 4188 | rx_ring = &qdev->rx_ring[i]; | 
|  | 4189 | /* Set the new size. */ | 
|  | 4190 | rx_ring->lbq_buf_size = lbq_buf_len; | 
|  | 4191 | } | 
|  | 4192 |  | 
|  | 4193 | status = ql_adapter_up(qdev); | 
|  | 4194 | if (status) | 
|  | 4195 | goto error; | 
|  | 4196 |  | 
|  | 4197 | return status; | 
|  | 4198 | error: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4199 | netif_alert(qdev, ifup, qdev->ndev, | 
|  | 4200 | "Driver up/down cycle failed, closing device.\n"); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4201 | set_bit(QL_ADAPTER_UP, &qdev->flags); | 
|  | 4202 | dev_close(qdev->ndev); | 
|  | 4203 | return status; | 
|  | 4204 | } | 
|  | 4205 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4206 | static int qlge_change_mtu(struct net_device *ndev, int new_mtu) | 
|  | 4207 | { | 
|  | 4208 | struct ql_adapter *qdev = netdev_priv(ndev); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4209 | int status; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4210 |  | 
|  | 4211 | if (ndev->mtu == 1500 && new_mtu == 9000) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4212 | netif_err(qdev, ifup, qdev->ndev, "Changing to jumbo MTU.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4213 | } else if (ndev->mtu == 9000 && new_mtu == 1500) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4214 | netif_err(qdev, ifup, qdev->ndev, "Changing to normal MTU.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4215 | } else | 
|  | 4216 | return -EINVAL; | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4217 |  | 
|  | 4218 | queue_delayed_work(qdev->workqueue, | 
|  | 4219 | &qdev->mpi_port_cfg_work, 3*HZ); | 
|  | 4220 |  | 
| Breno Leitao | 746079d | 2010-02-04 10:11:19 +0000 | [diff] [blame] | 4221 | ndev->mtu = new_mtu; | 
|  | 4222 |  | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4223 | if (!netif_running(qdev->ndev)) { | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4224 | return 0; | 
|  | 4225 | } | 
|  | 4226 |  | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4227 | status = ql_change_rx_buffers(qdev); | 
|  | 4228 | if (status) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4229 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 4230 | "Changing MTU failed.\n"); | 
| Ron Mercer | 7c73435 | 2009-10-19 03:32:19 +0000 | [diff] [blame] | 4231 | } | 
|  | 4232 |  | 
|  | 4233 | return status; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4234 | } | 
|  | 4235 |  | 
|  | 4236 | static struct net_device_stats *qlge_get_stats(struct net_device | 
|  | 4237 | *ndev) | 
|  | 4238 | { | 
| Ron Mercer | 885ee39 | 2009-11-03 13:49:31 +0000 | [diff] [blame] | 4239 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 4240 | struct rx_ring *rx_ring = &qdev->rx_ring[0]; | 
|  | 4241 | struct tx_ring *tx_ring = &qdev->tx_ring[0]; | 
|  | 4242 | unsigned long pkts, mcast, dropped, errors, bytes; | 
|  | 4243 | int i; | 
|  | 4244 |  | 
|  | 4245 | /* Get RX stats. */ | 
|  | 4246 | pkts = mcast = dropped = errors = bytes = 0; | 
|  | 4247 | for (i = 0; i < qdev->rss_ring_count; i++, rx_ring++) { | 
|  | 4248 | pkts += rx_ring->rx_packets; | 
|  | 4249 | bytes += rx_ring->rx_bytes; | 
|  | 4250 | dropped += rx_ring->rx_dropped; | 
|  | 4251 | errors += rx_ring->rx_errors; | 
|  | 4252 | mcast += rx_ring->rx_multicast; | 
|  | 4253 | } | 
|  | 4254 | ndev->stats.rx_packets = pkts; | 
|  | 4255 | ndev->stats.rx_bytes = bytes; | 
|  | 4256 | ndev->stats.rx_dropped = dropped; | 
|  | 4257 | ndev->stats.rx_errors = errors; | 
|  | 4258 | ndev->stats.multicast = mcast; | 
|  | 4259 |  | 
|  | 4260 | /* Get TX stats. */ | 
|  | 4261 | pkts = errors = bytes = 0; | 
|  | 4262 | for (i = 0; i < qdev->tx_ring_count; i++, tx_ring++) { | 
|  | 4263 | pkts += tx_ring->tx_packets; | 
|  | 4264 | bytes += tx_ring->tx_bytes; | 
|  | 4265 | errors += tx_ring->tx_errors; | 
|  | 4266 | } | 
|  | 4267 | ndev->stats.tx_packets = pkts; | 
|  | 4268 | ndev->stats.tx_bytes = bytes; | 
|  | 4269 | ndev->stats.tx_errors = errors; | 
| Ajit Khaparde | bcc90f5 | 2009-10-07 02:46:09 +0000 | [diff] [blame] | 4270 | return &ndev->stats; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4271 | } | 
|  | 4272 |  | 
| stephen hemminger | ac40921 | 2010-10-21 07:50:54 +0000 | [diff] [blame] | 4273 | static void qlge_set_multicast_list(struct net_device *ndev) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4274 | { | 
| Joe Perches | b16fed0 | 2010-11-15 11:12:28 +0000 | [diff] [blame] | 4275 | struct ql_adapter *qdev = netdev_priv(ndev); | 
| Jiri Pirko | 22bedad | 2010-04-01 21:22:57 +0000 | [diff] [blame] | 4276 | struct netdev_hw_addr *ha; | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 4277 | int i, status; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4278 |  | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 4279 | status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK); | 
|  | 4280 | if (status) | 
|  | 4281 | return; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4282 | /* | 
|  | 4283 | * Set or clear promiscuous mode if a | 
|  | 4284 | * transition is taking place. | 
|  | 4285 | */ | 
|  | 4286 | if (ndev->flags & IFF_PROMISC) { | 
|  | 4287 | if (!test_bit(QL_PROMISCUOUS, &qdev->flags)) { | 
|  | 4288 | if (ql_set_routing_reg | 
|  | 4289 | (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 1)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4290 | netif_err(qdev, hw, qdev->ndev, | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 4291 | "Failed to set promiscuous mode.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4292 | } else { | 
|  | 4293 | set_bit(QL_PROMISCUOUS, &qdev->flags); | 
|  | 4294 | } | 
|  | 4295 | } | 
|  | 4296 | } else { | 
|  | 4297 | if (test_bit(QL_PROMISCUOUS, &qdev->flags)) { | 
|  | 4298 | if (ql_set_routing_reg | 
|  | 4299 | (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 0)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4300 | netif_err(qdev, hw, qdev->ndev, | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 4301 | "Failed to clear promiscuous mode.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4302 | } else { | 
|  | 4303 | clear_bit(QL_PROMISCUOUS, &qdev->flags); | 
|  | 4304 | } | 
|  | 4305 | } | 
|  | 4306 | } | 
|  | 4307 |  | 
|  | 4308 | /* | 
|  | 4309 | * Set or clear all multicast mode if a | 
|  | 4310 | * transition is taking place. | 
|  | 4311 | */ | 
|  | 4312 | if ((ndev->flags & IFF_ALLMULTI) || | 
| Jiri Pirko | 4cd24ea | 2010-02-08 04:30:35 +0000 | [diff] [blame] | 4313 | (netdev_mc_count(ndev) > MAX_MULTICAST_ENTRIES)) { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4314 | if (!test_bit(QL_ALLMULTI, &qdev->flags)) { | 
|  | 4315 | if (ql_set_routing_reg | 
|  | 4316 | (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 1)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4317 | netif_err(qdev, hw, qdev->ndev, | 
|  | 4318 | "Failed to set all-multi mode.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4319 | } else { | 
|  | 4320 | set_bit(QL_ALLMULTI, &qdev->flags); | 
|  | 4321 | } | 
|  | 4322 | } | 
|  | 4323 | } else { | 
|  | 4324 | if (test_bit(QL_ALLMULTI, &qdev->flags)) { | 
|  | 4325 | if (ql_set_routing_reg | 
|  | 4326 | (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 0)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4327 | netif_err(qdev, hw, qdev->ndev, | 
|  | 4328 | "Failed to clear all-multi mode.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4329 | } else { | 
|  | 4330 | clear_bit(QL_ALLMULTI, &qdev->flags); | 
|  | 4331 | } | 
|  | 4332 | } | 
|  | 4333 | } | 
|  | 4334 |  | 
| Jiri Pirko | 4cd24ea | 2010-02-08 04:30:35 +0000 | [diff] [blame] | 4335 | if (!netdev_mc_empty(ndev)) { | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 4336 | status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK); | 
|  | 4337 | if (status) | 
|  | 4338 | goto exit; | 
| Jiri Pirko | f9dcbcc | 2010-02-23 09:19:49 +0000 | [diff] [blame] | 4339 | i = 0; | 
| Jiri Pirko | 22bedad | 2010-04-01 21:22:57 +0000 | [diff] [blame] | 4340 | netdev_for_each_mc_addr(ha, ndev) { | 
|  | 4341 | if (ql_set_mac_addr_reg(qdev, (u8 *) ha->addr, | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4342 | MAC_ADDR_TYPE_MULTI_MAC, i)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4343 | netif_err(qdev, hw, qdev->ndev, | 
|  | 4344 | "Failed to loadmulticast address.\n"); | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 4345 | ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4346 | goto exit; | 
|  | 4347 | } | 
| Jiri Pirko | f9dcbcc | 2010-02-23 09:19:49 +0000 | [diff] [blame] | 4348 | i++; | 
|  | 4349 | } | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 4350 | ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4351 | if (ql_set_routing_reg | 
|  | 4352 | (qdev, RT_IDX_MCAST_MATCH_SLOT, RT_IDX_MCAST_MATCH, 1)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4353 | netif_err(qdev, hw, qdev->ndev, | 
|  | 4354 | "Failed to set multicast match mode.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4355 | } else { | 
|  | 4356 | set_bit(QL_ALLMULTI, &qdev->flags); | 
|  | 4357 | } | 
|  | 4358 | } | 
|  | 4359 | exit: | 
| Ron Mercer | 8587ea3 | 2009-02-23 10:42:15 +0000 | [diff] [blame] | 4360 | ql_sem_unlock(qdev, SEM_RT_IDX_MASK); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4361 | } | 
|  | 4362 |  | 
|  | 4363 | static int qlge_set_mac_address(struct net_device *ndev, void *p) | 
|  | 4364 | { | 
| Joe Perches | b16fed0 | 2010-11-15 11:12:28 +0000 | [diff] [blame] | 4365 | struct ql_adapter *qdev = netdev_priv(ndev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4366 | struct sockaddr *addr = p; | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 4367 | int status; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4368 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4369 | if (!is_valid_ether_addr(addr->sa_data)) | 
|  | 4370 | return -EADDRNOTAVAIL; | 
|  | 4371 | memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len); | 
| Ron Mercer | 801e909 | 2010-02-17 06:41:22 +0000 | [diff] [blame] | 4372 | /* Update local copy of current mac address. */ | 
|  | 4373 | memcpy(qdev->current_mac_addr, ndev->dev_addr, ndev->addr_len); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4374 |  | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 4375 | status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK); | 
|  | 4376 | if (status) | 
|  | 4377 | return status; | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 4378 | status = ql_set_mac_addr_reg(qdev, (u8 *) ndev->dev_addr, | 
|  | 4379 | MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ); | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 4380 | if (status) | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4381 | netif_err(qdev, hw, qdev->ndev, "Failed to load MAC address.\n"); | 
| Ron Mercer | cc288f5 | 2009-02-23 10:42:14 +0000 | [diff] [blame] | 4382 | ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK); | 
|  | 4383 | return status; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4384 | } | 
|  | 4385 |  | 
|  | 4386 | static void qlge_tx_timeout(struct net_device *ndev) | 
|  | 4387 | { | 
| Joe Perches | b16fed0 | 2010-11-15 11:12:28 +0000 | [diff] [blame] | 4388 | struct ql_adapter *qdev = netdev_priv(ndev); | 
| Ron Mercer | 6497b60 | 2009-02-12 16:37:13 -0800 | [diff] [blame] | 4389 | ql_queue_asic_error(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4390 | } | 
|  | 4391 |  | 
|  | 4392 | static void ql_asic_reset_work(struct work_struct *work) | 
|  | 4393 | { | 
|  | 4394 | struct ql_adapter *qdev = | 
|  | 4395 | container_of(work, struct ql_adapter, asic_reset_work.work); | 
| Ron Mercer | db98812 | 2009-03-09 10:59:17 +0000 | [diff] [blame] | 4396 | int status; | 
| Ron Mercer | f2c0d8d | 2009-09-29 08:39:24 +0000 | [diff] [blame] | 4397 | rtnl_lock(); | 
| Ron Mercer | db98812 | 2009-03-09 10:59:17 +0000 | [diff] [blame] | 4398 | status = ql_adapter_down(qdev); | 
|  | 4399 | if (status) | 
|  | 4400 | goto error; | 
|  | 4401 |  | 
|  | 4402 | status = ql_adapter_up(qdev); | 
|  | 4403 | if (status) | 
|  | 4404 | goto error; | 
| Ron Mercer | 2cd6dba | 2009-10-08 09:54:42 +0000 | [diff] [blame] | 4405 |  | 
|  | 4406 | /* Restore rx mode. */ | 
|  | 4407 | clear_bit(QL_ALLMULTI, &qdev->flags); | 
|  | 4408 | clear_bit(QL_PROMISCUOUS, &qdev->flags); | 
|  | 4409 | qlge_set_multicast_list(qdev->ndev); | 
|  | 4410 |  | 
| Ron Mercer | f2c0d8d | 2009-09-29 08:39:24 +0000 | [diff] [blame] | 4411 | rtnl_unlock(); | 
| Ron Mercer | db98812 | 2009-03-09 10:59:17 +0000 | [diff] [blame] | 4412 | return; | 
|  | 4413 | error: | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4414 | netif_alert(qdev, ifup, qdev->ndev, | 
|  | 4415 | "Driver up/down cycle failed, closing device\n"); | 
| Ron Mercer | f2c0d8d | 2009-09-29 08:39:24 +0000 | [diff] [blame] | 4416 |  | 
| Ron Mercer | db98812 | 2009-03-09 10:59:17 +0000 | [diff] [blame] | 4417 | set_bit(QL_ADAPTER_UP, &qdev->flags); | 
|  | 4418 | dev_close(qdev->ndev); | 
|  | 4419 | rtnl_unlock(); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4420 | } | 
|  | 4421 |  | 
| stephen hemminger | ef9c7ab | 2011-04-14 05:51:52 +0000 | [diff] [blame] | 4422 | static const struct nic_operations qla8012_nic_ops = { | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 4423 | .get_flash		= ql_get_8012_flash_params, | 
|  | 4424 | .port_initialize	= ql_8012_port_initialize, | 
|  | 4425 | }; | 
|  | 4426 |  | 
| stephen hemminger | ef9c7ab | 2011-04-14 05:51:52 +0000 | [diff] [blame] | 4427 | static const struct nic_operations qla8000_nic_ops = { | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 4428 | .get_flash		= ql_get_8000_flash_params, | 
|  | 4429 | .port_initialize	= ql_8000_port_initialize, | 
|  | 4430 | }; | 
|  | 4431 |  | 
| Ron Mercer | e4552f5 | 2009-06-09 05:39:32 +0000 | [diff] [blame] | 4432 | /* Find the pcie function number for the other NIC | 
|  | 4433 | * on this chip.  Since both NIC functions share a | 
|  | 4434 | * common firmware we have the lowest enabled function | 
|  | 4435 | * do any common work.  Examples would be resetting | 
|  | 4436 | * after a fatal firmware error, or doing a firmware | 
|  | 4437 | * coredump. | 
|  | 4438 | */ | 
|  | 4439 | static int ql_get_alt_pcie_func(struct ql_adapter *qdev) | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4440 | { | 
| Ron Mercer | e4552f5 | 2009-06-09 05:39:32 +0000 | [diff] [blame] | 4441 | int status = 0; | 
|  | 4442 | u32 temp; | 
|  | 4443 | u32 nic_func1, nic_func2; | 
|  | 4444 |  | 
|  | 4445 | status = ql_read_mpi_reg(qdev, MPI_TEST_FUNC_PORT_CFG, | 
|  | 4446 | &temp); | 
|  | 4447 | if (status) | 
|  | 4448 | return status; | 
|  | 4449 |  | 
|  | 4450 | nic_func1 = ((temp >> MPI_TEST_NIC1_FUNC_SHIFT) & | 
|  | 4451 | MPI_TEST_NIC_FUNC_MASK); | 
|  | 4452 | nic_func2 = ((temp >> MPI_TEST_NIC2_FUNC_SHIFT) & | 
|  | 4453 | MPI_TEST_NIC_FUNC_MASK); | 
|  | 4454 |  | 
|  | 4455 | if (qdev->func == nic_func1) | 
|  | 4456 | qdev->alt_func = nic_func2; | 
|  | 4457 | else if (qdev->func == nic_func2) | 
|  | 4458 | qdev->alt_func = nic_func1; | 
|  | 4459 | else | 
|  | 4460 | status = -EIO; | 
|  | 4461 |  | 
|  | 4462 | return status; | 
|  | 4463 | } | 
|  | 4464 |  | 
|  | 4465 | static int ql_get_board_info(struct ql_adapter *qdev) | 
|  | 4466 | { | 
|  | 4467 | int status; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4468 | qdev->func = | 
|  | 4469 | (ql_read32(qdev, STS) & STS_FUNC_ID_MASK) >> STS_FUNC_ID_SHIFT; | 
| Ron Mercer | e4552f5 | 2009-06-09 05:39:32 +0000 | [diff] [blame] | 4470 | if (qdev->func > 3) | 
|  | 4471 | return -EIO; | 
|  | 4472 |  | 
|  | 4473 | status = ql_get_alt_pcie_func(qdev); | 
|  | 4474 | if (status) | 
|  | 4475 | return status; | 
|  | 4476 |  | 
|  | 4477 | qdev->port = (qdev->func < qdev->alt_func) ? 0 : 1; | 
|  | 4478 | if (qdev->port) { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4479 | qdev->xg_sem_mask = SEM_XGMAC1_MASK; | 
|  | 4480 | qdev->port_link_up = STS_PL1; | 
|  | 4481 | qdev->port_init = STS_PI1; | 
|  | 4482 | qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBI; | 
|  | 4483 | qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBO; | 
|  | 4484 | } else { | 
|  | 4485 | qdev->xg_sem_mask = SEM_XGMAC0_MASK; | 
|  | 4486 | qdev->port_link_up = STS_PL0; | 
|  | 4487 | qdev->port_init = STS_PI0; | 
|  | 4488 | qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBI; | 
|  | 4489 | qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBO; | 
|  | 4490 | } | 
|  | 4491 | qdev->chip_rev_id = ql_read32(qdev, REV_ID); | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 4492 | qdev->device_id = qdev->pdev->device; | 
|  | 4493 | if (qdev->device_id == QLGE_DEVICE_ID_8012) | 
|  | 4494 | qdev->nic_ops = &qla8012_nic_ops; | 
| Ron Mercer | cdca8d0 | 2009-03-02 08:07:31 +0000 | [diff] [blame] | 4495 | else if (qdev->device_id == QLGE_DEVICE_ID_8000) | 
|  | 4496 | qdev->nic_ops = &qla8000_nic_ops; | 
| Ron Mercer | e4552f5 | 2009-06-09 05:39:32 +0000 | [diff] [blame] | 4497 | return status; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4498 | } | 
|  | 4499 |  | 
|  | 4500 | static void ql_release_all(struct pci_dev *pdev) | 
|  | 4501 | { | 
|  | 4502 | struct net_device *ndev = pci_get_drvdata(pdev); | 
|  | 4503 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 4504 |  | 
|  | 4505 | if (qdev->workqueue) { | 
|  | 4506 | destroy_workqueue(qdev->workqueue); | 
|  | 4507 | qdev->workqueue = NULL; | 
|  | 4508 | } | 
| Ron Mercer | 39aa816 | 2009-08-27 11:02:11 +0000 | [diff] [blame] | 4509 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4510 | if (qdev->reg_base) | 
| Stephen Hemminger | 8668ae9 | 2008-11-21 17:29:50 -0800 | [diff] [blame] | 4511 | iounmap(qdev->reg_base); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4512 | if (qdev->doorbell_area) | 
|  | 4513 | iounmap(qdev->doorbell_area); | 
| Ron Mercer | 8aae260 | 2010-01-15 13:31:28 +0000 | [diff] [blame] | 4514 | vfree(qdev->mpi_coredump); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4515 | pci_release_regions(pdev); | 
|  | 4516 | pci_set_drvdata(pdev, NULL); | 
|  | 4517 | } | 
|  | 4518 |  | 
|  | 4519 | static int __devinit ql_init_device(struct pci_dev *pdev, | 
|  | 4520 | struct net_device *ndev, int cards_found) | 
|  | 4521 | { | 
|  | 4522 | struct ql_adapter *qdev = netdev_priv(ndev); | 
| Ron Mercer | 1d1023d | 2009-10-10 09:35:03 +0000 | [diff] [blame] | 4523 | int err = 0; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4524 |  | 
| Ron Mercer | e332471 | 2009-07-02 06:06:13 +0000 | [diff] [blame] | 4525 | memset((void *)qdev, 0, sizeof(*qdev)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4526 | err = pci_enable_device(pdev); | 
|  | 4527 | if (err) { | 
|  | 4528 | dev_err(&pdev->dev, "PCI device enable failed.\n"); | 
|  | 4529 | return err; | 
|  | 4530 | } | 
|  | 4531 |  | 
| Ron Mercer | ebd6e77 | 2009-09-29 08:39:25 +0000 | [diff] [blame] | 4532 | qdev->ndev = ndev; | 
|  | 4533 | qdev->pdev = pdev; | 
|  | 4534 | pci_set_drvdata(pdev, ndev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4535 |  | 
| Ron Mercer | bc9167f | 2009-10-10 09:35:04 +0000 | [diff] [blame] | 4536 | /* Set PCIe read request size */ | 
|  | 4537 | err = pcie_set_readrq(pdev, 4096); | 
|  | 4538 | if (err) { | 
|  | 4539 | dev_err(&pdev->dev, "Set readrq failed.\n"); | 
| Breno Leitao | 4f9a91c | 2010-01-25 15:46:58 -0800 | [diff] [blame] | 4540 | goto err_out1; | 
| Ron Mercer | bc9167f | 2009-10-10 09:35:04 +0000 | [diff] [blame] | 4541 | } | 
|  | 4542 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4543 | err = pci_request_regions(pdev, DRV_NAME); | 
|  | 4544 | if (err) { | 
|  | 4545 | dev_err(&pdev->dev, "PCI region request failed.\n"); | 
| Ron Mercer | ebd6e77 | 2009-09-29 08:39:25 +0000 | [diff] [blame] | 4546 | return err; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4547 | } | 
|  | 4548 |  | 
|  | 4549 | pci_set_master(pdev); | 
| Yang Hongyang | 6a35528 | 2009-04-06 19:01:13 -0700 | [diff] [blame] | 4550 | if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) { | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4551 | set_bit(QL_DMA64, &qdev->flags); | 
| Yang Hongyang | 6a35528 | 2009-04-06 19:01:13 -0700 | [diff] [blame] | 4552 | err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4553 | } else { | 
| Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 4554 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4555 | if (!err) | 
| Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 4556 | err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4557 | } | 
|  | 4558 |  | 
|  | 4559 | if (err) { | 
|  | 4560 | dev_err(&pdev->dev, "No usable DMA configuration.\n"); | 
| Breno Leitao | 4f9a91c | 2010-01-25 15:46:58 -0800 | [diff] [blame] | 4561 | goto err_out2; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4562 | } | 
|  | 4563 |  | 
| Ron Mercer | 7347533 | 2009-11-06 07:44:58 +0000 | [diff] [blame] | 4564 | /* Set PCIe reset type for EEH to fundamental. */ | 
|  | 4565 | pdev->needs_freset = 1; | 
| Ron Mercer | 6d190c6 | 2009-10-28 08:39:20 +0000 | [diff] [blame] | 4566 | pci_save_state(pdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4567 | qdev->reg_base = | 
|  | 4568 | ioremap_nocache(pci_resource_start(pdev, 1), | 
|  | 4569 | pci_resource_len(pdev, 1)); | 
|  | 4570 | if (!qdev->reg_base) { | 
|  | 4571 | dev_err(&pdev->dev, "Register mapping failed.\n"); | 
|  | 4572 | err = -ENOMEM; | 
| Breno Leitao | 4f9a91c | 2010-01-25 15:46:58 -0800 | [diff] [blame] | 4573 | goto err_out2; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4574 | } | 
|  | 4575 |  | 
|  | 4576 | qdev->doorbell_area_size = pci_resource_len(pdev, 3); | 
|  | 4577 | qdev->doorbell_area = | 
|  | 4578 | ioremap_nocache(pci_resource_start(pdev, 3), | 
|  | 4579 | pci_resource_len(pdev, 3)); | 
|  | 4580 | if (!qdev->doorbell_area) { | 
|  | 4581 | dev_err(&pdev->dev, "Doorbell register mapping failed.\n"); | 
|  | 4582 | err = -ENOMEM; | 
| Breno Leitao | 4f9a91c | 2010-01-25 15:46:58 -0800 | [diff] [blame] | 4583 | goto err_out2; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4584 | } | 
|  | 4585 |  | 
| Ron Mercer | e4552f5 | 2009-06-09 05:39:32 +0000 | [diff] [blame] | 4586 | err = ql_get_board_info(qdev); | 
|  | 4587 | if (err) { | 
|  | 4588 | dev_err(&pdev->dev, "Register access failed.\n"); | 
|  | 4589 | err = -EIO; | 
| Breno Leitao | 4f9a91c | 2010-01-25 15:46:58 -0800 | [diff] [blame] | 4590 | goto err_out2; | 
| Ron Mercer | e4552f5 | 2009-06-09 05:39:32 +0000 | [diff] [blame] | 4591 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4592 | qdev->msg_enable = netif_msg_init(debug, default_msg); | 
|  | 4593 | spin_lock_init(&qdev->hw_lock); | 
|  | 4594 | spin_lock_init(&qdev->stats_lock); | 
|  | 4595 |  | 
| Ron Mercer | 8aae260 | 2010-01-15 13:31:28 +0000 | [diff] [blame] | 4596 | if (qlge_mpi_coredump) { | 
|  | 4597 | qdev->mpi_coredump = | 
|  | 4598 | vmalloc(sizeof(struct ql_mpi_coredump)); | 
|  | 4599 | if (qdev->mpi_coredump == NULL) { | 
|  | 4600 | dev_err(&pdev->dev, "Coredump alloc failed.\n"); | 
|  | 4601 | err = -ENOMEM; | 
| Stephen Rothwell | ce96bc8 | 2010-01-28 06:13:13 -0800 | [diff] [blame] | 4602 | goto err_out2; | 
| Ron Mercer | 8aae260 | 2010-01-15 13:31:28 +0000 | [diff] [blame] | 4603 | } | 
| Ron Mercer | d5c1da5 | 2010-01-15 13:31:34 +0000 | [diff] [blame] | 4604 | if (qlge_force_coredump) | 
|  | 4605 | set_bit(QL_FRC_COREDUMP, &qdev->flags); | 
| Ron Mercer | 8aae260 | 2010-01-15 13:31:28 +0000 | [diff] [blame] | 4606 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4607 | /* make sure the EEPROM is good */ | 
| Ron Mercer | b0c2aad | 2009-02-26 10:08:35 +0000 | [diff] [blame] | 4608 | err = qdev->nic_ops->get_flash(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4609 | if (err) { | 
|  | 4610 | dev_err(&pdev->dev, "Invalid FLASH.\n"); | 
| Breno Leitao | 4f9a91c | 2010-01-25 15:46:58 -0800 | [diff] [blame] | 4611 | goto err_out2; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4612 | } | 
|  | 4613 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4614 | memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len); | 
| Ron Mercer | 801e909 | 2010-02-17 06:41:22 +0000 | [diff] [blame] | 4615 | /* Keep local copy of current mac address. */ | 
|  | 4616 | memcpy(qdev->current_mac_addr, ndev->dev_addr, ndev->addr_len); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4617 |  | 
|  | 4618 | /* Set up the default ring sizes. */ | 
|  | 4619 | qdev->tx_ring_size = NUM_TX_RING_ENTRIES; | 
|  | 4620 | qdev->rx_ring_size = NUM_RX_RING_ENTRIES; | 
|  | 4621 |  | 
|  | 4622 | /* Set up the coalescing parameters. */ | 
|  | 4623 | qdev->rx_coalesce_usecs = DFLT_COALESCE_WAIT; | 
|  | 4624 | qdev->tx_coalesce_usecs = DFLT_COALESCE_WAIT; | 
|  | 4625 | qdev->rx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT; | 
|  | 4626 | qdev->tx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT; | 
|  | 4627 |  | 
|  | 4628 | /* | 
|  | 4629 | * Set up the operating parameters. | 
|  | 4630 | */ | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4631 | qdev->workqueue = create_singlethread_workqueue(ndev->name); | 
|  | 4632 | INIT_DELAYED_WORK(&qdev->asic_reset_work, ql_asic_reset_work); | 
|  | 4633 | INIT_DELAYED_WORK(&qdev->mpi_reset_work, ql_mpi_reset_work); | 
|  | 4634 | INIT_DELAYED_WORK(&qdev->mpi_work, ql_mpi_work); | 
| Ron Mercer | bcc2cb3b | 2009-03-02 08:07:32 +0000 | [diff] [blame] | 4635 | INIT_DELAYED_WORK(&qdev->mpi_port_cfg_work, ql_mpi_port_cfg_work); | 
| Ron Mercer | 2ee1e27 | 2009-03-03 12:10:33 +0000 | [diff] [blame] | 4636 | INIT_DELAYED_WORK(&qdev->mpi_idc_work, ql_mpi_idc_work); | 
| Ron Mercer | 8aae260 | 2010-01-15 13:31:28 +0000 | [diff] [blame] | 4637 | INIT_DELAYED_WORK(&qdev->mpi_core_to_log, ql_mpi_core_to_log); | 
| Ron Mercer | bcc2cb3b | 2009-03-02 08:07:32 +0000 | [diff] [blame] | 4638 | init_completion(&qdev->ide_completion); | 
| Ron Mercer | 4d7b6b5 | 2010-12-11 11:06:50 +0000 | [diff] [blame] | 4639 | mutex_init(&qdev->mpi_mutex); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4640 |  | 
|  | 4641 | if (!cards_found) { | 
|  | 4642 | dev_info(&pdev->dev, "%s\n", DRV_STRING); | 
|  | 4643 | dev_info(&pdev->dev, "Driver name: %s, Version: %s.\n", | 
|  | 4644 | DRV_NAME, DRV_VERSION); | 
|  | 4645 | } | 
|  | 4646 | return 0; | 
| Breno Leitao | 4f9a91c | 2010-01-25 15:46:58 -0800 | [diff] [blame] | 4647 | err_out2: | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4648 | ql_release_all(pdev); | 
| Breno Leitao | 4f9a91c | 2010-01-25 15:46:58 -0800 | [diff] [blame] | 4649 | err_out1: | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4650 | pci_disable_device(pdev); | 
|  | 4651 | return err; | 
|  | 4652 | } | 
|  | 4653 |  | 
| Stephen Hemminger | 25ed784 | 2008-11-21 17:29:16 -0800 | [diff] [blame] | 4654 | static const struct net_device_ops qlge_netdev_ops = { | 
|  | 4655 | .ndo_open		= qlge_open, | 
|  | 4656 | .ndo_stop		= qlge_close, | 
|  | 4657 | .ndo_start_xmit		= qlge_send, | 
|  | 4658 | .ndo_change_mtu		= qlge_change_mtu, | 
|  | 4659 | .ndo_get_stats		= qlge_get_stats, | 
|  | 4660 | .ndo_set_multicast_list = qlge_set_multicast_list, | 
|  | 4661 | .ndo_set_mac_address	= qlge_set_mac_address, | 
|  | 4662 | .ndo_validate_addr	= eth_validate_addr, | 
|  | 4663 | .ndo_tx_timeout		= qlge_tx_timeout, | 
| Ron Mercer | 01e6b95 | 2009-10-30 12:13:34 +0000 | [diff] [blame] | 4664 | .ndo_vlan_rx_register	= qlge_vlan_rx_register, | 
|  | 4665 | .ndo_vlan_rx_add_vid	= qlge_vlan_rx_add_vid, | 
|  | 4666 | .ndo_vlan_rx_kill_vid	= qlge_vlan_rx_kill_vid, | 
| Stephen Hemminger | 25ed784 | 2008-11-21 17:29:16 -0800 | [diff] [blame] | 4667 | }; | 
|  | 4668 |  | 
| Ron Mercer | 15c052f | 2010-02-04 13:32:46 -0800 | [diff] [blame] | 4669 | static void ql_timer(unsigned long data) | 
|  | 4670 | { | 
|  | 4671 | struct ql_adapter *qdev = (struct ql_adapter *)data; | 
|  | 4672 | u32 var = 0; | 
|  | 4673 |  | 
|  | 4674 | var = ql_read32(qdev, STS); | 
|  | 4675 | if (pci_channel_offline(qdev->pdev)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4676 | netif_err(qdev, ifup, qdev->ndev, "EEH STS = 0x%.08x.\n", var); | 
| Ron Mercer | 15c052f | 2010-02-04 13:32:46 -0800 | [diff] [blame] | 4677 | return; | 
|  | 4678 | } | 
|  | 4679 |  | 
| Breno Leitao | 72046d8 | 2010-07-01 03:00:17 +0000 | [diff] [blame] | 4680 | mod_timer(&qdev->timer, jiffies + (5*HZ)); | 
| Ron Mercer | 15c052f | 2010-02-04 13:32:46 -0800 | [diff] [blame] | 4681 | } | 
|  | 4682 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4683 | static int __devinit qlge_probe(struct pci_dev *pdev, | 
|  | 4684 | const struct pci_device_id *pci_entry) | 
|  | 4685 | { | 
|  | 4686 | struct net_device *ndev = NULL; | 
|  | 4687 | struct ql_adapter *qdev = NULL; | 
|  | 4688 | static int cards_found = 0; | 
|  | 4689 | int err = 0; | 
|  | 4690 |  | 
| Ron Mercer | 1e21330 | 2009-03-09 10:59:21 +0000 | [diff] [blame] | 4691 | ndev = alloc_etherdev_mq(sizeof(struct ql_adapter), | 
|  | 4692 | min(MAX_CPUS, (int)num_online_cpus())); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4693 | if (!ndev) | 
|  | 4694 | return -ENOMEM; | 
|  | 4695 |  | 
|  | 4696 | err = ql_init_device(pdev, ndev, cards_found); | 
|  | 4697 | if (err < 0) { | 
|  | 4698 | free_netdev(ndev); | 
|  | 4699 | return err; | 
|  | 4700 | } | 
|  | 4701 |  | 
|  | 4702 | qdev = netdev_priv(ndev); | 
|  | 4703 | SET_NETDEV_DEV(ndev, &pdev->dev); | 
| Michał Mirosław | 88230fd | 2011-04-18 13:31:21 +0000 | [diff] [blame] | 4704 | ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | | 
|  | 4705 | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN | | 
|  | 4706 | NETIF_F_HW_VLAN_TX | NETIF_F_RXCSUM; | 
|  | 4707 | ndev->features = ndev->hw_features | | 
|  | 4708 | NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4709 |  | 
|  | 4710 | if (test_bit(QL_DMA64, &qdev->flags)) | 
|  | 4711 | ndev->features |= NETIF_F_HIGHDMA; | 
|  | 4712 |  | 
|  | 4713 | /* | 
|  | 4714 | * Set up net_device structure. | 
|  | 4715 | */ | 
|  | 4716 | ndev->tx_queue_len = qdev->tx_ring_size; | 
|  | 4717 | ndev->irq = pdev->irq; | 
| Stephen Hemminger | 25ed784 | 2008-11-21 17:29:16 -0800 | [diff] [blame] | 4718 |  | 
|  | 4719 | ndev->netdev_ops = &qlge_netdev_ops; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4720 | SET_ETHTOOL_OPS(ndev, &qlge_ethtool_ops); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4721 | ndev->watchdog_timeo = 10 * HZ; | 
| Stephen Hemminger | 25ed784 | 2008-11-21 17:29:16 -0800 | [diff] [blame] | 4722 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4723 | err = register_netdev(ndev); | 
|  | 4724 | if (err) { | 
|  | 4725 | dev_err(&pdev->dev, "net device registration failed.\n"); | 
|  | 4726 | ql_release_all(pdev); | 
|  | 4727 | pci_disable_device(pdev); | 
|  | 4728 | return err; | 
|  | 4729 | } | 
| Ron Mercer | 15c052f | 2010-02-04 13:32:46 -0800 | [diff] [blame] | 4730 | /* Start up the timer to trigger EEH if | 
|  | 4731 | * the bus goes dead | 
|  | 4732 | */ | 
|  | 4733 | init_timer_deferrable(&qdev->timer); | 
|  | 4734 | qdev->timer.data = (unsigned long)qdev; | 
|  | 4735 | qdev->timer.function = ql_timer; | 
|  | 4736 | qdev->timer.expires = jiffies + (5*HZ); | 
|  | 4737 | add_timer(&qdev->timer); | 
| Ron Mercer | 6a47330 | 2009-07-02 06:06:12 +0000 | [diff] [blame] | 4738 | ql_link_off(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4739 | ql_display_dev_info(ndev); | 
| Ron Mercer | 9dfbbaa | 2009-10-30 12:13:33 +0000 | [diff] [blame] | 4740 | atomic_set(&qdev->lb_count, 0); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4741 | cards_found++; | 
|  | 4742 | return 0; | 
|  | 4743 | } | 
|  | 4744 |  | 
| Ron Mercer | 9dfbbaa | 2009-10-30 12:13:33 +0000 | [diff] [blame] | 4745 | netdev_tx_t ql_lb_send(struct sk_buff *skb, struct net_device *ndev) | 
|  | 4746 | { | 
|  | 4747 | return qlge_send(skb, ndev); | 
|  | 4748 | } | 
|  | 4749 |  | 
|  | 4750 | int ql_clean_lb_rx_ring(struct rx_ring *rx_ring, int budget) | 
|  | 4751 | { | 
|  | 4752 | return ql_clean_inbound_rx_ring(rx_ring, budget); | 
|  | 4753 | } | 
|  | 4754 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4755 | static void __devexit qlge_remove(struct pci_dev *pdev) | 
|  | 4756 | { | 
|  | 4757 | struct net_device *ndev = pci_get_drvdata(pdev); | 
| Ron Mercer | 15c052f | 2010-02-04 13:32:46 -0800 | [diff] [blame] | 4758 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 4759 | del_timer_sync(&qdev->timer); | 
| Breno Leitao | c5daddd | 2010-08-24 12:50:40 +0000 | [diff] [blame] | 4760 | ql_cancel_all_work_sync(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4761 | unregister_netdev(ndev); | 
|  | 4762 | ql_release_all(pdev); | 
|  | 4763 | pci_disable_device(pdev); | 
|  | 4764 | free_netdev(ndev); | 
|  | 4765 | } | 
|  | 4766 |  | 
| Ron Mercer | 6d190c6 | 2009-10-28 08:39:20 +0000 | [diff] [blame] | 4767 | /* Clean up resources without touching hardware. */ | 
|  | 4768 | static void ql_eeh_close(struct net_device *ndev) | 
|  | 4769 | { | 
|  | 4770 | int i; | 
|  | 4771 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 4772 |  | 
|  | 4773 | if (netif_carrier_ok(ndev)) { | 
|  | 4774 | netif_carrier_off(ndev); | 
|  | 4775 | netif_stop_queue(ndev); | 
|  | 4776 | } | 
|  | 4777 |  | 
| Breno Leitao | 7ae80ab | 2010-07-01 03:00:18 +0000 | [diff] [blame] | 4778 | /* Disabling the timer */ | 
|  | 4779 | del_timer_sync(&qdev->timer); | 
| Breno Leitao | c5daddd | 2010-08-24 12:50:40 +0000 | [diff] [blame] | 4780 | ql_cancel_all_work_sync(qdev); | 
| Ron Mercer | 6d190c6 | 2009-10-28 08:39:20 +0000 | [diff] [blame] | 4781 |  | 
|  | 4782 | for (i = 0; i < qdev->rss_ring_count; i++) | 
|  | 4783 | netif_napi_del(&qdev->rx_ring[i].napi); | 
|  | 4784 |  | 
|  | 4785 | clear_bit(QL_ADAPTER_UP, &qdev->flags); | 
|  | 4786 | ql_tx_ring_clean(qdev); | 
|  | 4787 | ql_free_rx_buffers(qdev); | 
|  | 4788 | ql_release_adapter_resources(qdev); | 
|  | 4789 | } | 
|  | 4790 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4791 | /* | 
|  | 4792 | * This callback is called by the PCI subsystem whenever | 
|  | 4793 | * a PCI bus error is detected. | 
|  | 4794 | */ | 
|  | 4795 | static pci_ers_result_t qlge_io_error_detected(struct pci_dev *pdev, | 
|  | 4796 | enum pci_channel_state state) | 
|  | 4797 | { | 
|  | 4798 | struct net_device *ndev = pci_get_drvdata(pdev); | 
| Ron Mercer | 4bbd1a1 | 2010-02-03 07:24:12 +0000 | [diff] [blame] | 4799 | struct ql_adapter *qdev = netdev_priv(ndev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4800 |  | 
| Ron Mercer | 6d190c6 | 2009-10-28 08:39:20 +0000 | [diff] [blame] | 4801 | switch (state) { | 
|  | 4802 | case pci_channel_io_normal: | 
|  | 4803 | return PCI_ERS_RESULT_CAN_RECOVER; | 
|  | 4804 | case pci_channel_io_frozen: | 
|  | 4805 | netif_device_detach(ndev); | 
|  | 4806 | if (netif_running(ndev)) | 
|  | 4807 | ql_eeh_close(ndev); | 
|  | 4808 | pci_disable_device(pdev); | 
|  | 4809 | return PCI_ERS_RESULT_NEED_RESET; | 
|  | 4810 | case pci_channel_io_perm_failure: | 
|  | 4811 | dev_err(&pdev->dev, | 
|  | 4812 | "%s: pci_channel_io_perm_failure.\n", __func__); | 
| Ron Mercer | 4bbd1a1 | 2010-02-03 07:24:12 +0000 | [diff] [blame] | 4813 | ql_eeh_close(ndev); | 
|  | 4814 | set_bit(QL_EEH_FATAL, &qdev->flags); | 
| Dean Nelson | fbc663c | 2009-07-31 09:13:48 +0000 | [diff] [blame] | 4815 | return PCI_ERS_RESULT_DISCONNECT; | 
| Ron Mercer | 6d190c6 | 2009-10-28 08:39:20 +0000 | [diff] [blame] | 4816 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4817 |  | 
|  | 4818 | /* Request a slot reset. */ | 
|  | 4819 | return PCI_ERS_RESULT_NEED_RESET; | 
|  | 4820 | } | 
|  | 4821 |  | 
|  | 4822 | /* | 
|  | 4823 | * This callback is called after the PCI buss has been reset. | 
|  | 4824 | * Basically, this tries to restart the card from scratch. | 
|  | 4825 | * This is a shortened version of the device probe/discovery code, | 
|  | 4826 | * it resembles the first-half of the () routine. | 
|  | 4827 | */ | 
|  | 4828 | static pci_ers_result_t qlge_io_slot_reset(struct pci_dev *pdev) | 
|  | 4829 | { | 
|  | 4830 | struct net_device *ndev = pci_get_drvdata(pdev); | 
|  | 4831 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 4832 |  | 
| Ron Mercer | 6d190c6 | 2009-10-28 08:39:20 +0000 | [diff] [blame] | 4833 | pdev->error_state = pci_channel_io_normal; | 
|  | 4834 |  | 
|  | 4835 | pci_restore_state(pdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4836 | if (pci_enable_device(pdev)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4837 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 4838 | "Cannot re-enable PCI device after reset.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4839 | return PCI_ERS_RESULT_DISCONNECT; | 
|  | 4840 | } | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4841 | pci_set_master(pdev); | 
| Ron Mercer | a112fd4 | 2010-02-03 07:24:11 +0000 | [diff] [blame] | 4842 |  | 
|  | 4843 | if (ql_adapter_reset(qdev)) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4844 | netif_err(qdev, drv, qdev->ndev, "reset FAILED!\n"); | 
| Ron Mercer | 4bbd1a1 | 2010-02-03 07:24:12 +0000 | [diff] [blame] | 4845 | set_bit(QL_EEH_FATAL, &qdev->flags); | 
| Ron Mercer | a112fd4 | 2010-02-03 07:24:11 +0000 | [diff] [blame] | 4846 | return PCI_ERS_RESULT_DISCONNECT; | 
|  | 4847 | } | 
|  | 4848 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4849 | return PCI_ERS_RESULT_RECOVERED; | 
|  | 4850 | } | 
|  | 4851 |  | 
|  | 4852 | static void qlge_io_resume(struct pci_dev *pdev) | 
|  | 4853 | { | 
|  | 4854 | struct net_device *ndev = pci_get_drvdata(pdev); | 
|  | 4855 | struct ql_adapter *qdev = netdev_priv(ndev); | 
| Ron Mercer | 6d190c6 | 2009-10-28 08:39:20 +0000 | [diff] [blame] | 4856 | int err = 0; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4857 |  | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4858 | if (netif_running(ndev)) { | 
| Ron Mercer | 6d190c6 | 2009-10-28 08:39:20 +0000 | [diff] [blame] | 4859 | err = qlge_open(ndev); | 
|  | 4860 | if (err) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4861 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 4862 | "Device initialization failed after reset.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4863 | return; | 
|  | 4864 | } | 
| Ron Mercer | 6d190c6 | 2009-10-28 08:39:20 +0000 | [diff] [blame] | 4865 | } else { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4866 | netif_err(qdev, ifup, qdev->ndev, | 
|  | 4867 | "Device was not running prior to EEH.\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4868 | } | 
| Breno Leitao | 72046d8 | 2010-07-01 03:00:17 +0000 | [diff] [blame] | 4869 | mod_timer(&qdev->timer, jiffies + (5*HZ)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4870 | netif_device_attach(ndev); | 
|  | 4871 | } | 
|  | 4872 |  | 
|  | 4873 | static struct pci_error_handlers qlge_err_handler = { | 
|  | 4874 | .error_detected = qlge_io_error_detected, | 
|  | 4875 | .slot_reset = qlge_io_slot_reset, | 
|  | 4876 | .resume = qlge_io_resume, | 
|  | 4877 | }; | 
|  | 4878 |  | 
|  | 4879 | static int qlge_suspend(struct pci_dev *pdev, pm_message_t state) | 
|  | 4880 | { | 
|  | 4881 | struct net_device *ndev = pci_get_drvdata(pdev); | 
|  | 4882 | struct ql_adapter *qdev = netdev_priv(ndev); | 
| Ron Mercer | 6b318cb | 2009-03-09 10:59:26 +0000 | [diff] [blame] | 4883 | int err; | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4884 |  | 
|  | 4885 | netif_device_detach(ndev); | 
| Ron Mercer | 15c052f | 2010-02-04 13:32:46 -0800 | [diff] [blame] | 4886 | del_timer_sync(&qdev->timer); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4887 |  | 
|  | 4888 | if (netif_running(ndev)) { | 
|  | 4889 | err = ql_adapter_down(qdev); | 
|  | 4890 | if (!err) | 
|  | 4891 | return err; | 
|  | 4892 | } | 
|  | 4893 |  | 
| Ron Mercer | bc083ce | 2009-10-21 11:07:40 +0000 | [diff] [blame] | 4894 | ql_wol(qdev); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4895 | err = pci_save_state(pdev); | 
|  | 4896 | if (err) | 
|  | 4897 | return err; | 
|  | 4898 |  | 
|  | 4899 | pci_disable_device(pdev); | 
|  | 4900 |  | 
|  | 4901 | pci_set_power_state(pdev, pci_choose_state(pdev, state)); | 
|  | 4902 |  | 
|  | 4903 | return 0; | 
|  | 4904 | } | 
|  | 4905 |  | 
| David S. Miller | 04da2cf | 2008-09-19 16:14:24 -0700 | [diff] [blame] | 4906 | #ifdef CONFIG_PM | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4907 | static int qlge_resume(struct pci_dev *pdev) | 
|  | 4908 | { | 
|  | 4909 | struct net_device *ndev = pci_get_drvdata(pdev); | 
|  | 4910 | struct ql_adapter *qdev = netdev_priv(ndev); | 
|  | 4911 | int err; | 
|  | 4912 |  | 
|  | 4913 | pci_set_power_state(pdev, PCI_D0); | 
|  | 4914 | pci_restore_state(pdev); | 
|  | 4915 | err = pci_enable_device(pdev); | 
|  | 4916 | if (err) { | 
| Joe Perches | ae9540f | 2010-02-09 11:49:52 +0000 | [diff] [blame] | 4917 | netif_err(qdev, ifup, qdev->ndev, "Cannot enable PCI device from suspend\n"); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4918 | return err; | 
|  | 4919 | } | 
|  | 4920 | pci_set_master(pdev); | 
|  | 4921 |  | 
|  | 4922 | pci_enable_wake(pdev, PCI_D3hot, 0); | 
|  | 4923 | pci_enable_wake(pdev, PCI_D3cold, 0); | 
|  | 4924 |  | 
|  | 4925 | if (netif_running(ndev)) { | 
|  | 4926 | err = ql_adapter_up(qdev); | 
|  | 4927 | if (err) | 
|  | 4928 | return err; | 
|  | 4929 | } | 
|  | 4930 |  | 
| Breno Leitao | 72046d8 | 2010-07-01 03:00:17 +0000 | [diff] [blame] | 4931 | mod_timer(&qdev->timer, jiffies + (5*HZ)); | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4932 | netif_device_attach(ndev); | 
|  | 4933 |  | 
|  | 4934 | return 0; | 
|  | 4935 | } | 
| David S. Miller | 04da2cf | 2008-09-19 16:14:24 -0700 | [diff] [blame] | 4936 | #endif /* CONFIG_PM */ | 
| Ron Mercer | c4e84bd | 2008-09-18 11:56:28 -0400 | [diff] [blame] | 4937 |  | 
|  | 4938 | static void qlge_shutdown(struct pci_dev *pdev) | 
|  | 4939 | { | 
|  | 4940 | qlge_suspend(pdev, PMSG_SUSPEND); | 
|  | 4941 | } | 
|  | 4942 |  | 
|  | 4943 | static struct pci_driver qlge_driver = { | 
|  | 4944 | .name = DRV_NAME, | 
|  | 4945 | .id_table = qlge_pci_tbl, | 
|  | 4946 | .probe = qlge_probe, | 
|  | 4947 | .remove = __devexit_p(qlge_remove), | 
|  | 4948 | #ifdef CONFIG_PM | 
|  | 4949 | .suspend = qlge_suspend, | 
|  | 4950 | .resume = qlge_resume, | 
|  | 4951 | #endif | 
|  | 4952 | .shutdown = qlge_shutdown, | 
|  | 4953 | .err_handler = &qlge_err_handler | 
|  | 4954 | }; | 
|  | 4955 |  | 
|  | 4956 | static int __init qlge_init_module(void) | 
|  | 4957 | { | 
|  | 4958 | return pci_register_driver(&qlge_driver); | 
|  | 4959 | } | 
|  | 4960 |  | 
|  | 4961 | static void __exit qlge_exit(void) | 
|  | 4962 | { | 
|  | 4963 | pci_unregister_driver(&qlge_driver); | 
|  | 4964 | } | 
|  | 4965 |  | 
|  | 4966 | module_init(qlge_init_module); | 
|  | 4967 | module_exit(qlge_exit); |