blob: 59c6dc16dd1d3bea08cd5db69d7d3d76a9728444 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
Rajendra Nayak2f5939c2008-09-26 17:50:07 +05308 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
Kevin Hilman8bd22942009-05-28 10:56:16 -070011 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
Kevin Hilmanc40552b2009-10-06 14:25:09 -070028#include <linux/clk.h>
Tero Kristodccaad82009-11-17 18:34:53 +020029#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Jean Pihet5e7c58d2011-03-03 11:25:43 +010031#include <trace/events/power.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070032
Russell King2c74a0c2011-06-22 17:41:48 +010033#include <asm/suspend.h>
34
Tony Lindgrence491cf2009-10-20 09:40:47 -070035#include <plat/sram.h>
Paul Walmsley1540f2142010-12-21 21:05:15 -070036#include "clockdomain.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070037#include "powerdomain.h"
Rajendra Nayak61255ab2008-09-26 17:49:56 +053038#include <plat/sdrc.h>
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053039#include <plat/prcm.h>
40#include <plat/gpmc.h>
Tero Kristof2d11852008-08-28 13:13:31 +000041#include <plat/dma.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070042
Tony Lindgren4e653312011-11-10 22:45:17 +010043#include "common.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070044#include "cm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070045#include "cm-regbits-34xx.h"
46#include "prm-regbits-34xx.h"
47
Paul Walmsley59fb6592010-12-21 15:30:55 -070048#include "prm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070049#include "pm.h"
Tero Kristo13a6fe02008-10-13 13:17:06 +030050#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060051#include "control.h"
Tero Kristo13a6fe02008-10-13 13:17:06 +030052
Kevin Hilmane83df172010-12-08 22:40:40 +000053#ifdef CONFIG_SUSPEND
54static suspend_state_t suspend_state = PM_SUSPEND_ON;
Kevin Hilmane83df172010-12-08 22:40:40 +000055#endif
56
Nishanth Menon8cdfd832010-12-20 14:05:05 -060057/* pm34xx errata defined in pm.h */
58u16 pm34xx_errata;
59
Kevin Hilman8bd22942009-05-28 10:56:16 -070060struct power_state {
61 struct powerdomain *pwrdm;
62 u32 next_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070063#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -070064 u32 saved_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070065#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070066 struct list_head node;
67};
68
69static LIST_HEAD(pwrst_list);
70
Tero Kristo27d59a42008-10-13 13:15:00 +030071static int (*_omap_save_secure_sram)(u32 *addr);
Jean Pihet46e130d2011-06-29 18:40:23 +020072void (*omap3_do_wfi_sram)(void);
Tero Kristo27d59a42008-10-13 13:15:00 +030073
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053074static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
75static struct powerdomain *core_pwrdm, *per_pwrdm;
Tero Kristoc16c3f62008-12-11 16:46:57 +020076static struct powerdomain *cam_pwrdm;
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053077
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020078static void omap3_enable_io_chain(void)
79{
80 int timeout = 0;
81
Paul Walmsleyb02b9172011-10-06 17:18:45 -060082 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
83 PM_WKEN);
84 /* Do a readback to assure write has been done */
85 omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020086
Paul Walmsleyb02b9172011-10-06 17:18:45 -060087 while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
88 OMAP3430_ST_IO_CHAIN_MASK)) {
89 timeout++;
90 if (timeout > 1000) {
91 pr_err("Wake up daisy chain activation failed.\n");
92 return;
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020093 }
Paul Walmsleyb02b9172011-10-06 17:18:45 -060094 omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
95 WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020096 }
97}
98
99static void omap3_disable_io_chain(void)
100{
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600101 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
102 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200103}
104
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530105static void omap3_core_save_context(void)
106{
Paul Walmsley596efe42010-12-21 21:05:16 -0700107 omap3_ctrl_save_padconf();
Tero Kristodccaad82009-11-17 18:34:53 +0200108
109 /*
110 * Force write last pad into memory, as this can fail in some
Jean Pihet83521292010-12-18 16:44:46 +0100111 * cases according to errata 1.157, 1.185
Tero Kristodccaad82009-11-17 18:34:53 +0200112 */
113 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
114 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
115
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530116 /* Save the Interrupt controller context */
117 omap_intc_save_context();
118 /* Save the GPMC context */
119 omap3_gpmc_save_context();
120 /* Save the system control module context, padconf already save above*/
121 omap3_control_save_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000122 omap_dma_global_context_save();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530123}
124
125static void omap3_core_restore_context(void)
126{
127 /* Restore the control module context, padconf restored by h/w */
128 omap3_control_restore_context();
129 /* Restore the GPMC context */
130 omap3_gpmc_restore_context();
131 /* Restore the interrupt controller context */
132 omap_intc_restore_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000133 omap_dma_global_context_restore();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530134}
135
Tero Kristo9d971402008-12-12 11:20:05 +0200136/*
137 * FIXME: This function should be called before entering off-mode after
138 * OMAP3 secure services have been accessed. Currently it is only called
139 * once during boot sequence, but this works as we are not using secure
140 * services.
141 */
Kevin Hilman617fcc92011-01-25 16:40:01 -0800142static void omap3_save_secure_ram_context(void)
Tero Kristo27d59a42008-10-13 13:15:00 +0300143{
144 u32 ret;
Kevin Hilman617fcc92011-01-25 16:40:01 -0800145 int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300146
147 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
Tero Kristo27d59a42008-10-13 13:15:00 +0300148 /*
149 * MPU next state must be set to POWER_ON temporarily,
150 * otherwise the WFI executed inside the ROM code
151 * will hang the system.
152 */
153 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
154 ret = _omap_save_secure_sram((u32 *)
155 __pa(omap3_secure_ram_storage));
Kevin Hilman617fcc92011-01-25 16:40:01 -0800156 pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
Tero Kristo27d59a42008-10-13 13:15:00 +0300157 /* Following is for error tracking, it should not happen */
158 if (ret) {
159 printk(KERN_ERR "save_secure_sram() returns %08x\n",
160 ret);
161 while (1)
162 ;
163 }
164 }
165}
166
Jon Hunter77da2d92009-06-27 00:07:25 -0500167/*
168 * PRCM Interrupt Handler Helper Function
169 *
170 * The purpose of this function is to clear any wake-up events latched
171 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
172 * may occur whilst attempting to clear a PM_WKST_x register and thus
173 * set another bit in this register. A while loop is used to ensure
174 * that any peripheral wake-up events occurring while attempting to
175 * clear the PM_WKST_x are detected and cleared.
176 */
Tero Kristo22f51372011-12-16 14:36:59 -0700177static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
Jon Hunter77da2d92009-06-27 00:07:25 -0500178{
Vikram Pandita71a80772009-07-17 19:33:09 -0500179 u32 wkst, fclk, iclk, clken;
Jon Hunter77da2d92009-06-27 00:07:25 -0500180 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
181 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
182 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
Paul Walmsley5d805972009-07-22 10:18:07 -0700183 u16 grpsel_off = (regs == 3) ?
184 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700185 int c = 0;
Jon Hunter77da2d92009-06-27 00:07:25 -0500186
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700187 wkst = omap2_prm_read_mod_reg(module, wkst_off);
188 wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
Tero Kristo22f51372011-12-16 14:36:59 -0700189 wkst &= ~ignore_bits;
Jon Hunter77da2d92009-06-27 00:07:25 -0500190 if (wkst) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700191 iclk = omap2_cm_read_mod_reg(module, iclk_off);
192 fclk = omap2_cm_read_mod_reg(module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500193 while (wkst) {
Vikram Pandita71a80772009-07-17 19:33:09 -0500194 clken = wkst;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700195 omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
Vikram Pandita71a80772009-07-17 19:33:09 -0500196 /*
197 * For USBHOST, we don't know whether HOST1 or
198 * HOST2 woke us up, so enable both f-clocks
199 */
200 if (module == OMAP3430ES2_USBHOST_MOD)
201 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700202 omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
203 omap2_prm_write_mod_reg(wkst, module, wkst_off);
204 wkst = omap2_prm_read_mod_reg(module, wkst_off);
Tero Kristo22f51372011-12-16 14:36:59 -0700205 wkst &= ~ignore_bits;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700206 c++;
Jon Hunter77da2d92009-06-27 00:07:25 -0500207 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700208 omap2_cm_write_mod_reg(iclk, module, iclk_off);
209 omap2_cm_write_mod_reg(fclk, module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500210 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700211
212 return c;
213}
214
Tero Kristo22f51372011-12-16 14:36:59 -0700215static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700216{
217 int c;
218
Tero Kristo22f51372011-12-16 14:36:59 -0700219 c = prcm_clear_mod_irqs(WKUP_MOD, 1,
220 ~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700221
Tero Kristo22f51372011-12-16 14:36:59 -0700222 return c ? IRQ_HANDLED : IRQ_NONE;
Jon Hunter77da2d92009-06-27 00:07:25 -0500223}
224
Tero Kristo22f51372011-12-16 14:36:59 -0700225static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700226{
Tero Kristo22f51372011-12-16 14:36:59 -0700227 int c;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700228
Tero Kristo22f51372011-12-16 14:36:59 -0700229 /*
230 * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
231 * these are handled in a separate handler to avoid acking
232 * IO events before parsing in mux code
233 */
234 c = prcm_clear_mod_irqs(WKUP_MOD, 1,
235 OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
236 c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
237 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
238 if (omap_rev() > OMAP3430_REV_ES1_0) {
239 c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
240 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
241 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700242
Tero Kristo22f51372011-12-16 14:36:59 -0700243 return c ? IRQ_HANDLED : IRQ_NONE;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700244}
245
Russell Kingcbe26342011-06-30 08:45:49 +0100246static void omap34xx_save_context(u32 *save)
247{
248 u32 val;
249
250 /* Read Auxiliary Control Register */
251 asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
252 *save++ = 1;
253 *save++ = val;
254
255 /* Read L2 AUX ctrl register */
256 asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
257 *save++ = 1;
258 *save++ = val;
259}
260
Russell King29cb3cd2011-07-02 09:54:01 +0100261static int omap34xx_do_sram_idle(unsigned long save_state)
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530262{
Russell Kingcbe26342011-06-30 08:45:49 +0100263 omap34xx_cpu_suspend(save_state);
Russell King29cb3cd2011-07-02 09:54:01 +0100264 return 0;
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530265}
266
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530267void omap_sram_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700268{
269 /* Variable to tell what needs to be saved and restored
270 * in omap_sram_idle*/
271 /* save_state = 0 => Nothing to save and restored */
272 /* save_state = 1 => Only L1 and logic lost */
273 /* save_state = 2 => Only L2 lost */
274 /* save_state = 3 => L1, L2 and logic lost */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530275 int save_state = 0;
276 int mpu_next_state = PWRDM_POWER_ON;
277 int per_next_state = PWRDM_POWER_ON;
278 int core_next_state = PWRDM_POWER_ON;
Paul Walmsley72e06d02010-12-21 21:05:16 -0700279 int per_going_off;
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530280 int core_prev_state, per_prev_state;
Tero Kristo13a6fe02008-10-13 13:17:06 +0300281 u32 sdrc_pwr = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700282
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530283 pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
284 pwrdm_clear_all_prev_pwrst(neon_pwrdm);
285 pwrdm_clear_all_prev_pwrst(core_pwrdm);
286 pwrdm_clear_all_prev_pwrst(per_pwrdm);
287
Kevin Hilman8bd22942009-05-28 10:56:16 -0700288 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
289 switch (mpu_next_state) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530290 case PWRDM_POWER_ON:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700291 case PWRDM_POWER_RET:
292 /* No need to save context */
293 save_state = 0;
294 break;
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530295 case PWRDM_POWER_OFF:
296 save_state = 3;
297 break;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700298 default:
299 /* Invalid state */
300 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
301 return;
302 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300303
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530304 /* NEON control */
305 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
Jouni Hogander71391782008-10-28 10:59:05 +0200306 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530307
Mike Chan40742fa2010-05-03 16:04:06 -0700308 /* Enable IO-PAD and IO-CHAIN wakeups */
Kevin Hilman658ce972008-11-04 20:50:52 -0800309 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
Tero Kristoecf157d2008-12-01 13:17:29 +0200310 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
Kevin Hilmand5c47d72010-08-10 16:04:35 -0700311 if (omap3_has_io_wakeup() &&
312 (per_next_state < PWRDM_POWER_ON ||
313 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700314 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600315 if (omap3_has_io_chain_ctrl())
316 omap3_enable_io_chain();
Mike Chan40742fa2010-05-03 16:04:06 -0700317 }
318
Charulatha Vff2f8e52011-09-13 18:32:37 +0530319 pwrdm_pre_transition();
320
Mike Chan40742fa2010-05-03 16:04:06 -0700321 /* PER */
Kevin Hilman658ce972008-11-04 20:50:52 -0800322 if (per_next_state < PWRDM_POWER_ON) {
Paul Walmsley72e06d02010-12-21 21:05:16 -0700323 per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
Paul Walmsley72e06d02010-12-21 21:05:16 -0700324 omap2_gpio_prepare_for_idle(per_going_off);
Kevin Hilman658ce972008-11-04 20:50:52 -0800325 }
326
327 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530328 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530329 if (core_next_state == PWRDM_POWER_OFF) {
330 omap3_core_save_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700331 omap3_cm_save_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530332 }
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530333 }
Mike Chan40742fa2010-05-03 16:04:06 -0700334
Tero Kristof18cc2f2009-10-23 19:03:50 +0300335 omap3_intc_prepare_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700336
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530337 /*
Paul Walmsley30474542011-10-06 13:43:23 -0600338 * On EMU/HS devices ROM code restores a SRDC value
339 * from scratchpad which has automatic self refresh on timeout
340 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
341 * Hence store/restore the SDRC_POWER register here.
342 */
343 if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
344 (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
345 omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530346 core_next_state == PWRDM_POWER_OFF)
Tero Kristo13a6fe02008-10-13 13:17:06 +0300347 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
Tero Kristo13a6fe02008-10-13 13:17:06 +0300348
349 /*
Russell King076f2cc2011-06-22 15:42:54 +0100350 * omap3_arm_context is the location where some ARM context
351 * get saved. The rest is placed on the stack, and restored
352 * from there before resuming.
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530353 */
Russell Kingcbe26342011-06-30 08:45:49 +0100354 if (save_state)
355 omap34xx_save_context(omap3_arm_context);
Russell King076f2cc2011-06-22 15:42:54 +0100356 if (save_state == 1 || save_state == 3)
Russell King2c74a0c2011-06-22 17:41:48 +0100357 cpu_suspend(save_state, omap34xx_do_sram_idle);
Russell King076f2cc2011-06-22 15:42:54 +0100358 else
359 omap34xx_do_sram_idle(save_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700360
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530361 /* Restore normal SDRC POWER settings */
Paul Walmsley30474542011-10-06 13:43:23 -0600362 if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
363 (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
364 omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
Tero Kristo13a6fe02008-10-13 13:17:06 +0300365 core_next_state == PWRDM_POWER_OFF)
366 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
367
Kevin Hilman658ce972008-11-04 20:50:52 -0800368 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530369 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530370 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
371 if (core_prev_state == PWRDM_POWER_OFF) {
372 omap3_core_restore_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700373 omap3_cm_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530374 omap3_sram_restore_context();
Kalle Jokiniemi8a917d22009-05-13 13:32:11 +0300375 omap2_sms_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530376 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800377 if (core_next_state == PWRDM_POWER_OFF)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700378 omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
Kevin Hilman658ce972008-11-04 20:50:52 -0800379 OMAP3430_GR_MOD,
380 OMAP3_PRM_VOLTCTRL_OFFSET);
381 }
Tero Kristof18cc2f2009-10-23 19:03:50 +0300382 omap3_intc_resume_idle();
Kevin Hilman658ce972008-11-04 20:50:52 -0800383
Charulatha Vff2f8e52011-09-13 18:32:37 +0530384 pwrdm_post_transition();
385
Kevin Hilman658ce972008-11-04 20:50:52 -0800386 /* PER */
387 if (per_next_state < PWRDM_POWER_ON) {
388 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800389 omap2_gpio_resume_after_idle();
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530390 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300391
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200392 /* Disable IO-PAD and IO-CHAIN wakeup */
Kevin Hilman58a55592010-08-16 09:21:19 +0300393 if (omap3_has_io_wakeup() &&
394 (per_next_state < PWRDM_POWER_ON ||
395 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700396 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
397 PM_WKEN);
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600398 if (omap3_has_io_chain_ctrl())
399 omap3_disable_io_chain();
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200400 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800401
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700402 clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700403}
404
Kevin Hilman8bd22942009-05-28 10:56:16 -0700405static void omap3_pm_idle(void)
406{
407 local_irq_disable();
408 local_fiq_disable();
409
Tero Kristocf228542009-03-20 15:21:02 +0200410 if (omap_irq_pending() || need_resched())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700411 goto out;
412
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100413 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
414 trace_cpu_idle(1, smp_processor_id());
415
Kevin Hilman8bd22942009-05-28 10:56:16 -0700416 omap_sram_idle();
417
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100418 trace_power_end(smp_processor_id());
419 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
420
Kevin Hilman8bd22942009-05-28 10:56:16 -0700421out:
422 local_fiq_enable();
423 local_irq_enable();
424}
425
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700426#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700427static int omap3_pm_suspend(void)
428{
429 struct power_state *pwrst;
430 int state, ret = 0;
431
432 /* Read current next_pwrsts */
433 list_for_each_entry(pwrst, &pwrst_list, node)
434 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
435 /* Set ones wanted by suspend */
436 list_for_each_entry(pwrst, &pwrst_list, node) {
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530437 if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700438 goto restore;
439 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
440 goto restore;
441 }
442
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300443 omap3_intc_suspend();
444
Kevin Hilman8bd22942009-05-28 10:56:16 -0700445 omap_sram_idle();
446
447restore:
448 /* Restore next_pwrsts */
449 list_for_each_entry(pwrst, &pwrst_list, node) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700450 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
451 if (state > pwrst->next_state) {
452 printk(KERN_INFO "Powerdomain (%s) didn't enter "
453 "target state %d\n",
454 pwrst->pwrdm->name, pwrst->next_state);
455 ret = -1;
456 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530457 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700458 }
459 if (ret)
460 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
461 else
462 printk(KERN_INFO "Successfully put all powerdomains "
463 "to target state\n");
464
465 return ret;
466}
467
Tero Kristo24662112009-03-05 16:32:23 +0200468static int omap3_pm_enter(suspend_state_t unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700469{
470 int ret = 0;
471
Tero Kristo24662112009-03-05 16:32:23 +0200472 switch (suspend_state) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700473 case PM_SUSPEND_STANDBY:
474 case PM_SUSPEND_MEM:
475 ret = omap3_pm_suspend();
476 break;
477 default:
478 ret = -EINVAL;
479 }
480
481 return ret;
482}
483
Tero Kristo24662112009-03-05 16:32:23 +0200484/* Hooks to enable / disable UART interrupts during suspend */
485static int omap3_pm_begin(suspend_state_t state)
486{
Jean Pihetc1663812010-12-09 18:39:58 +0100487 disable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200488 suspend_state = state;
Tero Kristo22f51372011-12-16 14:36:59 -0700489 omap_prcm_irq_prepare();
Tero Kristo24662112009-03-05 16:32:23 +0200490 return 0;
491}
492
493static void omap3_pm_end(void)
494{
495 suspend_state = PM_SUSPEND_ON;
Jean Pihetc1663812010-12-09 18:39:58 +0100496 enable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200497 return;
498}
499
Tero Kristo22f51372011-12-16 14:36:59 -0700500static void omap3_pm_finish(void)
501{
502 omap_prcm_irq_complete();
503}
504
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100505static const struct platform_suspend_ops omap_pm_ops = {
Tero Kristo24662112009-03-05 16:32:23 +0200506 .begin = omap3_pm_begin,
507 .end = omap3_pm_end,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700508 .enter = omap3_pm_enter,
Tero Kristo22f51372011-12-16 14:36:59 -0700509 .finish = omap3_pm_finish,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700510 .valid = suspend_valid_only_mem,
511};
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700512#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700513
Kevin Hilman1155e422008-11-25 11:48:24 -0800514
515/**
516 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
517 * retention
518 *
519 * In cases where IVA2 is activated by bootcode, it may prevent
520 * full-chip retention or off-mode because it is not idle. This
521 * function forces the IVA2 into idle state so it can go
522 * into retention/off and thus allow full-chip retention/off.
523 *
524 **/
525static void __init omap3_iva_idle(void)
526{
527 /* ensure IVA2 clock is disabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700528 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800529
530 /* if no clock activity, nothing else to do */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700531 if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
Kevin Hilman1155e422008-11-25 11:48:24 -0800532 OMAP3430_CLKACTIVITY_IVA2_MASK))
533 return;
534
535 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700536 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600537 OMAP3430_RST2_IVA2_MASK |
538 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700539 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800540
541 /* Enable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700542 omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
Kevin Hilman1155e422008-11-25 11:48:24 -0800543 OMAP3430_IVA2_MOD, CM_FCLKEN);
544
545 /* Set IVA2 boot mode to 'idle' */
546 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
547 OMAP343X_CONTROL_IVA2_BOOTMOD);
548
549 /* Un-reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700550 omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800551
552 /* Disable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700553 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800554
555 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700556 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600557 OMAP3430_RST2_IVA2_MASK |
558 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700559 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800560}
561
Kevin Hilman8111b222009-04-28 15:27:44 -0700562static void __init omap3_d2d_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700563{
Kevin Hilman8111b222009-04-28 15:27:44 -0700564 u16 mask, padconf;
565
566 /* In a stand alone OMAP3430 where there is not a stacked
567 * modem for the D2D Idle Ack and D2D MStandby must be pulled
568 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
569 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
570 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
571 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
572 padconf |= mask;
573 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
574
575 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
576 padconf |= mask;
577 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
578
Kevin Hilman8bd22942009-05-28 10:56:16 -0700579 /* reset modem */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700580 omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600581 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700582 CORE_MOD, OMAP2_RM_RSTCTRL);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700583 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman8111b222009-04-28 15:27:44 -0700584}
Kevin Hilman8bd22942009-05-28 10:56:16 -0700585
Kevin Hilman8111b222009-04-28 15:27:44 -0700586static void __init prcm_setup_regs(void)
587{
Govindraj.Re5863682010-09-27 20:20:25 +0530588 u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
589 OMAP3630_EN_UART4_MASK : 0;
590 u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
591 OMAP3630_GRPSEL_UART4_MASK : 0;
592
Paul Walmsley4ef70c02011-02-25 15:39:30 -0700593 /* XXX This should be handled by hwmod code or SCM init code */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600594 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
Tero Kristob296c812009-10-23 19:03:49 +0300595
Kevin Hilman8bd22942009-05-28 10:56:16 -0700596 /*
Kevin Hilman8bd22942009-05-28 10:56:16 -0700597 * Enable control of expternal oscillator through
598 * sys_clkreq. In the long run clock framework should
599 * take care of this.
600 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700601 omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700602 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
603 OMAP3430_GR_MOD,
604 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
605
606 /* setup wakup source */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700607 omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600608 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700609 WKUP_MOD, PM_WKEN);
610 /* No need to write EN_IO, that is always enabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700611 omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600612 OMAP3430_GRPSEL_GPT1_MASK |
613 OMAP3430_GRPSEL_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700614 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800615
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530616 /* Enable PM_WKEN to support DSS LPR */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700617 omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530618 OMAP3430_DSS_MOD, PM_WKEN);
619
Kevin Hilmanb427f922009-10-22 14:48:13 -0700620 /* Enable wakeups in PER */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700621 omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530622 OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600623 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
624 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
625 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
626 OMAP3430_EN_MCBSP4_MASK,
Kevin Hilmanb427f922009-10-22 14:48:13 -0700627 OMAP3430_PER_MOD, PM_WKEN);
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000628 /* and allow them to wake up MPU */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700629 omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530630 OMAP3430_GRPSEL_GPIO2_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600631 OMAP3430_GRPSEL_GPIO3_MASK |
632 OMAP3430_GRPSEL_GPIO4_MASK |
633 OMAP3430_GRPSEL_GPIO5_MASK |
634 OMAP3430_GRPSEL_GPIO6_MASK |
635 OMAP3430_GRPSEL_UART3_MASK |
636 OMAP3430_GRPSEL_MCBSP2_MASK |
637 OMAP3430_GRPSEL_MCBSP3_MASK |
638 OMAP3430_GRPSEL_MCBSP4_MASK,
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000639 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
640
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700641 /* Don't attach IVA interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700642 omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
643 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
644 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
645 omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700646
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700647 /* Clear any pending 'reset' flags */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700648 omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
649 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
650 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
651 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
652 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
653 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
654 omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700655
Kevin Hilman014c46d2009-04-27 07:50:23 -0700656 /* Clear any pending PRCM interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700657 omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman014c46d2009-04-27 07:50:23 -0700658
Kevin Hilman1155e422008-11-25 11:48:24 -0800659 omap3_iva_idle();
Kevin Hilman8111b222009-04-28 15:27:44 -0700660 omap3_d2d_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700661}
662
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700663void omap3_pm_off_mode_enable(int enable)
664{
665 struct power_state *pwrst;
666 u32 state;
667
668 if (enable)
669 state = PWRDM_POWER_OFF;
670 else
671 state = PWRDM_POWER_RET;
672
673 list_for_each_entry(pwrst, &pwrst_list, node) {
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600674 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
675 pwrst->pwrdm == core_pwrdm &&
676 state == PWRDM_POWER_OFF) {
677 pwrst->next_state = PWRDM_POWER_RET;
Ricardo Salveti de Araujoe16b41b2011-01-31 11:35:25 -0200678 pr_warn("%s: Core OFF disabled due to errata i583\n",
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600679 __func__);
680 } else {
681 pwrst->next_state = state;
682 }
683 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700684 }
685}
686
Tero Kristo68d47782008-11-26 12:26:24 +0200687int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
688{
689 struct power_state *pwrst;
690
691 list_for_each_entry(pwrst, &pwrst_list, node) {
692 if (pwrst->pwrdm == pwrdm)
693 return pwrst->next_state;
694 }
695 return -EINVAL;
696}
697
698int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
699{
700 struct power_state *pwrst;
701
702 list_for_each_entry(pwrst, &pwrst_list, node) {
703 if (pwrst->pwrdm == pwrdm) {
704 pwrst->next_state = state;
705 return 0;
706 }
707 }
708 return -EINVAL;
709}
710
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300711static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700712{
713 struct power_state *pwrst;
714
715 if (!pwrdm->pwrsts)
716 return 0;
717
Ming Leid3d381c2009-08-22 21:20:26 +0800718 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700719 if (!pwrst)
720 return -ENOMEM;
721 pwrst->pwrdm = pwrdm;
722 pwrst->next_state = PWRDM_POWER_RET;
723 list_add(&pwrst->node, &pwrst_list);
724
725 if (pwrdm_has_hdwr_sar(pwrdm))
726 pwrdm_enable_hdwr_sar(pwrdm);
727
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530728 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700729}
730
731/*
732 * Enable hw supervised mode for all clockdomains if it's
733 * supported. Initiate sleep transition for other clockdomains, if
734 * they are not used
735 */
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300736static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700737{
738 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700739 clkdm_allow_idle(clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700740 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
741 atomic_read(&clkdm->usecount) == 0)
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700742 clkdm_sleep(clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700743 return 0;
744}
745
Jean Pihet46e130d2011-06-29 18:40:23 +0200746/*
747 * Push functions to SRAM
748 *
749 * The minimum set of functions is pushed to SRAM for execution:
750 * - omap3_do_wfi for erratum i581 WA,
751 * - save_secure_ram_context for security extensions.
752 */
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530753void omap_push_sram_idle(void)
754{
Jean Pihet46e130d2011-06-29 18:40:23 +0200755 omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
756
Tero Kristo27d59a42008-10-13 13:15:00 +0300757 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
758 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
759 save_secure_ram_context_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530760}
761
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600762static void __init pm_errata_configure(void)
763{
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600764 if (cpu_is_omap3630()) {
Nishanth Menon458e9992010-12-20 14:05:06 -0600765 pm34xx_errata |= PM_RTA_ERRATUM_i608;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600766 /* Enable the l2 cache toggling in sleep logic */
767 enable_omap3630_toggle_l2_on_restore();
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600768 if (omap_rev() < OMAP3630_REV_ES1_2)
769 pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600770 }
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600771}
772
Kevin Hilman7cc515f2009-06-10 09:02:25 -0700773static int __init omap3_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700774{
775 struct power_state *pwrst, *tmp;
Paul Walmsley55ed9692010-01-26 20:12:59 -0700776 struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700777 int ret;
778
779 if (!cpu_is_omap34xx())
780 return -ENODEV;
781
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600782 if (!omap3_has_io_chain_ctrl())
783 pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
784
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600785 pm_errata_configure();
786
Kevin Hilman8bd22942009-05-28 10:56:16 -0700787 /* XXX prcm_setup_regs needs to be before enabling hw
788 * supervised mode for powerdomains */
789 prcm_setup_regs();
790
Tero Kristo22f51372011-12-16 14:36:59 -0700791 ret = request_irq(omap_prcm_event_to_irq("wkup"),
792 _prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);
793
Kevin Hilman8bd22942009-05-28 10:56:16 -0700794 if (ret) {
Tero Kristo22f51372011-12-16 14:36:59 -0700795 pr_err("pm: Failed to request pm_wkup irq\n");
796 goto err1;
797 }
798
799 /* IO interrupt is shared with mux code */
800 ret = request_irq(omap_prcm_event_to_irq("io"),
801 _prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
802 omap3_pm_init);
803
804 if (ret) {
805 pr_err("pm: Failed to request pm_io irq\n");
Kevin Hilman8bd22942009-05-28 10:56:16 -0700806 goto err1;
807 }
808
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300809 ret = pwrdm_for_each(pwrdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700810 if (ret) {
811 printk(KERN_ERR "Failed to setup powerdomains\n");
812 goto err2;
813 }
814
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300815 (void) clkdm_for_each(clkdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700816
817 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
818 if (mpu_pwrdm == NULL) {
819 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
820 goto err2;
821 }
822
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530823 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
824 per_pwrdm = pwrdm_lookup("per_pwrdm");
825 core_pwrdm = pwrdm_lookup("core_pwrdm");
Tero Kristoc16c3f62008-12-11 16:46:57 +0200826 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530827
Paul Walmsley55ed9692010-01-26 20:12:59 -0700828 neon_clkdm = clkdm_lookup("neon_clkdm");
829 mpu_clkdm = clkdm_lookup("mpu_clkdm");
830 per_clkdm = clkdm_lookup("per_clkdm");
831 core_clkdm = clkdm_lookup("core_clkdm");
832
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700833#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700834 suspend_set_ops(&omap_pm_ops);
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700835#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700836
837 pm_idle = omap3_pm_idle;
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300838 omap3_idle_init();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700839
Nishanth Menon458e9992010-12-20 14:05:06 -0600840 /*
841 * RTA is disabled during initialization as per erratum i608
842 * it is safer to disable RTA by the bootloader, but we would like
843 * to be doubly sure here and prevent any mishaps.
844 */
845 if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
846 omap3630_ctrl_disable_rta();
847
Paul Walmsley55ed9692010-01-26 20:12:59 -0700848 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300849 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
850 omap3_secure_ram_storage =
851 kmalloc(0x803F, GFP_KERNEL);
852 if (!omap3_secure_ram_storage)
853 printk(KERN_ERR "Memory allocation failed when"
854 "allocating for secure sram context\n");
Tero Kristo27d59a42008-10-13 13:15:00 +0300855
Tero Kristo9d971402008-12-12 11:20:05 +0200856 local_irq_disable();
857 local_fiq_disable();
858
859 omap_dma_global_context_save();
Kevin Hilman617fcc92011-01-25 16:40:01 -0800860 omap3_save_secure_ram_context();
Tero Kristo9d971402008-12-12 11:20:05 +0200861 omap_dma_global_context_restore();
862
863 local_irq_enable();
864 local_fiq_enable();
865 }
866
867 omap3_save_scratchpad_contents();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700868err1:
869 return ret;
870err2:
871 free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
872 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
873 list_del(&pwrst->node);
874 kfree(pwrst);
875 }
876 return ret;
877}
878
879late_initcall(omap3_pm_init);