blob: 0514866fa9255f13f8cc2578c840b22ad7626482 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License as published by the
4 * Free Software Foundation; either version 2 of the License, or (at your
5 * option) any later version.
6 *
Ralf Baechlec539ef72012-01-11 15:37:16 +01007 * Copyright (C) 2003, 04, 11 Ralf Baechle (ralf@linux-mips.org)
8 * Copyright (C) 2011 Wind River Systems,
9 * written by Ralf Baechle (ralf@linux-mips.org)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
Ralf Baechlec539ef72012-01-11 15:37:16 +010011#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/mm.h>
14#include <linux/bootmem.h>
Paul Gortmakercae39d12011-07-28 18:46:31 -040015#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/init.h>
17#include <linux/types.h>
18#include <linux/pci.h>
19
Ralf Baechlec539ef72012-01-11 15:37:16 +010020#include <asm/cpu-info.h>
21
Linus Torvalds1da177e2005-04-16 15:20:36 -070022/*
Bjorn Helgaas29090602012-02-23 20:18:57 -070023 * If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
24 * assignments.
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027/*
28 * The PCI controller list.
29 */
30
Dmitri Vorobievd58eaab2008-06-18 10:18:20 +030031static struct pci_controller *hose_head, **hose_tail = &hose_head;
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Ralf Baechle982f6ff2009-09-17 02:25:07 +020033unsigned long PCIBIOS_MIN_IO;
34unsigned long PCIBIOS_MIN_MEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Aurelien Jarno540799e2008-10-14 11:45:09 +020036static int pci_initialized;
37
Linus Torvalds1da177e2005-04-16 15:20:36 -070038/*
39 * We need to avoid collisions with `mirrored' VGA ports
40 * and other strange ISA hardware, so we always want the
41 * addresses to be allocated in the 0x000-0x0ff region
42 * modulo 0x400.
43 *
44 * Why? Because some silly external IO cards only decode
45 * the low 10 bits of the IO address. The 0x00-0xff region
46 * is reserved for motherboard devices that decode all 16
47 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
48 * but we want to try to avoid allocating at 0x2900-0x2bff
49 * which might have be mirrored at 0x0100-0x03ff..
50 */
Dominik Brodowskib26b2d42010-01-01 17:40:49 +010051resource_size_t
Dominik Brodowski3b7a17f2010-01-01 17:40:50 +010052pcibios_align_resource(void *data, const struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070053 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -070054{
55 struct pci_dev *dev = data;
56 struct pci_controller *hose = dev->sysdata;
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070057 resource_size_t start = res->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
59 if (res->flags & IORESOURCE_IO) {
60 /* Make sure we start at our min on all hoses */
61 if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
62 start = PCIBIOS_MIN_IO + hose->io_resource->start;
63
64 /*
65 * Put everything into 0x00-0xff region modulo 0x400
66 */
67 if (start & 0x300)
68 start = (start + 0x3ff) & ~0x3ff;
69 } else if (res->flags & IORESOURCE_MEM) {
70 /* Make sure we start at our min on all hoses */
71 if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
72 start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
73 }
74
Dominik Brodowskib26b2d42010-01-01 17:40:49 +010075 return start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070076}
77
Aurelien Jarno540799e2008-10-14 11:45:09 +020078static void __devinit pcibios_scanbus(struct pci_controller *hose)
79{
80 static int next_busno;
81 static int need_domain_info;
Bjorn Helgaas7c090e52011-10-28 16:26:57 -060082 LIST_HEAD(resources);
Aurelien Jarno540799e2008-10-14 11:45:09 +020083 struct pci_bus *bus;
84
85 if (!hose->iommu)
86 PCI_DMA_BUS_IS_PHYS = 1;
87
Bjorn Helgaas29090602012-02-23 20:18:57 -070088 if (hose->get_busno && pci_has_flag(PCI_PROBE_ONLY))
Aurelien Jarno540799e2008-10-14 11:45:09 +020089 next_busno = (*hose->get_busno)();
90
Bjorn Helgaas96a6b9a2012-02-23 20:19:02 -070091 pci_add_resource_offset(&resources,
92 hose->mem_resource, hose->mem_offset);
93 pci_add_resource_offset(&resources, hose->io_resource, hose->io_offset);
Bjorn Helgaas7c090e52011-10-28 16:26:57 -060094 bus = pci_scan_root_bus(NULL, next_busno, hose->pci_ops, hose,
95 &resources);
96 if (!bus)
97 pci_free_resource_list(&resources);
98
Aurelien Jarno540799e2008-10-14 11:45:09 +020099 hose->bus = bus;
100
101 need_domain_info = need_domain_info || hose->index;
102 hose->need_domain_info = need_domain_info;
103 if (bus) {
104 next_busno = bus->subordinate + 1;
105 /* Don't allow 8-bit bus number overflow inside the hose -
106 reserve some space for bridges. */
107 if (next_busno > 224) {
108 next_busno = 0;
109 need_domain_info = 1;
110 }
111
Bjorn Helgaas29090602012-02-23 20:18:57 -0700112 if (!pci_has_flag(PCI_PROBE_ONLY)) {
Aurelien Jarno540799e2008-10-14 11:45:09 +0200113 pci_bus_size_bridges(bus);
114 pci_bus_assign_resources(bus);
115 pci_enable_bridges(bus);
116 }
117 }
118}
119
120static DEFINE_MUTEX(pci_scan_mutex);
121
Ralf Baechle606bf782007-08-24 02:13:33 +0100122void __devinit register_pci_controller(struct pci_controller *hose)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123{
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +0200124 if (request_resource(&iomem_resource, hose->mem_resource) < 0)
125 goto out;
126 if (request_resource(&ioport_resource, hose->io_resource) < 0) {
127 release_resource(hose->mem_resource);
128 goto out;
129 }
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 *hose_tail = hose;
132 hose_tail = &hose->next;
Ralf Baechle140c1722006-12-07 15:35:43 +0100133
134 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300135 * Do not panic here but later - this might happen before console init.
Ralf Baechle140c1722006-12-07 15:35:43 +0100136 */
137 if (!hose->io_map_base) {
138 printk(KERN_WARNING
139 "registering PCI controller with io_map_base unset\n");
140 }
Aurelien Jarno540799e2008-10-14 11:45:09 +0200141
142 /*
143 * Scan the bus if it is register after the PCI subsystem
144 * initialization.
145 */
146 if (pci_initialized) {
147 mutex_lock(&pci_scan_mutex);
148 pcibios_scanbus(hose);
149 mutex_unlock(&pci_scan_mutex);
150 }
151
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +0200152 return;
153
154out:
155 printk(KERN_WARNING
156 "Skipping PCI bus scan due to resource conflict\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157}
158
Ralf Baechlec539ef72012-01-11 15:37:16 +0100159static void __init pcibios_set_cache_line_size(void)
160{
161 struct cpuinfo_mips *c = &current_cpu_data;
162 unsigned int lsize;
163
164 /*
165 * Set PCI cacheline size to that of the highest level in the
166 * cache hierarchy.
167 */
168 lsize = c->dcache.linesz;
169 lsize = c->scache.linesz ? : lsize;
170 lsize = c->tcache.linesz ? : lsize;
171
172 BUG_ON(!lsize);
173
174 pci_dfl_cache_line_size = lsize >> 2;
175
176 pr_debug("PCI: pci_cache_line_size set to %d bytes\n", lsize);
177}
178
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179static int __init pcibios_init(void)
180{
181 struct pci_controller *hose;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Ralf Baechlec539ef72012-01-11 15:37:16 +0100183 pcibios_set_cache_line_size();
184
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 /* Scan all of the recorded PCI controllers. */
Aurelien Jarno540799e2008-10-14 11:45:09 +0200186 for (hose = hose_head; hose; hose = hose->next)
187 pcibios_scanbus(hose);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Bjorn Helgaas67eed582008-12-16 21:37:10 -0700189 pci_fixup_irqs(pci_common_swizzle, pcibios_map_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Aurelien Jarno540799e2008-10-14 11:45:09 +0200191 pci_initialized = 1;
192
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 return 0;
194}
195
196subsys_initcall(pcibios_init);
197
198static int pcibios_enable_resources(struct pci_dev *dev, int mask)
199{
200 u16 cmd, old_cmd;
201 int idx;
202 struct resource *r;
203
204 pci_read_config_word(dev, PCI_COMMAND, &cmd);
205 old_cmd = cmd;
Ralf Baechlee5de3b42005-07-12 09:18:53 +0000206 for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 /* Only set up the requested stuff */
208 if (!(mask & (1<<idx)))
209 continue;
210
211 r = &dev->resource[idx];
Ralf Baechle986c9482008-02-19 15:59:33 +0000212 if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
213 continue;
214 if ((idx == PCI_ROM_RESOURCE) &&
215 (!(r->flags & IORESOURCE_ROM_ENABLE)))
216 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 if (!r->start && r->end) {
Ralf Baechle40d7c1a2008-02-19 16:01:20 +0000218 printk(KERN_ERR "PCI: Device %s not available "
219 "because of resource collisions\n",
220 pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 return -EINVAL;
222 }
223 if (r->flags & IORESOURCE_IO)
224 cmd |= PCI_COMMAND_IO;
225 if (r->flags & IORESOURCE_MEM)
226 cmd |= PCI_COMMAND_MEMORY;
227 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 if (cmd != old_cmd) {
Ralf Baechle40d7c1a2008-02-19 16:01:20 +0000229 printk("PCI: Enabling device %s (%04x -> %04x)\n",
230 pci_name(dev), old_cmd, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 pci_write_config_word(dev, PCI_COMMAND, cmd);
232 }
233 return 0;
234}
235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236unsigned int pcibios_assign_all_busses(void)
237{
Bjorn Helgaas14be5382012-02-23 20:18:57 -0700238 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
240
241int pcibios_enable_device(struct pci_dev *dev, int mask)
242{
243 int err;
244
245 if ((err = pcibios_enable_resources(dev, mask)) < 0)
246 return err;
247
248 return pcibios_plat_dev_init(dev);
249}
250
Ralf Baechle234fcd12008-03-08 09:56:28 +0000251void __devinit pcibios_fixup_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 struct pci_dev *dev = bus->self;
254
Bjorn Helgaas29090602012-02-23 20:18:57 -0700255 if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
Bjorn Helgaas7c090e52011-10-28 16:26:57 -0600256 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 pci_read_bridge_bases(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 }
259}
260
261void __init
262pcibios_update_irq(struct pci_dev *dev, int irq)
263{
264 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
265}
266
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267#ifdef CONFIG_HOTPLUG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268EXPORT_SYMBOL(PCIBIOS_MIN_IO);
269EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
270#endif
271
Ralf Baechle98873f52008-12-09 17:58:46 +0000272int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
273 enum pci_mmap_state mmap_state, int write_combine)
274{
275 unsigned long prot;
276
277 /*
278 * I/O space can be accessed via normal processor loads and stores on
279 * this platform but for now we elect not to do this and portable
280 * drivers should not do this anyway.
281 */
282 if (mmap_state == pci_mmap_io)
283 return -EINVAL;
284
285 /*
286 * Ignore write-combine; for now only return uncached mappings.
287 */
288 prot = pgprot_val(vma->vm_page_prot);
289 prot = (prot & ~_CACHE_MASK) | _CACHE_UNCACHED;
290 vma->vm_page_prot = __pgprot(prot);
291
292 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
293 vma->vm_end - vma->vm_start, vma->vm_page_prot);
294}
295
Atsushi Nemoto47a5c972008-07-24 00:25:14 +0900296char * (*pcibios_plat_setup)(char *str) __devinitdata;
297
298char *__devinit pcibios_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299{
Atsushi Nemoto47a5c972008-07-24 00:25:14 +0900300 if (pcibios_plat_setup)
301 return pcibios_plat_setup(str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 return str;
303}