blob: 0baa79acc0b7ca6868339b3f96010538e9c372f6 [file] [log] [blame]
Tony Lindgren9ad58972005-11-10 14:26:53 +00001/*
2 * linux/include/asm-arm/arch-omap/clock.h
3 *
4 * Copyright (C) 2004 - 2005 Nokia corporation
5 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
6 * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __ARCH_ARM_OMAP_CLOCK_H
14#define __ARCH_ARM_OMAP_CLOCK_H
15
16struct module;
Paul Walmsley6b8858a2008-03-18 10:35:15 +020017struct clk;
18
Paul Walmsleyb045d082008-03-18 11:24:28 +020019#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Paul Walmsley6b8858a2008-03-18 10:35:15 +020020
21struct clksel_rate {
22 u8 div;
23 u32 val;
24 u8 flags;
25};
26
27struct clksel {
28 struct clk *parent;
29 const struct clksel_rate *rates;
30};
31
32struct dpll_data {
33 void __iomem *mult_div1_reg;
34 u32 mult_mask;
35 u32 div1_mask;
36 void __iomem *div2_reg;
37 u32 div2_mask;
Paul Walmsleyb045d082008-03-18 11:24:28 +020038# if defined(CONFIG_ARCH_OMAP3)
39 void __iomem *control_reg;
40 u32 enable_mask;
41 u8 auto_recal_bit;
42 u8 recal_en_bit;
43 u8 recal_st_bit;
44# endif
Paul Walmsley6b8858a2008-03-18 10:35:15 +020045};
46
47#endif
Tony Lindgren9ad58972005-11-10 14:26:53 +000048
49struct clk {
50 struct list_head node;
51 struct module *owner;
52 const char *name;
Tony Lindgrenb824efa2006-04-02 17:46:20 +010053 int id;
Tony Lindgren9ad58972005-11-10 14:26:53 +000054 struct clk *parent;
55 unsigned long rate;
56 __u32 flags;
57 void __iomem *enable_reg;
58 __u8 enable_bit;
Tony Lindgren9ad58972005-11-10 14:26:53 +000059 __s8 usecount;
60 void (*recalc)(struct clk *);
61 int (*set_rate)(struct clk *, unsigned long);
62 long (*round_rate)(struct clk *, unsigned long);
63 void (*init)(struct clk *);
64 int (*enable)(struct clk *);
65 void (*disable)(struct clk *);
Paul Walmsleyb045d082008-03-18 11:24:28 +020066#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Paul Walmsley6b8858a2008-03-18 10:35:15 +020067 u8 fixed_div;
68 void __iomem *clksel_reg;
69 u32 clksel_mask;
70 const struct clksel *clksel;
71 const struct dpll_data *dpll_data;
72#else
73 __u8 rate_offset;
74 __u8 src_offset;
75#endif
Tony Lindgren9ad58972005-11-10 14:26:53 +000076};
77
78struct clk_functions {
79 int (*clk_enable)(struct clk *clk);
80 void (*clk_disable)(struct clk *clk);
Tony Lindgren9ad58972005-11-10 14:26:53 +000081 long (*clk_round_rate)(struct clk *clk, unsigned long rate);
82 int (*clk_set_rate)(struct clk *clk, unsigned long rate);
83 int (*clk_set_parent)(struct clk *clk, struct clk *parent);
84 struct clk * (*clk_get_parent)(struct clk *clk);
85 void (*clk_allow_idle)(struct clk *clk);
86 void (*clk_deny_idle)(struct clk *clk);
Tony Lindgren90afd5c2006-09-25 13:27:20 +030087 void (*clk_disable_unused)(struct clk *clk);
Tony Lindgren9ad58972005-11-10 14:26:53 +000088};
89
90extern unsigned int mpurate;
Tony Lindgren9ad58972005-11-10 14:26:53 +000091
92extern int clk_init(struct clk_functions * custom_clocks);
93extern int clk_register(struct clk *clk);
94extern void clk_unregister(struct clk *clk);
95extern void propagate_rate(struct clk *clk);
Paul Walmsley6b8858a2008-03-18 10:35:15 +020096extern void recalculate_root_clocks(void);
Tony Lindgren9ad58972005-11-10 14:26:53 +000097extern void followparent_recalc(struct clk * clk);
98extern void clk_allow_idle(struct clk *clk);
99extern void clk_deny_idle(struct clk *clk);
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100100extern int clk_get_usecount(struct clk *clk);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200101extern void clk_enable_init_clocks(void);
Tony Lindgren9ad58972005-11-10 14:26:53 +0000102
103/* Clock flags */
104#define RATE_CKCTL (1 << 0) /* Main fixed ratio clocks */
105#define RATE_FIXED (1 << 1) /* Fixed clock rate */
106#define RATE_PROPAGATES (1 << 2) /* Program children too */
107#define VIRTUAL_CLOCK (1 << 3) /* Composite clock from table */
108#define ALWAYS_ENABLED (1 << 4) /* Clock cannot be disabled */
109#define ENABLE_REG_32BIT (1 << 5) /* Use 32-bit access */
110#define VIRTUAL_IO_ADDRESS (1 << 6) /* Clock in virtual address */
111#define CLOCK_IDLE_CONTROL (1 << 7)
112#define CLOCK_NO_IDLE_PARENT (1 << 8)
113#define DELAYED_APP (1 << 9) /* Delay application of clock */
114#define CONFIG_PARTICIPANT (1 << 10) /* Fundamental clock */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200115#define ENABLE_ON_INIT (1 << 11) /* Enable upon framework init */
116#define INVERT_ENABLE (1 << 12) /* 0 enables, 1 disables */
117/* bits 13-20 are currently free */
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100118#define CLOCK_IN_OMAP310 (1 << 21)
119#define CLOCK_IN_OMAP730 (1 << 22)
120#define CLOCK_IN_OMAP1510 (1 << 23)
121#define CLOCK_IN_OMAP16XX (1 << 24)
122#define CLOCK_IN_OMAP242X (1 << 25)
123#define CLOCK_IN_OMAP243X (1 << 26)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200124#define CLOCK_IN_OMAP343X (1 << 27) /* clocks common to all 343X */
125#define PARENT_CONTROLS_CLOCK (1 << 28)
126#define CLOCK_IN_OMAP3430ES1 (1 << 29) /* 3430ES1 clocks only */
127#define CLOCK_IN_OMAP3430ES2 (1 << 30) /* 3430ES2 clocks only */
128
129/* Clksel_rate flags */
130#define DEFAULT_RATE (1 << 0)
131#define RATE_IN_242X (1 << 1)
132#define RATE_IN_243X (1 << 2)
133#define RATE_IN_343X (1 << 3) /* rates common to all 343X */
134#define RATE_IN_3430ES2 (1 << 4) /* 3430ES2 rates only */
135
136#define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
137
Tony Lindgren9ad58972005-11-10 14:26:53 +0000138
Paul Walmsley44595982008-03-18 10:04:51 +0200139/* CM_CLKSEL2_PLL.CORE_CLK_SRC options (24XX) */
140#define CORE_CLK_SRC_32K 0
141#define CORE_CLK_SRC_DPLL 1
142#define CORE_CLK_SRC_DPLL_X2 2
143
Tony Lindgren9ad58972005-11-10 14:26:53 +0000144#endif