blob: 062bbe2e1e27e3ed5fa6a56cde7c7b0e1606359f [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
7 *
8 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
9 *
10 * LICENCE:
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation version 2.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 */
21
22#include <linux/netdevice.h>
23#include <linux/can.h>
24#include <linux/can/dev.h>
25#include <linux/can/error.h>
26#include <linux/can/platform/flexcan.h>
27#include <linux/clk.h>
28#include <linux/delay.h>
29#include <linux/if_arp.h>
30#include <linux/if_ether.h>
31#include <linux/interrupt.h>
32#include <linux/io.h>
33#include <linux/kernel.h>
34#include <linux/list.h>
35#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000036#include <linux/of.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020037#include <linux/platform_device.h>
38
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020039#define DRV_NAME "flexcan"
40
41/* 8 for RX fifo and 2 error handling */
42#define FLEXCAN_NAPI_WEIGHT (8 + 2)
43
44/* FLEXCAN module configuration register (CANMCR) bits */
45#define FLEXCAN_MCR_MDIS BIT(31)
46#define FLEXCAN_MCR_FRZ BIT(30)
47#define FLEXCAN_MCR_FEN BIT(29)
48#define FLEXCAN_MCR_HALT BIT(28)
49#define FLEXCAN_MCR_NOT_RDY BIT(27)
50#define FLEXCAN_MCR_WAK_MSK BIT(26)
51#define FLEXCAN_MCR_SOFTRST BIT(25)
52#define FLEXCAN_MCR_FRZ_ACK BIT(24)
53#define FLEXCAN_MCR_SUPV BIT(23)
54#define FLEXCAN_MCR_SLF_WAK BIT(22)
55#define FLEXCAN_MCR_WRN_EN BIT(21)
56#define FLEXCAN_MCR_LPM_ACK BIT(20)
57#define FLEXCAN_MCR_WAK_SRC BIT(19)
58#define FLEXCAN_MCR_DOZE BIT(18)
59#define FLEXCAN_MCR_SRX_DIS BIT(17)
60#define FLEXCAN_MCR_BCC BIT(16)
61#define FLEXCAN_MCR_LPRIO_EN BIT(13)
62#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Buddef49c1732013-10-04 10:52:36 +020063#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020064#define FLEXCAN_MCR_IDAM_A (0 << 8)
65#define FLEXCAN_MCR_IDAM_B (1 << 8)
66#define FLEXCAN_MCR_IDAM_C (2 << 8)
67#define FLEXCAN_MCR_IDAM_D (3 << 8)
68
69/* FLEXCAN control register (CANCTRL) bits */
70#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
71#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
72#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
73#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
74#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
75#define FLEXCAN_CTRL_ERR_MSK BIT(14)
76#define FLEXCAN_CTRL_CLK_SRC BIT(13)
77#define FLEXCAN_CTRL_LPB BIT(12)
78#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
79#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
80#define FLEXCAN_CTRL_SMP BIT(7)
81#define FLEXCAN_CTRL_BOFF_REC BIT(6)
82#define FLEXCAN_CTRL_TSYN BIT(5)
83#define FLEXCAN_CTRL_LBUF BIT(4)
84#define FLEXCAN_CTRL_LOM BIT(3)
85#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
86#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
87#define FLEXCAN_CTRL_ERR_STATE \
88 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
89 FLEXCAN_CTRL_BOFF_MSK)
90#define FLEXCAN_CTRL_ERR_ALL \
91 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
92
93/* FLEXCAN error and status register (ESR) bits */
94#define FLEXCAN_ESR_TWRN_INT BIT(17)
95#define FLEXCAN_ESR_RWRN_INT BIT(16)
96#define FLEXCAN_ESR_BIT1_ERR BIT(15)
97#define FLEXCAN_ESR_BIT0_ERR BIT(14)
98#define FLEXCAN_ESR_ACK_ERR BIT(13)
99#define FLEXCAN_ESR_CRC_ERR BIT(12)
100#define FLEXCAN_ESR_FRM_ERR BIT(11)
101#define FLEXCAN_ESR_STF_ERR BIT(10)
102#define FLEXCAN_ESR_TX_WRN BIT(9)
103#define FLEXCAN_ESR_RX_WRN BIT(8)
104#define FLEXCAN_ESR_IDLE BIT(7)
105#define FLEXCAN_ESR_TXRX BIT(6)
106#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
107#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
108#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
109#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
110#define FLEXCAN_ESR_BOFF_INT BIT(2)
111#define FLEXCAN_ESR_ERR_INT BIT(1)
112#define FLEXCAN_ESR_WAK_INT BIT(0)
113#define FLEXCAN_ESR_ERR_BUS \
114 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
115 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
116 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
117#define FLEXCAN_ESR_ERR_STATE \
118 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
119#define FLEXCAN_ESR_ERR_ALL \
120 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100121#define FLEXCAN_ESR_ALL_INT \
122 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
123 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200124
125/* FLEXCAN interrupt flag register (IFLAG) bits */
126#define FLEXCAN_TX_BUF_ID 8
127#define FLEXCAN_IFLAG_BUF(x) BIT(x)
128#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
129#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
130#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
131#define FLEXCAN_IFLAG_DEFAULT \
132 (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
133 FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
134
135/* FLEXCAN message buffers */
136#define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
Marc Kleine-Buddeb06c98e2014-09-16 12:39:28 +0200137#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
138#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
139#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
140#define FLEXCAN_MB_CODE_RX_OVERRRUN (0x6 << 24)
141#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
142
143#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
144#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
145#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
146#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
147
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200148#define FLEXCAN_MB_CNT_SRR BIT(22)
149#define FLEXCAN_MB_CNT_IDE BIT(21)
150#define FLEXCAN_MB_CNT_RTR BIT(20)
151#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
152#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
153
154#define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
155
156/* Structure of the message buffer */
157struct flexcan_mb {
158 u32 can_ctrl;
159 u32 can_id;
160 u32 data[2];
161};
162
163/* Structure of the hardware registers */
164struct flexcan_regs {
165 u32 mcr; /* 0x00 */
166 u32 ctrl; /* 0x04 */
167 u32 timer; /* 0x08 */
168 u32 _reserved1; /* 0x0c */
169 u32 rxgmask; /* 0x10 */
170 u32 rx14mask; /* 0x14 */
171 u32 rx15mask; /* 0x18 */
172 u32 ecr; /* 0x1c */
173 u32 esr; /* 0x20 */
174 u32 imask2; /* 0x24 */
175 u32 imask1; /* 0x28 */
176 u32 iflag2; /* 0x2c */
177 u32 iflag1; /* 0x30 */
178 u32 _reserved2[19];
179 struct flexcan_mb cantxfg[64];
180};
181
182struct flexcan_priv {
183 struct can_priv can;
184 struct net_device *dev;
185 struct napi_struct napi;
186
187 void __iomem *base;
188 u32 reg_esr;
189 u32 reg_ctrl_default;
190
191 struct clk *clk;
192 struct flexcan_platform_data *pdata;
193};
194
195static struct can_bittiming_const flexcan_bittiming_const = {
196 .name = DRV_NAME,
197 .tseg1_min = 4,
198 .tseg1_max = 16,
199 .tseg2_min = 2,
200 .tseg2_max = 8,
201 .sjw_max = 4,
202 .brp_min = 1,
203 .brp_max = 256,
204 .brp_inc = 1,
205};
206
207/*
holt@sgi.com61e271e2011-08-16 17:32:20 +0000208 * Abstract off the read/write for arm versus ppc.
209 */
210#if defined(__BIG_ENDIAN)
211static inline u32 flexcan_read(void __iomem *addr)
212{
213 return in_be32(addr);
214}
215
216static inline void flexcan_write(u32 val, void __iomem *addr)
217{
218 out_be32(addr, val);
219}
220#else
221static inline u32 flexcan_read(void __iomem *addr)
222{
223 return readl(addr);
224}
225
226static inline void flexcan_write(u32 val, void __iomem *addr)
227{
228 writel(val, addr);
229}
230#endif
231
232/*
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200233 * Swtich transceiver on or off
234 */
235static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
236{
237 if (priv->pdata && priv->pdata->transceiver_switch)
238 priv->pdata->transceiver_switch(on);
239}
240
241static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
242 u32 reg_esr)
243{
244 return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
245 (reg_esr & FLEXCAN_ESR_ERR_BUS);
246}
247
248static inline void flexcan_chip_enable(struct flexcan_priv *priv)
249{
250 struct flexcan_regs __iomem *regs = priv->base;
251 u32 reg;
252
holt@sgi.com61e271e2011-08-16 17:32:20 +0000253 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200254 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000255 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200256
257 udelay(10);
258}
259
260static inline void flexcan_chip_disable(struct flexcan_priv *priv)
261{
262 struct flexcan_regs __iomem *regs = priv->base;
263 u32 reg;
264
holt@sgi.com61e271e2011-08-16 17:32:20 +0000265 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200266 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000267 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200268}
269
270static int flexcan_get_berr_counter(const struct net_device *dev,
271 struct can_berr_counter *bec)
272{
273 const struct flexcan_priv *priv = netdev_priv(dev);
274 struct flexcan_regs __iomem *regs = priv->base;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000275 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200276
277 bec->txerr = (reg >> 0) & 0xff;
278 bec->rxerr = (reg >> 8) & 0xff;
279
280 return 0;
281}
282
283static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
284{
285 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200286 struct flexcan_regs __iomem *regs = priv->base;
287 struct can_frame *cf = (struct can_frame *)skb->data;
288 u32 can_id;
289 u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
290
291 if (can_dropped_invalid_skb(dev, skb))
292 return NETDEV_TX_OK;
293
294 netif_stop_queue(dev);
295
296 if (cf->can_id & CAN_EFF_FLAG) {
297 can_id = cf->can_id & CAN_EFF_MASK;
298 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
299 } else {
300 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
301 }
302
303 if (cf->can_id & CAN_RTR_FLAG)
304 ctrl |= FLEXCAN_MB_CNT_RTR;
305
306 if (cf->can_dlc > 0) {
307 u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000308 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200309 }
310 if (cf->can_dlc > 3) {
311 u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000312 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200313 }
314
Reuben Dowle9a123492011-11-01 11:18:03 +1300315 can_put_echo_skb(skb, dev, 0);
316
holt@sgi.com61e271e2011-08-16 17:32:20 +0000317 flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
318 flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200319
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200320 return NETDEV_TX_OK;
321}
322
323static void do_bus_err(struct net_device *dev,
324 struct can_frame *cf, u32 reg_esr)
325{
326 struct flexcan_priv *priv = netdev_priv(dev);
327 int rx_errors = 0, tx_errors = 0;
328
329 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
330
331 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100332 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200333 cf->data[2] |= CAN_ERR_PROT_BIT1;
334 tx_errors = 1;
335 }
336 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100337 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200338 cf->data[2] |= CAN_ERR_PROT_BIT0;
339 tx_errors = 1;
340 }
341 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100342 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200343 cf->can_id |= CAN_ERR_ACK;
344 cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
345 tx_errors = 1;
346 }
347 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100348 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200349 cf->data[2] |= CAN_ERR_PROT_BIT;
350 cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
351 rx_errors = 1;
352 }
353 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100354 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200355 cf->data[2] |= CAN_ERR_PROT_FORM;
356 rx_errors = 1;
357 }
358 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100359 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200360 cf->data[2] |= CAN_ERR_PROT_STUFF;
361 rx_errors = 1;
362 }
363
364 priv->can.can_stats.bus_error++;
365 if (rx_errors)
366 dev->stats.rx_errors++;
367 if (tx_errors)
368 dev->stats.tx_errors++;
369}
370
371static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
372{
373 struct sk_buff *skb;
374 struct can_frame *cf;
375
376 skb = alloc_can_err_skb(dev, &cf);
377 if (unlikely(!skb))
378 return 0;
379
380 do_bus_err(dev, cf, reg_esr);
381 netif_receive_skb(skb);
382
383 dev->stats.rx_packets++;
384 dev->stats.rx_bytes += cf->can_dlc;
385
386 return 1;
387}
388
389static void do_state(struct net_device *dev,
390 struct can_frame *cf, enum can_state new_state)
391{
392 struct flexcan_priv *priv = netdev_priv(dev);
393 struct can_berr_counter bec;
394
395 flexcan_get_berr_counter(dev, &bec);
396
397 switch (priv->can.state) {
398 case CAN_STATE_ERROR_ACTIVE:
399 /*
400 * from: ERROR_ACTIVE
401 * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
402 * => : there was a warning int
403 */
404 if (new_state >= CAN_STATE_ERROR_WARNING &&
405 new_state <= CAN_STATE_BUS_OFF) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100406 netdev_dbg(dev, "Error Warning IRQ\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200407 priv->can.can_stats.error_warning++;
408
409 cf->can_id |= CAN_ERR_CRTL;
410 cf->data[1] = (bec.txerr > bec.rxerr) ?
411 CAN_ERR_CRTL_TX_WARNING :
412 CAN_ERR_CRTL_RX_WARNING;
413 }
414 case CAN_STATE_ERROR_WARNING: /* fallthrough */
415 /*
416 * from: ERROR_ACTIVE, ERROR_WARNING
417 * to : ERROR_PASSIVE, BUS_OFF
418 * => : error passive int
419 */
420 if (new_state >= CAN_STATE_ERROR_PASSIVE &&
421 new_state <= CAN_STATE_BUS_OFF) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100422 netdev_dbg(dev, "Error Passive IRQ\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200423 priv->can.can_stats.error_passive++;
424
425 cf->can_id |= CAN_ERR_CRTL;
426 cf->data[1] = (bec.txerr > bec.rxerr) ?
427 CAN_ERR_CRTL_TX_PASSIVE :
428 CAN_ERR_CRTL_RX_PASSIVE;
429 }
430 break;
431 case CAN_STATE_BUS_OFF:
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100432 netdev_err(dev, "BUG! "
433 "hardware recovered automatically from BUS_OFF\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200434 break;
435 default:
436 break;
437 }
438
439 /* process state changes depending on the new state */
440 switch (new_state) {
441 case CAN_STATE_ERROR_ACTIVE:
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100442 netdev_dbg(dev, "Error Active\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200443 cf->can_id |= CAN_ERR_PROT;
444 cf->data[2] = CAN_ERR_PROT_ACTIVE;
445 break;
446 case CAN_STATE_BUS_OFF:
447 cf->can_id |= CAN_ERR_BUSOFF;
448 can_bus_off(dev);
449 break;
450 default:
451 break;
452 }
453}
454
455static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
456{
457 struct flexcan_priv *priv = netdev_priv(dev);
458 struct sk_buff *skb;
459 struct can_frame *cf;
460 enum can_state new_state;
461 int flt;
462
463 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
464 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
465 if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
466 FLEXCAN_ESR_RX_WRN))))
467 new_state = CAN_STATE_ERROR_ACTIVE;
468 else
469 new_state = CAN_STATE_ERROR_WARNING;
470 } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
471 new_state = CAN_STATE_ERROR_PASSIVE;
472 else
473 new_state = CAN_STATE_BUS_OFF;
474
475 /* state hasn't changed */
476 if (likely(new_state == priv->can.state))
477 return 0;
478
479 skb = alloc_can_err_skb(dev, &cf);
480 if (unlikely(!skb))
481 return 0;
482
483 do_state(dev, cf, new_state);
484 priv->can.state = new_state;
485 netif_receive_skb(skb);
486
487 dev->stats.rx_packets++;
488 dev->stats.rx_bytes += cf->can_dlc;
489
490 return 1;
491}
492
493static void flexcan_read_fifo(const struct net_device *dev,
494 struct can_frame *cf)
495{
496 const struct flexcan_priv *priv = netdev_priv(dev);
497 struct flexcan_regs __iomem *regs = priv->base;
498 struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
499 u32 reg_ctrl, reg_id;
500
holt@sgi.com61e271e2011-08-16 17:32:20 +0000501 reg_ctrl = flexcan_read(&mb->can_ctrl);
502 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200503 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
504 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
505 else
506 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
507
508 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
509 cf->can_id |= CAN_RTR_FLAG;
510 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
511
holt@sgi.com61e271e2011-08-16 17:32:20 +0000512 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
513 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200514
515 /* mark as read */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000516 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
517 flexcan_read(&regs->timer);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200518}
519
520static int flexcan_read_frame(struct net_device *dev)
521{
522 struct net_device_stats *stats = &dev->stats;
523 struct can_frame *cf;
524 struct sk_buff *skb;
525
526 skb = alloc_can_skb(dev, &cf);
527 if (unlikely(!skb)) {
528 stats->rx_dropped++;
529 return 0;
530 }
531
532 flexcan_read_fifo(dev, cf);
533 netif_receive_skb(skb);
534
535 stats->rx_packets++;
536 stats->rx_bytes += cf->can_dlc;
537
538 return 1;
539}
540
541static int flexcan_poll(struct napi_struct *napi, int quota)
542{
543 struct net_device *dev = napi->dev;
544 const struct flexcan_priv *priv = netdev_priv(dev);
545 struct flexcan_regs __iomem *regs = priv->base;
546 u32 reg_iflag1, reg_esr;
547 int work_done = 0;
548
549 /*
550 * The error bits are cleared on read,
551 * use saved value from irq handler.
552 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000553 reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200554
555 /* handle state changes */
556 work_done += flexcan_poll_state(dev, reg_esr);
557
558 /* handle RX-FIFO */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000559 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200560 while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
561 work_done < quota) {
562 work_done += flexcan_read_frame(dev);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000563 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200564 }
565
566 /* report bus errors */
567 if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
568 work_done += flexcan_poll_bus_err(dev, reg_esr);
569
570 if (work_done < quota) {
571 napi_complete(napi);
572 /* enable IRQs */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000573 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
574 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200575 }
576
577 return work_done;
578}
579
580static irqreturn_t flexcan_irq(int irq, void *dev_id)
581{
582 struct net_device *dev = dev_id;
583 struct net_device_stats *stats = &dev->stats;
584 struct flexcan_priv *priv = netdev_priv(dev);
585 struct flexcan_regs __iomem *regs = priv->base;
586 u32 reg_iflag1, reg_esr;
587
holt@sgi.com61e271e2011-08-16 17:32:20 +0000588 reg_iflag1 = flexcan_read(&regs->iflag1);
589 reg_esr = flexcan_read(&regs->esr);
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100590 /* ACK all bus error and state change IRQ sources */
591 if (reg_esr & FLEXCAN_ESR_ALL_INT)
592 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200593
594 /*
595 * schedule NAPI in case of:
596 * - rx IRQ
597 * - state change IRQ
598 * - bus error IRQ and bus error reporting is activated
599 */
600 if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
601 (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
602 flexcan_has_and_handle_berr(priv, reg_esr)) {
603 /*
604 * The error bits are cleared on read,
605 * save them for later use.
606 */
607 priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000608 flexcan_write(FLEXCAN_IFLAG_DEFAULT &
609 ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
610 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200611 &regs->ctrl);
612 napi_schedule(&priv->napi);
613 }
614
615 /* FIFO overflow */
616 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
holt@sgi.com61e271e2011-08-16 17:32:20 +0000617 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200618 dev->stats.rx_over_errors++;
619 dev->stats.rx_errors++;
620 }
621
622 /* transmission complete interrupt */
623 if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
Reuben Dowle9a123492011-11-01 11:18:03 +1300624 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200625 stats->tx_packets++;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000626 flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200627 netif_wake_queue(dev);
628 }
629
630 return IRQ_HANDLED;
631}
632
633static void flexcan_set_bittiming(struct net_device *dev)
634{
635 const struct flexcan_priv *priv = netdev_priv(dev);
636 const struct can_bittiming *bt = &priv->can.bittiming;
637 struct flexcan_regs __iomem *regs = priv->base;
638 u32 reg;
639
holt@sgi.com61e271e2011-08-16 17:32:20 +0000640 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200641 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
642 FLEXCAN_CTRL_RJW(0x3) |
643 FLEXCAN_CTRL_PSEG1(0x7) |
644 FLEXCAN_CTRL_PSEG2(0x7) |
645 FLEXCAN_CTRL_PROPSEG(0x7) |
646 FLEXCAN_CTRL_LPB |
647 FLEXCAN_CTRL_SMP |
648 FLEXCAN_CTRL_LOM);
649
650 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
651 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
652 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
653 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
654 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
655
656 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
657 reg |= FLEXCAN_CTRL_LPB;
658 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
659 reg |= FLEXCAN_CTRL_LOM;
660 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
661 reg |= FLEXCAN_CTRL_SMP;
662
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100663 netdev_info(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000664 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200665
666 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100667 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
668 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200669}
670
671/*
672 * flexcan_chip_start
673 *
674 * this functions is entered with clocks enabled
675 *
676 */
677static int flexcan_chip_start(struct net_device *dev)
678{
679 struct flexcan_priv *priv = netdev_priv(dev);
680 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200681 int err;
682 u32 reg_mcr, reg_ctrl;
683
684 /* enable module */
685 flexcan_chip_enable(priv);
686
687 /* soft reset */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000688 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200689 udelay(10);
690
holt@sgi.com61e271e2011-08-16 17:32:20 +0000691 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200692 if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100693 netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
694 reg_mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200695 err = -ENODEV;
696 goto out;
697 }
698
699 flexcan_set_bittiming(dev);
700
701 /*
702 * MCR
703 *
704 * enable freeze
705 * enable fifo
706 * halt now
707 * only supervisor access
708 * enable warning int
709 * choose format C
Reuben Dowle9a123492011-11-01 11:18:03 +1300710 * disable local echo
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200711 *
712 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000713 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Buddef49c1732013-10-04 10:52:36 +0200714 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200715 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
716 FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
Marc Kleine-Buddef49c1732013-10-04 10:52:36 +0200717 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
718 FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100719 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000720 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200721
722 /*
723 * CTRL
724 *
725 * disable timer sync feature
726 *
727 * disable auto busoff recovery
728 * transmit lowest buffer first
729 *
730 * enable tx and rx warning interrupt
731 * enable bus off interrupt
732 * (== FLEXCAN_CTRL_ERR_STATE)
733 *
734 * _note_: we enable the "error interrupt"
735 * (FLEXCAN_CTRL_ERR_MSK), too. Otherwise we don't get any
736 * warning or bus passive interrupts.
737 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000738 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200739 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
740 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
741 FLEXCAN_CTRL_ERR_STATE | FLEXCAN_CTRL_ERR_MSK;
742
743 /* save for later use */
744 priv->reg_ctrl_default = reg_ctrl;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100745 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000746 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200747
Marc Kleine-Buddeb06c98e2014-09-16 12:39:28 +0200748 /* mark TX mailbox as INACTIVE */
749 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddef49c1732013-10-04 10:52:36 +0200750 &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
751
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200752 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000753 flexcan_write(0x0, &regs->rxgmask);
754 flexcan_write(0x0, &regs->rx14mask);
755 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200756
757 flexcan_transceiver_switch(priv, 1);
758
759 /* synchronize with the can bus */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000760 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200761 reg_mcr &= ~FLEXCAN_MCR_HALT;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000762 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200763
764 priv->can.state = CAN_STATE_ERROR_ACTIVE;
765
766 /* enable FIFO interrupts */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000767 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200768
769 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100770 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
771 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200772
773 return 0;
774
775 out:
776 flexcan_chip_disable(priv);
777 return err;
778}
779
780/*
781 * flexcan_chip_stop
782 *
783 * this functions is entered with clocks enabled
784 *
785 */
786static void flexcan_chip_stop(struct net_device *dev)
787{
788 struct flexcan_priv *priv = netdev_priv(dev);
789 struct flexcan_regs __iomem *regs = priv->base;
790 u32 reg;
791
792 /* Disable all interrupts */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000793 flexcan_write(0, &regs->imask1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200794
795 /* Disable + halt module */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000796 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200797 reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000798 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200799
800 flexcan_transceiver_switch(priv, 0);
801 priv->can.state = CAN_STATE_STOPPED;
802
803 return;
804}
805
806static int flexcan_open(struct net_device *dev)
807{
808 struct flexcan_priv *priv = netdev_priv(dev);
809 int err;
810
Shawn Guoe7354892011-12-20 14:05:52 +0800811 clk_prepare_enable(priv->clk);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200812
813 err = open_candev(dev);
814 if (err)
815 goto out;
816
817 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
818 if (err)
Marc Kleine-Buddef8d17b62014-02-28 14:52:01 +0100819 goto out_free_irq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200820
821 /* start chip and queuing */
822 err = flexcan_chip_start(dev);
823 if (err)
824 goto out_close;
825 napi_enable(&priv->napi);
826 netif_start_queue(dev);
827
828 return 0;
829
Marc Kleine-Buddef8d17b62014-02-28 14:52:01 +0100830 out_free_irq:
831 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200832 out_close:
833 close_candev(dev);
834 out:
Shawn Guoe7354892011-12-20 14:05:52 +0800835 clk_disable_unprepare(priv->clk);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200836
837 return err;
838}
839
840static int flexcan_close(struct net_device *dev)
841{
842 struct flexcan_priv *priv = netdev_priv(dev);
843
844 netif_stop_queue(dev);
845 napi_disable(&priv->napi);
846 flexcan_chip_stop(dev);
847
848 free_irq(dev->irq, dev);
Shawn Guoe7354892011-12-20 14:05:52 +0800849 clk_disable_unprepare(priv->clk);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200850
851 close_candev(dev);
852
853 return 0;
854}
855
856static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
857{
858 int err;
859
860 switch (mode) {
861 case CAN_MODE_START:
862 err = flexcan_chip_start(dev);
863 if (err)
864 return err;
865
866 netif_wake_queue(dev);
867 break;
868
869 default:
870 return -EOPNOTSUPP;
871 }
872
873 return 0;
874}
875
876static const struct net_device_ops flexcan_netdev_ops = {
877 .ndo_open = flexcan_open,
878 .ndo_stop = flexcan_close,
879 .ndo_start_xmit = flexcan_start_xmit,
880};
881
882static int __devinit register_flexcandev(struct net_device *dev)
883{
884 struct flexcan_priv *priv = netdev_priv(dev);
885 struct flexcan_regs __iomem *regs = priv->base;
886 u32 reg, err;
887
Shawn Guoe7354892011-12-20 14:05:52 +0800888 clk_prepare_enable(priv->clk);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200889
890 /* select "bus clock", chip must be disabled */
891 flexcan_chip_disable(priv);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000892 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200893 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000894 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200895
896 flexcan_chip_enable(priv);
897
898 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000899 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200900 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
901 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000902 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200903
904 /*
905 * Currently we only support newer versions of this core
906 * featuring a RX FIFO. Older cores found on some Coldfire
907 * derivates are not yet supported.
908 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000909 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200910 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100911 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200912 err = -ENODEV;
913 goto out;
914 }
915
916 err = register_candev(dev);
917
918 out:
919 /* disable core and turn off clocks */
920 flexcan_chip_disable(priv);
Shawn Guoe7354892011-12-20 14:05:52 +0800921 clk_disable_unprepare(priv->clk);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200922
923 return err;
924}
925
926static void __devexit unregister_flexcandev(struct net_device *dev)
927{
928 unregister_candev(dev);
929}
930
931static int __devinit flexcan_probe(struct platform_device *pdev)
932{
933 struct net_device *dev;
934 struct flexcan_priv *priv;
935 struct resource *mem;
holt@sgi.com97efe9a2011-08-16 17:32:23 +0000936 struct clk *clk = NULL;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200937 void __iomem *base;
938 resource_size_t mem_size;
939 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +0000940 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200941
holt@sgi.com97efe9a2011-08-16 17:32:23 +0000942 if (pdev->dev.of_node) {
Hui Wang70f6c282012-06-27 16:19:18 +0800943 const __be32 *clock_freq_p;
holt@sgi.com97efe9a2011-08-16 17:32:23 +0000944
945 clock_freq_p = of_get_property(pdev->dev.of_node,
946 "clock-frequency", NULL);
947 if (clock_freq_p)
Hui Wang70f6c282012-06-27 16:19:18 +0800948 clock_freq = be32_to_cpup(clock_freq_p);
holt@sgi.com97efe9a2011-08-16 17:32:23 +0000949 }
950
951 if (!clock_freq) {
952 clk = clk_get(&pdev->dev, NULL);
953 if (IS_ERR(clk)) {
954 dev_err(&pdev->dev, "no clock defined\n");
955 err = PTR_ERR(clk);
956 goto failed_clock;
957 }
958 clock_freq = clk_get_rate(clk);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200959 }
960
961 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
962 irq = platform_get_irq(pdev, 0);
963 if (!mem || irq <= 0) {
964 err = -ENODEV;
965 goto failed_get;
966 }
967
968 mem_size = resource_size(mem);
969 if (!request_mem_region(mem->start, mem_size, pdev->name)) {
970 err = -EBUSY;
Julia Lawall2e4ceec2011-06-01 19:48:50 +0000971 goto failed_get;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200972 }
973
974 base = ioremap(mem->start, mem_size);
975 if (!base) {
976 err = -ENOMEM;
977 goto failed_map;
978 }
979
Reuben Dowle9a123492011-11-01 11:18:03 +1300980 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200981 if (!dev) {
982 err = -ENOMEM;
983 goto failed_alloc;
984 }
985
986 dev->netdev_ops = &flexcan_netdev_ops;
987 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +1300988 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200989
990 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +0000991 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200992 priv->can.bittiming_const = &flexcan_bittiming_const;
993 priv->can.do_set_mode = flexcan_set_mode;
994 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
995 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
996 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
997 CAN_CTRLMODE_BERR_REPORTING;
998 priv->base = base;
999 priv->dev = dev;
1000 priv->clk = clk;
1001 priv->pdata = pdev->dev.platform_data;
1002
1003 netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
1004
1005 dev_set_drvdata(&pdev->dev, dev);
1006 SET_NETDEV_DEV(dev, &pdev->dev);
1007
1008 err = register_flexcandev(dev);
1009 if (err) {
1010 dev_err(&pdev->dev, "registering netdev failed\n");
1011 goto failed_register;
1012 }
1013
1014 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
1015 priv->base, dev->irq);
1016
1017 return 0;
1018
1019 failed_register:
1020 free_candev(dev);
1021 failed_alloc:
1022 iounmap(base);
1023 failed_map:
1024 release_mem_region(mem->start, mem_size);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001025 failed_get:
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001026 if (clk)
1027 clk_put(clk);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001028 failed_clock:
1029 return err;
1030}
1031
1032static int __devexit flexcan_remove(struct platform_device *pdev)
1033{
1034 struct net_device *dev = platform_get_drvdata(pdev);
1035 struct flexcan_priv *priv = netdev_priv(dev);
1036 struct resource *mem;
1037
1038 unregister_flexcandev(dev);
1039 platform_set_drvdata(pdev, NULL);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001040 iounmap(priv->base);
1041
1042 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1043 release_mem_region(mem->start, resource_size(mem));
1044
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001045 if (priv->clk)
1046 clk_put(priv->clk);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001047
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001048 free_candev(dev);
1049
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001050 return 0;
1051}
1052
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001053static struct of_device_id flexcan_of_match[] = {
1054 {
1055 .compatible = "fsl,p1010-flexcan",
1056 },
1057 {},
1058};
1059
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001060static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001061 .driver = {
1062 .name = DRV_NAME,
1063 .owner = THIS_MODULE,
1064 .of_match_table = flexcan_of_match,
1065 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001066 .probe = flexcan_probe,
1067 .remove = __devexit_p(flexcan_remove),
1068};
1069
Axel Lin871d3372011-11-27 15:42:31 +00001070module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001071
1072MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1073 "Marc Kleine-Budde <kernel@pengutronix.de>");
1074MODULE_LICENSE("GPL v2");
1075MODULE_DESCRIPTION("CAN port driver for flexcan based chip");