blob: fecb71c05c1eab6da5519728450a34d4706eb5ba [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800pci
23 Abstract: Data structures and registers for the rt2800pci module.
24 Supported chipsets: RT2800E & RT2800ED.
25 */
26
27#ifndef RT2800PCI_H
28#define RT2800PCI_H
29
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +010030struct rt2800_ops {
31 void (*register_read)(struct rt2x00_dev *rt2x00dev,
32 const unsigned int offset, u32 *value);
33 void (*register_write)(struct rt2x00_dev *rt2x00dev,
34 const unsigned int offset, u32 value);
35 void (*register_write_lock)(struct rt2x00_dev *rt2x00dev,
36 const unsigned int offset, u32 value);
37
38 void (*register_multiread)(struct rt2x00_dev *rt2x00dev,
39 const unsigned int offset,
40 void *value, const u16 length);
41 void (*register_multiwrite)(struct rt2x00_dev *rt2x00dev,
42 const unsigned int offset,
43 const void *value, const u16 length);
44
45 int (*regbusy_read)(struct rt2x00_dev *rt2x00dev,
46 const unsigned int offset,
47 const struct rt2x00_field32 field, u32 *reg);
48};
49
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010050static inline void rt2800_register_read(struct rt2x00_dev *rt2x00dev,
51 const unsigned int offset,
52 u32 *value)
53{
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +010054 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
55
56 rt2800ops->register_read(rt2x00dev, offset, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010057}
58
59static inline void rt2800_register_write(struct rt2x00_dev *rt2x00dev,
60 const unsigned int offset,
61 u32 value)
62{
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +010063 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
64
65 rt2800ops->register_write(rt2x00dev, offset, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010066}
67
68static inline void rt2800_register_write_lock(struct rt2x00_dev *rt2x00dev,
69 const unsigned int offset,
70 u32 value)
71{
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +010072 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
73
74 rt2800ops->register_write_lock(rt2x00dev, offset, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010075}
76
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +010077static inline void rt2800_register_multiread(struct rt2x00_dev *rt2x00dev,
78 const unsigned int offset,
79 void *value, const u16 length)
80{
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +010081 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
82
83 rt2800ops->register_multiread(rt2x00dev, offset, value, length);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +010084}
85
86static inline void rt2800_register_multiwrite(struct rt2x00_dev *rt2x00dev,
87 const unsigned int offset,
88 const void *value,
89 const u16 length)
90{
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +010091 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
92
93 rt2800ops->register_multiwrite(rt2x00dev, offset, value, length);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +010094}
95
Bartlomiej Zolnierkiewiczb4a77d02009-11-04 18:33:41 +010096static inline int rt2800_regbusy_read(struct rt2x00_dev *rt2x00dev,
97 const unsigned int offset,
98 const struct rt2x00_field32 field,
99 u32 *reg)
100{
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +0100101 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
102
103 return rt2800ops->regbusy_read(rt2x00dev, offset, field, reg);
Bartlomiej Zolnierkiewiczb4a77d02009-11-04 18:33:41 +0100104}
105
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200106/*
107 * RF chip defines.
108 *
109 * RF2820 2.4G 2T3R
110 * RF2850 2.4G/5G 2T3R
111 * RF2720 2.4G 1T2R
112 * RF2750 2.4G/5G 1T2R
113 * RF3020 2.4G 1T1R
114 * RF2020 2.4G B/G
115 * RF3021 2.4G 1T2R
116 * RF3022 2.4G 2T2R
117 * RF3052 2.4G 2T2R
118 */
119#define RF2820 0x0001
120#define RF2850 0x0002
121#define RF2720 0x0003
122#define RF2750 0x0004
123#define RF3020 0x0005
124#define RF2020 0x0006
125#define RF3021 0x0007
126#define RF3022 0x0008
127#define RF3052 0x0009
128
129/*
130 * RT2860 version
131 */
132#define RT2860C_VERSION 0x28600100
133#define RT2860D_VERSION 0x28600101
134#define RT2880E_VERSION 0x28720200
135#define RT2883_VERSION 0x28830300
136#define RT3070_VERSION 0x30700200
137
138/*
139 * Signal information.
140 * Default offset is required for RSSI <-> dBm conversion.
141 */
142#define DEFAULT_RSSI_OFFSET 120 /* FIXME */
143
144/*
145 * Register layout information.
146 */
147#define CSR_REG_BASE 0x1000
148#define CSR_REG_SIZE 0x0800
149#define EEPROM_BASE 0x0000
150#define EEPROM_SIZE 0x0110
151#define BBP_BASE 0x0000
152#define BBP_SIZE 0x0080
153#define RF_BASE 0x0004
154#define RF_SIZE 0x0010
155
156/*
157 * Number of TX queues.
158 */
159#define NUM_TX_QUEUES 4
160
161/*
162 * PCI registers.
163 */
164
165/*
166 * E2PROM_CSR: EEPROM control register.
167 * RELOAD: Write 1 to reload eeprom content.
168 * TYPE: 0: 93c46, 1:93c66.
169 * LOAD_STATUS: 1:loading, 0:done.
170 */
171#define E2PROM_CSR 0x0004
172#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
173#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
174#define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
175#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
176#define E2PROM_CSR_TYPE FIELD32(0x00000030)
177#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
178#define E2PROM_CSR_RELOAD FIELD32(0x00000080)
179
180/*
181 * INT_SOURCE_CSR: Interrupt source register.
182 * Write one to clear corresponding bit.
183 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
184 */
185#define INT_SOURCE_CSR 0x0200
186#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
187#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
188#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
189#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
190#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
191#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
192#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
193#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
194#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
195#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
196#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
197#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
198#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
199#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
200#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
201#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
202#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
203#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
204
205/*
206 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
207 */
208#define INT_MASK_CSR 0x0204
209#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
210#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
211#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
212#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
213#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
214#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
215#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
216#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
217#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
218#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
219#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
220#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
221#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
222#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
223#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
224#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
225#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
226#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
227
228/*
229 * WPDMA_GLO_CFG
230 */
231#define WPDMA_GLO_CFG 0x0208
232#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
233#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
234#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
235#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
236#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
237#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
238#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
239#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
240#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
241
242/*
243 * WPDMA_RST_IDX
244 */
245#define WPDMA_RST_IDX 0x020c
246#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
247#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
248#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
249#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
250#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
251#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
252#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
253
254/*
255 * DELAY_INT_CFG
256 */
257#define DELAY_INT_CFG 0x0210
258#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
259#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
260#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
261#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
262#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
263#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
264
265/*
266 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
267 * AIFSN0: AC_BE
268 * AIFSN1: AC_BK
269 * AIFSN1: AC_VI
270 * AIFSN1: AC_VO
271 */
272#define WMM_AIFSN_CFG 0x0214
273#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
274#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
275#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
276#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
277
278/*
279 * WMM_CWMIN_CSR: CWmin for each EDCA AC
280 * CWMIN0: AC_BE
281 * CWMIN1: AC_BK
282 * CWMIN1: AC_VI
283 * CWMIN1: AC_VO
284 */
285#define WMM_CWMIN_CFG 0x0218
286#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
287#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
288#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
289#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
290
291/*
292 * WMM_CWMAX_CSR: CWmax for each EDCA AC
293 * CWMAX0: AC_BE
294 * CWMAX1: AC_BK
295 * CWMAX1: AC_VI
296 * CWMAX1: AC_VO
297 */
298#define WMM_CWMAX_CFG 0x021c
299#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
300#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
301#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
302#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
303
304/*
305 * AC_TXOP0: AC_BK/AC_BE TXOP register
306 * AC0TXOP: AC_BK in unit of 32us
307 * AC1TXOP: AC_BE in unit of 32us
308 */
309#define WMM_TXOP0_CFG 0x0220
310#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
311#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
312
313/*
314 * AC_TXOP1: AC_VO/AC_VI TXOP register
315 * AC2TXOP: AC_VI in unit of 32us
316 * AC3TXOP: AC_VO in unit of 32us
317 */
318#define WMM_TXOP1_CFG 0x0224
319#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
320#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
321
322/*
323 * GPIO_CTRL_CFG:
324 */
325#define GPIO_CTRL_CFG 0x0228
326#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
327#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
328#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
329#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
330#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
331#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
332#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
333#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
334#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
335
336/*
337 * MCU_CMD_CFG
338 */
339#define MCU_CMD_CFG 0x022c
340
341/*
342 * AC_BK register offsets
343 */
344#define TX_BASE_PTR0 0x0230
345#define TX_MAX_CNT0 0x0234
346#define TX_CTX_IDX0 0x0238
347#define TX_DTX_IDX0 0x023c
348
349/*
350 * AC_BE register offsets
351 */
352#define TX_BASE_PTR1 0x0240
353#define TX_MAX_CNT1 0x0244
354#define TX_CTX_IDX1 0x0248
355#define TX_DTX_IDX1 0x024c
356
357/*
358 * AC_VI register offsets
359 */
360#define TX_BASE_PTR2 0x0250
361#define TX_MAX_CNT2 0x0254
362#define TX_CTX_IDX2 0x0258
363#define TX_DTX_IDX2 0x025c
364
365/*
366 * AC_VO register offsets
367 */
368#define TX_BASE_PTR3 0x0260
369#define TX_MAX_CNT3 0x0264
370#define TX_CTX_IDX3 0x0268
371#define TX_DTX_IDX3 0x026c
372
373/*
374 * HCCA register offsets
375 */
376#define TX_BASE_PTR4 0x0270
377#define TX_MAX_CNT4 0x0274
378#define TX_CTX_IDX4 0x0278
379#define TX_DTX_IDX4 0x027c
380
381/*
382 * MGMT register offsets
383 */
384#define TX_BASE_PTR5 0x0280
385#define TX_MAX_CNT5 0x0284
386#define TX_CTX_IDX5 0x0288
387#define TX_DTX_IDX5 0x028c
388
389/*
390 * Queue register offset macros
391 */
392#define TX_QUEUE_REG_OFFSET 0x10
393#define TX_BASE_PTR(__x) TX_BASE_PTR0 + ((__x) * TX_QUEUE_REG_OFFSET)
394#define TX_MAX_CNT(__x) TX_MAX_CNT0 + ((__x) * TX_QUEUE_REG_OFFSET)
395#define TX_CTX_IDX(__x) TX_CTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
396#define TX_DTX_IDX(__x) TX_DTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
397
398/*
399 * RX register offsets
400 */
401#define RX_BASE_PTR 0x0290
402#define RX_MAX_CNT 0x0294
403#define RX_CRX_IDX 0x0298
404#define RX_DRX_IDX 0x029c
405
406/*
407 * PBF_SYS_CTRL
408 * HOST_RAM_WRITE: enable Host program ram write selection
409 */
410#define PBF_SYS_CTRL 0x0400
411#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
412#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
413
414/*
415 * HOST-MCU shared memory
416 */
417#define HOST_CMD_CSR 0x0404
418#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
419
420/*
421 * PBF registers
422 * Most are for debug. Driver doesn't touch PBF register.
423 */
424#define PBF_CFG 0x0408
425#define PBF_MAX_PCNT 0x040c
426#define PBF_CTRL 0x0410
427#define PBF_INT_STA 0x0414
428#define PBF_INT_ENA 0x0418
429
430/*
431 * BCN_OFFSET0:
432 */
433#define BCN_OFFSET0 0x042c
434#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
435#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
436#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
437#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
438
439/*
440 * BCN_OFFSET1:
441 */
442#define BCN_OFFSET1 0x0430
443#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
444#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
445#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
446#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
447
448/*
449 * PBF registers
450 * Most are for debug. Driver doesn't touch PBF register.
451 */
452#define TXRXQ_PCNT 0x0438
453#define PBF_DBG 0x043c
454
455/*
456 * RF registers
457 */
458#define RF_CSR_CFG 0x0500
459#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
460#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
461#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
462#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
463
464/*
465 * EFUSE_CSR: RT3090 EEPROM
466 */
467#define EFUSE_CTRL 0x0580
468#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
469#define EFUSE_CTRL_MODE FIELD32(0x000000c0)
470#define EFUSE_CTRL_KICK FIELD32(0x40000000)
471
472/*
473 * EFUSE_DATA0
474 */
475#define EFUSE_DATA0 0x0590
476
477/*
478 * EFUSE_DATA1
479 */
480#define EFUSE_DATA1 0x0594
481
482/*
483 * EFUSE_DATA2
484 */
485#define EFUSE_DATA2 0x0598
486
487/*
488 * EFUSE_DATA3
489 */
490#define EFUSE_DATA3 0x059c
491
492/*
493 * MAC Control/Status Registers(CSR).
494 * Some values are set in TU, whereas 1 TU == 1024 us.
495 */
496
497/*
498 * MAC_CSR0: ASIC revision number.
499 * ASIC_REV: 0
500 * ASIC_VER: 2860
501 */
502#define MAC_CSR0 0x1000
503#define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
504#define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
505
506/*
507 * MAC_SYS_CTRL:
508 */
509#define MAC_SYS_CTRL 0x1004
510#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
511#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
512#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
513#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
514#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
515#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
516#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
517#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
518
519/*
520 * MAC_ADDR_DW0: STA MAC register 0
521 */
522#define MAC_ADDR_DW0 0x1008
523#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
524#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
525#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
526#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
527
528/*
529 * MAC_ADDR_DW1: STA MAC register 1
530 * UNICAST_TO_ME_MASK:
531 * Used to mask off bits from byte 5 of the MAC address
532 * to determine the UNICAST_TO_ME bit for RX frames.
533 * The full mask is complemented by BSS_ID_MASK:
534 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
535 */
536#define MAC_ADDR_DW1 0x100c
537#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
538#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
539#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
540
541/*
542 * MAC_BSSID_DW0: BSSID register 0
543 */
544#define MAC_BSSID_DW0 0x1010
545#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
546#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
547#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
548#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
549
550/*
551 * MAC_BSSID_DW1: BSSID register 1
552 * BSS_ID_MASK:
553 * 0: 1-BSSID mode (BSS index = 0)
554 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
555 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
556 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
557 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
558 * BSSID. This will make sure that those bits will be ignored
559 * when determining the MY_BSS of RX frames.
560 */
561#define MAC_BSSID_DW1 0x1014
562#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
563#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
564#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
565#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
566
567/*
568 * MAX_LEN_CFG: Maximum frame length register.
569 * MAX_MPDU: rt2860b max 16k bytes
570 * MAX_PSDU: Maximum PSDU length
571 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
572 */
573#define MAX_LEN_CFG 0x1018
574#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
575#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
576#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
577#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
578
579/*
580 * BBP_CSR_CFG: BBP serial control register
581 * VALUE: Register value to program into BBP
582 * REG_NUM: Selected BBP register
583 * READ_CONTROL: 0 write BBP, 1 read BBP
584 * BUSY: ASIC is busy executing BBP commands
585 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
586 * BBP_RW_MODE: 0 serial, 1 paralell
587 */
588#define BBP_CSR_CFG 0x101c
589#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
590#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
591#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
592#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
593#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
594#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
595
596/*
597 * RF_CSR_CFG0: RF control register
598 * REGID_AND_VALUE: Register value to program into RF
599 * BITWIDTH: Selected RF register
600 * STANDBYMODE: 0 high when standby, 1 low when standby
601 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
602 * BUSY: ASIC is busy executing RF commands
603 */
604#define RF_CSR_CFG0 0x1020
605#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
606#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
607#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
608#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
609#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
610#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
611
612/*
613 * RF_CSR_CFG1: RF control register
614 * REGID_AND_VALUE: Register value to program into RF
615 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
616 * 0: 3 system clock cycle (37.5usec)
617 * 1: 5 system clock cycle (62.5usec)
618 */
619#define RF_CSR_CFG1 0x1024
620#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
621#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
622
623/*
624 * RF_CSR_CFG2: RF control register
625 * VALUE: Register value to program into RF
626 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
627 * 0: 3 system clock cycle (37.5usec)
628 * 1: 5 system clock cycle (62.5usec)
629 */
630#define RF_CSR_CFG2 0x1028
631#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
632
633/*
634 * LED_CFG: LED control
635 * color LED's:
636 * 0: off
637 * 1: blinking upon TX2
638 * 2: periodic slow blinking
639 * 3: always on
640 * LED polarity:
641 * 0: active low
642 * 1: active high
643 */
644#define LED_CFG 0x102c
645#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
646#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
647#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
648#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
649#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
650#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
651#define LED_CFG_LED_POLAR FIELD32(0x40000000)
652
653/*
654 * XIFS_TIME_CFG: MAC timing
655 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
656 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
657 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
658 * when MAC doesn't reference BBP signal BBRXEND
659 * EIFS: unit 1us
660 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
661 *
662 */
663#define XIFS_TIME_CFG 0x1100
664#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
665#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
666#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
667#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
668#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
669
670/*
671 * BKOFF_SLOT_CFG:
672 */
673#define BKOFF_SLOT_CFG 0x1104
674#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
675#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
676
677/*
678 * NAV_TIME_CFG:
679 */
680#define NAV_TIME_CFG 0x1108
681#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
682#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
683#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
684#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
685
686/*
687 * CH_TIME_CFG: count as channel busy
688 */
689#define CH_TIME_CFG 0x110c
690
691/*
692 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
693 */
694#define PBF_LIFE_TIMER 0x1110
695
696/*
697 * BCN_TIME_CFG:
698 * BEACON_INTERVAL: in unit of 1/16 TU
699 * TSF_TICKING: Enable TSF auto counting
700 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
701 * BEACON_GEN: Enable beacon generator
702 */
703#define BCN_TIME_CFG 0x1114
704#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
705#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
706#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
707#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
708#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
709#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
710
711/*
712 * TBTT_SYNC_CFG:
713 */
714#define TBTT_SYNC_CFG 0x1118
715
716/*
717 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
718 */
719#define TSF_TIMER_DW0 0x111c
720#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
721
722/*
723 * TSF_TIMER_DW1: Local msb TSF timer, read-only
724 */
725#define TSF_TIMER_DW1 0x1120
726#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
727
728/*
729 * TBTT_TIMER: TImer remains till next TBTT, read-only
730 */
731#define TBTT_TIMER 0x1124
732
733/*
734 * INT_TIMER_CFG:
735 */
736#define INT_TIMER_CFG 0x1128
737
738/*
739 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
740 */
741#define INT_TIMER_EN 0x112c
742
743/*
744 * CH_IDLE_STA: channel idle time
745 */
746#define CH_IDLE_STA 0x1130
747
748/*
749 * CH_BUSY_STA: channel busy time
750 */
751#define CH_BUSY_STA 0x1134
752
753/*
754 * MAC_STATUS_CFG:
755 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
756 * if 1 or higher one of the 2 registers is busy.
757 */
758#define MAC_STATUS_CFG 0x1200
759#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
760
761/*
762 * PWR_PIN_CFG:
763 */
764#define PWR_PIN_CFG 0x1204
765
766/*
767 * AUTOWAKEUP_CFG: Manual power control / status register
768 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
769 * AUTOWAKE: 0:sleep, 1:awake
770 */
771#define AUTOWAKEUP_CFG 0x1208
772#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
773#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
774#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
775
776/*
777 * EDCA_AC0_CFG:
778 */
779#define EDCA_AC0_CFG 0x1300
780#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
781#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
782#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
783#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
784
785/*
786 * EDCA_AC1_CFG:
787 */
788#define EDCA_AC1_CFG 0x1304
789#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
790#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
791#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
792#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
793
794/*
795 * EDCA_AC2_CFG:
796 */
797#define EDCA_AC2_CFG 0x1308
798#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
799#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
800#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
801#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
802
803/*
804 * EDCA_AC3_CFG:
805 */
806#define EDCA_AC3_CFG 0x130c
807#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
808#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
809#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
810#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
811
812/*
813 * EDCA_TID_AC_MAP:
814 */
815#define EDCA_TID_AC_MAP 0x1310
816
817/*
818 * TX_PWR_CFG_0:
819 */
820#define TX_PWR_CFG_0 0x1314
821#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
822#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
823#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
824#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
825#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
826#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
827#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
828#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
829
830/*
831 * TX_PWR_CFG_1:
832 */
833#define TX_PWR_CFG_1 0x1318
834#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
835#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
836#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
837#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
838#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
839#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
840#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
841#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
842
843/*
844 * TX_PWR_CFG_2:
845 */
846#define TX_PWR_CFG_2 0x131c
847#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
848#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
849#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
850#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
851#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
852#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
853#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
854#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
855
856/*
857 * TX_PWR_CFG_3:
858 */
859#define TX_PWR_CFG_3 0x1320
860#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
861#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
862#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
863#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
864#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
865#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
866#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
867#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
868
869/*
870 * TX_PWR_CFG_4:
871 */
872#define TX_PWR_CFG_4 0x1324
873#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
874#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
875#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
876#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
877
878/*
879 * TX_PIN_CFG:
880 */
881#define TX_PIN_CFG 0x1328
882#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
883#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
884#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
885#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
886#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
887#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
888#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
889#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
890#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
891#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
892#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
893#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
894#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
895#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
896#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
897#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
898#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
899#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
900#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
901#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
902
903/*
904 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
905 */
906#define TX_BAND_CFG 0x132c
907#define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
908#define TX_BAND_CFG_A FIELD32(0x00000002)
909#define TX_BAND_CFG_BG FIELD32(0x00000004)
910
911/*
912 * TX_SW_CFG0:
913 */
914#define TX_SW_CFG0 0x1330
915
916/*
917 * TX_SW_CFG1:
918 */
919#define TX_SW_CFG1 0x1334
920
921/*
922 * TX_SW_CFG2:
923 */
924#define TX_SW_CFG2 0x1338
925
926/*
927 * TXOP_THRES_CFG:
928 */
929#define TXOP_THRES_CFG 0x133c
930
931/*
932 * TXOP_CTRL_CFG:
933 */
934#define TXOP_CTRL_CFG 0x1340
935
936/*
937 * TX_RTS_CFG:
938 * RTS_THRES: unit:byte
939 * RTS_FBK_EN: enable rts rate fallback
940 */
941#define TX_RTS_CFG 0x1344
942#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
943#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
944#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
945
946/*
947 * TX_TIMEOUT_CFG:
948 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
949 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
950 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
951 * it is recommended that:
952 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
953 */
954#define TX_TIMEOUT_CFG 0x1348
955#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
956#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
957#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
958
959/*
960 * TX_RTY_CFG:
961 * SHORT_RTY_LIMIT: short retry limit
962 * LONG_RTY_LIMIT: long retry limit
963 * LONG_RTY_THRE: Long retry threshoold
964 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
965 * 0:expired by retry limit, 1: expired by mpdu life timer
966 * AGG_RTY_MODE: Aggregate MPDU retry mode
967 * 0:expired by retry limit, 1: expired by mpdu life timer
968 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
969 */
970#define TX_RTY_CFG 0x134c
971#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
972#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
973#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
974#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
975#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
976#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
977
978/*
979 * TX_LINK_CFG:
980 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
981 * MFB_ENABLE: TX apply remote MFB 1:enable
982 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
983 * 0: not apply remote remote unsolicit (MFS=7)
984 * TX_MRQ_EN: MCS request TX enable
985 * TX_RDG_EN: RDG TX enable
986 * TX_CF_ACK_EN: Piggyback CF-ACK enable
987 * REMOTE_MFB: remote MCS feedback
988 * REMOTE_MFS: remote MCS feedback sequence number
989 */
990#define TX_LINK_CFG 0x1350
991#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
992#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
993#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
994#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
995#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
996#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
997#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
998#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
999
1000/*
1001 * HT_FBK_CFG0:
1002 */
1003#define HT_FBK_CFG0 0x1354
1004#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
1005#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
1006#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
1007#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
1008#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
1009#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
1010#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
1011#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
1012
1013/*
1014 * HT_FBK_CFG1:
1015 */
1016#define HT_FBK_CFG1 0x1358
1017#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
1018#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
1019#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
1020#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
1021#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
1022#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
1023#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
1024#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
1025
1026/*
1027 * LG_FBK_CFG0:
1028 */
1029#define LG_FBK_CFG0 0x135c
1030#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
1031#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
1032#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
1033#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
1034#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
1035#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
1036#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
1037#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
1038
1039/*
1040 * LG_FBK_CFG1:
1041 */
1042#define LG_FBK_CFG1 0x1360
1043#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
1044#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
1045#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
1046#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
1047
1048/*
1049 * CCK_PROT_CFG: CCK Protection
1050 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
1051 * PROTECT_CTRL: Protection control frame type for CCK TX
1052 * 0:none, 1:RTS/CTS, 2:CTS-to-self
1053 * PROTECT_NAV: TXOP protection type for CCK TX
1054 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
1055 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
1056 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
1057 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
1058 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
1059 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1060 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1061 * RTS_TH_EN: RTS threshold enable on CCK TX
1062 */
1063#define CCK_PROT_CFG 0x1364
1064#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1065#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1066#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1067#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1068#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1069#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1070#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1071#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1072#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1073#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1074
1075/*
1076 * OFDM_PROT_CFG: OFDM Protection
1077 */
1078#define OFDM_PROT_CFG 0x1368
1079#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1080#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1081#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1082#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1083#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1084#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1085#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1086#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1087#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1088#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1089
1090/*
1091 * MM20_PROT_CFG: MM20 Protection
1092 */
1093#define MM20_PROT_CFG 0x136c
1094#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1095#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1096#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1097#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1098#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1099#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1100#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1101#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1102#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1103#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1104
1105/*
1106 * MM40_PROT_CFG: MM40 Protection
1107 */
1108#define MM40_PROT_CFG 0x1370
1109#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1110#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1111#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1112#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1113#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1114#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1115#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1116#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1117#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1118#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1119
1120/*
1121 * GF20_PROT_CFG: GF20 Protection
1122 */
1123#define GF20_PROT_CFG 0x1374
1124#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1125#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1126#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1127#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1128#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1129#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1130#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1131#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1132#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1133#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1134
1135/*
1136 * GF40_PROT_CFG: GF40 Protection
1137 */
1138#define GF40_PROT_CFG 0x1378
1139#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1140#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1141#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1142#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1143#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1144#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1145#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1146#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1147#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1148#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1149
1150/*
1151 * EXP_CTS_TIME:
1152 */
1153#define EXP_CTS_TIME 0x137c
1154
1155/*
1156 * EXP_ACK_TIME:
1157 */
1158#define EXP_ACK_TIME 0x1380
1159
1160/*
1161 * RX_FILTER_CFG: RX configuration register.
1162 */
1163#define RX_FILTER_CFG 0x1400
1164#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1165#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1166#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1167#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1168#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1169#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1170#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1171#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1172#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1173#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1174#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1175#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1176#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1177#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1178#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1179#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1180#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1181
1182/*
1183 * AUTO_RSP_CFG:
1184 * AUTORESPONDER: 0: disable, 1: enable
1185 * BAC_ACK_POLICY: 0:long, 1:short preamble
1186 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1187 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1188 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1189 * DUAL_CTS_EN: Power bit value in control frame
1190 * ACK_CTS_PSM_BIT:Power bit value in control frame
1191 */
1192#define AUTO_RSP_CFG 0x1404
1193#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1194#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1195#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1196#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1197#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1198#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1199#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1200
1201/*
1202 * LEGACY_BASIC_RATE:
1203 */
1204#define LEGACY_BASIC_RATE 0x1408
1205
1206/*
1207 * HT_BASIC_RATE:
1208 */
1209#define HT_BASIC_RATE 0x140c
1210
1211/*
1212 * HT_CTRL_CFG:
1213 */
1214#define HT_CTRL_CFG 0x1410
1215
1216/*
1217 * SIFS_COST_CFG:
1218 */
1219#define SIFS_COST_CFG 0x1414
1220
1221/*
1222 * RX_PARSER_CFG:
1223 * Set NAV for all received frames
1224 */
1225#define RX_PARSER_CFG 0x1418
1226
1227/*
1228 * TX_SEC_CNT0:
1229 */
1230#define TX_SEC_CNT0 0x1500
1231
1232/*
1233 * RX_SEC_CNT0:
1234 */
1235#define RX_SEC_CNT0 0x1504
1236
1237/*
1238 * CCMP_FC_MUTE:
1239 */
1240#define CCMP_FC_MUTE 0x1508
1241
1242/*
1243 * TXOP_HLDR_ADDR0:
1244 */
1245#define TXOP_HLDR_ADDR0 0x1600
1246
1247/*
1248 * TXOP_HLDR_ADDR1:
1249 */
1250#define TXOP_HLDR_ADDR1 0x1604
1251
1252/*
1253 * TXOP_HLDR_ET:
1254 */
1255#define TXOP_HLDR_ET 0x1608
1256
1257/*
1258 * QOS_CFPOLL_RA_DW0:
1259 */
1260#define QOS_CFPOLL_RA_DW0 0x160c
1261
1262/*
1263 * QOS_CFPOLL_RA_DW1:
1264 */
1265#define QOS_CFPOLL_RA_DW1 0x1610
1266
1267/*
1268 * QOS_CFPOLL_QC:
1269 */
1270#define QOS_CFPOLL_QC 0x1614
1271
1272/*
1273 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1274 */
1275#define RX_STA_CNT0 0x1700
1276#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1277#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1278
1279/*
1280 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1281 */
1282#define RX_STA_CNT1 0x1704
1283#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1284#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1285
1286/*
1287 * RX_STA_CNT2:
1288 */
1289#define RX_STA_CNT2 0x1708
1290#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1291#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1292
1293/*
1294 * TX_STA_CNT0: TX Beacon count
1295 */
1296#define TX_STA_CNT0 0x170c
1297#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1298#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1299
1300/*
1301 * TX_STA_CNT1: TX tx count
1302 */
1303#define TX_STA_CNT1 0x1710
1304#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1305#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1306
1307/*
1308 * TX_STA_CNT2: TX tx count
1309 */
1310#define TX_STA_CNT2 0x1714
1311#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1312#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1313
1314/*
1315 * TX_STA_FIFO: TX Result for specific PID status fifo register
1316 */
1317#define TX_STA_FIFO 0x1718
1318#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1319#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
1320#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1321#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1322#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1323#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1324#define TX_STA_FIFO_MCS FIELD32(0x007f0000)
1325#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
1326
1327/*
1328 * TX_AGG_CNT: Debug counter
1329 */
1330#define TX_AGG_CNT 0x171c
1331#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1332#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1333
1334/*
1335 * TX_AGG_CNT0:
1336 */
1337#define TX_AGG_CNT0 0x1720
1338#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1339#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1340
1341/*
1342 * TX_AGG_CNT1:
1343 */
1344#define TX_AGG_CNT1 0x1724
1345#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1346#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1347
1348/*
1349 * TX_AGG_CNT2:
1350 */
1351#define TX_AGG_CNT2 0x1728
1352#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1353#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1354
1355/*
1356 * TX_AGG_CNT3:
1357 */
1358#define TX_AGG_CNT3 0x172c
1359#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1360#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1361
1362/*
1363 * TX_AGG_CNT4:
1364 */
1365#define TX_AGG_CNT4 0x1730
1366#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1367#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1368
1369/*
1370 * TX_AGG_CNT5:
1371 */
1372#define TX_AGG_CNT5 0x1734
1373#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1374#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1375
1376/*
1377 * TX_AGG_CNT6:
1378 */
1379#define TX_AGG_CNT6 0x1738
1380#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1381#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1382
1383/*
1384 * TX_AGG_CNT7:
1385 */
1386#define TX_AGG_CNT7 0x173c
1387#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1388#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1389
1390/*
1391 * MPDU_DENSITY_CNT:
1392 * TX_ZERO_DEL: TX zero length delimiter count
1393 * RX_ZERO_DEL: RX zero length delimiter count
1394 */
1395#define MPDU_DENSITY_CNT 0x1740
1396#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1397#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1398
1399/*
1400 * Security key table memory.
1401 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1402 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1403 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1404 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
1405 * SHARED_KEY_TABLE_BASE: 32 bytes * 32-entry
1406 * SHARED_KEY_MODE_BASE: 4 bits * 32-entry
1407 */
1408#define MAC_WCID_BASE 0x1800
1409#define PAIRWISE_KEY_TABLE_BASE 0x4000
1410#define MAC_IVEIV_TABLE_BASE 0x6000
1411#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1412#define SHARED_KEY_TABLE_BASE 0x6c00
1413#define SHARED_KEY_MODE_BASE 0x7000
1414
1415#define MAC_WCID_ENTRY(__idx) \
1416 ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
1417#define PAIRWISE_KEY_ENTRY(__idx) \
1418 ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1419#define MAC_IVEIV_ENTRY(__idx) \
1420 ( MAC_IVEIV_TABLE_BASE + ((__idx) & sizeof(struct mac_iveiv_entry)) )
1421#define MAC_WCID_ATTR_ENTRY(__idx) \
1422 ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
1423#define SHARED_KEY_ENTRY(__idx) \
1424 ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1425#define SHARED_KEY_MODE_ENTRY(__idx) \
1426 ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
1427
1428struct mac_wcid_entry {
1429 u8 mac[6];
1430 u8 reserved[2];
1431} __attribute__ ((packed));
1432
1433struct hw_key_entry {
1434 u8 key[16];
1435 u8 tx_mic[8];
1436 u8 rx_mic[8];
1437} __attribute__ ((packed));
1438
1439struct mac_iveiv_entry {
1440 u8 iv[8];
1441} __attribute__ ((packed));
1442
1443/*
1444 * MAC_WCID_ATTRIBUTE:
1445 */
1446#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1447#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1448#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1449#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
1450
1451/*
1452 * SHARED_KEY_MODE:
1453 */
1454#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1455#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1456#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1457#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1458#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1459#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1460#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1461#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1462
1463/*
1464 * HOST-MCU communication
1465 */
1466
1467/*
1468 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1469 */
1470#define H2M_MAILBOX_CSR 0x7010
1471#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1472#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1473#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1474#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1475
1476/*
1477 * H2M_MAILBOX_CID:
1478 */
1479#define H2M_MAILBOX_CID 0x7014
1480#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1481#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1482#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1483#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
1484
1485/*
1486 * H2M_MAILBOX_STATUS:
1487 */
1488#define H2M_MAILBOX_STATUS 0x701c
1489
1490/*
1491 * H2M_INT_SRC:
1492 */
1493#define H2M_INT_SRC 0x7024
1494
1495/*
1496 * H2M_BBP_AGENT:
1497 */
1498#define H2M_BBP_AGENT 0x7028
1499
1500/*
1501 * MCU_LEDCS: LED control for MCU Mailbox.
1502 */
1503#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1504#define MCU_LEDCS_POLARITY FIELD8(0x01)
1505
1506/*
1507 * HW_CS_CTS_BASE:
1508 * Carrier-sense CTS frame base address.
1509 * It's where mac stores carrier-sense frame for carrier-sense function.
1510 */
1511#define HW_CS_CTS_BASE 0x7700
1512
1513/*
1514 * HW_DFS_CTS_BASE:
1515 * FS CTS frame base address. It's where mac stores CTS frame for DFS.
1516 */
1517#define HW_DFS_CTS_BASE 0x7780
1518
1519/*
1520 * TXRX control registers - base address 0x3000
1521 */
1522
1523/*
1524 * TXRX_CSR1:
1525 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1526 */
1527#define TXRX_CSR1 0x77d0
1528
1529/*
1530 * HW_DEBUG_SETTING_BASE:
1531 * since NULL frame won't be that long (256 byte)
1532 * We steal 16 tail bytes to save debugging settings
1533 */
1534#define HW_DEBUG_SETTING_BASE 0x77f0
1535#define HW_DEBUG_SETTING_BASE2 0x7770
1536
1537/*
1538 * HW_BEACON_BASE
1539 * In order to support maximum 8 MBSS and its maximum length
1540 * is 512 bytes for each beacon
1541 * Three section discontinue memory segments will be used.
1542 * 1. The original region for BCN 0~3
1543 * 2. Extract memory from FCE table for BCN 4~5
1544 * 3. Extract memory from Pair-wise key table for BCN 6~7
1545 * It occupied those memory of wcid 238~253 for BCN 6
1546 * and wcid 222~237 for BCN 7
1547 *
1548 * IMPORTANT NOTE: Not sure why legacy driver does this,
1549 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1550 */
1551#define HW_BEACON_BASE0 0x7800
1552#define HW_BEACON_BASE1 0x7a00
1553#define HW_BEACON_BASE2 0x7c00
1554#define HW_BEACON_BASE3 0x7e00
1555#define HW_BEACON_BASE4 0x7200
1556#define HW_BEACON_BASE5 0x7400
1557#define HW_BEACON_BASE6 0x5dc0
1558#define HW_BEACON_BASE7 0x5bc0
1559
1560#define HW_BEACON_OFFSET(__index) \
1561 ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
1562 (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
1563 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
1564
1565/*
1566 * 8051 firmware image.
1567 */
1568#define FIRMWARE_RT2860 "rt2860.bin"
1569#define FIRMWARE_IMAGE_BASE 0x2000
1570
1571/*
1572 * BBP registers.
1573 * The wordsize of the BBP is 8 bits.
1574 */
1575
1576/*
1577 * BBP 1: TX Antenna
1578 */
1579#define BBP1_TX_POWER FIELD8(0x07)
1580#define BBP1_TX_ANTENNA FIELD8(0x18)
1581
1582/*
1583 * BBP 3: RX Antenna
1584 */
1585#define BBP3_RX_ANTENNA FIELD8(0x18)
1586#define BBP3_HT40_PLUS FIELD8(0x20)
1587
1588/*
1589 * BBP 4: Bandwidth
1590 */
1591#define BBP4_TX_BF FIELD8(0x01)
1592#define BBP4_BANDWIDTH FIELD8(0x18)
1593
1594/*
1595 * RFCSR registers
1596 * The wordsize of the RFCSR is 8 bits.
1597 */
1598
1599/*
1600 * RFCSR 6:
1601 */
1602#define RFCSR6_R FIELD8(0x03)
1603
1604/*
1605 * RFCSR 7:
1606 */
1607#define RFCSR7_RF_TUNING FIELD8(0x01)
1608
1609/*
1610 * RFCSR 12:
1611 */
1612#define RFCSR12_TX_POWER FIELD8(0x1f)
1613
1614/*
1615 * RFCSR 22:
1616 */
1617#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1618
1619/*
1620 * RFCSR 23:
1621 */
1622#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1623
1624/*
1625 * RFCSR 30:
1626 */
1627#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1628
1629/*
1630 * RF registers
1631 */
1632
1633/*
1634 * RF 2
1635 */
1636#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1637#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1638#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1639
1640/*
1641 * RF 3
1642 */
1643#define RF3_TXPOWER_G FIELD32(0x00003e00)
1644#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1645#define RF3_TXPOWER_A FIELD32(0x00003c00)
1646
1647/*
1648 * RF 4
1649 */
1650#define RF4_TXPOWER_G FIELD32(0x000007c0)
1651#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1652#define RF4_TXPOWER_A FIELD32(0x00000780)
1653#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1654#define RF4_HT40 FIELD32(0x00200000)
1655
1656/*
1657 * EEPROM content.
1658 * The wordsize of the EEPROM is 16 bits.
1659 */
1660
1661/*
1662 * EEPROM Version
1663 */
1664#define EEPROM_VERSION 0x0001
1665#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1666#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1667
1668/*
1669 * HW MAC address.
1670 */
1671#define EEPROM_MAC_ADDR_0 0x0002
1672#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1673#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1674#define EEPROM_MAC_ADDR_1 0x0003
1675#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1676#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1677#define EEPROM_MAC_ADDR_2 0x0004
1678#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1679#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1680
1681/*
1682 * EEPROM ANTENNA config
1683 * RXPATH: 1: 1R, 2: 2R, 3: 3R
1684 * TXPATH: 1: 1T, 2: 2T
1685 */
1686#define EEPROM_ANTENNA 0x001a
1687#define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
1688#define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
1689#define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
1690
1691/*
1692 * EEPROM NIC config
1693 * CARDBUS_ACCEL: 0 - enable, 1 - disable
1694 */
1695#define EEPROM_NIC 0x001b
1696#define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
1697#define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
1698#define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
1699#define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
1700#define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
1701#define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
1702#define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
1703#define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
1704#define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
1705#define EEPROM_NIC_BW40M_A FIELD16(0x0200)
1706
1707/*
1708 * EEPROM frequency
1709 */
1710#define EEPROM_FREQ 0x001d
1711#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1712#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1713#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1714
1715/*
1716 * EEPROM LED
1717 * POLARITY_RDY_G: Polarity RDY_G setting.
1718 * POLARITY_RDY_A: Polarity RDY_A setting.
1719 * POLARITY_ACT: Polarity ACT setting.
1720 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1721 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1722 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1723 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1724 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1725 * LED_MODE: Led mode.
1726 */
1727#define EEPROM_LED1 0x001e
1728#define EEPROM_LED2 0x001f
1729#define EEPROM_LED3 0x0020
1730#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1731#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1732#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1733#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1734#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1735#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1736#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1737#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1738#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1739
1740/*
1741 * EEPROM LNA
1742 */
1743#define EEPROM_LNA 0x0022
1744#define EEPROM_LNA_BG FIELD16(0x00ff)
1745#define EEPROM_LNA_A0 FIELD16(0xff00)
1746
1747/*
1748 * EEPROM RSSI BG offset
1749 */
1750#define EEPROM_RSSI_BG 0x0023
1751#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1752#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1753
1754/*
1755 * EEPROM RSSI BG2 offset
1756 */
1757#define EEPROM_RSSI_BG2 0x0024
1758#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1759#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1760
1761/*
1762 * EEPROM RSSI A offset
1763 */
1764#define EEPROM_RSSI_A 0x0025
1765#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1766#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1767
1768/*
1769 * EEPROM RSSI A2 offset
1770 */
1771#define EEPROM_RSSI_A2 0x0026
1772#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1773#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
1774
1775/*
1776 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
1777 * This is delta in 40MHZ.
1778 * VALUE: Tx Power dalta value (MAX=4)
1779 * TYPE: 1: Plus the delta value, 0: minus the delta value
1780 * TXPOWER: Enable:
1781 */
1782#define EEPROM_TXPOWER_DELTA 0x0028
1783#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
1784#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
1785#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
1786
1787/*
1788 * EEPROM TXPOWER 802.11BG
1789 */
1790#define EEPROM_TXPOWER_BG1 0x0029
1791#define EEPROM_TXPOWER_BG2 0x0030
1792#define EEPROM_TXPOWER_BG_SIZE 7
1793#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
1794#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
1795
1796/*
1797 * EEPROM TXPOWER 802.11A
1798 */
1799#define EEPROM_TXPOWER_A1 0x003c
1800#define EEPROM_TXPOWER_A2 0x0053
1801#define EEPROM_TXPOWER_A_SIZE 6
1802#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
1803#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
1804
1805/*
1806 * EEPROM TXpower byrate: 20MHZ power
1807 */
1808#define EEPROM_TXPOWER_BYRATE 0x006f
1809
1810/*
1811 * EEPROM BBP.
1812 */
1813#define EEPROM_BBP_START 0x0078
1814#define EEPROM_BBP_SIZE 16
1815#define EEPROM_BBP_VALUE FIELD16(0x00ff)
1816#define EEPROM_BBP_REG_ID FIELD16(0xff00)
1817
1818/*
1819 * MCU mailbox commands.
1820 */
1821#define MCU_SLEEP 0x30
1822#define MCU_WAKEUP 0x31
1823#define MCU_RADIO_OFF 0x35
1824#define MCU_CURRENT 0x36
1825#define MCU_LED 0x50
1826#define MCU_LED_STRENGTH 0x51
1827#define MCU_LED_1 0x52
1828#define MCU_LED_2 0x53
1829#define MCU_LED_3 0x54
1830#define MCU_RADAR 0x60
1831#define MCU_BOOT_SIGNAL 0x72
1832#define MCU_BBP_SIGNAL 0x80
1833#define MCU_POWER_SAVE 0x83
1834
1835/*
1836 * MCU mailbox tokens
1837 */
1838#define TOKEN_WAKUP 3
1839
1840/*
1841 * DMA descriptor defines.
1842 */
1843#define TXD_DESC_SIZE ( 4 * sizeof(__le32) )
1844#define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1845#define RXD_DESC_SIZE ( 4 * sizeof(__le32) )
1846#define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1847
1848/*
1849 * TX descriptor format for TX, PRIO and Beacon Ring.
1850 */
1851
1852/*
1853 * Word0
1854 */
1855#define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
1856
1857/*
1858 * Word1
1859 */
1860#define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
1861#define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
1862#define TXD_W1_BURST FIELD32(0x00008000)
1863#define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
1864#define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
1865#define TXD_W1_DMA_DONE FIELD32(0x80000000)
1866
1867/*
1868 * Word2
1869 */
1870#define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
1871
1872/*
1873 * Word3
1874 * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
1875 * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
1876 * 0:MGMT, 1:HCCA 2:EDCA
1877 */
1878#define TXD_W3_WIV FIELD32(0x01000000)
1879#define TXD_W3_QSEL FIELD32(0x06000000)
1880#define TXD_W3_TCO FIELD32(0x20000000)
1881#define TXD_W3_UCO FIELD32(0x40000000)
1882#define TXD_W3_ICO FIELD32(0x80000000)
1883
1884/*
1885 * TX WI structure
1886 */
1887
1888/*
1889 * Word0
1890 * FRAG: 1 To inform TKIP engine this is a fragment.
1891 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
1892 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
1893 * BW: Channel bandwidth 20MHz or 40 MHz
1894 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
1895 */
1896#define TXWI_W0_FRAG FIELD32(0x00000001)
1897#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
1898#define TXWI_W0_CF_ACK FIELD32(0x00000004)
1899#define TXWI_W0_TS FIELD32(0x00000008)
1900#define TXWI_W0_AMPDU FIELD32(0x00000010)
1901#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
1902#define TXWI_W0_TX_OP FIELD32(0x00000300)
1903#define TXWI_W0_MCS FIELD32(0x007f0000)
1904#define TXWI_W0_BW FIELD32(0x00800000)
1905#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
1906#define TXWI_W0_STBC FIELD32(0x06000000)
1907#define TXWI_W0_IFS FIELD32(0x08000000)
1908#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
1909
1910/*
1911 * Word1
1912 */
1913#define TXWI_W1_ACK FIELD32(0x00000001)
1914#define TXWI_W1_NSEQ FIELD32(0x00000002)
1915#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
1916#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
1917#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1918#define TXWI_W1_PACKETID FIELD32(0xf0000000)
1919
1920/*
1921 * Word2
1922 */
1923#define TXWI_W2_IV FIELD32(0xffffffff)
1924
1925/*
1926 * Word3
1927 */
1928#define TXWI_W3_EIV FIELD32(0xffffffff)
1929
1930/*
1931 * RX descriptor format for RX Ring.
1932 */
1933
1934/*
1935 * Word0
1936 */
1937#define RXD_W0_SDP0 FIELD32(0xffffffff)
1938
1939/*
1940 * Word1
1941 */
1942#define RXD_W1_SDL1 FIELD32(0x00003fff)
1943#define RXD_W1_SDL0 FIELD32(0x3fff0000)
1944#define RXD_W1_LS0 FIELD32(0x40000000)
1945#define RXD_W1_DMA_DONE FIELD32(0x80000000)
1946
1947/*
1948 * Word2
1949 */
1950#define RXD_W2_SDP1 FIELD32(0xffffffff)
1951
1952/*
1953 * Word3
1954 * AMSDU: RX with 802.3 header, not 802.11 header.
1955 * DECRYPTED: This frame is being decrypted.
1956 */
1957#define RXD_W3_BA FIELD32(0x00000001)
1958#define RXD_W3_DATA FIELD32(0x00000002)
1959#define RXD_W3_NULLDATA FIELD32(0x00000004)
1960#define RXD_W3_FRAG FIELD32(0x00000008)
1961#define RXD_W3_UNICAST_TO_ME FIELD32(0x00000010)
1962#define RXD_W3_MULTICAST FIELD32(0x00000020)
1963#define RXD_W3_BROADCAST FIELD32(0x00000040)
1964#define RXD_W3_MY_BSS FIELD32(0x00000080)
1965#define RXD_W3_CRC_ERROR FIELD32(0x00000100)
1966#define RXD_W3_CIPHER_ERROR FIELD32(0x00000600)
1967#define RXD_W3_AMSDU FIELD32(0x00000800)
1968#define RXD_W3_HTC FIELD32(0x00001000)
1969#define RXD_W3_RSSI FIELD32(0x00002000)
1970#define RXD_W3_L2PAD FIELD32(0x00004000)
1971#define RXD_W3_AMPDU FIELD32(0x00008000)
1972#define RXD_W3_DECRYPTED FIELD32(0x00010000)
1973#define RXD_W3_PLCP_SIGNAL FIELD32(0x00020000)
1974#define RXD_W3_PLCP_RSSI FIELD32(0x00040000)
1975
1976/*
1977 * RX WI structure
1978 */
1979
1980/*
1981 * Word0
1982 */
1983#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
1984#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
1985#define RXWI_W0_BSSID FIELD32(0x00001c00)
1986#define RXWI_W0_UDF FIELD32(0x0000e000)
1987#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1988#define RXWI_W0_TID FIELD32(0xf0000000)
1989
1990/*
1991 * Word1
1992 */
1993#define RXWI_W1_FRAG FIELD32(0x0000000f)
1994#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
1995#define RXWI_W1_MCS FIELD32(0x007f0000)
1996#define RXWI_W1_BW FIELD32(0x00800000)
1997#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
1998#define RXWI_W1_STBC FIELD32(0x06000000)
1999#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
2000
2001/*
2002 * Word2
2003 */
2004#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
2005#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
2006#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
2007
2008/*
2009 * Word3
2010 */
2011#define RXWI_W3_SNR0 FIELD32(0x000000ff)
2012#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
2013
2014/*
2015 * Macros for converting txpower from EEPROM to mac80211 value
2016 * and from mac80211 value to register value.
2017 */
2018#define MIN_G_TXPOWER 0
2019#define MIN_A_TXPOWER -7
2020#define MAX_G_TXPOWER 31
2021#define MAX_A_TXPOWER 15
2022#define DEFAULT_TXPOWER 5
2023
2024#define TXPOWER_G_FROM_DEV(__txpower) \
2025 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2026
2027#define TXPOWER_G_TO_DEV(__txpower) \
2028 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
2029
2030#define TXPOWER_A_FROM_DEV(__txpower) \
2031 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2032
2033#define TXPOWER_A_TO_DEV(__txpower) \
2034 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
2035
2036#endif /* RT2800PCI_H */