blob: 275e2cb43b91556dee589d394083ad7af17bed01 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07002#include <linux/kernel.h>
3#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/string.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07005#include <linux/bootmem.h>
6#include <linux/bitops.h>
7#include <linux/module.h>
8#include <linux/kgdb.h>
9#include <linux/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
11#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/i387.h>
14#include <asm/msr.h>
15#include <asm/io.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070016#include <asm/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/mmu_context.h>
Alexey Dobriyan27b07da2006-06-23 02:04:18 -070018#include <asm/mtrr.h>
Alexey Dobriyana03a3e22006-06-23 02:04:20 -070019#include <asm/mce.h>
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020020#include <asm/pat.h>
H. Peter Anvinb6734c32008-08-18 17:39:32 -070021#include <asm/asm.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070022#include <asm/numa.h>
Ingo Molnarb3427972008-10-31 09:31:38 +010023#include <asm/smp.h>
Jaswinder Singh Rajputf472cdb2009-01-07 21:34:25 +053024#include <asm/cpu.h>
Jaswinder Singh Rajput06879032009-01-10 12:17:37 +053025#include <asm/cpumask.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#ifdef CONFIG_X86_LOCAL_APIC
27#include <asm/mpspec.h>
28#include <asm/apic.h>
29#include <mach_apic.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070030#include <asm/genapic.h>
Tejun Heobdbcdd42009-01-21 17:26:06 +090031#include <asm/uv/uv.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#endif
33
Yinghai Luf0fc4af2008-09-04 20:09:00 -070034#include <asm/pgtable.h>
35#include <asm/processor.h>
36#include <asm/desc.h>
37#include <asm/atomic.h>
38#include <asm/proto.h>
39#include <asm/sections.h>
40#include <asm/setup.h>
Alok Kataria88b094f2008-10-27 10:41:46 -070041#include <asm/hypervisor.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include "cpu.h"
44
Mike Travisc2d1cec2009-01-04 05:18:03 -080045#ifdef CONFIG_X86_64
46
47/* all of these masks are initialized in setup_cpu_local_masks() */
48cpumask_var_t cpu_callin_mask;
49cpumask_var_t cpu_callout_mask;
50cpumask_var_t cpu_initialized_mask;
51
52/* representing cpus for which sibling maps can be computed */
53cpumask_var_t cpu_sibling_setup_mask;
54
Brian Gerst2f2f52b2009-01-27 12:56:47 +090055/* correctly size the local cpu masks */
Ingo Molnar4369f1f2009-01-27 12:03:24 +010056void __init setup_cpu_local_masks(void)
Brian Gerst2f2f52b2009-01-27 12:56:47 +090057{
58 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
59 alloc_bootmem_cpumask_var(&cpu_callin_mask);
60 alloc_bootmem_cpumask_var(&cpu_callout_mask);
61 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
62}
63
Mike Travisc2d1cec2009-01-04 05:18:03 -080064#else /* CONFIG_X86_32 */
65
66cpumask_t cpu_callin_map;
67cpumask_t cpu_callout_map;
68cpumask_t cpu_initialized;
69cpumask_t cpu_sibling_setup_map;
70
71#endif /* CONFIG_X86_32 */
72
73
Yinghai Lu0a488a52008-09-04 21:09:47 +020074static struct cpu_dev *this_cpu __cpuinitdata;
75
Brian Gerst06deef82009-01-21 17:26:05 +090076DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -070077#ifdef CONFIG_X86_64
Brian Gerst06deef82009-01-21 17:26:05 +090078 /*
79 * We need valid kernel segments for data and code in long mode too
80 * IRET will check the segment types kkeil 2000/10/28
81 * Also sysret mandates a special GDT layout
82 *
83 * The TLS descriptors are currently at a different place compared to i386.
84 * Hopefully nobody expects them at a fixed place (Wine?)
85 */
Yinghai Lu950ad7f2008-09-04 20:09:01 -070086 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
87 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
88 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
89 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
90 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
91 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
Yinghai Lu950ad7f2008-09-04 20:09:01 -070092#else
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010093 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
94 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
95 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
96 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020097 /*
98 * Segments used for calling PnP BIOS have byte granularity.
99 * They code segments and data segments have fixed 64k limits,
100 * the transfer segment sizes are set at run time.
101 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100102 /* 32-bit code */
103 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
104 /* 16-bit code */
105 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
106 /* 16-bit data */
107 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
108 /* 16-bit data */
109 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
110 /* 16-bit data */
111 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200112 /*
113 * The APM segments have byte granularity and their bases
114 * are set at run time. All have 64k limits.
115 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100116 /* 32-bit code */
117 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200118 /* 16-bit code */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100119 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
120 /* data */
121 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200122
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100123 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
Brian Gerst0dd76d72009-01-21 17:26:05 +0900124 [GDT_ENTRY_PERCPU] = { { { 0x0000ffff, 0x00cf9200 } } },
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700125#endif
Brian Gerst06deef82009-01-21 17:26:05 +0900126} };
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200127EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +0200128
Yinghai Luba51dce2008-09-04 20:09:02 -0700129#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800130static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800131static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133static int __init cachesize_setup(char *str)
134{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100135 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 return 1;
137}
138__setup("cachesize=", cachesize_setup);
139
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100140static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
Andi Kleen13530252008-01-30 13:33:20 +0100142 setup_clear_cpu_cap(X86_FEATURE_FXSR);
143 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 return 1;
145}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146__setup("nofxsr", x86_fxsr_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100148static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149{
Andi Kleen13530252008-01-30 13:33:20 +0100150 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800151 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800153__setup("nosep", x86_sep_setup);
154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155/* Standard macro to see if a specific flag is changeable */
156static inline int flag_is_changeable_p(u32 flag)
157{
158 u32 f1, f2;
159
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200160 /*
161 * Cyrix and IDT cpus allow disabling of CPUID
162 * so the code below may return different results
163 * when it is executed before and after enabling
164 * the CPUID. Add "volatile" to not allow gcc to
165 * optimize the subsequent calls to this function.
166 */
167 asm volatile ("pushfl\n\t"
168 "pushfl\n\t"
169 "popl %0\n\t"
170 "movl %0,%1\n\t"
171 "xorl %2,%0\n\t"
172 "pushl %0\n\t"
173 "popfl\n\t"
174 "pushfl\n\t"
175 "popl %0\n\t"
176 "popfl\n\t"
177 : "=&r" (f1), "=&r" (f2)
178 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180 return ((f1^f2) & flag) != 0;
181}
182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800184static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185{
186 return flag_is_changeable_p(X86_EFLAGS_ID);
187}
188
Yinghai Lu0a488a52008-09-04 21:09:47 +0200189static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
190{
191 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
192 /* Disable processor serial number */
193 unsigned long lo, hi;
194 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
195 lo |= 0x200000;
196 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
197 printk(KERN_NOTICE "CPU serial number disabled.\n");
198 clear_cpu_cap(c, X86_FEATURE_PN);
199
200 /* Disabling the serial number may affect the cpuid level */
201 c->cpuid_level = cpuid_eax(0);
202 }
203}
204
205static int __init x86_serial_nr_setup(char *s)
206{
207 disable_x86_serial_nr = 0;
208 return 1;
209}
210__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700211#else
Yinghai Lu102bbe32008-09-04 20:09:13 -0700212static inline int flag_is_changeable_p(u32 flag)
213{
214 return 1;
215}
Yinghai Luba51dce2008-09-04 20:09:02 -0700216/* Probe for the CPUID instruction */
217static inline int have_cpuid_p(void)
218{
219 return 1;
220}
Yinghai Lu102bbe32008-09-04 20:09:13 -0700221static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
222{
223}
Yinghai Luba51dce2008-09-04 20:09:02 -0700224#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226/*
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800227 * Some CPU features depend on higher CPUID levels, which may not always
228 * be available due to CPUID level capping or broken virtualization
229 * software. Add those features to this table to auto-disable them.
230 */
231struct cpuid_dependent_feature {
232 u32 feature;
233 u32 level;
234};
235static const struct cpuid_dependent_feature __cpuinitconst
236cpuid_dependent_features[] = {
237 { X86_FEATURE_MWAIT, 0x00000005 },
238 { X86_FEATURE_DCA, 0x00000009 },
239 { X86_FEATURE_XSAVE, 0x0000000d },
240 { 0, 0 }
241};
242
243static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
244{
245 const struct cpuid_dependent_feature *df;
246 for (df = cpuid_dependent_features; df->feature; df++) {
247 /*
248 * Note: cpuid_level is set to -1 if unavailable, but
249 * extended_extended_level is set to 0 if unavailable
250 * and the legitimate extended levels are all negative
251 * when signed; hence the weird messing around with
252 * signs here...
253 */
254 if (cpu_has(c, df->feature) &&
255 ((s32)df->feature < 0 ?
256 (u32)df->feature > (u32)c->extended_cpuid_level :
257 (s32)df->feature > (s32)c->cpuid_level)) {
258 clear_cpu_cap(c, df->feature);
259 if (warn)
260 printk(KERN_WARNING
261 "CPU: CPU feature %s disabled "
262 "due to lack of CPUID level 0x%x\n",
263 x86_cap_flags[df->feature],
264 df->level);
265 }
266 }
267}
268
269/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 * Naming convention should be: <Name> [(<Codename>)]
271 * This table only is used unless init_<vendor>() below doesn't set it;
272 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
273 *
274 */
275
276/* Look up CPU names by table lookup. */
277static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
278{
279 struct cpu_model_info *info;
280
281 if (c->x86_model >= 16)
282 return NULL; /* Range check */
283
284 if (!this_cpu)
285 return NULL;
286
287 info = this_cpu->c_models;
288
289 while (info && info->family) {
290 if (info->family == c->x86)
291 return info->model_names[c->x86_model];
292 info++;
293 }
294 return NULL; /* Not found */
295}
296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Yinghai Lu9d31d352008-09-04 21:09:44 +0200299/* Current gdt points %fs at the "master" per-cpu area: after this,
300 * it's on the real one. */
301void switch_to_new_gdt(void)
302{
303 struct desc_ptr gdt_descr;
Brian Gerst2697fbd2009-01-27 12:56:48 +0900304 int cpu = smp_processor_id();
Yinghai Lu9d31d352008-09-04 21:09:44 +0200305
Brian Gerst2697fbd2009-01-27 12:56:48 +0900306 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200307 gdt_descr.size = GDT_SIZE - 1;
308 load_gdt(&gdt_descr);
Brian Gerst2697fbd2009-01-27 12:56:48 +0900309 /* Reload the per-cpu base */
Yinghai Lufab334c2008-09-04 20:09:05 -0700310#ifdef CONFIG_X86_32
Brian Gerst2697fbd2009-01-27 12:56:48 +0900311 loadsegment(fs, __KERNEL_PERCPU);
312#else
313 loadsegment(gs, 0);
314 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
Yinghai Lufab334c2008-09-04 20:09:05 -0700315#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200316}
317
Yinghai Lu10a434f2008-09-04 21:09:45 +0200318static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
320static void __cpuinit default_init(struct cpuinfo_x86 *c)
321{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700322#ifdef CONFIG_X86_64
323 display_cacheinfo(c);
324#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 /* Not much we can do here... */
326 /* Check if at least it has cpuid */
327 if (c->cpuid_level == -1) {
328 /* No cpuid. It must be an ancient CPU */
329 if (c->x86 == 4)
330 strcpy(c->x86_model_id, "486");
331 else if (c->x86 == 3)
332 strcpy(c->x86_model_id, "386");
333 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700334#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335}
336
337static struct cpu_dev __cpuinitdata default_cpu = {
338 .c_init = default_init,
339 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200340 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Yinghai Lu1b05d602008-09-06 01:52:27 -0700343static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344{
345 unsigned int *v;
346 char *p, *q;
347
Yinghai Lu3da99c92008-09-04 21:09:44 +0200348 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700349 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351 v = (unsigned int *) c->x86_model_id;
352 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
353 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
354 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
355 c->x86_model_id[48] = 0;
356
357 /* Intel chips right-justify this string for some dumb reason;
358 undo that brain damage */
359 p = q = &c->x86_model_id[0];
360 while (*p == ' ')
361 p++;
362 if (p != q) {
363 while (*p)
364 *q++ = *p++;
365 while (q <= &c->x86_model_id[48])
366 *q++ = '\0'; /* Zero-pad the rest */
367 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368}
369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
371{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200372 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Yinghai Lu3da99c92008-09-04 21:09:44 +0200374 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
376 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200377 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200379 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
380 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700381#ifdef CONFIG_X86_64
382 /* On K8 L1 TLB is inclusive, so don't count it */
383 c->x86_tlbsize = 0;
384#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 }
386
387 if (n < 0x80000006) /* Some chips just has a large L1. */
388 return;
389
Yinghai Lu0a488a52008-09-04 21:09:47 +0200390 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 l2size = ecx >> 16;
392
Yinghai Lu140fc722008-09-04 20:09:07 -0700393#ifdef CONFIG_X86_64
394 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
395#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 /* do processor-specific cache resizing */
397 if (this_cpu->c_size_cache)
398 l2size = this_cpu->c_size_cache(c, l2size);
399
400 /* Allow user to override all this if necessary. */
401 if (cachesize_override != -1)
402 l2size = cachesize_override;
403
404 if (l2size == 0)
405 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700406#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
408 c->x86_cache_size = l2size;
409
410 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200411 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412}
413
Yinghai Lu9d31d352008-09-04 21:09:44 +0200414void __cpuinit detect_ht(struct cpuinfo_x86 *c)
415{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700416#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200417 u32 eax, ebx, ecx, edx;
418 int index_msb, core_bits;
419
420 if (!cpu_has(c, X86_FEATURE_HT))
421 return;
422
423 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
424 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200425
Yinghai Lu1cd78772008-09-04 20:09:08 -0700426 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
427 return;
428
Yinghai Lu9d31d352008-09-04 21:09:44 +0200429 cpuid(1, &eax, &ebx, &ecx, &edx);
430
Yinghai Lu9d31d352008-09-04 21:09:44 +0200431 smp_num_siblings = (ebx & 0xff0000) >> 16;
432
433 if (smp_num_siblings == 1) {
434 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
435 } else if (smp_num_siblings > 1) {
436
Mike Travis96289372008-12-31 18:08:46 -0800437 if (smp_num_siblings > nr_cpu_ids) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200438 printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
439 smp_num_siblings);
440 smp_num_siblings = 1;
441 return;
442 }
443
444 index_msb = get_count_order(smp_num_siblings);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700445#ifdef CONFIG_X86_64
446 c->phys_proc_id = phys_pkg_id(index_msb);
447#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200448 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700449#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200450
451 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
452
453 index_msb = get_count_order(smp_num_siblings);
454
455 core_bits = get_count_order(c->x86_max_cores);
456
Yinghai Lu1cd78772008-09-04 20:09:08 -0700457#ifdef CONFIG_X86_64
458 c->cpu_core_id = phys_pkg_id(index_msb) &
459 ((1 << core_bits) - 1);
460#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200461 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
462 ((1 << core_bits) - 1);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700463#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200464 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200465
Yinghai Lu0a488a52008-09-04 21:09:47 +0200466out:
467 if ((c->x86_max_cores * smp_num_siblings) > 1) {
468 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
469 c->phys_proc_id);
470 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
471 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200472 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200473#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700474}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
Yinghai Lu3da99c92008-09-04 21:09:44 +0200476static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477{
478 char *v = c->x86_vendor_id;
479 int i;
480 static int printed;
481
482 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200483 if (!cpu_devs[i])
484 break;
485
486 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
487 (cpu_devs[i]->c_ident[1] &&
488 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
489 this_cpu = cpu_devs[i];
490 c->x86_vendor = this_cpu->c_x86_vendor;
491 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 }
493 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200494
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 if (!printed) {
496 printed++;
Hans Schou43603c82008-10-09 20:47:24 +0200497 printk(KERN_ERR "CPU: vendor_id '%s' unknown, using generic init.\n", v);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 printk(KERN_ERR "CPU: Your system may be unstable.\n");
499 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200500
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 c->x86_vendor = X86_VENDOR_UNKNOWN;
502 this_cpu = &default_cpu;
503}
504
Yinghai Lu9d31d352008-09-04 21:09:44 +0200505void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100508 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
509 (unsigned int *)&c->x86_vendor_id[0],
510 (unsigned int *)&c->x86_vendor_id[8],
511 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200514 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 if (c->cpuid_level >= 0x00000001) {
516 u32 junk, tfms, cap0, misc;
517 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200518 c->x86 = (tfms >> 8) & 0xf;
519 c->x86_model = (tfms >> 4) & 0xf;
520 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100521 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100523 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200524 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100525 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100526 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200527 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100528 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200531
532static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100533{
534 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200535 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100536
Yinghai Lu3da99c92008-09-04 21:09:44 +0200537 /* Intel-defined flags: level 0x00000001 */
538 if (c->cpuid_level >= 0x00000001) {
539 u32 capability, excap;
540 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
541 c->x86_capability[0] = capability;
542 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100543 }
544
Yinghai Lu3da99c92008-09-04 21:09:44 +0200545 /* AMD-defined flags: level 0x80000001 */
546 xlvl = cpuid_eax(0x80000000);
547 c->extended_cpuid_level = xlvl;
548 if ((xlvl & 0xffff0000) == 0x80000000) {
549 if (xlvl >= 0x80000001) {
550 c->x86_capability[1] = cpuid_edx(0x80000001);
551 c->x86_capability[6] = cpuid_ecx(0x80000001);
552 }
553 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700554
555#ifdef CONFIG_X86_64
Yinghai Lu5122c892008-09-04 20:09:09 -0700556 if (c->extended_cpuid_level >= 0x80000008) {
557 u32 eax = cpuid_eax(0x80000008);
558
559 c->x86_virt_bits = (eax >> 8) & 0xff;
560 c->x86_phys_bits = eax & 0xff;
561 }
562#endif
Yinghai Lue3224232008-09-06 01:52:28 -0700563
564 if (c->extended_cpuid_level >= 0x80000007)
565 c->x86_power = cpuid_edx(0x80000007);
566
Yinghai Lu093af8d2008-01-30 13:33:32 +0100567}
Yinghai Luaef93c82008-09-14 02:33:15 -0700568
569static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
570{
571#ifdef CONFIG_X86_32
572 int i;
573
574 /*
575 * First of all, decide if this is a 486 or higher
576 * It's a 486 if we can modify the AC flag
577 */
578 if (flag_is_changeable_p(X86_EFLAGS_AC))
579 c->x86 = 4;
580 else
581 c->x86 = 3;
582
583 for (i = 0; i < X86_VENDOR_NUM; i++)
584 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
585 c->x86_vendor_id[0] = 0;
586 cpu_devs[i]->c_identify(c);
587 if (c->x86_vendor_id[0]) {
588 get_cpu_vendor(c);
589 break;
590 }
591 }
592#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593}
594
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100595/*
596 * Do minimum CPU detection early.
597 * Fields really needed: vendor, cpuid_level, family, model, mask,
598 * cache alignment.
599 * The others are not touched to avoid unwanted side effects.
600 *
601 * WARNING: this function is only called on the BP. Don't add code here
602 * that is supposed to run on all CPUs.
603 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200604static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100605{
Yinghai Lu6627d242008-09-04 20:09:10 -0700606#ifdef CONFIG_X86_64
607 c->x86_clflush_size = 64;
608#else
Huang, Yingd4387bd2008-01-31 22:05:45 +0100609 c->x86_clflush_size = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -0700610#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200611 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100612
Yinghai Lu3da99c92008-09-04 21:09:44 +0200613 memset(&c->x86_capability, 0, sizeof c->x86_capability);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200614 c->extended_cpuid_level = 0;
615
Yinghai Luaef93c82008-09-14 02:33:15 -0700616 if (!have_cpuid_p())
617 identify_cpu_without_cpuid(c);
618
619 /* cyrix could have cpuid enabled via c_identify()*/
Rusty Russelld7cd5612006-12-07 02:14:08 +0100620 if (!have_cpuid_p())
621 return;
622
623 cpu_detect(c);
624
Yinghai Lu3da99c92008-09-04 21:09:44 +0200625 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100626
Yinghai Lu3da99c92008-09-04 21:09:44 +0200627 get_cpu_cap(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +0200628
Yinghai Lu10a434f2008-09-04 21:09:45 +0200629 if (this_cpu->c_early_init)
630 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200631
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100632#ifdef CONFIG_SMP
James Bottomleybfcb4c12008-10-30 16:13:37 -0500633 c->cpu_index = boot_cpu_id;
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100634#endif
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800635 filter_cpuid_features(c, false);
Rusty Russelld7cd5612006-12-07 02:14:08 +0100636}
637
Yinghai Lu9d31d352008-09-04 21:09:44 +0200638void __init early_cpu_init(void)
639{
Yinghai Lu10a434f2008-09-04 21:09:45 +0200640 struct cpu_dev **cdev;
641 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200642
Yinghai Lu10a434f2008-09-04 21:09:45 +0200643 printk("KERNEL supported cpus:\n");
644 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
645 struct cpu_dev *cpudev = *cdev;
646 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200647
Yinghai Lu10a434f2008-09-04 21:09:45 +0200648 if (count >= X86_VENDOR_NUM)
649 break;
650 cpu_devs[count] = cpudev;
651 count++;
652
653 for (j = 0; j < 2; j++) {
654 if (!cpudev->c_ident[j])
655 continue;
656 printk(" %s %s\n", cpudev->c_vendor,
657 cpudev->c_ident[j]);
658 }
659 }
660
Yinghai Lu9d31d352008-09-04 21:09:44 +0200661 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800662}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700664/*
665 * The NOPL instruction is supposed to exist on all CPUs with
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700666 * family >= 6; unfortunately, that's not true in practice because
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700667 * of early VIA chips and (more importantly) broken virtualizers that
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700668 * are not easy to detect. In the latter case it doesn't even *fail*
669 * reliably, so probing for it doesn't even work. Disable it completely
670 * unless we can find a reliable way to detect all the broken cases.
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700671 */
672static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
673{
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700674 clear_cpu_cap(c, X86_FEATURE_NOPL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675}
676
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100677static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200679 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Yinghai Luaef93c82008-09-14 02:33:15 -0700681 if (!have_cpuid_p())
682 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100683
Yinghai Luaef93c82008-09-14 02:33:15 -0700684 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +0200685 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -0700686 return;
687
Yinghai Lu3da99c92008-09-04 21:09:44 +0200688 cpu_detect(c);
689
690 get_cpu_vendor(c);
691
692 get_cpu_cap(c);
693
694 if (c->cpuid_level >= 0x00000001) {
695 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700696#ifdef CONFIG_X86_32
697# ifdef CONFIG_X86_HT
Yinghai Lu3da99c92008-09-04 21:09:44 +0200698 c->apicid = phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -0700699# else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200700 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700701# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800702#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
Yinghai Lub89d3b32008-09-04 20:09:12 -0700704#ifdef CONFIG_X86_HT
705 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200708
Yinghai Lu1b05d602008-09-06 01:52:27 -0700709 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200710
711 init_scattered_cpuid_features(c);
712 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713}
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715/*
716 * This does the hard work of actually picking apart the CPU stuff...
717 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700718static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719{
720 int i;
721
722 c->loops_per_jiffy = loops_per_jiffy;
723 c->x86_cache_size = -1;
724 c->x86_vendor = X86_VENDOR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 c->x86_model = c->x86_mask = 0; /* So far unknown... */
726 c->x86_vendor_id[0] = '\0'; /* Unset */
727 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100728 c->x86_max_cores = 1;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700729 c->x86_coreid_bits = 0;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700730#ifdef CONFIG_X86_64
Yinghai Lu102bbe32008-09-04 20:09:13 -0700731 c->x86_clflush_size = 64;
732#else
733 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +0100734 c->x86_clflush_size = 32;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700735#endif
736 c->x86_cache_alignment = c->x86_clflush_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 memset(&c->x86_capability, 0, sizeof c->x86_capability);
738
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 generic_identify(c);
740
Andi Kleen38985342008-01-30 13:32:49 +0100741 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 this_cpu->c_identify(c);
743
Yinghai Lu102bbe32008-09-04 20:09:13 -0700744#ifdef CONFIG_X86_64
745 c->apicid = phys_pkg_id(0);
746#endif
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /*
749 * Vendor-specific initialization. In this section we
750 * canonicalize the feature flags, meaning if there are
751 * features a certain CPU supports which CPUID doesn't
752 * tell us, CPUID claiming incorrect flags, or other bugs,
753 * we handle them here.
754 *
755 * At the end of this section, c->x86_capability better
756 * indicate the features this CPU genuinely supports!
757 */
758 if (this_cpu->c_init)
759 this_cpu->c_init(c);
760
761 /* Disable the PN if appropriate */
762 squash_the_stupid_serial_number(c);
763
764 /*
765 * The vendor-specific functions might have changed features. Now
766 * we do "generic changes."
767 */
768
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800769 /* Filter out anything that depends on CPUID levels we don't have */
770 filter_cpuid_features(c, true);
771
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100773 if (!c->x86_model_id[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 char *p;
775 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100776 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 strcpy(c->x86_model_id, p);
778 else
779 /* Last resort... */
780 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800781 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 }
783
Yinghai Lu102bbe32008-09-04 20:09:13 -0700784#ifdef CONFIG_X86_64
785 detect_ht(c);
786#endif
787
Alok Kataria88b094f2008-10-27 10:41:46 -0700788 init_hypervisor(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 /*
790 * On SMP, boot_cpu_data holds the common feature set between
791 * all CPUs; so make sure that we indicate which features are
792 * common between the CPUs. The first time this routine gets
793 * executed, c == &boot_cpu_data.
794 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100795 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200797 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
799 }
800
Andi Kleen7d851c82008-01-30 13:33:20 +0100801 /* Clear all flags overriden by options */
802 for (i = 0; i < NCAPINTS; i++)
Mikael Pettersson12c247a2008-02-24 18:27:03 +0100803 c->x86_capability[i] &= ~cleared_cpu_caps[i];
Andi Kleen7d851c82008-01-30 13:33:20 +0100804
Yinghai Lu102bbe32008-09-04 20:09:13 -0700805#ifdef CONFIG_X86_MCE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 mcheck_init(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700808#endif
Andi Kleen30d432d2008-01-30 13:33:16 +0100809
810 select_idle_routine(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700811
812#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
813 numa_add_cpu(smp_processor_id());
814#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200815}
Shaohua Li31ab2692005-11-07 00:58:42 -0800816
Glauber Costae04d6452008-09-22 14:35:08 -0300817#ifdef CONFIG_X86_64
818static void vgetcpu_set_mode(void)
819{
820 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
821 vgetcpu_mode = VGETCPU_RDTSCP;
822 else
823 vgetcpu_mode = VGETCPU_LSL;
824}
825#endif
826
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200827void __init identify_boot_cpu(void)
828{
829 identify_cpu(&boot_cpu_data);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700830#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200831 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700832 enable_sep_cpu();
Glauber Costae04d6452008-09-22 14:35:08 -0300833#else
834 vgetcpu_set_mode();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700835#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200836}
Shaohua Li3b520b22005-07-07 17:56:38 -0700837
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200838void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
839{
840 BUG_ON(c == &boot_cpu_data);
841 identify_cpu(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700842#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200843 enable_sep_cpu();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700844#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200845 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846}
847
Yinghai Lua0854a42008-09-04 21:09:46 +0200848struct msr_range {
849 unsigned min;
850 unsigned max;
851};
852
853static struct msr_range msr_range_array[] __cpuinitdata = {
854 { 0x00000000, 0x00000418},
855 { 0xc0000000, 0xc000040b},
856 { 0xc0010000, 0xc0010142},
857 { 0xc0011000, 0xc001103b},
858};
859
860static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861{
Yinghai Lua0854a42008-09-04 21:09:46 +0200862 unsigned index;
863 u64 val;
864 int i;
865 unsigned index_min, index_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Yinghai Lua0854a42008-09-04 21:09:46 +0200867 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
868 index_min = msr_range_array[i].min;
869 index_max = msr_range_array[i].max;
870 for (index = index_min; index < index_max; index++) {
871 if (rdmsrl_amd_safe(index, &val))
872 continue;
873 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 }
876}
Yinghai Lua0854a42008-09-04 21:09:46 +0200877
878static int show_msr __cpuinitdata;
879static __init int setup_show_msr(char *arg)
880{
881 int num;
882
883 get_option(&arg, &num);
884
885 if (num > 0)
886 show_msr = num;
887 return 1;
888}
889__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890
Andi Kleen191679f2008-01-30 13:33:21 +0100891static __init int setup_noclflush(char *arg)
892{
893 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
894 return 1;
895}
896__setup("noclflush", setup_noclflush);
897
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800898void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899{
900 char *vendor = NULL;
901
902 if (c->x86_vendor < X86_VENDOR_NUM)
903 vendor = this_cpu->c_vendor;
904 else if (c->cpuid_level >= 0)
905 vendor = c->x86_vendor_id;
906
Yinghai Lubd32a8c2008-09-19 18:41:16 -0700907 if (vendor && !strstr(c->x86_model_id, vendor))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200908 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
Yinghai Lu9d31d352008-09-04 21:09:44 +0200910 if (c->x86_model_id[0])
911 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200913 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100915 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200916 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200918 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200919
920#ifdef CONFIG_SMP
921 if (c->cpu_index < show_msr)
922 print_cpu_msr();
923#else
924 if (show_msr)
925 print_cpu_msr();
926#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927}
928
Andi Kleenac72e782008-01-30 13:33:21 +0100929static __init int setup_disablecpuid(char *arg)
930{
931 int bit;
932 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
933 setup_clear_cpu_cap(bit);
934 else
935 return 0;
936 return 1;
937}
938__setup("clearcpuid=", setup_disablecpuid);
939
Yinghai Lud5494d42008-09-04 20:09:03 -0700940#ifdef CONFIG_X86_64
Yinghai Lud5494d42008-09-04 20:09:03 -0700941struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
942
Brian Gerst947e76c2009-01-19 12:21:28 +0900943DEFINE_PER_CPU_FIRST(union irq_stack_union,
944 irq_stack_union) __aligned(PAGE_SIZE);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900945#ifdef CONFIG_SMP
946DEFINE_PER_CPU(char *, irq_stack_ptr); /* will be set during per cpu init */
947#else
948DEFINE_PER_CPU(char *, irq_stack_ptr) =
Brian Gerst947e76c2009-01-19 12:21:28 +0900949 per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
Brian Gerst26f80bd2009-01-19 00:38:58 +0900950#endif
Yinghai Lud5494d42008-09-04 20:09:03 -0700951
Brian Gerst9af45652009-01-19 00:38:58 +0900952DEFINE_PER_CPU(unsigned long, kernel_stack) =
953 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
954EXPORT_PER_CPU_SYMBOL(kernel_stack);
955
Brian Gerst56895532009-01-19 00:38:58 +0900956DEFINE_PER_CPU(unsigned int, irq_count) = -1;
957
Brian Gerst92d65b22009-01-19 00:38:58 +0900958static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
959 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
960 __aligned(PAGE_SIZE);
Yinghai Lud5494d42008-09-04 20:09:03 -0700961
962extern asmlinkage void ignore_sysret(void);
963
964/* May not be marked __init: used by software suspend */
965void syscall_init(void)
966{
967 /*
968 * LSTAR and STAR live in a bit strange symbiosis.
969 * They both write to the same internal register. STAR allows to
970 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
971 */
972 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
973 wrmsrl(MSR_LSTAR, system_call);
974 wrmsrl(MSR_CSTAR, ignore_sysret);
975
976#ifdef CONFIG_IA32_EMULATION
977 syscall32_cpu_init();
978#endif
979
980 /* Flags to clear on syscall */
981 wrmsrl(MSR_SYSCALL_MASK,
982 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
983}
984
Yinghai Lud5494d42008-09-04 20:09:03 -0700985unsigned long kernel_eflags;
986
987/*
988 * Copies of the original ist values from the tss are only accessed during
989 * debugging, no special alignment required.
990 */
991DEFINE_PER_CPU(struct orig_ist, orig_ist);
992
993#else
994
Jeremy Fitzhardinge7c3576d2007-05-02 19:27:16 +0200995/* Make sure %fs is initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -0800996struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100997{
998 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100999 regs->fs = __KERNEL_PERCPU;
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001000 return regs;
1001}
Yinghai Lud5494d42008-09-04 20:09:03 -07001002#endif
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001003
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001004/*
1005 * cpu_init() initializes state that is per-CPU. Some data is already
1006 * initialized (naturally) in the bootstrap process, such as the GDT
1007 * and IDT. We reload them nevertheless, this function acts as a
1008 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -07001009 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001010 */
Yinghai Lu1ba76582008-09-04 20:09:04 -07001011#ifdef CONFIG_X86_64
1012void __cpuinit cpu_init(void)
1013{
1014 int cpu = stack_smp_processor_id();
1015 struct tss_struct *t = &per_cpu(init_tss, cpu);
1016 struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
1017 unsigned long v;
Yinghai Lu1ba76582008-09-04 20:09:04 -07001018 struct task_struct *me;
1019 int i;
1020
Brian Gerste7a22c12009-01-19 00:38:59 +09001021#ifdef CONFIG_NUMA
1022 if (cpu != 0 && percpu_read(node_number) == 0 &&
1023 cpu_to_node(cpu) != NUMA_NO_NODE)
1024 percpu_write(node_number, cpu_to_node(cpu));
1025#endif
1026
Yinghai Lu1ba76582008-09-04 20:09:04 -07001027 me = current;
1028
Mike Travisc2d1cec2009-01-04 05:18:03 -08001029 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
Yinghai Lu1ba76582008-09-04 20:09:04 -07001030 panic("CPU#%d already initialized!\n", cpu);
1031
1032 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1033
1034 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1035
1036 /*
1037 * Initialize the per-CPU GDT with the boot GDT,
1038 * and set up the GDT descriptor:
1039 */
1040
1041 switch_to_new_gdt();
Brian Gerst2697fbd2009-01-27 12:56:48 +09001042 loadsegment(fs, 0);
1043
Yinghai Lu1ba76582008-09-04 20:09:04 -07001044 load_idt((const struct desc_ptr *)&idt_descr);
1045
1046 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1047 syscall_init();
1048
1049 wrmsrl(MSR_FS_BASE, 0);
1050 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1051 barrier();
1052
1053 check_efer();
1054 if (cpu != 0 && x2apic)
1055 enable_x2apic();
1056
1057 /*
1058 * set up and load the per-CPU TSS
1059 */
1060 if (!orig_ist->ist[0]) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001061 static const unsigned int sizes[N_EXCEPTION_STACKS] = {
1062 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1063 [DEBUG_STACK - 1] = DEBUG_STKSZ
Yinghai Lu1ba76582008-09-04 20:09:04 -07001064 };
Brian Gerst92d65b22009-01-19 00:38:58 +09001065 char *estacks = per_cpu(exception_stacks, cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001066 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001067 estacks += sizes[v];
Yinghai Lu1ba76582008-09-04 20:09:04 -07001068 orig_ist->ist[v] = t->x86_tss.ist[v] =
1069 (unsigned long)estacks;
1070 }
1071 }
1072
1073 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1074 /*
1075 * <= is required because the CPU will access up to
1076 * 8 bits beyond the end of the IO permission bitmap.
1077 */
1078 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1079 t->io_bitmap[i] = ~0UL;
1080
1081 atomic_inc(&init_mm.mm_count);
1082 me->active_mm = &init_mm;
1083 if (me->mm)
1084 BUG();
1085 enter_lazy_tlb(&init_mm, me);
1086
1087 load_sp0(t, &current->thread);
1088 set_tss_desc(cpu, t);
1089 load_TR_desc();
1090 load_LDT(&init_mm.context);
1091
1092#ifdef CONFIG_KGDB
1093 /*
1094 * If the kgdb is connected no debug regs should be altered. This
1095 * is only applicable when KGDB and a KGDB I/O module are built
1096 * into the kernel and you are using early debugging with
1097 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1098 */
1099 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1100 arch_kgdb_ops.correct_hw_break();
Peter Zijlstra8f6d86d2009-01-27 21:41:34 +01001101 else
Yinghai Lu1ba76582008-09-04 20:09:04 -07001102#endif
Peter Zijlstra8f6d86d2009-01-27 21:41:34 +01001103 {
1104 /*
1105 * Clear all 6 debug registers:
1106 */
1107 set_debugreg(0UL, 0);
1108 set_debugreg(0UL, 1);
1109 set_debugreg(0UL, 2);
1110 set_debugreg(0UL, 3);
1111 set_debugreg(0UL, 6);
1112 set_debugreg(0UL, 7);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001113 }
Yinghai Lu1ba76582008-09-04 20:09:04 -07001114
1115 fpu_init();
1116
1117 raw_local_save_flags(kernel_eflags);
1118
1119 if (is_uv_system())
1120 uv_cpu_init();
1121}
1122
1123#else
1124
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001125void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001126{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001127 int cpu = smp_processor_id();
1128 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001129 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001130 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
Mike Travisc2d1cec2009-01-04 05:18:03 -08001132 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1134 for (;;) local_irq_enable();
1135 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001136
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1138
1139 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1140 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001142 load_idt(&idt_descr);
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001143 switch_to_new_gdt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
1145 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 * Set up and load the per-CPU TSS and LDT
1147 */
1148 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001149 curr->active_mm = &init_mm;
1150 if (curr->mm)
1151 BUG();
1152 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001154 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001155 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 load_TR_desc();
1157 load_LDT(&init_mm.context);
1158
Matt Mackall22c4e302006-01-08 01:05:24 -08001159#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 /* Set up doublefault TSS pointer in the GDT */
1161 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001162#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +01001164 /* Clear %gs. */
1165 asm volatile ("mov %0, %%gs" : : "r" (0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
1167 /* Clear all 6 debug registers: */
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -07001168 set_debugreg(0, 0);
1169 set_debugreg(0, 1);
1170 set_debugreg(0, 2);
1171 set_debugreg(0, 3);
1172 set_debugreg(0, 6);
1173 set_debugreg(0, 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
1175 /*
1176 * Force FPU initialization:
1177 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001178 if (cpu_has_xsave)
1179 current_thread_info()->status = TS_XSAVE;
1180 else
1181 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 clear_used_math();
1183 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001184
1185 /*
1186 * Boot processor to setup the FP and extended state context info.
1187 */
James Bottomleyb3572e32008-10-30 16:00:59 -05001188 if (smp_processor_id() == boot_cpu_id)
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001189 init_thread_xstate();
1190
1191 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192}
Li Shaohuae1367da2005-06-25 14:54:56 -07001193
Yinghai Lu1ba76582008-09-04 20:09:04 -07001194
1195#endif