blob: 4c161c208d5bfec288b96ef02e48923a2ee45316 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
Andi Kleena8ab26f2005-04-16 15:25:19 -070015 * This code is released under the GNU General Public License version 2
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * Fixes
18 * Felix Koop : NR_CPUS used properly
19 * Jose Renau : Handle single CPU case.
20 * Alan Cox : By repeated request 8) - Total BogoMIP report.
21 * Greg Wright : Fix for kernel stacks panic.
22 * Erich Boleyn : MP v1.4 and additional changes.
23 * Matthias Sattler : Changes for 2.1 kernel map.
24 * Michel Lespinasse : Changes for 2.1 kernel map.
25 * Michael Chastain : Change trampoline.S to gnu as.
26 * Alan Cox : Dumb bug: 'B' step PPro's are fine
27 * Ingo Molnar : Added APIC timers, based on code
28 * from Jose Renau
29 * Ingo Molnar : various cleanups and rewrites
30 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
31 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
32 * Andi Kleen : Changed for SMP boot into long mode.
Andi Kleena8ab26f2005-04-16 15:25:19 -070033 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
34 * Andi Kleen : Converted to new state machine.
35 * Various cleanups.
36 * Probably mostly hotplug CPU ready now.
Ashok Raj76e4f662005-06-25 14:55:00 -070037 * Ashok Raj : CPU hotplug support
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 */
39
Andi Kleena8ab26f2005-04-16 15:25:19 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/init.h>
42
43#include <linux/mm.h>
44#include <linux/kernel_stat.h>
45#include <linux/smp_lock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/bootmem.h>
47#include <linux/thread_info.h>
48#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/delay.h>
50#include <linux/mc146818rtc.h>
Andrew Mortona3bc0db2006-09-25 23:32:33 -070051#include <linux/smp.h>
52
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/mtrr.h>
54#include <asm/pgalloc.h>
55#include <asm/desc.h>
56#include <asm/kdebug.h>
57#include <asm/tlbflush.h>
58#include <asm/proto.h>
Andi Kleen75152112005-05-16 21:53:34 -070059#include <asm/nmi.h>
Al Viro9cdd3042005-09-12 18:49:25 +020060#include <asm/irq.h>
61#include <asm/hw_irq.h>
Ravikiran G Thirumalai488fc082006-02-07 12:58:23 -080062#include <asm/numa.h>
Siddha, Suresh Bb0d0a4b2006-12-07 02:14:10 +010063#include <asm/genapic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
65/* Number of siblings per CPU package */
66int smp_num_siblings = 1;
Andi Kleen2ee60e172006-06-26 13:59:44 +020067EXPORT_SYMBOL(smp_num_siblings);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -080069/* Last level cache ID of each logical CPU */
70u8 cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
Andi Kleen2ee60e172006-06-26 13:59:44 +020071EXPORT_SYMBOL(cpu_llc_id);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -080072
Linus Torvalds1da177e2005-04-16 15:20:36 -070073/* Bitmask of currently online CPUs */
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070074cpumask_t cpu_online_map __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Andi Kleena8ab26f2005-04-16 15:25:19 -070076EXPORT_SYMBOL(cpu_online_map);
77
78/*
79 * Private maps to synchronize booting between AP and BP.
80 * Probably not needed anymore, but it makes for easier debugging. -AK
81 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082cpumask_t cpu_callin_map;
83cpumask_t cpu_callout_map;
Andi Kleen2ee60e172006-06-26 13:59:44 +020084EXPORT_SYMBOL(cpu_callout_map);
Andi Kleena8ab26f2005-04-16 15:25:19 -070085
86cpumask_t cpu_possible_map;
87EXPORT_SYMBOL(cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89/* Per CPU bogomips and other parameters */
90struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
Andi Kleen2ee60e172006-06-26 13:59:44 +020091EXPORT_SYMBOL(cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Andi Kleena8ab26f2005-04-16 15:25:19 -070093/* Set when the idlers are all forked */
94int smp_threads_ready;
95
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010096/* representing HT siblings of each logical CPU */
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070097cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020098EXPORT_SYMBOL(cpu_sibling_map);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010099
100/* representing HT and core siblings of each logical CPU */
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -0700101cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
Andi Kleen2df9fa32005-05-20 14:27:59 -0700102EXPORT_SYMBOL(cpu_core_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104/*
105 * Trampoline 80x86 program as an array.
106 */
107
Andi Kleena8ab26f2005-04-16 15:25:19 -0700108extern unsigned char trampoline_data[];
109extern unsigned char trampoline_end[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Ashok Raj76e4f662005-06-25 14:55:00 -0700111/* State of each CPU */
112DEFINE_PER_CPU(int, cpu_state) = { 0 };
113
114/*
115 * Store all idle threads, this can be reused instead of creating
116 * a new thread. Also avoids complicated thread destroy functionality
117 * for idle threads.
118 */
119struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
120
121#define get_idle_for_cpu(x) (idle_thread_array[(x)])
122#define set_idle_for_cpu(x,p) (idle_thread_array[(x)] = (p))
123
124/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 * Currently trivial. Write the real->protected mode
126 * bootstrap into the page concerned. The caller
127 * has made sure it's suitably aligned.
128 */
129
Andi Kleena8ab26f2005-04-16 15:25:19 -0700130static unsigned long __cpuinit setup_trampoline(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
132 void *tramp = __va(SMP_TRAMPOLINE_BASE);
133 memcpy(tramp, trampoline_data, trampoline_end - trampoline_data);
134 return virt_to_phys(tramp);
135}
136
137/*
138 * The bootstrap kernel entry code has set these up. Save them for
139 * a given CPU
140 */
141
Andi Kleena8ab26f2005-04-16 15:25:19 -0700142static void __cpuinit smp_store_cpu_info(int id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143{
144 struct cpuinfo_x86 *c = cpu_data + id;
145
146 *c = boot_cpu_data;
147 identify_cpu(c);
Andi Kleendda50e72005-05-16 21:53:25 -0700148 print_cpu_info(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149}
150
151/*
Andi Kleendda50e72005-05-16 21:53:25 -0700152 * New Funky TSC sync algorithm borrowed from IA64.
153 * Main advantage is that it doesn't reset the TSCs fully and
154 * in general looks more robust and it works better than my earlier
155 * attempts. I believe it was written by David Mosberger. Some minor
156 * adjustments for x86-64 by me -AK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 *
Andi Kleendda50e72005-05-16 21:53:25 -0700158 * Original comment reproduced below.
159 *
160 * Synchronize TSC of the current (slave) CPU with the TSC of the
161 * MASTER CPU (normally the time-keeper CPU). We use a closed loop to
162 * eliminate the possibility of unaccounted-for errors (such as
163 * getting a machine check in the middle of a calibration step). The
164 * basic idea is for the slave to ask the master what itc value it has
165 * and to read its own itc before and after the master responds. Each
166 * iteration gives us three timestamps:
167 *
168 * slave master
169 *
170 * t0 ---\
171 * ---\
172 * --->
173 * tm
174 * /---
175 * /---
176 * t1 <---
177 *
178 *
179 * The goal is to adjust the slave's TSC such that tm falls exactly
180 * half-way between t0 and t1. If we achieve this, the clocks are
181 * synchronized provided the interconnect between the slave and the
182 * master is symmetric. Even if the interconnect were asymmetric, we
183 * would still know that the synchronization error is smaller than the
184 * roundtrip latency (t0 - t1).
185 *
186 * When the interconnect is quiet and symmetric, this lets us
187 * synchronize the TSC to within one or two cycles. However, we can
188 * only *guarantee* that the synchronization is accurate to within a
189 * round-trip time, which is typically in the range of several hundred
190 * cycles (e.g., ~500 cycles). In practice, this means that the TSCs
191 * are usually almost perfectly synchronized, but we shouldn't assume
192 * that the accuracy is much better than half a micro second or so.
193 *
194 * [there are other errors like the latency of RDTSC and of the
195 * WRMSR. These can also account to hundreds of cycles. So it's
196 * probably worse. It claims 153 cycles error on a dual Opteron,
197 * but I suspect the numbers are actually somewhat worse -AK]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 */
199
Andi Kleendda50e72005-05-16 21:53:25 -0700200#define MASTER 0
201#define SLAVE (SMP_CACHE_BYTES/8)
202
203/* Intentionally don't use cpu_relax() while TSC synchronization
204 because we don't want to go into funky power save modi or cause
205 hypervisors to schedule us away. Going to sleep would likely affect
206 latency and low latency is the primary objective here. -AK */
207#define no_cpu_relax() barrier()
208
Andi Kleena8ab26f2005-04-16 15:25:19 -0700209static __cpuinitdata DEFINE_SPINLOCK(tsc_sync_lock);
Andi Kleendda50e72005-05-16 21:53:25 -0700210static volatile __cpuinitdata unsigned long go[SLAVE + 1];
211static int notscsync __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
Andi Kleendda50e72005-05-16 21:53:25 -0700213#undef DEBUG_TSC_SYNC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
Andi Kleendda50e72005-05-16 21:53:25 -0700215#define NUM_ROUNDS 64 /* magic value */
216#define NUM_ITERS 5 /* likewise */
217
218/* Callback on boot CPU */
219static __cpuinit void sync_master(void *arg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220{
Andi Kleendda50e72005-05-16 21:53:25 -0700221 unsigned long flags, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
Andi Kleendda50e72005-05-16 21:53:25 -0700223 go[MASTER] = 0;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700224
Andi Kleendda50e72005-05-16 21:53:25 -0700225 local_irq_save(flags);
226 {
227 for (i = 0; i < NUM_ROUNDS*NUM_ITERS; ++i) {
228 while (!go[MASTER])
229 no_cpu_relax();
230 go[MASTER] = 0;
231 rdtscll(go[SLAVE]);
232 }
Andi Kleena8ab26f2005-04-16 15:25:19 -0700233 }
Andi Kleendda50e72005-05-16 21:53:25 -0700234 local_irq_restore(flags);
Andi Kleena8ab26f2005-04-16 15:25:19 -0700235}
236
Andi Kleendda50e72005-05-16 21:53:25 -0700237/*
238 * Return the number of cycles by which our tsc differs from the tsc
239 * on the master (time-keeper) CPU. A positive number indicates our
240 * tsc is ahead of the master, negative that it is behind.
241 */
242static inline long
243get_delta(long *rt, long *master)
244{
245 unsigned long best_t0 = 0, best_t1 = ~0UL, best_tm = 0;
246 unsigned long tcenter, t0, t1, tm;
247 int i;
248
249 for (i = 0; i < NUM_ITERS; ++i) {
250 rdtscll(t0);
251 go[MASTER] = 1;
252 while (!(tm = go[SLAVE]))
253 no_cpu_relax();
254 go[SLAVE] = 0;
255 rdtscll(t1);
256
257 if (t1 - t0 < best_t1 - best_t0)
258 best_t0 = t0, best_t1 = t1, best_tm = tm;
259 }
260
261 *rt = best_t1 - best_t0;
262 *master = best_tm - best_t0;
263
264 /* average best_t0 and best_t1 without overflow: */
265 tcenter = (best_t0/2 + best_t1/2);
266 if (best_t0 % 2 + best_t1 % 2 == 2)
267 ++tcenter;
268 return tcenter - best_tm;
269}
270
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700271static __cpuinit void sync_tsc(unsigned int master)
Andi Kleendda50e72005-05-16 21:53:25 -0700272{
273 int i, done = 0;
274 long delta, adj, adjust_latency = 0;
275 unsigned long flags, rt, master_time_stamp, bound;
Olaf Hering44456d32005-07-27 11:45:17 -0700276#ifdef DEBUG_TSC_SYNC
Andi Kleendda50e72005-05-16 21:53:25 -0700277 static struct syncdebug {
278 long rt; /* roundtrip time */
279 long master; /* master's timestamp */
280 long diff; /* difference between midpoint and master's timestamp */
281 long lat; /* estimate of tsc adjustment latency */
282 } t[NUM_ROUNDS] __cpuinitdata;
283#endif
284
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700285 printk(KERN_INFO "CPU %d: Syncing TSC to CPU %u.\n",
286 smp_processor_id(), master);
287
Andi Kleendda50e72005-05-16 21:53:25 -0700288 go[MASTER] = 1;
289
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700290 /* It is dangerous to broadcast IPI as cpus are coming up,
291 * as they may not be ready to accept them. So since
292 * we only need to send the ipi to the boot cpu direct
293 * the message, and avoid the race.
294 */
295 smp_call_function_single(master, sync_master, NULL, 1, 0);
Andi Kleendda50e72005-05-16 21:53:25 -0700296
297 while (go[MASTER]) /* wait for master to be ready */
298 no_cpu_relax();
299
300 spin_lock_irqsave(&tsc_sync_lock, flags);
301 {
302 for (i = 0; i < NUM_ROUNDS; ++i) {
303 delta = get_delta(&rt, &master_time_stamp);
304 if (delta == 0) {
305 done = 1; /* let's lock on to this... */
306 bound = rt;
307 }
308
309 if (!done) {
310 unsigned long t;
311 if (i > 0) {
312 adjust_latency += -delta;
313 adj = -delta + adjust_latency/4;
314 } else
315 adj = -delta;
316
317 rdtscll(t);
318 wrmsrl(MSR_IA32_TSC, t + adj);
319 }
Olaf Hering44456d32005-07-27 11:45:17 -0700320#ifdef DEBUG_TSC_SYNC
Andi Kleendda50e72005-05-16 21:53:25 -0700321 t[i].rt = rt;
322 t[i].master = master_time_stamp;
323 t[i].diff = delta;
324 t[i].lat = adjust_latency/4;
325#endif
326 }
327 }
328 spin_unlock_irqrestore(&tsc_sync_lock, flags);
329
Olaf Hering44456d32005-07-27 11:45:17 -0700330#ifdef DEBUG_TSC_SYNC
Andi Kleendda50e72005-05-16 21:53:25 -0700331 for (i = 0; i < NUM_ROUNDS; ++i)
332 printk("rt=%5ld master=%5ld diff=%5ld adjlat=%5ld\n",
333 t[i].rt, t[i].master, t[i].diff, t[i].lat);
334#endif
335
336 printk(KERN_INFO
337 "CPU %d: synchronized TSC with CPU %u (last diff %ld cycles, "
338 "maxerr %lu cycles)\n",
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700339 smp_processor_id(), master, delta, rt);
Andi Kleendda50e72005-05-16 21:53:25 -0700340}
341
342static void __cpuinit tsc_sync_wait(void)
343{
Andi Kleen737c5c32006-01-11 22:45:15 +0100344 /*
345 * When the CPU has synchronized TSCs assume the BIOS
346 * or the hardware already synced. Otherwise we could
347 * mess up a possible perfect synchronization with a
348 * not-quite-perfect algorithm.
349 */
350 if (notscsync || !cpu_has_tsc || !unsynchronized_tsc())
Andi Kleendda50e72005-05-16 21:53:25 -0700351 return;
Eric W. Biederman349188f2005-08-11 22:26:25 -0600352 sync_tsc(0);
Andi Kleendda50e72005-05-16 21:53:25 -0700353}
354
355static __init int notscsync_setup(char *s)
356{
357 notscsync = 1;
OGAWA Hirofumi9b410462006-03-31 02:30:33 -0800358 return 1;
Andi Kleendda50e72005-05-16 21:53:25 -0700359}
360__setup("notscsync", notscsync_setup);
361
Andi Kleena8ab26f2005-04-16 15:25:19 -0700362static atomic_t init_deasserted __cpuinitdata;
363
364/*
365 * Report back to the Boot Processor.
366 * Running on AP.
367 */
368void __cpuinit smp_callin(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369{
370 int cpuid, phys_id;
371 unsigned long timeout;
372
373 /*
374 * If waken up by an INIT in an 82489DX configuration
375 * we may get here before an INIT-deassert IPI reaches
376 * our local APIC. We have to wait for the IPI or we'll
377 * lock up on an APIC access.
378 */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700379 while (!atomic_read(&init_deasserted))
380 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
382 /*
383 * (This works even if the APIC is not enabled.)
384 */
385 phys_id = GET_APIC_ID(apic_read(APIC_ID));
386 cpuid = smp_processor_id();
387 if (cpu_isset(cpuid, cpu_callin_map)) {
388 panic("smp_callin: phys CPU#%d, CPU#%d already present??\n",
389 phys_id, cpuid);
390 }
391 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
392
393 /*
394 * STARTUP IPIs are fragile beasts as they might sometimes
395 * trigger some glue motherboard logic. Complete APIC bus
396 * silence for 1 second, this overestimates the time the
397 * boot CPU is spending to send the up to 2 STARTUP IPIs
398 * by a factor of two. This should be enough.
399 */
400
401 /*
402 * Waiting 2s total for startup (udelay is not yet working)
403 */
404 timeout = jiffies + 2*HZ;
405 while (time_before(jiffies, timeout)) {
406 /*
407 * Has the boot CPU finished it's STARTUP sequence?
408 */
409 if (cpu_isset(cpuid, cpu_callout_map))
410 break;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700411 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 }
413
414 if (!time_before(jiffies, timeout)) {
415 panic("smp_callin: CPU%d started up but did not get a callout!\n",
416 cpuid);
417 }
418
419 /*
420 * the boot CPU has finished the init stage and is spinning
421 * on callin_map until we finish. We are free to set up this
422 * CPU, first the APIC. (this is probably redundant on most
423 * boards)
424 */
425
426 Dprintk("CALLIN, before setup_local_APIC().\n");
427 setup_local_APIC();
428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 /*
430 * Get our bogomips.
Andi Kleenb4452212005-09-12 18:49:24 +0200431 *
432 * Need to enable IRQs because it can take longer and then
433 * the NMI watchdog might kill us.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 */
Andi Kleenb4452212005-09-12 18:49:24 +0200435 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 calibrate_delay();
Andi Kleenb4452212005-09-12 18:49:24 +0200437 local_irq_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 Dprintk("Stack at about %p\n",&cpuid);
439
440 disable_APIC_timer();
441
442 /*
443 * Save our processor parameters
444 */
445 smp_store_cpu_info(cpuid);
446
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 /*
448 * Allow the master to continue.
449 */
450 cpu_set(cpuid, cpu_callin_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451}
452
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800453/* maps the cpu to the sched domain representing multi-core */
454cpumask_t cpu_coregroup_map(int cpu)
455{
456 struct cpuinfo_x86 *c = cpu_data + cpu;
457 /*
458 * For perf, we return last level cache shared map.
Siddha, Suresh B5c45bf22006-06-27 02:54:42 -0700459 * And for power savings, we return cpu_core_map
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800460 */
Siddha, Suresh B5c45bf22006-06-27 02:54:42 -0700461 if (sched_mc_power_savings || sched_smt_power_savings)
462 return cpu_core_map[cpu];
463 else
464 return c->llc_shared_map;
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800465}
466
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100467/* representing cpus for which sibling maps can be computed */
468static cpumask_t cpu_sibling_setup_map;
469
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700470static inline void set_cpu_sibling_map(int cpu)
471{
472 int i;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100473 struct cpuinfo_x86 *c = cpu_data;
474
475 cpu_set(cpu, cpu_sibling_setup_map);
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700476
477 if (smp_num_siblings > 1) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100478 for_each_cpu_mask(i, cpu_sibling_setup_map) {
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200479 if (c[cpu].phys_proc_id == c[i].phys_proc_id &&
480 c[cpu].cpu_core_id == c[i].cpu_core_id) {
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700481 cpu_set(i, cpu_sibling_map[cpu]);
482 cpu_set(cpu, cpu_sibling_map[i]);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100483 cpu_set(i, cpu_core_map[cpu]);
484 cpu_set(cpu, cpu_core_map[i]);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800485 cpu_set(i, c[cpu].llc_shared_map);
486 cpu_set(cpu, c[i].llc_shared_map);
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700487 }
488 }
489 } else {
490 cpu_set(cpu, cpu_sibling_map[cpu]);
491 }
492
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800493 cpu_set(cpu, c[cpu].llc_shared_map);
494
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100495 if (current_cpu_data.x86_max_cores == 1) {
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700496 cpu_core_map[cpu] = cpu_sibling_map[cpu];
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100497 c[cpu].booted_cores = 1;
498 return;
499 }
500
501 for_each_cpu_mask(i, cpu_sibling_setup_map) {
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800502 if (cpu_llc_id[cpu] != BAD_APICID &&
503 cpu_llc_id[cpu] == cpu_llc_id[i]) {
504 cpu_set(i, c[cpu].llc_shared_map);
505 cpu_set(cpu, c[i].llc_shared_map);
506 }
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200507 if (c[cpu].phys_proc_id == c[i].phys_proc_id) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100508 cpu_set(i, cpu_core_map[cpu]);
509 cpu_set(cpu, cpu_core_map[i]);
510 /*
511 * Does this new cpu bringup a new core?
512 */
513 if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
514 /*
515 * for each core in package, increment
516 * the booted_cores for this new cpu
517 */
518 if (first_cpu(cpu_sibling_map[i]) == i)
519 c[cpu].booted_cores++;
520 /*
521 * increment the core count for all
522 * the other cpus in this package
523 */
524 if (i != cpu)
525 c[i].booted_cores++;
526 } else if (i != cpu && !c[cpu].booted_cores)
527 c[cpu].booted_cores = c[i].booted_cores;
528 }
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700529 }
530}
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532/*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700533 * Setup code on secondary processor (after comming out of the trampoline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700535void __cpuinit start_secondary(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536{
537 /*
538 * Dont put anything before smp_callin(), SMP
539 * booting is too fragile that we want to limit the
540 * things done here to the most necessary things.
541 */
542 cpu_init();
Nick Piggin5bfb5d62005-11-08 21:39:01 -0800543 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 smp_callin();
545
546 /* otherwise gcc will move up the smp_processor_id before the cpu_init */
547 barrier();
548
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 Dprintk("cpu %d: setting up apic clock\n", smp_processor_id());
550 setup_secondary_APIC_clock();
551
Andi Kleena8ab26f2005-04-16 15:25:19 -0700552 Dprintk("cpu %d: enabling apic timer\n", smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
554 if (nmi_watchdog == NMI_IO_APIC) {
555 disable_8259A_irq(0);
556 enable_NMI_through_LVT0(NULL);
557 enable_8259A_irq(0);
558 }
559
Andi Kleena8ab26f2005-04-16 15:25:19 -0700560 enable_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
562 /*
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700563 * The sibling maps must be set before turing the online map on for
564 * this cpu
565 */
566 set_cpu_sibling_map(smp_processor_id());
567
Andi Kleen1eecd732005-08-19 06:56:40 +0200568 /*
569 * Wait for TSC sync to not schedule things before.
570 * We still process interrupts, which could see an inconsistent
571 * time in that window unfortunately.
572 * Do this here because TSC sync has global unprotected state.
573 */
574 tsc_sync_wait();
575
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700576 /*
Ashok Raj884d9e42005-06-25 14:55:02 -0700577 * We need to hold call_lock, so there is no inconsistency
578 * between the time smp_call_function() determines number of
579 * IPI receipients, and the time when the determination is made
580 * for which cpus receive the IPI in genapic_flat.c. Holding this
581 * lock helps us to not include this cpu in a currently in progress
582 * smp_call_function().
583 */
584 lock_ipi_call_lock();
Eric W. Biederman70a0a532006-10-25 01:00:23 +0200585 spin_lock(&vector_lock);
Ashok Raj884d9e42005-06-25 14:55:02 -0700586
Eric W. Biederman70a0a532006-10-25 01:00:23 +0200587 /* Setup the per cpu irq handling data structures */
588 __setup_vector_irq(smp_processor_id());
Ashok Raj884d9e42005-06-25 14:55:02 -0700589 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700590 * Allow the master to continue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 cpu_set(smp_processor_id(), cpu_online_map);
Ashok Raj884d9e42005-06-25 14:55:02 -0700593 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
Eric W. Biederman70a0a532006-10-25 01:00:23 +0200594 spin_unlock(&vector_lock);
Ashok Raj884d9e42005-06-25 14:55:02 -0700595 unlock_ipi_call_lock();
596
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 cpu_idle();
598}
599
Andi Kleena8ab26f2005-04-16 15:25:19 -0700600extern volatile unsigned long init_rsp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601extern void (*initial_code)(void);
602
Olaf Hering44456d32005-07-27 11:45:17 -0700603#ifdef APIC_DEBUG
Andi Kleena8ab26f2005-04-16 15:25:19 -0700604static void inquire_remote_apic(int apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605{
606 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
607 char *names[] = { "ID", "VERSION", "SPIV" };
608 int timeout, status;
609
610 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
611
612 for (i = 0; i < sizeof(regs) / sizeof(*regs); i++) {
613 printk("... APIC #%d %s: ", apicid, names[i]);
614
615 /*
616 * Wait for idle.
617 */
618 apic_wait_icr_idle();
619
Andi Kleenc1507eb2005-09-12 18:49:23 +0200620 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
621 apic_write(APIC_ICR, APIC_DM_REMRD | regs[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
623 timeout = 0;
624 do {
625 udelay(100);
626 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
627 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
628
629 switch (status) {
630 case APIC_ICR_RR_VALID:
631 status = apic_read(APIC_RRR);
632 printk("%08x\n", status);
633 break;
634 default:
635 printk("failed\n");
636 }
637 }
638}
639#endif
640
Andi Kleena8ab26f2005-04-16 15:25:19 -0700641/*
642 * Kick the secondary to wake up.
643 */
644static int __cpuinit wakeup_secondary_via_INIT(int phys_apicid, unsigned int start_rip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645{
646 unsigned long send_status = 0, accept_status = 0;
647 int maxlvt, timeout, num_starts, j;
648
649 Dprintk("Asserting INIT.\n");
650
651 /*
652 * Turn INIT on target chip
653 */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200654 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
656 /*
657 * Send IPI
658 */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200659 apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 | APIC_DM_INIT);
661
662 Dprintk("Waiting for send to finish...\n");
663 timeout = 0;
664 do {
665 Dprintk("+");
666 udelay(100);
667 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
668 } while (send_status && (timeout++ < 1000));
669
670 mdelay(10);
671
672 Dprintk("Deasserting INIT.\n");
673
674 /* Target chip */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200675 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
677 /* Send IPI */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200678 apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680 Dprintk("Waiting for send to finish...\n");
681 timeout = 0;
682 do {
683 Dprintk("+");
684 udelay(100);
685 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
686 } while (send_status && (timeout++ < 1000));
687
Benjamin LaHaisef2ecfab2006-01-11 22:43:03 +0100688 mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 atomic_set(&init_deasserted, 1);
690
Andi Kleen5a40b7c2005-09-12 18:49:24 +0200691 num_starts = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
693 /*
694 * Run STARTUP IPI loop.
695 */
696 Dprintk("#startup loops: %d.\n", num_starts);
697
698 maxlvt = get_maxlvt();
699
700 for (j = 1; j <= num_starts; j++) {
701 Dprintk("Sending STARTUP #%d.\n",j);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 apic_write(APIC_ESR, 0);
703 apic_read(APIC_ESR);
704 Dprintk("After apic_write.\n");
705
706 /*
707 * STARTUP IPI
708 */
709
710 /* Target chip */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200711 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712
713 /* Boot on the stack */
714 /* Kick the second */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200715 apic_write(APIC_ICR, APIC_DM_STARTUP | (start_rip >> 12));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
717 /*
718 * Give the other CPU some time to accept the IPI.
719 */
720 udelay(300);
721
722 Dprintk("Startup point 1.\n");
723
724 Dprintk("Waiting for send to finish...\n");
725 timeout = 0;
726 do {
727 Dprintk("+");
728 udelay(100);
729 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
730 } while (send_status && (timeout++ < 1000));
731
732 /*
733 * Give the other CPU some time to accept the IPI.
734 */
735 udelay(200);
736 /*
737 * Due to the Pentium erratum 3AP.
738 */
739 if (maxlvt > 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 apic_write(APIC_ESR, 0);
741 }
742 accept_status = (apic_read(APIC_ESR) & 0xEF);
743 if (send_status || accept_status)
744 break;
745 }
746 Dprintk("After Startup.\n");
747
748 if (send_status)
749 printk(KERN_ERR "APIC never delivered???\n");
750 if (accept_status)
751 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
752
753 return (send_status | accept_status);
754}
755
Ashok Raj76e4f662005-06-25 14:55:00 -0700756struct create_idle {
757 struct task_struct *idle;
758 struct completion done;
759 int cpu;
760};
761
762void do_fork_idle(void *_c_idle)
763{
764 struct create_idle *c_idle = _c_idle;
765
766 c_idle->idle = fork_idle(c_idle->cpu);
767 complete(&c_idle->done);
768}
769
Andi Kleena8ab26f2005-04-16 15:25:19 -0700770/*
771 * Boot one CPU.
772 */
773static int __cpuinit do_boot_cpu(int cpu, int apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 unsigned long boot_error;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700776 int timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 unsigned long start_rip;
Ashok Raj76e4f662005-06-25 14:55:00 -0700778 struct create_idle c_idle = {
779 .cpu = cpu,
Ingo Molnarf86bf9b2006-07-10 04:44:05 -0700780 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
Ashok Raj76e4f662005-06-25 14:55:00 -0700781 };
782 DECLARE_WORK(work, do_fork_idle, &c_idle);
783
Ravikiran G Thirumalaic11efdf2006-01-11 22:43:57 +0100784 /* allocate memory for gdts of secondary cpus. Hotplug is considered */
785 if (!cpu_gdt_descr[cpu].address &&
786 !(cpu_gdt_descr[cpu].address = get_zeroed_page(GFP_KERNEL))) {
787 printk(KERN_ERR "Failed to allocate GDT for CPU %d\n", cpu);
788 return -1;
789 }
790
Ravikiran G Thirumalai365ba912006-01-11 22:45:42 +0100791 /* Allocate node local memory for AP pdas */
792 if (cpu_pda(cpu) == &boot_cpu_pda[cpu]) {
793 struct x8664_pda *newpda, *pda;
794 int node = cpu_to_node(cpu);
795 pda = cpu_pda(cpu);
796 newpda = kmalloc_node(sizeof (struct x8664_pda), GFP_ATOMIC,
797 node);
798 if (newpda) {
799 memcpy(newpda, pda, sizeof (struct x8664_pda));
800 cpu_pda(cpu) = newpda;
801 } else
802 printk(KERN_ERR
803 "Could not allocate node local PDA for CPU %d on node %d\n",
804 cpu, node);
805 }
806
Gerd Hoffmannd167a512006-06-26 13:56:16 +0200807 alternatives_smp_switch(1);
808
Ashok Raj76e4f662005-06-25 14:55:00 -0700809 c_idle.idle = get_idle_for_cpu(cpu);
810
811 if (c_idle.idle) {
812 c_idle.idle->thread.rsp = (unsigned long) (((struct pt_regs *)
Al Viro57eafdc2006-01-12 01:05:39 -0800813 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
Ashok Raj76e4f662005-06-25 14:55:00 -0700814 init_idle(c_idle.idle, cpu);
815 goto do_rest;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700816 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
Ashok Raj76e4f662005-06-25 14:55:00 -0700818 /*
819 * During cold boot process, keventd thread is not spun up yet.
820 * When we do cpu hot-add, we create idle threads on the fly, we should
821 * not acquire any attributes from the calling context. Hence the clean
822 * way to create kernel_threads() is to do that from keventd().
823 * We do the current_is_keventd() due to the fact that ACPI notifier
824 * was also queuing to keventd() and when the caller is already running
825 * in context of keventd(), we would end up with locking up the keventd
826 * thread.
827 */
828 if (!keventd_up() || current_is_keventd())
829 work.func(work.data);
830 else {
831 schedule_work(&work);
832 wait_for_completion(&c_idle.done);
833 }
834
835 if (IS_ERR(c_idle.idle)) {
836 printk("failed fork for CPU %d\n", cpu);
837 return PTR_ERR(c_idle.idle);
838 }
839
840 set_idle_for_cpu(cpu, c_idle.idle);
841
842do_rest:
843
Ravikiran G Thirumalaidf79efd2006-01-11 22:45:39 +0100844 cpu_pda(cpu)->pcurrent = c_idle.idle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
846 start_rip = setup_trampoline();
847
Ashok Raj76e4f662005-06-25 14:55:00 -0700848 init_rsp = c_idle.idle->thread.rsp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 per_cpu(init_tss,cpu).rsp0 = init_rsp;
850 initial_code = start_secondary;
Al Viroe4f17c42006-01-12 01:05:38 -0800851 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
Andi Kleende04f322005-07-28 21:15:29 -0700853 printk(KERN_INFO "Booting processor %d/%d APIC 0x%x\n", cpu,
854 cpus_weight(cpu_present_map),
855 apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
857 /*
858 * This grunge runs the startup process for
859 * the targeted processor.
860 */
861
862 atomic_set(&init_deasserted, 0);
863
864 Dprintk("Setting warm reset code and vector.\n");
865
866 CMOS_WRITE(0xa, 0xf);
867 local_flush_tlb();
868 Dprintk("1.\n");
869 *((volatile unsigned short *) phys_to_virt(0x469)) = start_rip >> 4;
870 Dprintk("2.\n");
871 *((volatile unsigned short *) phys_to_virt(0x467)) = start_rip & 0xf;
872 Dprintk("3.\n");
873
874 /*
875 * Be paranoid about clearing APIC errors.
876 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100877 apic_write(APIC_ESR, 0);
878 apic_read(APIC_ESR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
880 /*
881 * Status is now clean
882 */
883 boot_error = 0;
884
885 /*
886 * Starting actual IPI sequence...
887 */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700888 boot_error = wakeup_secondary_via_INIT(apicid, start_rip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889
890 if (!boot_error) {
891 /*
892 * allow APs to start initializing.
893 */
894 Dprintk("Before Callout %d.\n", cpu);
895 cpu_set(cpu, cpu_callout_map);
896 Dprintk("After Callout %d.\n", cpu);
897
898 /*
899 * Wait 5s total for a response
900 */
901 for (timeout = 0; timeout < 50000; timeout++) {
902 if (cpu_isset(cpu, cpu_callin_map))
903 break; /* It has booted */
904 udelay(100);
905 }
906
907 if (cpu_isset(cpu, cpu_callin_map)) {
908 /* number CPUs logically, starting from 1 (BSP is 0) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 Dprintk("CPU has booted.\n");
910 } else {
911 boot_error = 1;
912 if (*((volatile unsigned char *)phys_to_virt(SMP_TRAMPOLINE_BASE))
913 == 0xA5)
914 /* trampoline started but...? */
915 printk("Stuck ??\n");
916 else
917 /* trampoline code not run */
918 printk("Not responding.\n");
Olaf Hering44456d32005-07-27 11:45:17 -0700919#ifdef APIC_DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 inquire_remote_apic(apicid);
921#endif
922 }
923 }
924 if (boot_error) {
925 cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
926 clear_bit(cpu, &cpu_initialized); /* was set by cpu_init() */
Ravikiran G Thirumalai488fc082006-02-07 12:58:23 -0800927 clear_node_cpumask(cpu); /* was set by numa_add_cpu */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700928 cpu_clear(cpu, cpu_present_map);
929 cpu_clear(cpu, cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 x86_cpu_to_apicid[cpu] = BAD_APICID;
931 x86_cpu_to_log_apicid[cpu] = BAD_APICID;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700932 return -EIO;
933 }
934
935 return 0;
936}
937
938cycles_t cacheflush_time;
939unsigned long cache_decay_ticks;
940
941/*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700942 * Cleanup possible dangling ends...
943 */
944static __cpuinit void smp_cleanup_boot(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700947 * Paranoid: Set warm reset code and vector here back
948 * to default values.
949 */
950 CMOS_WRITE(0, 0xf);
951
952 /*
953 * Reset trampoline flag
954 */
955 *((volatile int *) phys_to_virt(0x467)) = 0;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700956}
957
958/*
959 * Fall back to non SMP mode after errors.
960 *
961 * RED-PEN audit/test this more. I bet there is more state messed up here.
962 */
Ashok Raje6982c62005-06-25 14:54:58 -0700963static __init void disable_smp(void)
Andi Kleena8ab26f2005-04-16 15:25:19 -0700964{
965 cpu_present_map = cpumask_of_cpu(0);
966 cpu_possible_map = cpumask_of_cpu(0);
967 if (smp_found_config)
968 phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id);
969 else
970 phys_cpu_present_map = physid_mask_of_physid(0);
971 cpu_set(0, cpu_sibling_map[0]);
972 cpu_set(0, cpu_core_map[0]);
973}
974
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700975#ifdef CONFIG_HOTPLUG_CPU
Andi Kleen420f8f62005-11-05 17:25:54 +0100976
977int additional_cpus __initdata = -1;
978
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700979/*
980 * cpu_possible_map should be static, it cannot change as cpu's
981 * are onlined, or offlined. The reason is per-cpu data-structures
982 * are allocated by some modules at init time, and dont expect to
983 * do this dynamically on cpu arrival/departure.
984 * cpu_present_map on the other hand can change dynamically.
985 * In case when cpu_hotplug is not compiled, then we resort to current
986 * behaviour, which is cpu_possible == cpu_present.
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700987 * - Ashok Raj
Andi Kleen420f8f62005-11-05 17:25:54 +0100988 *
989 * Three ways to find out the number of additional hotplug CPUs:
990 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
Andi Kleen420f8f62005-11-05 17:25:54 +0100991 * - The user can overwrite it with additional_cpus=NUM
Andi Kleenf62a91f2006-01-11 22:42:35 +0100992 * - Otherwise don't reserve additional CPUs.
Andi Kleen420f8f62005-11-05 17:25:54 +0100993 * We do this because additional CPUs waste a lot of memory.
994 * -AK
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700995 */
Andi Kleen421c7ce2005-10-10 22:32:45 +0200996__init void prefill_possible_map(void)
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700997{
998 int i;
Andi Kleen420f8f62005-11-05 17:25:54 +0100999 int possible;
1000
1001 if (additional_cpus == -1) {
Andi Kleenf62a91f2006-01-11 22:42:35 +01001002 if (disabled_cpus > 0)
Andi Kleen420f8f62005-11-05 17:25:54 +01001003 additional_cpus = disabled_cpus;
Andi Kleenf62a91f2006-01-11 22:42:35 +01001004 else
1005 additional_cpus = 0;
Andi Kleen420f8f62005-11-05 17:25:54 +01001006 }
1007 possible = num_processors + additional_cpus;
1008 if (possible > NR_CPUS)
1009 possible = NR_CPUS;
1010
1011 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1012 possible,
1013 max_t(int, possible - num_processors, 0));
1014
1015 for (i = 0; i < possible; i++)
Andi Kleen61b1b2d2005-07-28 21:15:27 -07001016 cpu_set(i, cpu_possible_map);
1017}
1018#endif
1019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020/*
Andi Kleena8ab26f2005-04-16 15:25:19 -07001021 * Various sanity checks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 */
Ashok Raje6982c62005-06-25 14:54:58 -07001023static int __init smp_sanity_check(unsigned max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1026 printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
1027 hard_smp_processor_id());
1028 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1029 }
1030
1031 /*
1032 * If we couldn't find an SMP configuration at boot time,
1033 * get out of here now!
1034 */
1035 if (!smp_found_config) {
1036 printk(KERN_NOTICE "SMP motherboard not detected.\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -07001037 disable_smp();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 if (APIC_init_uniprocessor())
1039 printk(KERN_NOTICE "Local APIC not detected."
1040 " Using dummy APIC emulation.\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -07001041 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 }
1043
1044 /*
1045 * Should not be necessary because the MP table should list the boot
1046 * CPU too, but we do it for the sake of robustness anyway.
1047 */
1048 if (!physid_isset(boot_cpu_id, phys_cpu_present_map)) {
1049 printk(KERN_NOTICE "weird, boot CPU (#%d) not listed by the BIOS.\n",
1050 boot_cpu_id);
1051 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1052 }
1053
1054 /*
1055 * If we couldn't find a local APIC, then get out of here now!
1056 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001057 if (!cpu_has_apic) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1059 boot_cpu_id);
1060 printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -07001061 nr_ioapics = 0;
1062 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 }
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 /*
1066 * If SMP should be disabled, then really disable it!
1067 */
1068 if (!max_cpus) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -07001070 nr_ioapics = 0;
1071 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 }
1073
Andi Kleena8ab26f2005-04-16 15:25:19 -07001074 return 0;
1075}
1076
1077/*
1078 * Prepare for SMP bootup. The MP table or ACPI has been read
1079 * earlier. Just do some sanity checking here and enable APIC mode.
1080 */
Ashok Raje6982c62005-06-25 14:54:58 -07001081void __init smp_prepare_cpus(unsigned int max_cpus)
Andi Kleena8ab26f2005-04-16 15:25:19 -07001082{
Andi Kleena8ab26f2005-04-16 15:25:19 -07001083 nmi_watchdog_default();
1084 current_cpu_data = boot_cpu_data;
1085 current_thread_info()->cpu = 0; /* needed? */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001086 set_cpu_sibling_map(0);
Andi Kleena8ab26f2005-04-16 15:25:19 -07001087
Andi Kleena8ab26f2005-04-16 15:25:19 -07001088 if (smp_sanity_check(max_cpus) < 0) {
1089 printk(KERN_INFO "SMP disabled\n");
1090 disable_smp();
1091 return;
1092 }
1093
1094
1095 /*
1096 * Switch from PIC to APIC mode.
1097 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 setup_local_APIC();
1099
Andi Kleena8ab26f2005-04-16 15:25:19 -07001100 if (GET_APIC_ID(apic_read(APIC_ID)) != boot_cpu_id) {
1101 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1102 GET_APIC_ID(apic_read(APIC_ID)), boot_cpu_id);
1103 /* Or can we switch back to PIC here? */
1104 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
1106 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -07001107 * Now start the IO-APICs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 */
1109 if (!skip_ioapic_setup && nr_ioapics)
1110 setup_IO_APIC();
1111 else
1112 nr_ioapics = 0;
1113
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -07001115 * Set up local APIC timer on boot CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
Andi Kleena8ab26f2005-04-16 15:25:19 -07001118 setup_boot_APIC_clock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119}
1120
Andi Kleena8ab26f2005-04-16 15:25:19 -07001121/*
1122 * Early setup to make printk work.
1123 */
1124void __init smp_prepare_boot_cpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125{
Andi Kleena8ab26f2005-04-16 15:25:19 -07001126 int me = smp_processor_id();
1127 cpu_set(me, cpu_online_map);
1128 cpu_set(me, cpu_callout_map);
Ashok Raj884d9e42005-06-25 14:55:02 -07001129 per_cpu(cpu_state, me) = CPU_ONLINE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130}
1131
Andi Kleena8ab26f2005-04-16 15:25:19 -07001132/*
1133 * Entry point to boot a CPU.
Andi Kleena8ab26f2005-04-16 15:25:19 -07001134 */
1135int __cpuinit __cpu_up(unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136{
Andi Kleena8ab26f2005-04-16 15:25:19 -07001137 int err;
1138 int apicid = cpu_present_to_apicid(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Andi Kleena8ab26f2005-04-16 15:25:19 -07001140 WARN_ON(irqs_disabled());
1141
1142 Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
1143
1144 if (apicid == BAD_APICID || apicid == boot_cpu_id ||
1145 !physid_isset(apicid, phys_cpu_present_map)) {
1146 printk("__cpu_up: bad cpu %d\n", cpu);
1147 return -EINVAL;
1148 }
Andi Kleena8ab26f2005-04-16 15:25:19 -07001149
Ashok Raj76e4f662005-06-25 14:55:00 -07001150 /*
1151 * Already booted CPU?
1152 */
1153 if (cpu_isset(cpu, cpu_callin_map)) {
1154 Dprintk("do_boot_cpu %d Already started\n", cpu);
1155 return -ENOSYS;
1156 }
1157
Ashok Raj884d9e42005-06-25 14:55:02 -07001158 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
Andi Kleena8ab26f2005-04-16 15:25:19 -07001159 /* Boot it! */
1160 err = do_boot_cpu(cpu, apicid);
1161 if (err < 0) {
Andi Kleena8ab26f2005-04-16 15:25:19 -07001162 Dprintk("do_boot_cpu failed %d\n", err);
1163 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 }
1165
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 /* Unleash the CPU! */
1167 Dprintk("waiting for cpu %d\n", cpu);
1168
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 while (!cpu_isset(cpu, cpu_online_map))
Andi Kleena8ab26f2005-04-16 15:25:19 -07001170 cpu_relax();
Siddha, Suresh Bb0d0a4b2006-12-07 02:14:10 +01001171
1172 if (num_online_cpus() > 8 && genapic == &apic_flat) {
1173 printk(KERN_WARNING
1174 "flat APIC routing can't be used with > 8 cpus\n");
1175 BUG();
1176 }
1177
Ashok Raj76e4f662005-06-25 14:55:00 -07001178 err = 0;
1179
1180 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181}
1182
Andi Kleena8ab26f2005-04-16 15:25:19 -07001183/*
1184 * Finish the SMP boot.
1185 */
Ashok Raje6982c62005-06-25 14:54:58 -07001186void __init smp_cpus_done(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187{
Andi Kleena8ab26f2005-04-16 15:25:19 -07001188 smp_cleanup_boot();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 setup_ioapic_dest();
Andi Kleen75152112005-05-16 21:53:34 -07001190 check_nmi_watchdog();
Vojtech Pavlika670fad2006-09-26 10:52:28 +02001191 time_init_gtod();
Andi Kleena8ab26f2005-04-16 15:25:19 -07001192}
Ashok Raj76e4f662005-06-25 14:55:00 -07001193
1194#ifdef CONFIG_HOTPLUG_CPU
1195
Ashok Rajcb0cd8d2005-06-25 14:55:01 -07001196static void remove_siblinginfo(int cpu)
Ashok Raj76e4f662005-06-25 14:55:00 -07001197{
1198 int sibling;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001199 struct cpuinfo_x86 *c = cpu_data;
Ashok Raj76e4f662005-06-25 14:55:00 -07001200
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001201 for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
1202 cpu_clear(cpu, cpu_core_map[sibling]);
1203 /*
1204 * last thread sibling in this cpu core going down
1205 */
1206 if (cpus_weight(cpu_sibling_map[cpu]) == 1)
1207 c[sibling].booted_cores--;
1208 }
1209
Ashok Raj76e4f662005-06-25 14:55:00 -07001210 for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
1211 cpu_clear(cpu, cpu_sibling_map[sibling]);
Ashok Raj76e4f662005-06-25 14:55:00 -07001212 cpus_clear(cpu_sibling_map[cpu]);
1213 cpus_clear(cpu_core_map[cpu]);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001214 c[cpu].phys_proc_id = 0;
1215 c[cpu].cpu_core_id = 0;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001216 cpu_clear(cpu, cpu_sibling_setup_map);
Ashok Raj76e4f662005-06-25 14:55:00 -07001217}
1218
1219void remove_cpu_from_maps(void)
1220{
1221 int cpu = smp_processor_id();
1222
1223 cpu_clear(cpu, cpu_callout_map);
1224 cpu_clear(cpu, cpu_callin_map);
1225 clear_bit(cpu, &cpu_initialized); /* was set by cpu_init() */
Ravikiran G Thirumalai488fc082006-02-07 12:58:23 -08001226 clear_node_cpumask(cpu);
Ashok Raj76e4f662005-06-25 14:55:00 -07001227}
1228
1229int __cpu_disable(void)
1230{
1231 int cpu = smp_processor_id();
1232
1233 /*
1234 * Perhaps use cpufreq to drop frequency, but that could go
1235 * into generic code.
1236 *
1237 * We won't take down the boot processor on i386 due to some
1238 * interrupts only being able to be serviced by the BSP.
1239 * Especially so if we're not using an IOAPIC -zwane
1240 */
1241 if (cpu == 0)
1242 return -EBUSY;
1243
Shaohua Li4038f902006-09-26 10:52:27 +02001244 if (nmi_watchdog == NMI_LOCAL_APIC)
1245 stop_apic_nmi_watchdog(NULL);
Shaohua Li5e9ef022005-12-12 22:17:08 -08001246 clear_local_APIC();
Ashok Raj76e4f662005-06-25 14:55:00 -07001247
1248 /*
1249 * HACK:
1250 * Allow any queued timer interrupts to get serviced
1251 * This is only a temporary solution until we cleanup
1252 * fixup_irqs as we do for IA64.
1253 */
1254 local_irq_enable();
1255 mdelay(1);
1256
1257 local_irq_disable();
1258 remove_siblinginfo(cpu);
1259
Eric W. Biederman70a0a532006-10-25 01:00:23 +02001260 spin_lock(&vector_lock);
Ashok Raj76e4f662005-06-25 14:55:00 -07001261 /* It's now safe to remove this processor from the online map */
1262 cpu_clear(cpu, cpu_online_map);
Eric W. Biederman70a0a532006-10-25 01:00:23 +02001263 spin_unlock(&vector_lock);
Ashok Raj76e4f662005-06-25 14:55:00 -07001264 remove_cpu_from_maps();
1265 fixup_irqs(cpu_online_map);
1266 return 0;
1267}
1268
1269void __cpu_die(unsigned int cpu)
1270{
1271 /* We don't do anything here: idle task is faking death itself. */
1272 unsigned int i;
1273
1274 for (i = 0; i < 10; i++) {
1275 /* They ack this in play_dead by setting CPU_DEAD */
Ashok Raj884d9e42005-06-25 14:55:02 -07001276 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1277 printk ("CPU %d is now offline\n", cpu);
Gerd Hoffmannd167a512006-06-26 13:56:16 +02001278 if (1 == num_online_cpus())
1279 alternatives_smp_switch(0);
Ashok Raj76e4f662005-06-25 14:55:00 -07001280 return;
Ashok Raj884d9e42005-06-25 14:55:02 -07001281 }
Nishanth Aravamudanef6e5252005-07-28 21:15:53 -07001282 msleep(100);
Ashok Raj76e4f662005-06-25 14:55:00 -07001283 }
1284 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1285}
1286
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001287static __init int setup_additional_cpus(char *s)
Andi Kleen420f8f62005-11-05 17:25:54 +01001288{
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001289 return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
Andi Kleen420f8f62005-11-05 17:25:54 +01001290}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02001291early_param("additional_cpus", setup_additional_cpus);
Andi Kleen420f8f62005-11-05 17:25:54 +01001292
Ashok Raj76e4f662005-06-25 14:55:00 -07001293#else /* ... !CONFIG_HOTPLUG_CPU */
1294
1295int __cpu_disable(void)
1296{
1297 return -ENOSYS;
1298}
1299
1300void __cpu_die(unsigned int cpu)
1301{
1302 /* We said "no" in __cpu_disable */
1303 BUG();
1304}
1305#endif /* CONFIG_HOTPLUG_CPU */