| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  linux/include/linux/mtd/nand.h | 
|  | 3 | * | 
| David Woodhouse | a1452a3 | 2010-08-08 20:58:20 +0100 | [diff] [blame] | 4 | *  Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org> | 
|  | 5 | *                        Steven J. Hill <sjhill@realitydiluted.com> | 
|  | 6 | *		          Thomas Gleixner <tglx@linutronix.de> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * This program is free software; you can redistribute it and/or modify | 
|  | 9 | * it under the terms of the GNU General Public License version 2 as | 
|  | 10 | * published by the Free Software Foundation. | 
|  | 11 | * | 
| Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 12 | * Info: | 
|  | 13 | *	Contains standard defines and IDs for NAND flash devices | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | * | 
| Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 15 | * Changelog: | 
|  | 16 | *	See git changelog. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | */ | 
|  | 18 | #ifndef __LINUX_MTD_NAND_H | 
|  | 19 | #define __LINUX_MTD_NAND_H | 
|  | 20 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <linux/wait.h> | 
|  | 22 | #include <linux/spinlock.h> | 
|  | 23 | #include <linux/mtd/mtd.h> | 
| Alessandro Rubini | 30631cb | 2009-09-20 23:28:14 +0200 | [diff] [blame] | 24 | #include <linux/mtd/flashchip.h> | 
| Alessandro Rubini | c62d81b | 2009-09-20 23:28:04 +0200 | [diff] [blame] | 25 | #include <linux/mtd/bbm.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 |  | 
|  | 27 | struct mtd_info; | 
| David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 28 | struct nand_flash_dev; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | /* Scan and identify a NAND device */ | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 30 | extern int nand_scan(struct mtd_info *mtd, int max_chips); | 
|  | 31 | /* | 
|  | 32 | * Separate phases of nand_scan(), allowing board driver to intervene | 
|  | 33 | * and override command or ECC setup according to flash type. | 
|  | 34 | */ | 
| David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 35 | extern int nand_scan_ident(struct mtd_info *mtd, int max_chips, | 
|  | 36 | struct nand_flash_dev *table); | 
| David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 37 | extern int nand_scan_tail(struct mtd_info *mtd); | 
|  | 38 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | /* Free resources held by the NAND device */ | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 40 | extern void nand_release(struct mtd_info *mtd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 |  | 
| David Woodhouse | b77d95c | 2006-09-25 21:58:50 +0100 | [diff] [blame] | 42 | /* Internal helper for board drivers which need to override command function */ | 
|  | 43 | extern void nand_wait_ready(struct mtd_info *mtd); | 
|  | 44 |  | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 45 | /* locks all blocks present in the device */ | 
| Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 46 | extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len); | 
|  | 47 |  | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 48 | /* unlocks specified locked blocks */ | 
| Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 49 | extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len); | 
|  | 50 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | /* The maximum number of NAND chips in an array */ | 
|  | 52 | #define NAND_MAX_CHIPS		8 | 
|  | 53 |  | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 54 | /* | 
|  | 55 | * This constant declares the max. oobsize / page, which | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | * is supported now. If you add a chip with bigger oobsize/page | 
|  | 57 | * adjust this accordingly. | 
|  | 58 | */ | 
| Brian Norris | 5c709ee | 2010-08-20 12:36:13 -0700 | [diff] [blame] | 59 | #define NAND_MAX_OOBSIZE	576 | 
|  | 60 | #define NAND_MAX_PAGESIZE	8192 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 |  | 
|  | 62 | /* | 
|  | 63 | * Constants for hardware specific CLE/ALE/NCE function | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 64 | * | 
|  | 65 | * These are bits which can be or'ed to set/clear multiple | 
|  | 66 | * bits in one go. | 
|  | 67 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | /* Select the chip by setting nCE to low */ | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 69 | #define NAND_NCE		0x01 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | /* Select the command latch by setting CLE to high */ | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 71 | #define NAND_CLE		0x02 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | /* Select the address latch by setting ALE to high */ | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 73 | #define NAND_ALE		0x04 | 
|  | 74 |  | 
|  | 75 | #define NAND_CTRL_CLE		(NAND_NCE | NAND_CLE) | 
|  | 76 | #define NAND_CTRL_ALE		(NAND_NCE | NAND_ALE) | 
|  | 77 | #define NAND_CTRL_CHANGE	0x80 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 |  | 
|  | 79 | /* | 
|  | 80 | * Standard NAND flash commands | 
|  | 81 | */ | 
|  | 82 | #define NAND_CMD_READ0		0 | 
|  | 83 | #define NAND_CMD_READ1		1 | 
| Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 84 | #define NAND_CMD_RNDOUT		5 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | #define NAND_CMD_PAGEPROG	0x10 | 
|  | 86 | #define NAND_CMD_READOOB	0x50 | 
|  | 87 | #define NAND_CMD_ERASE1		0x60 | 
|  | 88 | #define NAND_CMD_STATUS		0x70 | 
|  | 89 | #define NAND_CMD_STATUS_MULTI	0x71 | 
|  | 90 | #define NAND_CMD_SEQIN		0x80 | 
| Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 91 | #define NAND_CMD_RNDIN		0x85 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | #define NAND_CMD_READID		0x90 | 
|  | 93 | #define NAND_CMD_ERASE2		0xd0 | 
| Florian Fainelli | caa4b6f | 2010-08-30 18:32:14 +0200 | [diff] [blame] | 94 | #define NAND_CMD_PARAM		0xec | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | #define NAND_CMD_RESET		0xff | 
|  | 96 |  | 
| Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 97 | #define NAND_CMD_LOCK		0x2a | 
|  | 98 | #define NAND_CMD_UNLOCK1	0x23 | 
|  | 99 | #define NAND_CMD_UNLOCK2	0x24 | 
|  | 100 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | /* Extended commands for large page devices */ | 
|  | 102 | #define NAND_CMD_READSTART	0x30 | 
| Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 103 | #define NAND_CMD_RNDOUTSTART	0xE0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | #define NAND_CMD_CACHEDPROG	0x15 | 
|  | 105 |  | 
| David A. Marlin | 28a48de | 2005-01-17 18:29:21 +0000 | [diff] [blame] | 106 | /* Extended commands for AG-AND device */ | 
| Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 107 | /* | 
|  | 108 | * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but | 
| David A. Marlin | 28a48de | 2005-01-17 18:29:21 +0000 | [diff] [blame] | 109 | *       there is no way to distinguish that from NAND_CMD_READ0 | 
|  | 110 | *       until the remaining sequence of commands has been completed | 
|  | 111 | *       so add a high order bit and mask it off in the command. | 
|  | 112 | */ | 
|  | 113 | #define NAND_CMD_DEPLETE1	0x100 | 
|  | 114 | #define NAND_CMD_DEPLETE2	0x38 | 
|  | 115 | #define NAND_CMD_STATUS_MULTI	0x71 | 
|  | 116 | #define NAND_CMD_STATUS_ERROR	0x72 | 
|  | 117 | /* multi-bank error status (banks 0-3) */ | 
|  | 118 | #define NAND_CMD_STATUS_ERROR0	0x73 | 
|  | 119 | #define NAND_CMD_STATUS_ERROR1	0x74 | 
|  | 120 | #define NAND_CMD_STATUS_ERROR2	0x75 | 
|  | 121 | #define NAND_CMD_STATUS_ERROR3	0x76 | 
|  | 122 | #define NAND_CMD_STATUS_RESET	0x7f | 
|  | 123 | #define NAND_CMD_STATUS_CLEAR	0xff | 
|  | 124 |  | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 125 | #define NAND_CMD_NONE		-1 | 
|  | 126 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 | /* Status bits */ | 
|  | 128 | #define NAND_STATUS_FAIL	0x01 | 
|  | 129 | #define NAND_STATUS_FAIL_N1	0x02 | 
|  | 130 | #define NAND_STATUS_TRUE_READY	0x20 | 
|  | 131 | #define NAND_STATUS_READY	0x40 | 
|  | 132 | #define NAND_STATUS_WP		0x80 | 
|  | 133 |  | 
| Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 134 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | * Constants for ECC_MODES | 
|  | 136 | */ | 
| Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 137 | typedef enum { | 
|  | 138 | NAND_ECC_NONE, | 
|  | 139 | NAND_ECC_SOFT, | 
|  | 140 | NAND_ECC_HW, | 
|  | 141 | NAND_ECC_HW_SYNDROME, | 
| Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 142 | NAND_ECC_HW_OOB_FIRST, | 
| Ivan Djelic | 193bd40 | 2011-03-11 11:05:33 +0100 | [diff] [blame] | 143 | NAND_ECC_SOFT_BCH, | 
| Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 144 | } nand_ecc_modes_t; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 |  | 
|  | 146 | /* | 
|  | 147 | * Constants for Hardware ECC | 
| David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 148 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | /* Reset Hardware ECC for read */ | 
|  | 150 | #define NAND_ECC_READ		0 | 
|  | 151 | /* Reset Hardware ECC for write */ | 
|  | 152 | #define NAND_ECC_WRITE		1 | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 153 | /* Enable Hardware ECC before syndrome is read back from flash */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | #define NAND_ECC_READSYN	2 | 
|  | 155 |  | 
| David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 156 | /* Bit mask for flags passed to do_nand_read_ecc */ | 
|  | 157 | #define NAND_GET_DEVICE		0x80 | 
|  | 158 |  | 
|  | 159 |  | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 160 | /* | 
|  | 161 | * Option constants for bizarre disfunctionality and real | 
|  | 162 | * features. | 
|  | 163 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | /* Chip can not auto increment pages */ | 
|  | 165 | #define NAND_NO_AUTOINCR	0x00000001 | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 166 | /* Buswidth is 16 bit */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | #define NAND_BUSWIDTH_16	0x00000002 | 
|  | 168 | /* Device supports partial programming without padding */ | 
|  | 169 | #define NAND_NO_PADDING		0x00000004 | 
|  | 170 | /* Chip has cache program function */ | 
|  | 171 | #define NAND_CACHEPRG		0x00000008 | 
|  | 172 | /* Chip has copy back function */ | 
|  | 173 | #define NAND_COPYBACK		0x00000010 | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 174 | /* | 
|  | 175 | * AND Chip which has 4 banks and a confusing page / block | 
|  | 176 | * assignment. See Renesas datasheet for further information. | 
|  | 177 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | #define NAND_IS_AND		0x00000020 | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 179 | /* | 
|  | 180 | * Chip has a array of 4 pages which can be read without | 
|  | 181 | * additional ready /busy waits. | 
|  | 182 | */ | 
| Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 183 | #define NAND_4PAGE_ARRAY	0x00000040 | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 184 | /* | 
|  | 185 | * Chip requires that BBT is periodically rewritten to prevent | 
| David A. Marlin | 28a48de | 2005-01-17 18:29:21 +0000 | [diff] [blame] | 186 | * bits from adjacent blocks from 'leaking' in altering data. | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 187 | * This happens with the Renesas AG-AND chips, possibly others. | 
|  | 188 | */ | 
| David A. Marlin | 28a48de | 2005-01-17 18:29:21 +0000 | [diff] [blame] | 189 | #define BBT_AUTO_REFRESH	0x00000080 | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 190 | /* | 
|  | 191 | * Chip does not require ready check on read. True | 
| Thomas Gleixner | 7a30601 | 2006-05-25 09:50:16 +0200 | [diff] [blame] | 192 | * for all large page devices, as they do not support | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 193 | * autoincrement. | 
|  | 194 | */ | 
| Thomas Gleixner | 7a30601 | 2006-05-25 09:50:16 +0200 | [diff] [blame] | 195 | #define NAND_NO_READRDY		0x00000100 | 
| Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 196 | /* Chip does not allow subpage writes */ | 
|  | 197 | #define NAND_NO_SUBPAGE_WRITE	0x00000200 | 
|  | 198 |  | 
| Maxim Levitsky | 93edbad | 2010-02-22 20:39:40 +0200 | [diff] [blame] | 199 | /* Device is one of 'new' xD cards that expose fake nand command set */ | 
|  | 200 | #define NAND_BROKEN_XD		0x00000400 | 
|  | 201 |  | 
|  | 202 | /* Device behaves just like nand, but is readonly */ | 
|  | 203 | #define NAND_ROM		0x00000800 | 
|  | 204 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | /* Options valid for Samsung large page devices */ | 
|  | 206 | #define NAND_SAMSUNG_LP_OPTIONS \ | 
|  | 207 | (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK) | 
|  | 208 |  | 
|  | 209 | /* Macros to identify the above */ | 
|  | 210 | #define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR)) | 
|  | 211 | #define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING)) | 
|  | 212 | #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG)) | 
|  | 213 | #define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK)) | 
| Alexey Korolev | 96d8b64 | 2008-07-29 13:54:11 +0100 | [diff] [blame] | 214 | /* Large page NAND with SOFT_ECC should support subpage reads */ | 
|  | 215 | #define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \ | 
|  | 216 | && (chip->page_shift > 9)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 |  | 
|  | 218 | /* Mask to zero out the chip options, which come from the id table */ | 
|  | 219 | #define NAND_CHIPOPTIONS_MSK	(0x0000ffff & ~NAND_NO_AUTOINCR) | 
|  | 220 |  | 
|  | 221 | /* Non chip related options */ | 
| Thomas Gleixner | 0040bf3 | 2005-02-09 12:20:00 +0000 | [diff] [blame] | 222 | /* This option skips the bbt scan during initialization. */ | 
| Brian Norris | b4dc53e | 2011-05-31 16:31:26 -0700 | [diff] [blame] | 223 | #define NAND_SKIP_BBTSCAN	0x00010000 | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 224 | /* | 
|  | 225 | * This option is defined if the board driver allocates its own buffers | 
|  | 226 | * (e.g. because it needs them DMA-coherent). | 
|  | 227 | */ | 
| Brian Norris | b4dc53e | 2011-05-31 16:31:26 -0700 | [diff] [blame] | 228 | #define NAND_OWN_BUFFERS	0x00020000 | 
| Ben Dooks | b1c6e6d | 2009-11-02 18:12:33 +0000 | [diff] [blame] | 229 | /* Chip may not exist, so silence any errors in scan */ | 
| Brian Norris | b4dc53e | 2011-05-31 16:31:26 -0700 | [diff] [blame] | 230 | #define NAND_SCAN_SILENT_NODEV	0x00040000 | 
| Ben Dooks | b1c6e6d | 2009-11-02 18:12:33 +0000 | [diff] [blame] | 231 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 232 | /* Options set by nand scan */ | 
| Thomas Gleixner | a36ed29 | 2006-05-23 11:37:03 +0200 | [diff] [blame] | 233 | /* Nand scan has allocated controller struct */ | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 234 | #define NAND_CONTROLLER_ALLOC	0x80000000 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 |  | 
| Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 236 | /* Cell info constants */ | 
|  | 237 | #define NAND_CI_CHIPNR_MSK	0x03 | 
|  | 238 | #define NAND_CI_CELLTYPE_MSK	0x0C | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | /* Keep gcc happy */ | 
|  | 241 | struct nand_chip; | 
|  | 242 |  | 
| Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 243 | struct nand_onfi_params { | 
|  | 244 | /* rev info and features block */ | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 245 | /* 'O' 'N' 'F' 'I'  */ | 
|  | 246 | u8 sig[4]; | 
|  | 247 | __le16 revision; | 
|  | 248 | __le16 features; | 
|  | 249 | __le16 opt_cmd; | 
|  | 250 | u8 reserved[22]; | 
| Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 251 |  | 
|  | 252 | /* manufacturer information block */ | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 253 | char manufacturer[12]; | 
|  | 254 | char model[20]; | 
|  | 255 | u8 jedec_id; | 
|  | 256 | __le16 date_code; | 
|  | 257 | u8 reserved2[13]; | 
| Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 258 |  | 
|  | 259 | /* memory organization block */ | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 260 | __le32 byte_per_page; | 
|  | 261 | __le16 spare_bytes_per_page; | 
|  | 262 | __le32 data_bytes_per_ppage; | 
|  | 263 | __le16 spare_bytes_per_ppage; | 
|  | 264 | __le32 pages_per_block; | 
|  | 265 | __le32 blocks_per_lun; | 
|  | 266 | u8 lun_count; | 
|  | 267 | u8 addr_cycles; | 
|  | 268 | u8 bits_per_cell; | 
|  | 269 | __le16 bb_per_lun; | 
|  | 270 | __le16 block_endurance; | 
|  | 271 | u8 guaranteed_good_blocks; | 
|  | 272 | __le16 guaranteed_block_endurance; | 
|  | 273 | u8 programs_per_page; | 
|  | 274 | u8 ppage_attr; | 
|  | 275 | u8 ecc_bits; | 
|  | 276 | u8 interleaved_bits; | 
|  | 277 | u8 interleaved_ops; | 
|  | 278 | u8 reserved3[13]; | 
| Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 279 |  | 
|  | 280 | /* electrical parameter block */ | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 281 | u8 io_pin_capacitance_max; | 
|  | 282 | __le16 async_timing_mode; | 
|  | 283 | __le16 program_cache_timing_mode; | 
|  | 284 | __le16 t_prog; | 
|  | 285 | __le16 t_bers; | 
|  | 286 | __le16 t_r; | 
|  | 287 | __le16 t_ccs; | 
|  | 288 | __le16 src_sync_timing_mode; | 
|  | 289 | __le16 src_ssync_features; | 
|  | 290 | __le16 clk_pin_capacitance_typ; | 
|  | 291 | __le16 io_pin_capacitance_typ; | 
|  | 292 | __le16 input_pin_capacitance_typ; | 
|  | 293 | u8 input_pin_capacitance_max; | 
|  | 294 | u8 driver_strenght_support; | 
|  | 295 | __le16 t_int_r; | 
|  | 296 | __le16 t_ald; | 
|  | 297 | u8 reserved4[7]; | 
| Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 298 |  | 
|  | 299 | /* vendor */ | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 300 | u8 reserved5[90]; | 
| Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 301 |  | 
|  | 302 | __le16 crc; | 
|  | 303 | } __attribute__((packed)); | 
|  | 304 |  | 
|  | 305 | #define ONFI_CRC_BASE	0x4F4E | 
|  | 306 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 307 | /** | 
| Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 308 | * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices | 
| Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 309 | * @lock:               protection lock | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 310 | * @active:		the mtd device which holds the controller currently | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 311 | * @wq:			wait queue to sleep on if a NAND operation is in | 
|  | 312 | *			progress used instead of the per chip wait queue | 
|  | 313 | *			when a hw controller is available. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | */ | 
|  | 315 | struct nand_hw_control { | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 316 | spinlock_t lock; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | struct nand_chip *active; | 
| Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 318 | wait_queue_head_t wq; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | }; | 
|  | 320 |  | 
|  | 321 | /** | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 322 | * struct nand_ecc_ctrl - Control structure for ECC | 
|  | 323 | * @mode:	ECC mode | 
|  | 324 | * @steps:	number of ECC steps per page | 
|  | 325 | * @size:	data bytes per ECC step | 
|  | 326 | * @bytes:	ECC bytes per step | 
|  | 327 | * @total:	total number of ECC bytes per page | 
|  | 328 | * @prepad:	padding information for syndrome based ECC generators | 
|  | 329 | * @postpad:	padding information for syndrome based ECC generators | 
| Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 330 | * @layout:	ECC layout control struct pointer | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 331 | * @priv:	pointer to private ECC control data | 
|  | 332 | * @hwctl:	function to control hardware ECC generator. Must only | 
| Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 333 | *		be provided if an hardware ECC is available | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 334 | * @calculate:	function for ECC calculation or readback from ECC hardware | 
|  | 335 | * @correct:	function for ECC correction, matching to ECC generator (sw/hw) | 
| David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 336 | * @read_page_raw:	function to read a raw page without ECC | 
|  | 337 | * @write_page_raw:	function to write a raw page without ECC | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 338 | * @read_page:	function to read a page according to the ECC generator | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 339 | *		requirements. | 
| Alexey Korolev | 17c1d2b | 2008-08-20 22:32:08 +0100 | [diff] [blame] | 340 | * @read_subpage:	function to read parts of the page covered by ECC. | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 341 | * @write_page:	function to write a page according to the ECC generator | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 342 | *		requirements. | 
| Brian Norris | 9ce244b | 2011-08-30 18:45:37 -0700 | [diff] [blame] | 343 | * @write_oob_raw:	function to write chip OOB data without ECC | 
| Brian Norris | c46f648 | 2011-08-30 18:45:38 -0700 | [diff] [blame] | 344 | * @read_oob_raw:	function to read chip OOB data without ECC | 
| Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 345 | * @read_oob:	function to read chip OOB data | 
|  | 346 | * @write_oob:	function to write chip OOB data | 
| Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 347 | */ | 
|  | 348 | struct nand_ecc_ctrl { | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 349 | nand_ecc_modes_t mode; | 
|  | 350 | int steps; | 
|  | 351 | int size; | 
|  | 352 | int bytes; | 
|  | 353 | int total; | 
|  | 354 | int prepad; | 
|  | 355 | int postpad; | 
| Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 356 | struct nand_ecclayout	*layout; | 
| Ivan Djelic | 193bd40 | 2011-03-11 11:05:33 +0100 | [diff] [blame] | 357 | void *priv; | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 358 | void (*hwctl)(struct mtd_info *mtd, int mode); | 
|  | 359 | int (*calculate)(struct mtd_info *mtd, const uint8_t *dat, | 
|  | 360 | uint8_t *ecc_code); | 
|  | 361 | int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc, | 
|  | 362 | uint8_t *calc_ecc); | 
|  | 363 | int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip, | 
|  | 364 | uint8_t *buf, int page); | 
|  | 365 | void (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip, | 
|  | 366 | const uint8_t *buf); | 
|  | 367 | int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip, | 
|  | 368 | uint8_t *buf, int page); | 
|  | 369 | int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip, | 
|  | 370 | uint32_t offs, uint32_t len, uint8_t *buf); | 
|  | 371 | void (*write_page)(struct mtd_info *mtd, struct nand_chip *chip, | 
|  | 372 | const uint8_t *buf); | 
| Brian Norris | 9ce244b | 2011-08-30 18:45:37 -0700 | [diff] [blame] | 373 | int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip, | 
|  | 374 | int page); | 
| Brian Norris | c46f648 | 2011-08-30 18:45:38 -0700 | [diff] [blame] | 375 | int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip, | 
|  | 376 | int page, int sndcmd); | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 377 | int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page, | 
|  | 378 | int sndcmd); | 
|  | 379 | int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip, | 
|  | 380 | int page); | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 381 | }; | 
|  | 382 |  | 
|  | 383 | /** | 
|  | 384 | * struct nand_buffers - buffer structure for read/write | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 385 | * @ecccalc:	buffer for calculated ECC | 
|  | 386 | * @ecccode:	buffer for ECC read from flash | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 387 | * @databuf:	buffer for data - dynamically sized | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 388 | * | 
|  | 389 | * Do not change the order of buffers. databuf and oobrbuf must be in | 
|  | 390 | * consecutive order. | 
|  | 391 | */ | 
|  | 392 | struct nand_buffers { | 
|  | 393 | uint8_t	ecccalc[NAND_MAX_OOBSIZE]; | 
|  | 394 | uint8_t	ecccode[NAND_MAX_OOBSIZE]; | 
| David Woodhouse | 7dcdcbe | 2006-10-21 17:09:53 +0100 | [diff] [blame] | 395 | uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE]; | 
| Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 396 | }; | 
|  | 397 |  | 
|  | 398 | /** | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | * struct nand_chip - NAND Private Flash Chip Data | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 400 | * @IO_ADDR_R:		[BOARDSPECIFIC] address to read the 8 I/O lines of the | 
|  | 401 | *			flash device | 
|  | 402 | * @IO_ADDR_W:		[BOARDSPECIFIC] address to write the 8 I/O lines of the | 
|  | 403 | *			flash device. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | * @read_byte:		[REPLACEABLE] read one byte from the chip | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | * @read_word:		[REPLACEABLE] read one word from the chip | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | * @write_buf:		[REPLACEABLE] write data from the buffer to the chip | 
|  | 407 | * @read_buf:		[REPLACEABLE] read data from the chip into the buffer | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 408 | * @verify_buf:		[REPLACEABLE] verify buffer contents against the chip | 
|  | 409 | *			data. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | * @select_chip:	[REPLACEABLE] select chip nr | 
|  | 411 | * @block_bad:		[REPLACEABLE] check, if the block is bad | 
|  | 412 | * @block_markbad:	[REPLACEABLE] mark the block bad | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 413 | * @cmd_ctrl:		[BOARDSPECIFIC] hardwarespecific function for controlling | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 414 | *			ALE/CLE/nCE. Also used to write command and address | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 415 | * @init_size:		[BOARDSPECIFIC] hardwarespecific function for setting | 
| Huang Shijie | 12a40a5 | 2010-09-27 10:43:53 +0800 | [diff] [blame] | 416 | *			mtd->oobsize, mtd->writesize and so on. | 
|  | 417 | *			@id_data contains the 8 bytes values of NAND_CMD_READID. | 
|  | 418 | *			Return with the bus width. | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 419 | * @dev_ready:		[BOARDSPECIFIC] hardwarespecific function for accessing | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 420 | *			device ready/busy line. If set to NULL no access to | 
|  | 421 | *			ready/busy is available and the ready/busy information | 
|  | 422 | *			is read from the chip status register. | 
|  | 423 | * @cmdfunc:		[REPLACEABLE] hardwarespecific function for writing | 
|  | 424 | *			commands to the chip. | 
|  | 425 | * @waitfunc:		[REPLACEABLE] hardwarespecific function for wait on | 
|  | 426 | *			ready. | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 427 | * @ecc:		[BOARDSPECIFIC] ECC control structure | 
| Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 428 | * @buffers:		buffer structure for read/write | 
|  | 429 | * @hwcontrol:		platform-specific hardware control structure | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 430 | * @erase_cmd:		[INTERN] erase command write function, selectable due | 
|  | 431 | *			to AND support. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | * @scan_bbt:		[REPLACEABLE] function to scan bad block table | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 433 | * @chip_delay:		[BOARDSPECIFIC] chip dependent delay for transferring | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 434 | *			data from array to read regs (tR). | 
| Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 435 | * @state:		[INTERN] the current state of the NAND device | 
| Brian Norris | e9195ed | 2011-08-30 18:45:43 -0700 | [diff] [blame] | 436 | * @oob_poi:		"poison value buffer," used for laying out OOB data | 
|  | 437 | *			before writing | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 438 | * @page_shift:		[INTERN] number of address bits in a page (column | 
|  | 439 | *			address bits). | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 440 | * @phys_erase_shift:	[INTERN] number of address bits in a physical eraseblock | 
|  | 441 | * @bbt_erase_shift:	[INTERN] number of address bits in a bbt entry | 
|  | 442 | * @chip_shift:		[INTERN] number of address bits in one chip | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 443 | * @options:		[BOARDSPECIFIC] various chip options. They can partly | 
|  | 444 | *			be set to inform nand_scan about special functionality. | 
|  | 445 | *			See the defines for further explanation. | 
| Brian Norris | 5fb1549 | 2011-05-31 16:31:21 -0700 | [diff] [blame] | 446 | * @bbt_options:	[INTERN] bad block specific options. All options used | 
|  | 447 | *			here must come from bbm.h. By default, these options | 
|  | 448 | *			will be copied to the appropriate nand_bbt_descr's. | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 449 | * @badblockpos:	[INTERN] position of the bad block marker in the oob | 
|  | 450 | *			area. | 
| Randy Dunlap | 1534b8b | 2010-11-18 15:02:21 -0800 | [diff] [blame] | 451 | * @badblockbits:	[INTERN] number of bits to left-shift the bad block | 
|  | 452 | *			number | 
| Randy Dunlap | 552a827 | 2007-02-05 16:28:59 -0800 | [diff] [blame] | 453 | * @cellinfo:		[INTERN] MLC/multichip data from chip ident | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | * @numchips:		[INTERN] number of physical chips | 
|  | 455 | * @chipsize:		[INTERN] the size of one chip for multichip arrays | 
|  | 456 | * @pagemask:		[INTERN] page number mask = number of (pages / chip) - 1 | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 457 | * @pagebuf:		[INTERN] holds the pagenumber which is currently in | 
|  | 458 | *			data_buf. | 
| Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 459 | * @subpagesize:	[INTERN] holds the subpagesize | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 460 | * @onfi_version:	[INTERN] holds the chip ONFI version (BCD encoded), | 
|  | 461 | *			non 0 if ONFI supported. | 
|  | 462 | * @onfi_params:	[INTERN] holds the ONFI page parameter when ONFI is | 
|  | 463 | *			supported, 0 otherwise. | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 464 | * @ecclayout:		[REPLACEABLE] the default ECC placement scheme | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 465 | * @bbt:		[INTERN] bad block table pointer | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 466 | * @bbt_td:		[REPLACEABLE] bad block table descriptor for flash | 
|  | 467 | *			lookup. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | * @bbt_md:		[REPLACEABLE] bad block table mirror descriptor | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 469 | * @badblock_pattern:	[REPLACEABLE] bad block scan pattern used for initial | 
|  | 470 | *			bad block scan. | 
|  | 471 | * @controller:		[REPLACEABLE] a pointer to a hardware controller | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 472 | *			structure which is shared among multiple independent | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 473 | *			devices. | 
| Brian Norris | 32c8db8 | 2011-08-23 17:17:35 -0700 | [diff] [blame] | 474 | * @priv:		[OPTIONAL] pointer to private chip data | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 475 | * @errstat:		[OPTIONAL] hardware specific function to perform | 
|  | 476 | *			additional error status checks (determine if errors are | 
|  | 477 | *			correctable). | 
| Randy Dunlap | 351edd2 | 2006-10-29 22:46:40 -0800 | [diff] [blame] | 478 | * @write_page:		[REPLACEABLE] High-level page write function | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | */ | 
| Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 480 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 481 | struct nand_chip { | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 482 | void __iomem *IO_ADDR_R; | 
|  | 483 | void __iomem *IO_ADDR_W; | 
| Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 484 |  | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 485 | uint8_t (*read_byte)(struct mtd_info *mtd); | 
|  | 486 | u16 (*read_word)(struct mtd_info *mtd); | 
|  | 487 | void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len); | 
|  | 488 | void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len); | 
|  | 489 | int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len); | 
|  | 490 | void (*select_chip)(struct mtd_info *mtd, int chip); | 
|  | 491 | int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip); | 
|  | 492 | int (*block_markbad)(struct mtd_info *mtd, loff_t ofs); | 
|  | 493 | void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl); | 
|  | 494 | int (*init_size)(struct mtd_info *mtd, struct nand_chip *this, | 
|  | 495 | u8 *id_data); | 
|  | 496 | int (*dev_ready)(struct mtd_info *mtd); | 
|  | 497 | void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, | 
|  | 498 | int page_addr); | 
|  | 499 | int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this); | 
|  | 500 | void (*erase_cmd)(struct mtd_info *mtd, int page); | 
|  | 501 | int (*scan_bbt)(struct mtd_info *mtd); | 
|  | 502 | int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, | 
|  | 503 | int status, int page); | 
|  | 504 | int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip, | 
|  | 505 | const uint8_t *buf, int page, int cached, int raw); | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 506 |  | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 507 | int chip_delay; | 
|  | 508 | unsigned int options; | 
| Brian Norris | 5fb1549 | 2011-05-31 16:31:21 -0700 | [diff] [blame] | 509 | unsigned int bbt_options; | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 510 |  | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 511 | int page_shift; | 
|  | 512 | int phys_erase_shift; | 
|  | 513 | int bbt_erase_shift; | 
|  | 514 | int chip_shift; | 
|  | 515 | int numchips; | 
|  | 516 | uint64_t chipsize; | 
|  | 517 | int pagemask; | 
|  | 518 | int pagebuf; | 
|  | 519 | int subpagesize; | 
|  | 520 | uint8_t cellinfo; | 
|  | 521 | int badblockpos; | 
|  | 522 | int badblockbits; | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 523 |  | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 524 | int onfi_version; | 
| Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 525 | struct nand_onfi_params	onfi_params; | 
|  | 526 |  | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 527 | flstate_t state; | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 528 |  | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 529 | uint8_t *oob_poi; | 
|  | 530 | struct nand_hw_control *controller; | 
|  | 531 | struct nand_ecclayout *ecclayout; | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 532 |  | 
|  | 533 | struct nand_ecc_ctrl ecc; | 
| David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 534 | struct nand_buffers *buffers; | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 535 | struct nand_hw_control hwcontrol; | 
|  | 536 |  | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 537 | uint8_t *bbt; | 
|  | 538 | struct nand_bbt_descr *bbt_td; | 
|  | 539 | struct nand_bbt_descr *bbt_md; | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 540 |  | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 541 | struct nand_bbt_descr *badblock_pattern; | 
| Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 542 |  | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 543 | void *priv; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | }; | 
|  | 545 |  | 
|  | 546 | /* | 
|  | 547 | * NAND Flash Manufacturer ID Codes | 
|  | 548 | */ | 
|  | 549 | #define NAND_MFR_TOSHIBA	0x98 | 
|  | 550 | #define NAND_MFR_SAMSUNG	0xec | 
|  | 551 | #define NAND_MFR_FUJITSU	0x04 | 
|  | 552 | #define NAND_MFR_NATIONAL	0x8f | 
|  | 553 | #define NAND_MFR_RENESAS	0x07 | 
|  | 554 | #define NAND_MFR_STMICRO	0x20 | 
| Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 555 | #define NAND_MFR_HYNIX		0xad | 
| sshahrom@micron.com | 8c60e54 | 2007-03-21 18:48:02 -0700 | [diff] [blame] | 556 | #define NAND_MFR_MICRON		0x2c | 
| Steven J. Hill | 30eb0db | 2007-07-18 23:29:46 -0500 | [diff] [blame] | 557 | #define NAND_MFR_AMD		0x01 | 
| Brian Norris | c1257b4 | 2011-11-02 13:34:42 -0700 | [diff] [blame] | 558 | #define NAND_MFR_MACRONIX	0xc2 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 559 |  | 
|  | 560 | /** | 
|  | 561 | * struct nand_flash_dev - NAND Flash Device ID Structure | 
| Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 562 | * @name:	Identify the device type | 
|  | 563 | * @id:		device ID code | 
|  | 564 | * @pagesize:	Pagesize in bytes. Either 256 or 512 or 0 | 
| Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 565 | *		If the pagesize is 0, then the real pagesize | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 566 | *		and the eraseize are determined from the | 
|  | 567 | *		extended id bytes in the chip | 
| Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 568 | * @erasesize:	Size of an erase block in the flash device. | 
|  | 569 | * @chipsize:	Total chipsize in Mega Bytes | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | * @options:	Bitfield to store chip relevant options | 
|  | 571 | */ | 
|  | 572 | struct nand_flash_dev { | 
|  | 573 | char *name; | 
|  | 574 | int id; | 
|  | 575 | unsigned long pagesize; | 
|  | 576 | unsigned long chipsize; | 
|  | 577 | unsigned long erasesize; | 
|  | 578 | unsigned long options; | 
|  | 579 | }; | 
|  | 580 |  | 
|  | 581 | /** | 
|  | 582 | * struct nand_manufacturers - NAND Flash Manufacturer ID Structure | 
|  | 583 | * @name:	Manufacturer name | 
| Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 584 | * @id:		manufacturer ID code of device. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 585 | */ | 
|  | 586 | struct nand_manufacturers { | 
|  | 587 | int id; | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 588 | char *name; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 589 | }; | 
|  | 590 |  | 
|  | 591 | extern struct nand_flash_dev nand_flash_ids[]; | 
|  | 592 | extern struct nand_manufacturers nand_manuf_ids[]; | 
|  | 593 |  | 
| Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 594 | extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd); | 
|  | 595 | extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs); | 
|  | 596 | extern int nand_default_bbt(struct mtd_info *mtd); | 
|  | 597 | extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt); | 
|  | 598 | extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr, | 
|  | 599 | int allowbbt); | 
|  | 600 | extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len, | 
| Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 601 | size_t *retlen, uint8_t *buf); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 602 |  | 
| Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 603 | /** | 
|  | 604 | * struct platform_nand_chip - chip level device structure | 
| Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 605 | * @nr_chips:		max. number of chips to scan for | 
| Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 606 | * @chip_offset:	chip number offset | 
| Thomas Gleixner | 8be834f | 2006-05-27 20:05:26 +0200 | [diff] [blame] | 607 | * @nr_partitions:	number of partitions pointed to by partitions (or zero) | 
| Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 608 | * @partitions:		mtd partition list | 
|  | 609 | * @chip_delay:		R/B delay value in us | 
|  | 610 | * @options:		Option flags, e.g. 16bit buswidth | 
| Brian Norris | a40f734 | 2011-05-31 16:31:22 -0700 | [diff] [blame] | 611 | * @bbt_options:	BBT option flags, e.g. NAND_BBT_USE_FLASH | 
| Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 612 | * @ecclayout:		ECC layout info structure | 
| Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 613 | * @part_probe_types:	NULL-terminated array of probe types | 
| Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 614 | */ | 
|  | 615 | struct platform_nand_chip { | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 616 | int nr_chips; | 
|  | 617 | int chip_offset; | 
|  | 618 | int nr_partitions; | 
|  | 619 | struct mtd_partition *partitions; | 
|  | 620 | struct nand_ecclayout *ecclayout; | 
|  | 621 | int chip_delay; | 
|  | 622 | unsigned int options; | 
| Brian Norris | a40f734 | 2011-05-31 16:31:22 -0700 | [diff] [blame] | 623 | unsigned int bbt_options; | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 624 | const char **part_probe_types; | 
| Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 625 | }; | 
|  | 626 |  | 
| H Hartley Sweeten | bf95efd | 2009-05-12 13:46:58 -0700 | [diff] [blame] | 627 | /* Keep gcc happy */ | 
|  | 628 | struct platform_device; | 
|  | 629 |  | 
| Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 630 | /** | 
|  | 631 | * struct platform_nand_ctrl - controller level device structure | 
| H Hartley Sweeten | bf95efd | 2009-05-12 13:46:58 -0700 | [diff] [blame] | 632 | * @probe:		platform specific function to probe/setup hardware | 
|  | 633 | * @remove:		platform specific function to remove/teardown hardware | 
| Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 634 | * @hwcontrol:		platform specific hardware control structure | 
|  | 635 | * @dev_ready:		platform specific function to read ready/busy pin | 
|  | 636 | * @select_chip:	platform specific chip select function | 
| Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 637 | * @cmd_ctrl:		platform specific function for controlling | 
|  | 638 | *			ALE/CLE/nCE. Also used to write command and address | 
| Alexander Clouter | d6fed9e | 2009-05-11 19:28:01 +0100 | [diff] [blame] | 639 | * @write_buf:		platform specific function for write buffer | 
|  | 640 | * @read_buf:		platform specific function for read buffer | 
| Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 641 | * @priv:		private data to transport driver specific settings | 
| Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 642 | * | 
|  | 643 | * All fields are optional and depend on the hardware driver requirements | 
|  | 644 | */ | 
|  | 645 | struct platform_nand_ctrl { | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 646 | int (*probe)(struct platform_device *pdev); | 
|  | 647 | void (*remove)(struct platform_device *pdev); | 
|  | 648 | void (*hwcontrol)(struct mtd_info *mtd, int cmd); | 
|  | 649 | int (*dev_ready)(struct mtd_info *mtd); | 
|  | 650 | void (*select_chip)(struct mtd_info *mtd, int chip); | 
|  | 651 | void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl); | 
|  | 652 | void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len); | 
|  | 653 | void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len); | 
|  | 654 | void *priv; | 
| Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 655 | }; | 
|  | 656 |  | 
| Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 657 | /** | 
|  | 658 | * struct platform_nand_data - container structure for platform-specific data | 
|  | 659 | * @chip:		chip level chip structure | 
|  | 660 | * @ctrl:		controller level device structure | 
|  | 661 | */ | 
|  | 662 | struct platform_nand_data { | 
| Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 663 | struct platform_nand_chip chip; | 
|  | 664 | struct platform_nand_ctrl ctrl; | 
| Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 665 | }; | 
|  | 666 |  | 
| Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 667 | /* Some helpers to access the data structures */ | 
|  | 668 | static inline | 
|  | 669 | struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd) | 
|  | 670 | { | 
|  | 671 | struct nand_chip *chip = mtd->priv; | 
|  | 672 |  | 
|  | 673 | return chip->priv; | 
|  | 674 | } | 
|  | 675 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 676 | #endif /* __LINUX_MTD_NAND_H */ |