blob: a5427ede02d83cf9c2c933b38e937ebcab89a96b [file] [log] [blame]
Kiran Kandi3426e512011-09-13 22:50:10 -07001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
Bradley Rubin229c6a52011-07-12 16:18:48 -070014#include <linux/firmware.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070015#include <linux/slab.h>
16#include <linux/platform_device.h>
Santosh Mardie15e2302011-11-15 10:39:23 +053017#include <linux/device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#include <linux/printk.h>
19#include <linux/ratelimit.h>
Bradley Rubincb3950a2011-08-18 13:07:26 -070020#include <linux/debugfs.h>
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +053021#include <linux/mfd/wcd9xxx/core.h>
22#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
23#include <linux/mfd/wcd9xxx/wcd9310_registers.h>
24#include <linux/mfd/wcd9xxx/pdata.h>
Santosh Mardie15e2302011-11-15 10:39:23 +053025#include <sound/pcm.h>
26#include <sound/pcm_params.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <sound/soc.h>
28#include <sound/soc-dapm.h>
29#include <sound/tlv.h>
30#include <linux/bitops.h>
31#include <linux/delay.h>
32#include "wcd9310.h"
33
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -070034#define WCD9310_RATES (SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|\
35 SNDRV_PCM_RATE_32000|SNDRV_PCM_RATE_48000)
36
37#define NUM_DECIMATORS 10
38#define NUM_INTERPOLATORS 7
39#define BITS_PER_REG 8
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -080040#define TABLA_CFILT_FAST_MODE 0x00
41#define TABLA_CFILT_SLOW_MODE 0x40
Patrick Lai64b43262011-12-06 17:29:15 -080042#define MBHC_FW_READ_ATTEMPTS 15
43#define MBHC_FW_READ_TIMEOUT 2000000
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -070044
Patrick Lai49efeac2011-11-03 11:01:12 -070045#define TABLA_JACK_MASK (SND_JACK_HEADSET | SND_JACK_OC_HPHL | SND_JACK_OC_HPHR)
46
Santosh Mardie15e2302011-11-15 10:39:23 +053047#define TABLA_I2S_MASTER_MODE_MASK 0x08
48
Patrick Laic7cae882011-11-18 11:52:49 -080049#define TABLA_OCP_ATTEMPT 1
50
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -080051#define AIF1_PB 1
52#define AIF1_CAP 2
Neema Shettyd3a89262012-02-16 10:23:50 -080053#define AIF2_PB 3
54#define NUM_CODEC_DAIS 3
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -080055
56struct tabla_codec_dai_data {
57 u32 rate;
58 u32 *ch_num;
59 u32 ch_act;
60 u32 ch_tot;
61};
62
Joonwoo Park0976d012011-12-22 11:48:18 -080063#define TABLA_MCLK_RATE_12288KHZ 12288000
64#define TABLA_MCLK_RATE_9600KHZ 9600000
65
Joonwoo Parkf4267c22012-01-10 13:25:24 -080066#define TABLA_FAKE_INS_THRESHOLD_MS 2500
Joonwoo Park6b9b03f2012-01-23 18:48:54 -080067#define TABLA_FAKE_REMOVAL_MIN_PERIOD_MS 50
Joonwoo Parkf4267c22012-01-10 13:25:24 -080068
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
70static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
71static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -080072static struct snd_soc_dai_driver tabla_dai[];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070073
74enum tabla_bandgap_type {
75 TABLA_BANDGAP_OFF = 0,
76 TABLA_BANDGAP_AUDIO_MODE,
77 TABLA_BANDGAP_MBHC_MODE,
78};
79
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -070080struct mbhc_micbias_regs {
81 u16 cfilt_val;
82 u16 cfilt_ctl;
83 u16 mbhc_reg;
84 u16 int_rbias;
85 u16 ctl_reg;
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -080086 u8 cfilt_sel;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -070087};
88
Ben Romberger1f045a72011-11-04 10:14:57 -070089/* Codec supports 2 IIR filters */
90enum {
91 IIR1 = 0,
92 IIR2,
93 IIR_MAX,
94};
95/* Codec supports 5 bands */
96enum {
97 BAND1 = 0,
98 BAND2,
99 BAND3,
100 BAND4,
101 BAND5,
102 BAND_MAX,
103};
104
Joonwoo Parka9444452011-12-08 18:48:27 -0800105/* Flags to track of PA and DAC state.
106 * PA and DAC should be tracked separately as AUXPGA loopback requires
107 * only PA to be turned on without DAC being on. */
108enum tabla_priv_ack_flags {
109 TABLA_HPHL_PA_OFF_ACK = 0,
110 TABLA_HPHR_PA_OFF_ACK,
111 TABLA_HPHL_DAC_OFF_ACK,
112 TABLA_HPHR_DAC_OFF_ACK
113};
114
Joonwoo Park0976d012011-12-22 11:48:18 -0800115/* Data used by MBHC */
116struct mbhc_internal_cal_data {
117 u16 dce_z;
118 u16 dce_mb;
119 u16 sta_z;
120 u16 sta_mb;
Joonwoo Park433149a2012-01-11 09:53:54 -0800121 u32 t_sta_dce;
Joonwoo Park0976d012011-12-22 11:48:18 -0800122 u32 t_dce;
123 u32 t_sta;
124 u32 micb_mv;
125 u16 v_ins_hu;
126 u16 v_ins_h;
127 u16 v_b1_hu;
128 u16 v_b1_h;
129 u16 v_b1_huc;
130 u16 v_brh;
131 u16 v_brl;
132 u16 v_no_mic;
Joonwoo Park0976d012011-12-22 11:48:18 -0800133 u8 npoll;
134 u8 nbounce_wait;
135};
136
Joonwoo Park6c1ebb62012-01-16 19:08:43 -0800137struct tabla_reg_address {
138 u16 micb_4_ctl;
139 u16 micb_4_int_rbias;
140 u16 micb_4_mbhc;
141};
142
Bradley Rubin229c6a52011-07-12 16:18:48 -0700143struct tabla_priv {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700144 struct snd_soc_codec *codec;
Joonwoo Park6c1ebb62012-01-16 19:08:43 -0800145 struct tabla_reg_address reg_addr;
Joonwoo Park0976d012011-12-22 11:48:18 -0800146 u32 mclk_freq;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700147 u32 adc_count;
Patrick Lai3043fba2011-08-01 14:15:57 -0700148 u32 cfilt1_cnt;
149 u32 cfilt2_cnt;
150 u32 cfilt3_cnt;
Kiran Kandi6fae8bf2011-08-15 10:36:42 -0700151 u32 rx_bias_count;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152 enum tabla_bandgap_type bandgap_type;
Kiran Kandi6fae8bf2011-08-15 10:36:42 -0700153 bool mclk_enabled;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154 bool clock_active;
155 bool config_mode_active;
156 bool mbhc_polling_active;
Joonwoo Parkf4267c22012-01-10 13:25:24 -0800157 unsigned long mbhc_fake_ins_start;
Bradley Rubincb1e2732011-06-23 16:49:20 -0700158 int buttons_pressed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159
Joonwoo Park0976d012011-12-22 11:48:18 -0800160 enum tabla_micbias_num micbias;
161 /* void* calibration contains:
162 * struct tabla_mbhc_general_cfg generic;
163 * struct tabla_mbhc_plug_detect_cfg plug_det;
164 * struct tabla_mbhc_plug_type_cfg plug_type;
165 * struct tabla_mbhc_btn_detect_cfg btn_det;
166 * struct tabla_mbhc_imped_detect_cfg imped_det;
167 * Note: various size depends on btn_det->num_btn
168 */
169 void *calibration;
170 struct mbhc_internal_cal_data mbhc_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700171
Bradley Rubincb1e2732011-06-23 16:49:20 -0700172 struct snd_soc_jack *headset_jack;
173 struct snd_soc_jack *button_jack;
Bradley Rubin229c6a52011-07-12 16:18:48 -0700174
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530175 struct wcd9xxx_pdata *pdata;
Bradley Rubina7096d02011-08-03 18:29:02 -0700176 u32 anc_slot;
Bradley Rubincb3950a2011-08-18 13:07:26 -0700177
178 bool no_mic_headset_override;
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -0700179 /* Delayed work to report long button press */
180 struct delayed_work btn0_dwork;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -0700181
182 struct mbhc_micbias_regs mbhc_bias_regs;
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -0700183 u8 cfilt_k_value;
184 bool mbhc_micbias_switched;
Patrick Lai49efeac2011-11-03 11:01:12 -0700185
Joonwoo Parka9444452011-12-08 18:48:27 -0800186 /* track PA/DAC state */
187 unsigned long hph_pa_dac_state;
188
Santosh Mardie15e2302011-11-15 10:39:23 +0530189 /*track tabla interface type*/
190 u8 intf_type;
191
Patrick Lai49efeac2011-11-03 11:01:12 -0700192 u32 hph_status; /* track headhpone status */
193 /* define separate work for left and right headphone OCP to avoid
194 * additional checking on which OCP event to report so no locking
195 * to ensure synchronization is required
196 */
197 struct work_struct hphlocp_work; /* reporting left hph ocp off */
198 struct work_struct hphrocp_work; /* reporting right hph ocp off */
Joonwoo Park8b1f0982011-12-08 17:12:45 -0800199
Patrick Laic7cae882011-11-18 11:52:49 -0800200 u8 hphlocp_cnt; /* headphone left ocp retry */
201 u8 hphrocp_cnt; /* headphone right ocp retry */
Joonwoo Park0976d012011-12-22 11:48:18 -0800202
203 /* Callback function to enable MCLK */
204 int (*mclk_cb) (struct snd_soc_codec*, int);
Patrick Lai64b43262011-12-06 17:29:15 -0800205
206 /* Work to perform MBHC Firmware Read */
207 struct delayed_work mbhc_firmware_dwork;
208 const struct firmware *mbhc_fw;
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -0800209
210 /* num of slim ports required */
211 struct tabla_codec_dai_data dai[NUM_CODEC_DAIS];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700212};
213
Bradley Rubincb3950a2011-08-18 13:07:26 -0700214#ifdef CONFIG_DEBUG_FS
215struct tabla_priv *debug_tabla_priv;
216#endif
217
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700218static int tabla_codec_enable_charge_pump(struct snd_soc_dapm_widget *w,
219 struct snd_kcontrol *kcontrol, int event)
220{
221 struct snd_soc_codec *codec = w->codec;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700222
223 pr_debug("%s %d\n", __func__, event);
224 switch (event) {
225 case SND_SOC_DAPM_POST_PMU:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700226 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL, 0x01,
227 0x01);
228 snd_soc_update_bits(codec, TABLA_A_CDC_CLSG_CTL, 0x08, 0x08);
229 usleep_range(200, 200);
230 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x10, 0x00);
231 break;
232 case SND_SOC_DAPM_PRE_PMD:
233 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_RESET_CTL, 0x10,
234 0x10);
235 usleep_range(20, 20);
236 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x08, 0x08);
237 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x10, 0x10);
238 snd_soc_update_bits(codec, TABLA_A_CDC_CLSG_CTL, 0x08, 0x00);
239 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL, 0x01,
240 0x00);
241 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x08, 0x00);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700242 break;
243 }
244 return 0;
245}
246
Bradley Rubina7096d02011-08-03 18:29:02 -0700247static int tabla_get_anc_slot(struct snd_kcontrol *kcontrol,
248 struct snd_ctl_elem_value *ucontrol)
249{
250 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
251 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
252 ucontrol->value.integer.value[0] = tabla->anc_slot;
253 return 0;
254}
255
256static int tabla_put_anc_slot(struct snd_kcontrol *kcontrol,
257 struct snd_ctl_elem_value *ucontrol)
258{
259 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
260 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
261 tabla->anc_slot = ucontrol->value.integer.value[0];
262 return 0;
263}
264
Kiran Kandid2d86b52011-09-09 17:44:28 -0700265static int tabla_pa_gain_get(struct snd_kcontrol *kcontrol,
266 struct snd_ctl_elem_value *ucontrol)
267{
268 u8 ear_pa_gain;
269 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
270
271 ear_pa_gain = snd_soc_read(codec, TABLA_A_RX_EAR_GAIN);
272
273 ear_pa_gain = ear_pa_gain >> 5;
274
275 if (ear_pa_gain == 0x00) {
276 ucontrol->value.integer.value[0] = 0;
277 } else if (ear_pa_gain == 0x04) {
278 ucontrol->value.integer.value[0] = 1;
279 } else {
280 pr_err("%s: ERROR: Unsupported Ear Gain = 0x%x\n",
281 __func__, ear_pa_gain);
282 return -EINVAL;
283 }
284
285 pr_debug("%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
286
287 return 0;
288}
289
290static int tabla_pa_gain_put(struct snd_kcontrol *kcontrol,
291 struct snd_ctl_elem_value *ucontrol)
292{
293 u8 ear_pa_gain;
294 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
295
296 pr_debug("%s: ucontrol->value.integer.value[0] = %ld\n", __func__,
297 ucontrol->value.integer.value[0]);
298
299 switch (ucontrol->value.integer.value[0]) {
300 case 0:
301 ear_pa_gain = 0x00;
302 break;
303 case 1:
304 ear_pa_gain = 0x80;
305 break;
306 default:
307 return -EINVAL;
308 }
309
310 snd_soc_update_bits(codec, TABLA_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
311 return 0;
312}
313
Ben Romberger1f045a72011-11-04 10:14:57 -0700314static int tabla_get_iir_enable_audio_mixer(
315 struct snd_kcontrol *kcontrol,
316 struct snd_ctl_elem_value *ucontrol)
317{
318 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
319 int iir_idx = ((struct soc_multi_mixer_control *)
320 kcontrol->private_value)->reg;
321 int band_idx = ((struct soc_multi_mixer_control *)
322 kcontrol->private_value)->shift;
323
324 ucontrol->value.integer.value[0] =
325 snd_soc_read(codec, (TABLA_A_CDC_IIR1_CTL + 16 * iir_idx)) &
326 (1 << band_idx);
327
328 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
329 iir_idx, band_idx,
330 (uint32_t)ucontrol->value.integer.value[0]);
331 return 0;
332}
333
334static int tabla_put_iir_enable_audio_mixer(
335 struct snd_kcontrol *kcontrol,
336 struct snd_ctl_elem_value *ucontrol)
337{
338 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
339 int iir_idx = ((struct soc_multi_mixer_control *)
340 kcontrol->private_value)->reg;
341 int band_idx = ((struct soc_multi_mixer_control *)
342 kcontrol->private_value)->shift;
343 int value = ucontrol->value.integer.value[0];
344
345 /* Mask first 5 bits, 6-8 are reserved */
346 snd_soc_update_bits(codec, (TABLA_A_CDC_IIR1_CTL + 16 * iir_idx),
347 (1 << band_idx), (value << band_idx));
348
349 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
350 iir_idx, band_idx, value);
351 return 0;
352}
353static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
354 int iir_idx, int band_idx,
355 int coeff_idx)
356{
357 /* Address does not automatically update if reading */
Ben Romberger0915aae2012-02-06 23:32:43 -0800358 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700359 (TABLA_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800360 (band_idx * BAND_MAX + coeff_idx) & 0x1F);
Ben Romberger1f045a72011-11-04 10:14:57 -0700361
362 /* Mask bits top 2 bits since they are reserved */
363 return ((snd_soc_read(codec,
364 (TABLA_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 24) |
365 (snd_soc_read(codec,
366 (TABLA_A_CDC_IIR1_COEF_B3_CTL + 16 * iir_idx)) << 16) |
367 (snd_soc_read(codec,
368 (TABLA_A_CDC_IIR1_COEF_B4_CTL + 16 * iir_idx)) << 8) |
369 (snd_soc_read(codec,
370 (TABLA_A_CDC_IIR1_COEF_B5_CTL + 16 * iir_idx)))) &
371 0x3FFFFFFF;
372}
373
374static int tabla_get_iir_band_audio_mixer(
375 struct snd_kcontrol *kcontrol,
376 struct snd_ctl_elem_value *ucontrol)
377{
378 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
379 int iir_idx = ((struct soc_multi_mixer_control *)
380 kcontrol->private_value)->reg;
381 int band_idx = ((struct soc_multi_mixer_control *)
382 kcontrol->private_value)->shift;
383
384 ucontrol->value.integer.value[0] =
385 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
386 ucontrol->value.integer.value[1] =
387 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
388 ucontrol->value.integer.value[2] =
389 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
390 ucontrol->value.integer.value[3] =
391 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
392 ucontrol->value.integer.value[4] =
393 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
394
395 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
396 "%s: IIR #%d band #%d b1 = 0x%x\n"
397 "%s: IIR #%d band #%d b2 = 0x%x\n"
398 "%s: IIR #%d band #%d a1 = 0x%x\n"
399 "%s: IIR #%d band #%d a2 = 0x%x\n",
400 __func__, iir_idx, band_idx,
401 (uint32_t)ucontrol->value.integer.value[0],
402 __func__, iir_idx, band_idx,
403 (uint32_t)ucontrol->value.integer.value[1],
404 __func__, iir_idx, band_idx,
405 (uint32_t)ucontrol->value.integer.value[2],
406 __func__, iir_idx, band_idx,
407 (uint32_t)ucontrol->value.integer.value[3],
408 __func__, iir_idx, band_idx,
409 (uint32_t)ucontrol->value.integer.value[4]);
410 return 0;
411}
412
413static void set_iir_band_coeff(struct snd_soc_codec *codec,
414 int iir_idx, int band_idx,
415 int coeff_idx, uint32_t value)
416{
417 /* Mask top 3 bits, 6-8 are reserved */
418 /* Update address manually each time */
Ben Romberger0915aae2012-02-06 23:32:43 -0800419 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700420 (TABLA_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800421 (band_idx * BAND_MAX + coeff_idx) & 0x1F);
Ben Romberger1f045a72011-11-04 10:14:57 -0700422
423 /* Mask top 2 bits, 7-8 are reserved */
Ben Romberger0915aae2012-02-06 23:32:43 -0800424 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700425 (TABLA_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800426 (value >> 24) & 0x3F);
Ben Romberger1f045a72011-11-04 10:14:57 -0700427
428 /* Isolate 8bits at a time */
Ben Romberger0915aae2012-02-06 23:32:43 -0800429 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700430 (TABLA_A_CDC_IIR1_COEF_B3_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800431 (value >> 16) & 0xFF);
Ben Romberger1f045a72011-11-04 10:14:57 -0700432
Ben Romberger0915aae2012-02-06 23:32:43 -0800433 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700434 (TABLA_A_CDC_IIR1_COEF_B4_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800435 (value >> 8) & 0xFF);
Ben Romberger1f045a72011-11-04 10:14:57 -0700436
Ben Romberger0915aae2012-02-06 23:32:43 -0800437 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700438 (TABLA_A_CDC_IIR1_COEF_B5_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800439 value & 0xFF);
Ben Romberger1f045a72011-11-04 10:14:57 -0700440}
441
442static int tabla_put_iir_band_audio_mixer(
443 struct snd_kcontrol *kcontrol,
444 struct snd_ctl_elem_value *ucontrol)
445{
446 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
447 int iir_idx = ((struct soc_multi_mixer_control *)
448 kcontrol->private_value)->reg;
449 int band_idx = ((struct soc_multi_mixer_control *)
450 kcontrol->private_value)->shift;
451
452 set_iir_band_coeff(codec, iir_idx, band_idx, 0,
453 ucontrol->value.integer.value[0]);
454 set_iir_band_coeff(codec, iir_idx, band_idx, 1,
455 ucontrol->value.integer.value[1]);
456 set_iir_band_coeff(codec, iir_idx, band_idx, 2,
457 ucontrol->value.integer.value[2]);
458 set_iir_band_coeff(codec, iir_idx, band_idx, 3,
459 ucontrol->value.integer.value[3]);
460 set_iir_band_coeff(codec, iir_idx, band_idx, 4,
461 ucontrol->value.integer.value[4]);
462
463 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
464 "%s: IIR #%d band #%d b1 = 0x%x\n"
465 "%s: IIR #%d band #%d b2 = 0x%x\n"
466 "%s: IIR #%d band #%d a1 = 0x%x\n"
467 "%s: IIR #%d band #%d a2 = 0x%x\n",
468 __func__, iir_idx, band_idx,
469 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
470 __func__, iir_idx, band_idx,
471 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
472 __func__, iir_idx, band_idx,
473 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
474 __func__, iir_idx, band_idx,
475 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
476 __func__, iir_idx, band_idx,
477 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
478 return 0;
479}
480
Kiran Kandid2d86b52011-09-09 17:44:28 -0700481static const char *tabla_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
482static const struct soc_enum tabla_ear_pa_gain_enum[] = {
483 SOC_ENUM_SINGLE_EXT(2, tabla_ear_pa_gain_text),
484};
485
Santosh Mardi024010f2011-10-18 06:27:21 +0530486/*cut of frequency for high pass filter*/
487static const char *cf_text[] = {
488 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
489};
490
491static const struct soc_enum cf_dec1_enum =
492 SOC_ENUM_SINGLE(TABLA_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
493
494static const struct soc_enum cf_dec2_enum =
495 SOC_ENUM_SINGLE(TABLA_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
496
497static const struct soc_enum cf_dec3_enum =
498 SOC_ENUM_SINGLE(TABLA_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
499
500static const struct soc_enum cf_dec4_enum =
501 SOC_ENUM_SINGLE(TABLA_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
502
503static const struct soc_enum cf_dec5_enum =
504 SOC_ENUM_SINGLE(TABLA_A_CDC_TX5_MUX_CTL, 4, 3, cf_text);
505
506static const struct soc_enum cf_dec6_enum =
507 SOC_ENUM_SINGLE(TABLA_A_CDC_TX6_MUX_CTL, 4, 3, cf_text);
508
509static const struct soc_enum cf_dec7_enum =
510 SOC_ENUM_SINGLE(TABLA_A_CDC_TX7_MUX_CTL, 4, 3, cf_text);
511
512static const struct soc_enum cf_dec8_enum =
513 SOC_ENUM_SINGLE(TABLA_A_CDC_TX8_MUX_CTL, 4, 3, cf_text);
514
515static const struct soc_enum cf_dec9_enum =
516 SOC_ENUM_SINGLE(TABLA_A_CDC_TX9_MUX_CTL, 4, 3, cf_text);
517
518static const struct soc_enum cf_dec10_enum =
519 SOC_ENUM_SINGLE(TABLA_A_CDC_TX10_MUX_CTL, 4, 3, cf_text);
520
521static const struct soc_enum cf_rxmix1_enum =
522 SOC_ENUM_SINGLE(TABLA_A_CDC_RX1_B4_CTL, 1, 3, cf_text);
523
524static const struct soc_enum cf_rxmix2_enum =
525 SOC_ENUM_SINGLE(TABLA_A_CDC_RX2_B4_CTL, 1, 3, cf_text);
526
527static const struct soc_enum cf_rxmix3_enum =
528 SOC_ENUM_SINGLE(TABLA_A_CDC_RX3_B4_CTL, 1, 3, cf_text);
529
530static const struct soc_enum cf_rxmix4_enum =
531 SOC_ENUM_SINGLE(TABLA_A_CDC_RX4_B4_CTL, 1, 3, cf_text);
532
533static const struct soc_enum cf_rxmix5_enum =
534 SOC_ENUM_SINGLE(TABLA_A_CDC_RX5_B4_CTL, 1, 3, cf_text)
535;
536static const struct soc_enum cf_rxmix6_enum =
537 SOC_ENUM_SINGLE(TABLA_A_CDC_RX6_B4_CTL, 1, 3, cf_text);
538
539static const struct soc_enum cf_rxmix7_enum =
540 SOC_ENUM_SINGLE(TABLA_A_CDC_RX7_B4_CTL, 1, 3, cf_text);
541
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700542static const struct snd_kcontrol_new tabla_snd_controls[] = {
Kiran Kandid2d86b52011-09-09 17:44:28 -0700543
544 SOC_ENUM_EXT("EAR PA Gain", tabla_ear_pa_gain_enum[0],
545 tabla_pa_gain_get, tabla_pa_gain_put),
546
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700547 SOC_SINGLE_TLV("LINEOUT1 Volume", TABLA_A_RX_LINE_1_GAIN, 0, 12, 1,
548 line_gain),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700549 SOC_SINGLE_TLV("LINEOUT2 Volume", TABLA_A_RX_LINE_2_GAIN, 0, 12, 1,
550 line_gain),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700551 SOC_SINGLE_TLV("LINEOUT3 Volume", TABLA_A_RX_LINE_3_GAIN, 0, 12, 1,
552 line_gain),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700553 SOC_SINGLE_TLV("LINEOUT4 Volume", TABLA_A_RX_LINE_4_GAIN, 0, 12, 1,
554 line_gain),
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -0700555 SOC_SINGLE_TLV("LINEOUT5 Volume", TABLA_A_RX_LINE_5_GAIN, 0, 12, 1,
556 line_gain),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700557
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700558 SOC_SINGLE_TLV("HPHL Volume", TABLA_A_RX_HPH_L_GAIN, 0, 12, 1,
559 line_gain),
560 SOC_SINGLE_TLV("HPHR Volume", TABLA_A_RX_HPH_R_GAIN, 0, 12, 1,
561 line_gain),
562
Bradley Rubin410383f2011-07-22 13:44:23 -0700563 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TABLA_A_CDC_RX1_VOL_CTL_B2_CTL,
564 -84, 40, digital_gain),
565 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TABLA_A_CDC_RX2_VOL_CTL_B2_CTL,
566 -84, 40, digital_gain),
567 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TABLA_A_CDC_RX3_VOL_CTL_B2_CTL,
568 -84, 40, digital_gain),
569 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TABLA_A_CDC_RX4_VOL_CTL_B2_CTL,
570 -84, 40, digital_gain),
571 SOC_SINGLE_S8_TLV("RX5 Digital Volume", TABLA_A_CDC_RX5_VOL_CTL_B2_CTL,
572 -84, 40, digital_gain),
573 SOC_SINGLE_S8_TLV("RX6 Digital Volume", TABLA_A_CDC_RX6_VOL_CTL_B2_CTL,
574 -84, 40, digital_gain),
Neema Shettyd3a89262012-02-16 10:23:50 -0800575 SOC_SINGLE_S8_TLV("RX7 Digital Volume", TABLA_A_CDC_RX7_VOL_CTL_B2_CTL,
576 -84, 40, digital_gain),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700577
Bradley Rubin410383f2011-07-22 13:44:23 -0700578 SOC_SINGLE_S8_TLV("DEC1 Volume", TABLA_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700579 digital_gain),
Bradley Rubin410383f2011-07-22 13:44:23 -0700580 SOC_SINGLE_S8_TLV("DEC2 Volume", TABLA_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700581 digital_gain),
Bradley Rubin410383f2011-07-22 13:44:23 -0700582 SOC_SINGLE_S8_TLV("DEC3 Volume", TABLA_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
583 digital_gain),
584 SOC_SINGLE_S8_TLV("DEC4 Volume", TABLA_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
585 digital_gain),
586 SOC_SINGLE_S8_TLV("DEC5 Volume", TABLA_A_CDC_TX5_VOL_CTL_GAIN, -84, 40,
587 digital_gain),
588 SOC_SINGLE_S8_TLV("DEC6 Volume", TABLA_A_CDC_TX6_VOL_CTL_GAIN, -84, 40,
589 digital_gain),
590 SOC_SINGLE_S8_TLV("DEC7 Volume", TABLA_A_CDC_TX7_VOL_CTL_GAIN, -84, 40,
591 digital_gain),
592 SOC_SINGLE_S8_TLV("DEC8 Volume", TABLA_A_CDC_TX8_VOL_CTL_GAIN, -84, 40,
593 digital_gain),
594 SOC_SINGLE_S8_TLV("DEC9 Volume", TABLA_A_CDC_TX9_VOL_CTL_GAIN, -84, 40,
595 digital_gain),
596 SOC_SINGLE_S8_TLV("DEC10 Volume", TABLA_A_CDC_TX10_VOL_CTL_GAIN, -84,
597 40, digital_gain),
Patrick Lai29006372011-09-28 17:57:42 -0700598 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TABLA_A_CDC_IIR1_GAIN_B1_CTL, -84,
599 40, digital_gain),
600 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TABLA_A_CDC_IIR1_GAIN_B2_CTL, -84,
601 40, digital_gain),
602 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TABLA_A_CDC_IIR1_GAIN_B3_CTL, -84,
603 40, digital_gain),
604 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TABLA_A_CDC_IIR1_GAIN_B4_CTL, -84,
605 40, digital_gain),
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700606 SOC_SINGLE_TLV("ADC1 Volume", TABLA_A_TX_1_2_EN, 5, 3, 0, analog_gain),
607 SOC_SINGLE_TLV("ADC2 Volume", TABLA_A_TX_1_2_EN, 1, 3, 0, analog_gain),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700608 SOC_SINGLE_TLV("ADC3 Volume", TABLA_A_TX_3_4_EN, 5, 3, 0, analog_gain),
609 SOC_SINGLE_TLV("ADC4 Volume", TABLA_A_TX_3_4_EN, 1, 3, 0, analog_gain),
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700610 SOC_SINGLE_TLV("ADC5 Volume", TABLA_A_TX_5_6_EN, 5, 3, 0, analog_gain),
611 SOC_SINGLE_TLV("ADC6 Volume", TABLA_A_TX_5_6_EN, 1, 3, 0, analog_gain),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700612
613 SOC_SINGLE("MICBIAS1 CAPLESS Switch", TABLA_A_MICB_1_CTL, 4, 1, 1),
Santosh Mardi680b41e2011-11-22 16:51:16 -0800614 SOC_SINGLE("MICBIAS2 CAPLESS Switch", TABLA_A_MICB_2_CTL, 4, 1, 1),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700615 SOC_SINGLE("MICBIAS3 CAPLESS Switch", TABLA_A_MICB_3_CTL, 4, 1, 1),
Bradley Rubina7096d02011-08-03 18:29:02 -0700616
617 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 0, 100, tabla_get_anc_slot,
618 tabla_put_anc_slot),
Santosh Mardi024010f2011-10-18 06:27:21 +0530619 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
620 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
621 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
622 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
623 SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
624 SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
625 SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
626 SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
627 SOC_ENUM("TX9 HPF cut off", cf_dec9_enum),
628 SOC_ENUM("TX10 HPF cut off", cf_dec10_enum),
629
630 SOC_SINGLE("TX1 HPF Switch", TABLA_A_CDC_TX1_MUX_CTL, 3, 1, 0),
631 SOC_SINGLE("TX2 HPF Switch", TABLA_A_CDC_TX2_MUX_CTL, 3, 1, 0),
632 SOC_SINGLE("TX3 HPF Switch", TABLA_A_CDC_TX3_MUX_CTL, 3, 1, 0),
633 SOC_SINGLE("TX4 HPF Switch", TABLA_A_CDC_TX4_MUX_CTL, 3, 1, 0),
634 SOC_SINGLE("TX5 HPF Switch", TABLA_A_CDC_TX5_MUX_CTL, 3, 1, 0),
635 SOC_SINGLE("TX6 HPF Switch", TABLA_A_CDC_TX6_MUX_CTL, 3, 1, 0),
636 SOC_SINGLE("TX7 HPF Switch", TABLA_A_CDC_TX7_MUX_CTL, 3, 1, 0),
637 SOC_SINGLE("TX8 HPF Switch", TABLA_A_CDC_TX8_MUX_CTL, 3, 1, 0),
638 SOC_SINGLE("TX9 HPF Switch", TABLA_A_CDC_TX9_MUX_CTL, 3, 1, 0),
639 SOC_SINGLE("TX10 HPF Switch", TABLA_A_CDC_TX10_MUX_CTL, 3, 1, 0),
640
641 SOC_SINGLE("RX1 HPF Switch", TABLA_A_CDC_RX1_B5_CTL, 2, 1, 0),
642 SOC_SINGLE("RX2 HPF Switch", TABLA_A_CDC_RX2_B5_CTL, 2, 1, 0),
643 SOC_SINGLE("RX3 HPF Switch", TABLA_A_CDC_RX3_B5_CTL, 2, 1, 0),
644 SOC_SINGLE("RX4 HPF Switch", TABLA_A_CDC_RX4_B5_CTL, 2, 1, 0),
645 SOC_SINGLE("RX5 HPF Switch", TABLA_A_CDC_RX5_B5_CTL, 2, 1, 0),
646 SOC_SINGLE("RX6 HPF Switch", TABLA_A_CDC_RX6_B5_CTL, 2, 1, 0),
647 SOC_SINGLE("RX7 HPF Switch", TABLA_A_CDC_RX7_B5_CTL, 2, 1, 0),
648
649 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
650 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
651 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
652 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
653 SOC_ENUM("RX5 HPF cut off", cf_rxmix5_enum),
654 SOC_ENUM("RX6 HPF cut off", cf_rxmix6_enum),
655 SOC_ENUM("RX7 HPF cut off", cf_rxmix7_enum),
Ben Romberger1f045a72011-11-04 10:14:57 -0700656
657 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
658 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
659 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
660 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
661 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
662 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
663 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
664 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
665 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
666 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
667 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
668 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
669 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
670 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
671 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
672 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
673 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
674 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
675 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
676 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
677
678 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
679 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
680 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
681 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
682 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
683 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
684 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
685 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
686 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
687 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
688 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
689 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
690 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
691 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
692 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
693 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
694 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
695 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
696 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
697 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700698};
699
Joonwoo Park6c1ebb62012-01-16 19:08:43 -0800700static const struct snd_kcontrol_new tabla_1_x_snd_controls[] = {
701 SOC_SINGLE("MICBIAS4 CAPLESS Switch", TABLA_1_A_MICB_4_CTL, 4, 1, 1),
702};
703
704static const struct snd_kcontrol_new tabla_2_higher_snd_controls[] = {
705 SOC_SINGLE("MICBIAS4 CAPLESS Switch", TABLA_2_A_MICB_4_CTL, 4, 1, 1),
706};
707
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700708static const char *rx_mix1_text[] = {
709 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
710 "RX5", "RX6", "RX7"
711};
712
Kiran Kandi8b3a8302011-09-27 16:13:28 -0700713static const char *rx_dsm_text[] = {
714 "CIC_OUT", "DSM_INV"
715};
716
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700717static const char *sb_tx1_mux_text[] = {
718 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
719 "DEC1"
720};
721
722static const char *sb_tx5_mux_text[] = {
723 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
724 "DEC5"
725};
726
727static const char *sb_tx6_mux_text[] = {
728 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
729 "DEC6"
730};
731
732static const char const *sb_tx7_to_tx10_mux_text[] = {
733 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
734 "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
735 "DEC9", "DEC10"
736};
737
738static const char *dec1_mux_text[] = {
739 "ZERO", "DMIC1", "ADC6",
740};
741
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700742static const char *dec2_mux_text[] = {
743 "ZERO", "DMIC2", "ADC5",
744};
745
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700746static const char *dec3_mux_text[] = {
747 "ZERO", "DMIC3", "ADC4",
748};
749
750static const char *dec4_mux_text[] = {
751 "ZERO", "DMIC4", "ADC3",
752};
753
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700754static const char *dec5_mux_text[] = {
755 "ZERO", "DMIC5", "ADC2",
756};
757
758static const char *dec6_mux_text[] = {
759 "ZERO", "DMIC6", "ADC1",
760};
761
762static const char const *dec7_mux_text[] = {
763 "ZERO", "DMIC1", "DMIC6", "ADC1", "ADC6", "ANC1_FB", "ANC2_FB",
764};
765
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700766static const char *dec8_mux_text[] = {
767 "ZERO", "DMIC2", "DMIC5", "ADC2", "ADC5",
768};
769
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700770static const char *dec9_mux_text[] = {
771 "ZERO", "DMIC4", "DMIC5", "ADC2", "ADC3", "ADCMB", "ANC1_FB", "ANC2_FB",
772};
773
774static const char *dec10_mux_text[] = {
775 "ZERO", "DMIC3", "DMIC6", "ADC1", "ADC4", "ADCMB", "ANC1_FB", "ANC2_FB",
776};
777
Bradley Rubin229c6a52011-07-12 16:18:48 -0700778static const char const *anc_mux_text[] = {
779 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6", "ADC_MB",
780 "RSVD_1", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5", "DMIC6"
781};
782
783static const char const *anc1_fb_mux_text[] = {
784 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
785};
786
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700787static const char *iir1_inp1_text[] = {
788 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
789 "DEC9", "DEC10", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
790};
791
792static const struct soc_enum rx_mix1_inp1_chain_enum =
793 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_mix1_text);
794
Bradley Rubin229c6a52011-07-12 16:18:48 -0700795static const struct soc_enum rx_mix1_inp2_chain_enum =
796 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_mix1_text);
797
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700798static const struct soc_enum rx2_mix1_inp1_chain_enum =
799 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_mix1_text);
800
Bradley Rubin229c6a52011-07-12 16:18:48 -0700801static const struct soc_enum rx2_mix1_inp2_chain_enum =
802 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_mix1_text);
803
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700804static const struct soc_enum rx3_mix1_inp1_chain_enum =
805 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX3_B1_CTL, 0, 12, rx_mix1_text);
806
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700807static const struct soc_enum rx3_mix1_inp2_chain_enum =
808 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX3_B1_CTL, 4, 12, rx_mix1_text);
809
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700810static const struct soc_enum rx4_mix1_inp1_chain_enum =
811 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX4_B1_CTL, 0, 12, rx_mix1_text);
812
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700813static const struct soc_enum rx4_mix1_inp2_chain_enum =
814 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX4_B1_CTL, 4, 12, rx_mix1_text);
815
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700816static const struct soc_enum rx5_mix1_inp1_chain_enum =
817 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX5_B1_CTL, 0, 12, rx_mix1_text);
818
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700819static const struct soc_enum rx5_mix1_inp2_chain_enum =
820 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX5_B1_CTL, 4, 12, rx_mix1_text);
821
822static const struct soc_enum rx6_mix1_inp1_chain_enum =
823 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX6_B1_CTL, 0, 12, rx_mix1_text);
824
825static const struct soc_enum rx6_mix1_inp2_chain_enum =
826 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX6_B1_CTL, 4, 12, rx_mix1_text);
827
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -0700828static const struct soc_enum rx7_mix1_inp1_chain_enum =
829 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX7_B1_CTL, 0, 12, rx_mix1_text);
830
831static const struct soc_enum rx7_mix1_inp2_chain_enum =
832 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX7_B1_CTL, 4, 12, rx_mix1_text);
833
Kiran Kandi8b3a8302011-09-27 16:13:28 -0700834static const struct soc_enum rx4_dsm_enum =
835 SOC_ENUM_SINGLE(TABLA_A_CDC_RX4_B6_CTL, 4, 2, rx_dsm_text);
836
837static const struct soc_enum rx6_dsm_enum =
838 SOC_ENUM_SINGLE(TABLA_A_CDC_RX6_B6_CTL, 4, 2, rx_dsm_text);
839
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700840static const struct soc_enum sb_tx5_mux_enum =
841 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
842
843static const struct soc_enum sb_tx6_mux_enum =
844 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B6_CTL, 0, 9, sb_tx6_mux_text);
845
846static const struct soc_enum sb_tx7_mux_enum =
847 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B7_CTL, 0, 18,
848 sb_tx7_to_tx10_mux_text);
849
850static const struct soc_enum sb_tx8_mux_enum =
851 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B8_CTL, 0, 18,
852 sb_tx7_to_tx10_mux_text);
853
Kiran Kandi3426e512011-09-13 22:50:10 -0700854static const struct soc_enum sb_tx9_mux_enum =
855 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B9_CTL, 0, 18,
856 sb_tx7_to_tx10_mux_text);
857
858static const struct soc_enum sb_tx10_mux_enum =
859 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B10_CTL, 0, 18,
860 sb_tx7_to_tx10_mux_text);
861
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700862static const struct soc_enum sb_tx1_mux_enum =
863 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B1_CTL, 0, 9, sb_tx1_mux_text);
864
865static const struct soc_enum dec1_mux_enum =
866 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 0, 3, dec1_mux_text);
867
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700868static const struct soc_enum dec2_mux_enum =
869 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 2, 3, dec2_mux_text);
870
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700871static const struct soc_enum dec3_mux_enum =
872 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 4, 3, dec3_mux_text);
873
874static const struct soc_enum dec4_mux_enum =
875 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 6, 3, dec4_mux_text);
876
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700877static const struct soc_enum dec5_mux_enum =
878 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B2_CTL, 0, 3, dec5_mux_text);
879
880static const struct soc_enum dec6_mux_enum =
881 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B2_CTL, 2, 3, dec6_mux_text);
882
883static const struct soc_enum dec7_mux_enum =
884 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B2_CTL, 4, 7, dec7_mux_text);
885
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700886static const struct soc_enum dec8_mux_enum =
887 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B3_CTL, 0, 7, dec8_mux_text);
888
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700889static const struct soc_enum dec9_mux_enum =
890 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B3_CTL, 3, 8, dec9_mux_text);
891
892static const struct soc_enum dec10_mux_enum =
893 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B4_CTL, 0, 8, dec10_mux_text);
894
Bradley Rubin229c6a52011-07-12 16:18:48 -0700895static const struct soc_enum anc1_mux_enum =
896 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_ANC_B1_CTL, 0, 16, anc_mux_text);
897
898static const struct soc_enum anc2_mux_enum =
899 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_ANC_B1_CTL, 4, 16, anc_mux_text);
900
901static const struct soc_enum anc1_fb_mux_enum =
902 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
903
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700904static const struct soc_enum iir1_inp1_mux_enum =
905 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_EQ1_B1_CTL, 0, 18, iir1_inp1_text);
906
907static const struct snd_kcontrol_new rx_mix1_inp1_mux =
908 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
909
Bradley Rubin229c6a52011-07-12 16:18:48 -0700910static const struct snd_kcontrol_new rx_mix1_inp2_mux =
911 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
912
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700913static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
914 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
915
Bradley Rubin229c6a52011-07-12 16:18:48 -0700916static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
917 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
918
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700919static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
920 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
921
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700922static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
923 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
924
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700925static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
926 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
927
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700928static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
929 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
930
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700931static const struct snd_kcontrol_new rx5_mix1_inp1_mux =
932 SOC_DAPM_ENUM("RX5 MIX1 INP1 Mux", rx5_mix1_inp1_chain_enum);
933
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700934static const struct snd_kcontrol_new rx5_mix1_inp2_mux =
935 SOC_DAPM_ENUM("RX5 MIX1 INP2 Mux", rx5_mix1_inp2_chain_enum);
936
937static const struct snd_kcontrol_new rx6_mix1_inp1_mux =
938 SOC_DAPM_ENUM("RX6 MIX1 INP1 Mux", rx6_mix1_inp1_chain_enum);
939
940static const struct snd_kcontrol_new rx6_mix1_inp2_mux =
941 SOC_DAPM_ENUM("RX6 MIX1 INP2 Mux", rx6_mix1_inp2_chain_enum);
942
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -0700943static const struct snd_kcontrol_new rx7_mix1_inp1_mux =
944 SOC_DAPM_ENUM("RX7 MIX1 INP1 Mux", rx7_mix1_inp1_chain_enum);
945
946static const struct snd_kcontrol_new rx7_mix1_inp2_mux =
947 SOC_DAPM_ENUM("RX7 MIX1 INP2 Mux", rx7_mix1_inp2_chain_enum);
948
Kiran Kandi8b3a8302011-09-27 16:13:28 -0700949static const struct snd_kcontrol_new rx4_dsm_mux =
950 SOC_DAPM_ENUM("RX4 DSM MUX Mux", rx4_dsm_enum);
951
952static const struct snd_kcontrol_new rx6_dsm_mux =
953 SOC_DAPM_ENUM("RX6 DSM MUX Mux", rx6_dsm_enum);
954
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700955static const struct snd_kcontrol_new sb_tx5_mux =
956 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
957
958static const struct snd_kcontrol_new sb_tx6_mux =
959 SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
960
961static const struct snd_kcontrol_new sb_tx7_mux =
962 SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
963
964static const struct snd_kcontrol_new sb_tx8_mux =
965 SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
966
Kiran Kandi3426e512011-09-13 22:50:10 -0700967static const struct snd_kcontrol_new sb_tx9_mux =
968 SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
969
970static const struct snd_kcontrol_new sb_tx10_mux =
971 SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
972
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700973static const struct snd_kcontrol_new sb_tx1_mux =
974 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
975
976static const struct snd_kcontrol_new dec1_mux =
977 SOC_DAPM_ENUM("DEC1 MUX Mux", dec1_mux_enum);
978
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700979static const struct snd_kcontrol_new dec2_mux =
980 SOC_DAPM_ENUM("DEC2 MUX Mux", dec2_mux_enum);
981
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700982static const struct snd_kcontrol_new dec3_mux =
983 SOC_DAPM_ENUM("DEC3 MUX Mux", dec3_mux_enum);
984
985static const struct snd_kcontrol_new dec4_mux =
986 SOC_DAPM_ENUM("DEC4 MUX Mux", dec4_mux_enum);
987
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700988static const struct snd_kcontrol_new dec5_mux =
989 SOC_DAPM_ENUM("DEC5 MUX Mux", dec5_mux_enum);
990
991static const struct snd_kcontrol_new dec6_mux =
992 SOC_DAPM_ENUM("DEC6 MUX Mux", dec6_mux_enum);
993
994static const struct snd_kcontrol_new dec7_mux =
995 SOC_DAPM_ENUM("DEC7 MUX Mux", dec7_mux_enum);
996
Bradley Rubin229c6a52011-07-12 16:18:48 -0700997static const struct snd_kcontrol_new anc1_mux =
998 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700999static const struct snd_kcontrol_new dec8_mux =
1000 SOC_DAPM_ENUM("DEC8 MUX Mux", dec8_mux_enum);
1001
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001002static const struct snd_kcontrol_new dec9_mux =
1003 SOC_DAPM_ENUM("DEC9 MUX Mux", dec9_mux_enum);
1004
1005static const struct snd_kcontrol_new dec10_mux =
1006 SOC_DAPM_ENUM("DEC10 MUX Mux", dec10_mux_enum);
1007
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001008static const struct snd_kcontrol_new iir1_inp1_mux =
1009 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
1010
Bradley Rubin229c6a52011-07-12 16:18:48 -07001011static const struct snd_kcontrol_new anc2_mux =
1012 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001013
Bradley Rubin229c6a52011-07-12 16:18:48 -07001014static const struct snd_kcontrol_new anc1_fb_mux =
1015 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001016
Bradley Rubin229c6a52011-07-12 16:18:48 -07001017static const struct snd_kcontrol_new dac1_switch[] = {
1018 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_EAR_EN, 5, 1, 0)
1019};
1020static const struct snd_kcontrol_new hphl_switch[] = {
1021 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
1022};
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001023
1024static const struct snd_kcontrol_new lineout3_ground_switch =
1025 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_LINE_3_DAC_CTL, 6, 1, 0);
1026
1027static const struct snd_kcontrol_new lineout4_ground_switch =
1028 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_LINE_4_DAC_CTL, 6, 1, 0);
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001029
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001030static void tabla_codec_enable_adc_block(struct snd_soc_codec *codec,
1031 int enable)
1032{
1033 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1034
1035 pr_debug("%s %d\n", __func__, enable);
1036
1037 if (enable) {
1038 tabla->adc_count++;
1039 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS, 0xE0, 0xE0);
1040 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL, 0x2, 0x2);
1041 } else {
1042 tabla->adc_count--;
1043 if (!tabla->adc_count) {
1044 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL,
1045 0x2, 0x0);
1046 if (!tabla->mbhc_polling_active)
1047 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS,
1048 0xE0, 0x0);
1049 }
1050 }
1051}
1052
1053static int tabla_codec_enable_adc(struct snd_soc_dapm_widget *w,
1054 struct snd_kcontrol *kcontrol, int event)
1055{
1056 struct snd_soc_codec *codec = w->codec;
1057 u16 adc_reg;
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001058 u8 init_bit_shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001059
1060 pr_debug("%s %d\n", __func__, event);
1061
1062 if (w->reg == TABLA_A_TX_1_2_EN)
1063 adc_reg = TABLA_A_TX_1_2_TEST_CTL;
1064 else if (w->reg == TABLA_A_TX_3_4_EN)
1065 adc_reg = TABLA_A_TX_3_4_TEST_CTL;
1066 else if (w->reg == TABLA_A_TX_5_6_EN)
1067 adc_reg = TABLA_A_TX_5_6_TEST_CTL;
1068 else {
1069 pr_err("%s: Error, invalid adc register\n", __func__);
1070 return -EINVAL;
1071 }
1072
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001073 if (w->shift == 3)
1074 init_bit_shift = 6;
1075 else if (w->shift == 7)
1076 init_bit_shift = 7;
1077 else {
1078 pr_err("%s: Error, invalid init bit postion adc register\n",
1079 __func__);
1080 return -EINVAL;
1081 }
1082
1083
1084
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001085 switch (event) {
1086 case SND_SOC_DAPM_PRE_PMU:
1087 tabla_codec_enable_adc_block(codec, 1);
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001088 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
1089 1 << init_bit_shift);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001090 break;
1091 case SND_SOC_DAPM_POST_PMU:
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001092
1093 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
1094
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001095 break;
1096 case SND_SOC_DAPM_POST_PMD:
1097 tabla_codec_enable_adc_block(codec, 0);
1098 break;
1099 }
1100 return 0;
1101}
1102
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001103static int tabla_codec_enable_lineout(struct snd_soc_dapm_widget *w,
1104 struct snd_kcontrol *kcontrol, int event)
1105{
1106 struct snd_soc_codec *codec = w->codec;
1107 u16 lineout_gain_reg;
1108
Kiran Kandidb0a4b02011-08-23 09:32:09 -07001109 pr_debug("%s %d %s\n", __func__, event, w->name);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001110
1111 switch (w->shift) {
1112 case 0:
1113 lineout_gain_reg = TABLA_A_RX_LINE_1_GAIN;
1114 break;
1115 case 1:
1116 lineout_gain_reg = TABLA_A_RX_LINE_2_GAIN;
1117 break;
1118 case 2:
1119 lineout_gain_reg = TABLA_A_RX_LINE_3_GAIN;
1120 break;
1121 case 3:
1122 lineout_gain_reg = TABLA_A_RX_LINE_4_GAIN;
1123 break;
1124 case 4:
1125 lineout_gain_reg = TABLA_A_RX_LINE_5_GAIN;
1126 break;
1127 default:
1128 pr_err("%s: Error, incorrect lineout register value\n",
1129 __func__);
1130 return -EINVAL;
1131 }
1132
1133 switch (event) {
1134 case SND_SOC_DAPM_PRE_PMU:
1135 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x40);
1136 break;
1137 case SND_SOC_DAPM_POST_PMU:
Krishnankutty Kolathappilly31169f42011-11-17 10:33:11 -08001138 pr_debug("%s: sleeping 16 ms after %s PA turn on\n",
Kiran Kandidb0a4b02011-08-23 09:32:09 -07001139 __func__, w->name);
Krishnankutty Kolathappilly31169f42011-11-17 10:33:11 -08001140 usleep_range(16000, 16000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001141 break;
1142 case SND_SOC_DAPM_POST_PMD:
1143 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x00);
1144 break;
1145 }
1146 return 0;
1147}
1148
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001149
1150static int tabla_codec_enable_dmic(struct snd_soc_dapm_widget *w,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001151 struct snd_kcontrol *kcontrol, int event)
1152{
1153 struct snd_soc_codec *codec = w->codec;
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001154 u16 tx_mux_ctl_reg, tx_dmic_ctl_reg;
1155 u8 dmic_clk_sel, dmic_clk_en;
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07001156 unsigned int dmic;
1157 int ret;
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001158
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07001159 ret = kstrtouint(strpbrk(w->name, "123456"), 10, &dmic);
1160 if (ret < 0) {
1161 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001162 return -EINVAL;
1163 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001164
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07001165 switch (dmic) {
1166 case 1:
1167 case 2:
1168 dmic_clk_sel = 0x02;
1169 dmic_clk_en = 0x01;
1170 break;
1171
1172 case 3:
1173 case 4:
1174 dmic_clk_sel = 0x08;
1175 dmic_clk_en = 0x04;
1176 break;
1177
1178 case 5:
1179 case 6:
1180 dmic_clk_sel = 0x20;
1181 dmic_clk_en = 0x10;
1182 break;
1183
1184 default:
1185 pr_err("%s: Invalid DMIC Selection\n", __func__);
1186 return -EINVAL;
1187 }
1188
1189 tx_mux_ctl_reg = TABLA_A_CDC_TX1_MUX_CTL + 8 * (dmic - 1);
1190 tx_dmic_ctl_reg = TABLA_A_CDC_TX1_DMIC_CTL + 8 * (dmic - 1);
1191
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001192 pr_debug("%s %d\n", __func__, event);
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001193
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001194 switch (event) {
1195 case SND_SOC_DAPM_PRE_PMU:
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001196 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, 0x1);
1197
1198 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_DMIC_CTL,
1199 dmic_clk_sel, dmic_clk_sel);
1200
1201 snd_soc_update_bits(codec, tx_dmic_ctl_reg, 0x1, 0x1);
1202
1203 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_DMIC_CTL,
1204 dmic_clk_en, dmic_clk_en);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001205 break;
1206 case SND_SOC_DAPM_POST_PMD:
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001207 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_DMIC_CTL,
1208 dmic_clk_en, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001209 break;
1210 }
1211 return 0;
1212}
1213
Bradley Rubin229c6a52011-07-12 16:18:48 -07001214static int tabla_codec_enable_anc(struct snd_soc_dapm_widget *w,
1215 struct snd_kcontrol *kcontrol, int event)
1216{
1217 struct snd_soc_codec *codec = w->codec;
1218 const char *filename;
1219 const struct firmware *fw;
1220 int i;
1221 int ret;
Bradley Rubina7096d02011-08-03 18:29:02 -07001222 int num_anc_slots;
1223 struct anc_header *anc_head;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001224 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubina7096d02011-08-03 18:29:02 -07001225 u32 anc_writes_size = 0;
1226 int anc_size_remaining;
1227 u32 *anc_ptr;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001228 u16 reg;
1229 u8 mask, val, old_val;
1230
1231 pr_debug("%s %d\n", __func__, event);
1232 switch (event) {
1233 case SND_SOC_DAPM_PRE_PMU:
1234
Bradley Rubin4283a4c2011-07-29 16:18:54 -07001235 filename = "wcd9310/wcd9310_anc.bin";
Bradley Rubin229c6a52011-07-12 16:18:48 -07001236
1237 ret = request_firmware(&fw, filename, codec->dev);
1238 if (ret != 0) {
1239 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
1240 ret);
1241 return -ENODEV;
1242 }
1243
Bradley Rubina7096d02011-08-03 18:29:02 -07001244 if (fw->size < sizeof(struct anc_header)) {
Bradley Rubin229c6a52011-07-12 16:18:48 -07001245 dev_err(codec->dev, "Not enough data\n");
1246 release_firmware(fw);
1247 return -ENOMEM;
1248 }
1249
1250 /* First number is the number of register writes */
Bradley Rubina7096d02011-08-03 18:29:02 -07001251 anc_head = (struct anc_header *)(fw->data);
1252 anc_ptr = (u32 *)((u32)fw->data + sizeof(struct anc_header));
1253 anc_size_remaining = fw->size - sizeof(struct anc_header);
1254 num_anc_slots = anc_head->num_anc_slots;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001255
Bradley Rubina7096d02011-08-03 18:29:02 -07001256 if (tabla->anc_slot >= num_anc_slots) {
1257 dev_err(codec->dev, "Invalid ANC slot selected\n");
1258 release_firmware(fw);
1259 return -EINVAL;
1260 }
1261
1262 for (i = 0; i < num_anc_slots; i++) {
1263
1264 if (anc_size_remaining < TABLA_PACKED_REG_SIZE) {
1265 dev_err(codec->dev, "Invalid register format\n");
1266 release_firmware(fw);
1267 return -EINVAL;
1268 }
1269 anc_writes_size = (u32)(*anc_ptr);
1270 anc_size_remaining -= sizeof(u32);
1271 anc_ptr += 1;
1272
1273 if (anc_writes_size * TABLA_PACKED_REG_SIZE
1274 > anc_size_remaining) {
1275 dev_err(codec->dev, "Invalid register format\n");
1276 release_firmware(fw);
1277 return -ENOMEM;
1278 }
1279
1280 if (tabla->anc_slot == i)
1281 break;
1282
1283 anc_size_remaining -= (anc_writes_size *
1284 TABLA_PACKED_REG_SIZE);
Bradley Rubin939ff3f2011-08-26 17:19:34 -07001285 anc_ptr += anc_writes_size;
Bradley Rubina7096d02011-08-03 18:29:02 -07001286 }
1287 if (i == num_anc_slots) {
1288 dev_err(codec->dev, "Selected ANC slot not present\n");
Bradley Rubin229c6a52011-07-12 16:18:48 -07001289 release_firmware(fw);
1290 return -ENOMEM;
1291 }
1292
Bradley Rubina7096d02011-08-03 18:29:02 -07001293 for (i = 0; i < anc_writes_size; i++) {
1294 TABLA_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
Bradley Rubin229c6a52011-07-12 16:18:48 -07001295 mask, val);
1296 old_val = snd_soc_read(codec, reg);
Bradley Rubin4283a4c2011-07-29 16:18:54 -07001297 snd_soc_write(codec, reg, (old_val & ~mask) |
1298 (val & mask));
Bradley Rubin229c6a52011-07-12 16:18:48 -07001299 }
1300 release_firmware(fw);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001301
1302 break;
1303 case SND_SOC_DAPM_POST_PMD:
1304 snd_soc_write(codec, TABLA_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
1305 snd_soc_write(codec, TABLA_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
1306 break;
1307 }
1308 return 0;
1309}
1310
1311
Bradley Rubincb3950a2011-08-18 13:07:26 -07001312static void tabla_codec_disable_button_presses(struct snd_soc_codec *codec)
1313{
1314 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B4_CTL, 0x80);
1315 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B3_CTL, 0x00);
1316}
1317
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001318static void tabla_codec_start_hs_polling(struct snd_soc_codec *codec)
1319{
Bradley Rubincb3950a2011-08-18 13:07:26 -07001320 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1321
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001322 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x84);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301323 wcd9xxx_enable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
Bradley Rubincb3950a2011-08-18 13:07:26 -07001324 if (!tabla->no_mic_headset_override) {
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301325 wcd9xxx_enable_irq(codec->control_data,
1326 TABLA_IRQ_MBHC_POTENTIAL);
1327 wcd9xxx_enable_irq(codec->control_data,
1328 TABLA_IRQ_MBHC_RELEASE);
Bradley Rubincb3950a2011-08-18 13:07:26 -07001329 } else {
1330 tabla_codec_disable_button_presses(codec);
1331 }
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001332 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x1);
1333 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x0);
1334 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x1);
1335}
1336
1337static void tabla_codec_pause_hs_polling(struct snd_soc_codec *codec)
1338{
Bradley Rubincb3950a2011-08-18 13:07:26 -07001339 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1340
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001341 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301342 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
Bradley Rubincb3950a2011-08-18 13:07:26 -07001343 if (!tabla->no_mic_headset_override) {
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301344 wcd9xxx_disable_irq(codec->control_data,
Bradley Rubincb3950a2011-08-18 13:07:26 -07001345 TABLA_IRQ_MBHC_POTENTIAL);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301346 wcd9xxx_disable_irq(codec->control_data,
1347 TABLA_IRQ_MBHC_RELEASE);
Bradley Rubincb3950a2011-08-18 13:07:26 -07001348 }
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001349}
1350
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08001351static void tabla_codec_switch_cfilt_mode(struct snd_soc_codec *codec,
1352 int mode)
1353{
1354 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1355 u8 reg_mode_val, cur_mode_val;
1356 bool mbhc_was_polling = false;
1357
1358 if (mode)
1359 reg_mode_val = TABLA_CFILT_FAST_MODE;
1360 else
1361 reg_mode_val = TABLA_CFILT_SLOW_MODE;
1362
1363 cur_mode_val = snd_soc_read(codec,
1364 tabla->mbhc_bias_regs.cfilt_ctl) & 0x40;
1365
1366 if (cur_mode_val != reg_mode_val) {
1367 if (tabla->mbhc_polling_active) {
1368 tabla_codec_pause_hs_polling(codec);
1369 mbhc_was_polling = true;
1370 }
1371 snd_soc_update_bits(codec,
1372 tabla->mbhc_bias_regs.cfilt_ctl, 0x40, reg_mode_val);
1373 if (mbhc_was_polling)
1374 tabla_codec_start_hs_polling(codec);
1375 pr_debug("%s: CFILT mode change (%x to %x)\n", __func__,
1376 cur_mode_val, reg_mode_val);
1377 } else {
1378 pr_debug("%s: CFILT Value is already %x\n",
1379 __func__, cur_mode_val);
1380 }
1381}
1382
1383static void tabla_codec_update_cfilt_usage(struct snd_soc_codec *codec,
1384 u8 cfilt_sel, int inc)
1385{
1386 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1387 u32 *cfilt_cnt_ptr = NULL;
1388 u16 micb_cfilt_reg;
1389
1390 switch (cfilt_sel) {
1391 case TABLA_CFILT1_SEL:
1392 cfilt_cnt_ptr = &tabla->cfilt1_cnt;
1393 micb_cfilt_reg = TABLA_A_MICB_CFILT_1_CTL;
1394 break;
1395 case TABLA_CFILT2_SEL:
1396 cfilt_cnt_ptr = &tabla->cfilt2_cnt;
1397 micb_cfilt_reg = TABLA_A_MICB_CFILT_2_CTL;
1398 break;
1399 case TABLA_CFILT3_SEL:
1400 cfilt_cnt_ptr = &tabla->cfilt3_cnt;
1401 micb_cfilt_reg = TABLA_A_MICB_CFILT_3_CTL;
1402 break;
1403 default:
1404 return; /* should not happen */
1405 }
1406
1407 if (inc) {
1408 if (!(*cfilt_cnt_ptr)++) {
1409 /* Switch CFILT to slow mode if MBHC CFILT being used */
1410 if (cfilt_sel == tabla->mbhc_bias_regs.cfilt_sel)
1411 tabla_codec_switch_cfilt_mode(codec, 0);
1412
1413 snd_soc_update_bits(codec, micb_cfilt_reg, 0x80, 0x80);
1414 }
1415 } else {
1416 /* check if count not zero, decrement
1417 * then check if zero, go ahead disable cfilter
1418 */
1419 if ((*cfilt_cnt_ptr) && !--(*cfilt_cnt_ptr)) {
1420 snd_soc_update_bits(codec, micb_cfilt_reg, 0x80, 0);
1421
1422 /* Switch CFILT to fast mode if MBHC CFILT being used */
1423 if (cfilt_sel == tabla->mbhc_bias_regs.cfilt_sel)
1424 tabla_codec_switch_cfilt_mode(codec, 1);
1425 }
1426 }
1427}
1428
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001429static int tabla_find_k_value(unsigned int ldoh_v, unsigned int cfilt_mv)
1430{
1431 int rc = -EINVAL;
1432 unsigned min_mv, max_mv;
1433
1434 switch (ldoh_v) {
1435 case TABLA_LDOH_1P95_V:
1436 min_mv = 160;
1437 max_mv = 1800;
1438 break;
1439 case TABLA_LDOH_2P35_V:
1440 min_mv = 200;
1441 max_mv = 2200;
1442 break;
1443 case TABLA_LDOH_2P75_V:
1444 min_mv = 240;
1445 max_mv = 2600;
1446 break;
1447 case TABLA_LDOH_2P85_V:
1448 min_mv = 250;
1449 max_mv = 2700;
1450 break;
1451 default:
1452 goto done;
1453 }
1454
1455 if (cfilt_mv < min_mv || cfilt_mv > max_mv)
1456 goto done;
1457
1458 for (rc = 4; rc <= 44; rc++) {
1459 min_mv = max_mv * (rc) / 44;
1460 if (min_mv >= cfilt_mv) {
1461 rc -= 4;
1462 break;
1463 }
1464 }
1465done:
1466 return rc;
1467}
1468
1469static bool tabla_is_hph_pa_on(struct snd_soc_codec *codec)
1470{
1471 u8 hph_reg_val = 0;
1472 hph_reg_val = snd_soc_read(codec, TABLA_A_RX_HPH_CNP_EN);
1473
1474 return (hph_reg_val & 0x30) ? true : false;
1475}
1476
Joonwoo Parka9444452011-12-08 18:48:27 -08001477static bool tabla_is_hph_dac_on(struct snd_soc_codec *codec, int left)
1478{
1479 u8 hph_reg_val = 0;
1480 if (left)
1481 hph_reg_val = snd_soc_read(codec,
1482 TABLA_A_RX_HPH_L_DAC_CTL);
1483 else
1484 hph_reg_val = snd_soc_read(codec,
1485 TABLA_A_RX_HPH_R_DAC_CTL);
1486
1487 return (hph_reg_val & 0xC0) ? true : false;
1488}
1489
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001490static void tabla_codec_switch_micbias(struct snd_soc_codec *codec,
1491 int vddio_switch)
1492{
1493 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1494 int cfilt_k_val;
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001495 bool mbhc_was_polling = false;
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001496
1497 switch (vddio_switch) {
1498 case 1:
1499 if (tabla->mbhc_polling_active) {
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001500
1501 tabla_codec_pause_hs_polling(codec);
Joonwoo Park0976d012011-12-22 11:48:18 -08001502 /* VDDIO switch enabled */
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001503 tabla->cfilt_k_value = snd_soc_read(codec,
1504 tabla->mbhc_bias_regs.cfilt_val);
1505 cfilt_k_val = tabla_find_k_value(
1506 tabla->pdata->micbias.ldoh_v, 1800);
1507 snd_soc_update_bits(codec,
1508 tabla->mbhc_bias_regs.cfilt_val,
1509 0xFC, (cfilt_k_val << 2));
1510
1511 snd_soc_update_bits(codec,
1512 tabla->mbhc_bias_regs.mbhc_reg, 0x80, 0x80);
1513 snd_soc_update_bits(codec,
1514 tabla->mbhc_bias_regs.mbhc_reg, 0x10, 0x00);
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001515 tabla_codec_start_hs_polling(codec);
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001516
1517 tabla->mbhc_micbias_switched = true;
Joonwoo Park0976d012011-12-22 11:48:18 -08001518 pr_debug("%s: VDDIO switch enabled\n", __func__);
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001519 }
1520 break;
1521
1522 case 0:
1523 if (tabla->mbhc_micbias_switched) {
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001524 if (tabla->mbhc_polling_active) {
1525 tabla_codec_pause_hs_polling(codec);
1526 mbhc_was_polling = true;
1527 }
Joonwoo Park0976d012011-12-22 11:48:18 -08001528 /* VDDIO switch disabled */
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001529 if (tabla->cfilt_k_value != 0)
1530 snd_soc_update_bits(codec,
1531 tabla->mbhc_bias_regs.cfilt_val, 0XFC,
1532 tabla->cfilt_k_value);
1533 snd_soc_update_bits(codec,
1534 tabla->mbhc_bias_regs.mbhc_reg, 0x80, 0x00);
1535 snd_soc_update_bits(codec,
1536 tabla->mbhc_bias_regs.mbhc_reg, 0x10, 0x00);
1537
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001538 if (mbhc_was_polling)
1539 tabla_codec_start_hs_polling(codec);
1540
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001541 tabla->mbhc_micbias_switched = false;
Joonwoo Park0976d012011-12-22 11:48:18 -08001542 pr_debug("%s: VDDIO switch disabled\n", __func__);
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001543 }
1544 break;
1545 }
1546}
1547
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001548static int tabla_codec_enable_micbias(struct snd_soc_dapm_widget *w,
1549 struct snd_kcontrol *kcontrol, int event)
1550{
1551 struct snd_soc_codec *codec = w->codec;
Patrick Lai3043fba2011-08-01 14:15:57 -07001552 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1553 u16 micb_int_reg;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001554 int micb_line;
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001555 u8 cfilt_sel_val = 0;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001556 char *internal1_text = "Internal1";
1557 char *internal2_text = "Internal2";
1558 char *internal3_text = "Internal3";
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001559
1560 pr_debug("%s %d\n", __func__, event);
1561 switch (w->reg) {
1562 case TABLA_A_MICB_1_CTL:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001563 micb_int_reg = TABLA_A_MICB_1_INT_RBIAS;
Patrick Lai3043fba2011-08-01 14:15:57 -07001564 cfilt_sel_val = tabla->pdata->micbias.bias1_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001565 micb_line = TABLA_MICBIAS1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001566 break;
1567 case TABLA_A_MICB_2_CTL:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001568 micb_int_reg = TABLA_A_MICB_2_INT_RBIAS;
Patrick Lai3043fba2011-08-01 14:15:57 -07001569 cfilt_sel_val = tabla->pdata->micbias.bias2_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001570 micb_line = TABLA_MICBIAS2;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001571 break;
1572 case TABLA_A_MICB_3_CTL:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001573 micb_int_reg = TABLA_A_MICB_3_INT_RBIAS;
Patrick Lai3043fba2011-08-01 14:15:57 -07001574 cfilt_sel_val = tabla->pdata->micbias.bias3_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001575 micb_line = TABLA_MICBIAS3;
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001576 break;
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08001577 case TABLA_1_A_MICB_4_CTL:
1578 case TABLA_2_A_MICB_4_CTL:
1579 micb_int_reg = tabla->reg_addr.micb_4_int_rbias;
Patrick Lai3043fba2011-08-01 14:15:57 -07001580 cfilt_sel_val = tabla->pdata->micbias.bias4_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001581 micb_line = TABLA_MICBIAS4;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001582 break;
1583 default:
1584 pr_err("%s: Error, invalid micbias register\n", __func__);
1585 return -EINVAL;
1586 }
1587
1588 switch (event) {
1589 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001590 /* Decide whether to switch the micbias for MBHC */
1591 if ((w->reg == tabla->mbhc_bias_regs.ctl_reg)
1592 && tabla->mbhc_micbias_switched)
1593 tabla_codec_switch_micbias(codec, 0);
1594
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001595 snd_soc_update_bits(codec, w->reg, 0x0E, 0x0A);
Patrick Lai3043fba2011-08-01 14:15:57 -07001596 tabla_codec_update_cfilt_usage(codec, cfilt_sel_val, 1);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001597
1598 if (strnstr(w->name, internal1_text, 30))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001599 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001600 else if (strnstr(w->name, internal2_text, 30))
1601 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
1602 else if (strnstr(w->name, internal3_text, 30))
1603 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
1604
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001605 break;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001606 case SND_SOC_DAPM_POST_PMU:
1607 if (tabla->mbhc_polling_active &&
Joonwoo Park0976d012011-12-22 11:48:18 -08001608 tabla->micbias == micb_line) {
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001609 tabla_codec_pause_hs_polling(codec);
1610 tabla_codec_start_hs_polling(codec);
1611 }
1612 break;
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001613
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001614 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001615
1616 if ((w->reg == tabla->mbhc_bias_regs.ctl_reg)
1617 && tabla_is_hph_pa_on(codec))
1618 tabla_codec_switch_micbias(codec, 1);
1619
Bradley Rubin229c6a52011-07-12 16:18:48 -07001620 if (strnstr(w->name, internal1_text, 30))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001621 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001622 else if (strnstr(w->name, internal2_text, 30))
1623 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
1624 else if (strnstr(w->name, internal3_text, 30))
1625 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
1626
Patrick Lai3043fba2011-08-01 14:15:57 -07001627 tabla_codec_update_cfilt_usage(codec, cfilt_sel_val, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001628 break;
1629 }
1630
1631 return 0;
1632}
1633
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001634static int tabla_codec_enable_dec(struct snd_soc_dapm_widget *w,
1635 struct snd_kcontrol *kcontrol, int event)
1636{
1637 struct snd_soc_codec *codec = w->codec;
1638 u16 dec_reset_reg;
1639
1640 pr_debug("%s %d\n", __func__, event);
1641
1642 if (w->reg == TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL)
1643 dec_reset_reg = TABLA_A_CDC_CLK_TX_RESET_B1_CTL;
1644 else if (w->reg == TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL)
1645 dec_reset_reg = TABLA_A_CDC_CLK_TX_RESET_B2_CTL;
1646 else {
1647 pr_err("%s: Error, incorrect dec\n", __func__);
1648 return -EINVAL;
1649 }
1650
1651 switch (event) {
1652 case SND_SOC_DAPM_PRE_PMU:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001653 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
1654 1 << w->shift);
1655 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
1656 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001657 }
1658 return 0;
1659}
1660
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001661static int tabla_codec_reset_interpolator(struct snd_soc_dapm_widget *w,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001662 struct snd_kcontrol *kcontrol, int event)
1663{
1664 struct snd_soc_codec *codec = w->codec;
1665
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001666 pr_debug("%s %d %s\n", __func__, event, w->name);
1667
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001668 switch (event) {
1669 case SND_SOC_DAPM_PRE_PMU:
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001670 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_RX_RESET_CTL,
1671 1 << w->shift, 1 << w->shift);
1672 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_RX_RESET_CTL,
1673 1 << w->shift, 0x0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001674 break;
1675 }
1676 return 0;
1677}
1678
Bradley Rubin229c6a52011-07-12 16:18:48 -07001679static int tabla_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
1680 struct snd_kcontrol *kcontrol, int event)
1681{
1682 switch (event) {
1683 case SND_SOC_DAPM_POST_PMU:
1684 case SND_SOC_DAPM_POST_PMD:
1685 usleep_range(1000, 1000);
1686 break;
1687 }
1688 return 0;
1689}
1690
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07001691
1692static void tabla_enable_rx_bias(struct snd_soc_codec *codec, u32 enable)
1693{
1694 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1695
1696 if (enable) {
1697 tabla->rx_bias_count++;
1698 if (tabla->rx_bias_count == 1)
1699 snd_soc_update_bits(codec, TABLA_A_RX_COM_BIAS,
1700 0x80, 0x80);
1701 } else {
1702 tabla->rx_bias_count--;
1703 if (!tabla->rx_bias_count)
1704 snd_soc_update_bits(codec, TABLA_A_RX_COM_BIAS,
1705 0x80, 0x00);
1706 }
1707}
1708
1709static int tabla_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
1710 struct snd_kcontrol *kcontrol, int event)
1711{
1712 struct snd_soc_codec *codec = w->codec;
1713
1714 pr_debug("%s %d\n", __func__, event);
1715
1716 switch (event) {
1717 case SND_SOC_DAPM_PRE_PMU:
1718 tabla_enable_rx_bias(codec, 1);
1719 break;
1720 case SND_SOC_DAPM_POST_PMD:
1721 tabla_enable_rx_bias(codec, 0);
1722 break;
1723 }
1724 return 0;
1725}
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001726static int tabla_hphr_dac_event(struct snd_soc_dapm_widget *w,
1727 struct snd_kcontrol *kcontrol, int event)
1728{
1729 struct snd_soc_codec *codec = w->codec;
1730
1731 pr_debug("%s %s %d\n", __func__, w->name, event);
1732
1733 switch (event) {
1734 case SND_SOC_DAPM_PRE_PMU:
1735 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
1736 break;
1737 case SND_SOC_DAPM_POST_PMD:
1738 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
1739 break;
1740 }
1741 return 0;
1742}
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07001743
Joonwoo Park8b1f0982011-12-08 17:12:45 -08001744static void tabla_snd_soc_jack_report(struct tabla_priv *tabla,
1745 struct snd_soc_jack *jack, int status,
1746 int mask)
1747{
1748 /* XXX: wake_lock_timeout()? */
1749 snd_soc_jack_report(jack, status, mask);
1750}
1751
Patrick Lai49efeac2011-11-03 11:01:12 -07001752static void hphocp_off_report(struct tabla_priv *tabla,
1753 u32 jack_status, int irq)
1754{
1755 struct snd_soc_codec *codec;
1756
1757 if (tabla) {
1758 pr_info("%s: clear ocp status %x\n", __func__, jack_status);
1759 codec = tabla->codec;
1760 tabla->hph_status &= ~jack_status;
1761 if (tabla->headset_jack)
Joonwoo Park8b1f0982011-12-08 17:12:45 -08001762 tabla_snd_soc_jack_report(tabla, tabla->headset_jack,
1763 tabla->hph_status,
1764 TABLA_JACK_MASK);
Joonwoo Park0976d012011-12-22 11:48:18 -08001765 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10, 0x00);
1766 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10, 0x10);
Patrick Laic7cae882011-11-18 11:52:49 -08001767 /* reset retry counter as PA is turned off signifying
1768 * start of new OCP detection session
1769 */
1770 if (TABLA_IRQ_HPH_PA_OCPL_FAULT)
1771 tabla->hphlocp_cnt = 0;
1772 else
1773 tabla->hphrocp_cnt = 0;
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301774 wcd9xxx_enable_irq(codec->control_data, irq);
Patrick Lai49efeac2011-11-03 11:01:12 -07001775 } else {
1776 pr_err("%s: Bad tabla private data\n", __func__);
1777 }
1778}
1779
1780static void hphlocp_off_report(struct work_struct *work)
1781{
1782 struct tabla_priv *tabla = container_of(work, struct tabla_priv,
1783 hphlocp_work);
1784 hphocp_off_report(tabla, SND_JACK_OC_HPHL, TABLA_IRQ_HPH_PA_OCPL_FAULT);
1785}
1786
1787static void hphrocp_off_report(struct work_struct *work)
1788{
1789 struct tabla_priv *tabla = container_of(work, struct tabla_priv,
1790 hphrocp_work);
1791 hphocp_off_report(tabla, SND_JACK_OC_HPHR, TABLA_IRQ_HPH_PA_OCPR_FAULT);
1792}
1793
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001794static int tabla_hph_pa_event(struct snd_soc_dapm_widget *w,
1795 struct snd_kcontrol *kcontrol, int event)
1796{
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001797 struct snd_soc_codec *codec = w->codec;
1798 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1799 u8 mbhc_micb_ctl_val;
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001800 pr_debug("%s: event = %d\n", __func__, event);
1801
1802 switch (event) {
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001803 case SND_SOC_DAPM_PRE_PMU:
1804 mbhc_micb_ctl_val = snd_soc_read(codec,
1805 tabla->mbhc_bias_regs.ctl_reg);
1806
1807 if (!(mbhc_micb_ctl_val & 0x80)
1808 && !tabla->mbhc_micbias_switched)
1809 tabla_codec_switch_micbias(codec, 1);
1810
1811 break;
1812
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001813 case SND_SOC_DAPM_POST_PMD:
Patrick Lai49efeac2011-11-03 11:01:12 -07001814 /* schedule work is required because at the time HPH PA DAPM
1815 * event callback is called by DAPM framework, CODEC dapm mutex
1816 * would have been locked while snd_soc_jack_report also
1817 * attempts to acquire same lock.
1818 */
Joonwoo Parka9444452011-12-08 18:48:27 -08001819 if (w->shift == 5) {
1820 clear_bit(TABLA_HPHL_PA_OFF_ACK,
1821 &tabla->hph_pa_dac_state);
1822 clear_bit(TABLA_HPHL_DAC_OFF_ACK,
1823 &tabla->hph_pa_dac_state);
1824 if (tabla->hph_status & SND_JACK_OC_HPHL)
1825 schedule_work(&tabla->hphlocp_work);
1826 } else if (w->shift == 4) {
1827 clear_bit(TABLA_HPHR_PA_OFF_ACK,
1828 &tabla->hph_pa_dac_state);
1829 clear_bit(TABLA_HPHR_DAC_OFF_ACK,
1830 &tabla->hph_pa_dac_state);
1831 if (tabla->hph_status & SND_JACK_OC_HPHR)
1832 schedule_work(&tabla->hphrocp_work);
1833 }
1834
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001835 if (tabla->mbhc_micbias_switched)
1836 tabla_codec_switch_micbias(codec, 0);
1837
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001838 pr_debug("%s: sleep 10 ms after %s PA disable.\n", __func__,
1839 w->name);
1840 usleep_range(10000, 10000);
1841
1842 break;
1843 }
1844 return 0;
1845}
1846
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001847static void tabla_get_mbhc_micbias_regs(struct snd_soc_codec *codec,
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08001848 struct mbhc_micbias_regs *micbias_regs)
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001849{
1850 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001851 unsigned int cfilt;
1852
Joonwoo Park0976d012011-12-22 11:48:18 -08001853 switch (tabla->micbias) {
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001854 case TABLA_MICBIAS1:
1855 cfilt = tabla->pdata->micbias.bias1_cfilt_sel;
1856 micbias_regs->mbhc_reg = TABLA_A_MICB_1_MBHC;
1857 micbias_regs->int_rbias = TABLA_A_MICB_1_INT_RBIAS;
1858 micbias_regs->ctl_reg = TABLA_A_MICB_1_CTL;
1859 break;
1860 case TABLA_MICBIAS2:
1861 cfilt = tabla->pdata->micbias.bias2_cfilt_sel;
1862 micbias_regs->mbhc_reg = TABLA_A_MICB_2_MBHC;
1863 micbias_regs->int_rbias = TABLA_A_MICB_2_INT_RBIAS;
1864 micbias_regs->ctl_reg = TABLA_A_MICB_2_CTL;
1865 break;
1866 case TABLA_MICBIAS3:
1867 cfilt = tabla->pdata->micbias.bias3_cfilt_sel;
1868 micbias_regs->mbhc_reg = TABLA_A_MICB_3_MBHC;
1869 micbias_regs->int_rbias = TABLA_A_MICB_3_INT_RBIAS;
1870 micbias_regs->ctl_reg = TABLA_A_MICB_3_CTL;
1871 break;
1872 case TABLA_MICBIAS4:
1873 cfilt = tabla->pdata->micbias.bias4_cfilt_sel;
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08001874 micbias_regs->mbhc_reg = tabla->reg_addr.micb_4_mbhc;
1875 micbias_regs->int_rbias = tabla->reg_addr.micb_4_int_rbias;
1876 micbias_regs->ctl_reg = tabla->reg_addr.micb_4_ctl;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001877 break;
1878 default:
1879 /* Should never reach here */
1880 pr_err("%s: Invalid MIC BIAS for MBHC\n", __func__);
Jordan Crouse239d8412011-11-23 11:47:02 -07001881 return;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001882 }
1883
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08001884 micbias_regs->cfilt_sel = cfilt;
1885
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001886 switch (cfilt) {
1887 case TABLA_CFILT1_SEL:
1888 micbias_regs->cfilt_val = TABLA_A_MICB_CFILT_1_VAL;
1889 micbias_regs->cfilt_ctl = TABLA_A_MICB_CFILT_1_CTL;
Joonwoo Park0976d012011-12-22 11:48:18 -08001890 tabla->mbhc_data.micb_mv = tabla->pdata->micbias.cfilt1_mv;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001891 break;
1892 case TABLA_CFILT2_SEL:
1893 micbias_regs->cfilt_val = TABLA_A_MICB_CFILT_2_VAL;
1894 micbias_regs->cfilt_ctl = TABLA_A_MICB_CFILT_2_CTL;
Joonwoo Park0976d012011-12-22 11:48:18 -08001895 tabla->mbhc_data.micb_mv = tabla->pdata->micbias.cfilt2_mv;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001896 break;
1897 case TABLA_CFILT3_SEL:
1898 micbias_regs->cfilt_val = TABLA_A_MICB_CFILT_3_VAL;
1899 micbias_regs->cfilt_ctl = TABLA_A_MICB_CFILT_3_CTL;
Joonwoo Park0976d012011-12-22 11:48:18 -08001900 tabla->mbhc_data.micb_mv = tabla->pdata->micbias.cfilt3_mv;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001901 break;
1902 }
1903}
Santosh Mardie15e2302011-11-15 10:39:23 +05301904static const struct snd_soc_dapm_widget tabla_dapm_i2s_widgets[] = {
1905 SND_SOC_DAPM_SUPPLY("RX_I2S_CLK", TABLA_A_CDC_CLK_RX_I2S_CTL,
1906 4, 0, NULL, 0),
1907 SND_SOC_DAPM_SUPPLY("TX_I2S_CLK", TABLA_A_CDC_CLK_TX_I2S_CTL, 4,
1908 0, NULL, 0),
1909};
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001910
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001911static int tabla_lineout_dac_event(struct snd_soc_dapm_widget *w,
1912 struct snd_kcontrol *kcontrol, int event)
1913{
1914 struct snd_soc_codec *codec = w->codec;
1915
1916 pr_debug("%s %s %d\n", __func__, w->name, event);
1917
1918 switch (event) {
1919 case SND_SOC_DAPM_PRE_PMU:
1920 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
1921 break;
1922
1923 case SND_SOC_DAPM_POST_PMD:
1924 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
1925 break;
1926 }
1927 return 0;
1928}
1929
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08001930static const struct snd_soc_dapm_widget tabla_1_x_dapm_widgets[] = {
1931 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4 External", TABLA_1_A_MICB_4_CTL, 7,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301932 0, tabla_codec_enable_micbias,
1933 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1934 SND_SOC_DAPM_POST_PMD),
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08001935};
1936
1937static const struct snd_soc_dapm_widget tabla_2_higher_dapm_widgets[] = {
1938 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4 External", TABLA_2_A_MICB_4_CTL, 7,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301939 0, tabla_codec_enable_micbias,
1940 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1941 SND_SOC_DAPM_POST_PMD),
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08001942};
1943
Santosh Mardie15e2302011-11-15 10:39:23 +05301944static const struct snd_soc_dapm_route audio_i2s_map[] = {
1945 {"RX_I2S_CLK", NULL, "CDC_CONN"},
1946 {"SLIM RX1", NULL, "RX_I2S_CLK"},
1947 {"SLIM RX2", NULL, "RX_I2S_CLK"},
1948 {"SLIM RX3", NULL, "RX_I2S_CLK"},
1949 {"SLIM RX4", NULL, "RX_I2S_CLK"},
1950
1951 {"SLIM TX7", NULL, "TX_I2S_CLK"},
1952 {"SLIM TX8", NULL, "TX_I2S_CLK"},
1953 {"SLIM TX9", NULL, "TX_I2S_CLK"},
1954 {"SLIM TX10", NULL, "TX_I2S_CLK"},
1955};
1956
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001957static const struct snd_soc_dapm_route audio_map[] = {
1958 /* SLIMBUS Connections */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001959
1960 {"SLIM TX1", NULL, "SLIM TX1 MUX"},
1961 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
1962
1963 {"SLIM TX5", NULL, "SLIM TX5 MUX"},
1964 {"SLIM TX5 MUX", "DEC5", "DEC5 MUX"},
1965
1966 {"SLIM TX6", NULL, "SLIM TX6 MUX"},
1967 {"SLIM TX6 MUX", "DEC6", "DEC6 MUX"},
1968
1969 {"SLIM TX7", NULL, "SLIM TX7 MUX"},
1970 {"SLIM TX7 MUX", "DEC1", "DEC1 MUX"},
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07001971 {"SLIM TX7 MUX", "DEC2", "DEC2 MUX"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001972 {"SLIM TX7 MUX", "DEC3", "DEC3 MUX"},
1973 {"SLIM TX7 MUX", "DEC4", "DEC4 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001974 {"SLIM TX7 MUX", "DEC5", "DEC5 MUX"},
1975 {"SLIM TX7 MUX", "DEC6", "DEC6 MUX"},
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07001976 {"SLIM TX7 MUX", "DEC7", "DEC7 MUX"},
1977 {"SLIM TX7 MUX", "DEC8", "DEC8 MUX"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001978 {"SLIM TX7 MUX", "DEC9", "DEC9 MUX"},
1979 {"SLIM TX7 MUX", "DEC10", "DEC10 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001980
1981 {"SLIM TX8", NULL, "SLIM TX8 MUX"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001982 {"SLIM TX8 MUX", "DEC1", "DEC1 MUX"},
1983 {"SLIM TX8 MUX", "DEC2", "DEC2 MUX"},
1984 {"SLIM TX8 MUX", "DEC3", "DEC3 MUX"},
Bhalchandra Gajare9ec83cd2011-09-23 17:25:07 -07001985 {"SLIM TX8 MUX", "DEC4", "DEC4 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001986 {"SLIM TX8 MUX", "DEC5", "DEC5 MUX"},
1987 {"SLIM TX8 MUX", "DEC6", "DEC6 MUX"},
1988
Kiran Kandi3426e512011-09-13 22:50:10 -07001989 {"SLIM TX9", NULL, "SLIM TX9 MUX"},
1990 {"SLIM TX9 MUX", "DEC1", "DEC1 MUX"},
1991 {"SLIM TX9 MUX", "DEC2", "DEC2 MUX"},
1992 {"SLIM TX9 MUX", "DEC3", "DEC3 MUX"},
1993 {"SLIM TX9 MUX", "DEC4", "DEC4 MUX"},
1994 {"SLIM TX9 MUX", "DEC5", "DEC5 MUX"},
1995 {"SLIM TX9 MUX", "DEC6", "DEC6 MUX"},
1996 {"SLIM TX9 MUX", "DEC7", "DEC7 MUX"},
1997 {"SLIM TX9 MUX", "DEC8", "DEC8 MUX"},
1998 {"SLIM TX9 MUX", "DEC9", "DEC9 MUX"},
1999 {"SLIM TX9 MUX", "DEC10", "DEC10 MUX"},
2000
2001 {"SLIM TX10", NULL, "SLIM TX10 MUX"},
2002 {"SLIM TX10 MUX", "DEC1", "DEC1 MUX"},
2003 {"SLIM TX10 MUX", "DEC2", "DEC2 MUX"},
2004 {"SLIM TX10 MUX", "DEC3", "DEC3 MUX"},
2005 {"SLIM TX10 MUX", "DEC4", "DEC4 MUX"},
2006 {"SLIM TX10 MUX", "DEC5", "DEC5 MUX"},
2007 {"SLIM TX10 MUX", "DEC6", "DEC6 MUX"},
2008 {"SLIM TX10 MUX", "DEC7", "DEC7 MUX"},
2009 {"SLIM TX10 MUX", "DEC8", "DEC8 MUX"},
2010 {"SLIM TX10 MUX", "DEC9", "DEC9 MUX"},
2011 {"SLIM TX10 MUX", "DEC10", "DEC10 MUX"},
2012
2013
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002014 /* Earpiece (RX MIX1) */
2015 {"EAR", NULL, "EAR PA"},
Kiran Kandiac034ac2011-07-29 16:39:08 -07002016 {"EAR PA", NULL, "DAC1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002017 {"DAC1", NULL, "CP"},
2018
2019 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX1"},
2020 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX1"},
2021 {"ANC", NULL, "ANC1 FB MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002022
2023 /* Headset (RX MIX1 and RX MIX2) */
2024 {"HEADPHONE", NULL, "HPHL"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002025 {"HEADPHONE", NULL, "HPHR"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002026
2027 {"HPHL", NULL, "HPHL DAC"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002028 {"HPHR", NULL, "HPHR DAC"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002029
2030 {"HPHL DAC", NULL, "CP"},
2031 {"HPHR DAC", NULL, "CP"},
2032
2033 {"ANC", NULL, "ANC1 MUX"},
2034 {"ANC", NULL, "ANC2 MUX"},
2035 {"ANC1 MUX", "ADC1", "ADC1"},
2036 {"ANC1 MUX", "ADC2", "ADC2"},
2037 {"ANC1 MUX", "ADC3", "ADC3"},
2038 {"ANC1 MUX", "ADC4", "ADC4"},
2039 {"ANC2 MUX", "ADC1", "ADC1"},
2040 {"ANC2 MUX", "ADC2", "ADC2"},
2041 {"ANC2 MUX", "ADC3", "ADC3"},
2042 {"ANC2 MUX", "ADC4", "ADC4"},
2043
Bradley Rubine1d08622011-07-20 18:01:35 -07002044 {"ANC", NULL, "CDC_CONN"},
2045
Bradley Rubin229c6a52011-07-12 16:18:48 -07002046 {"DAC1", "Switch", "RX1 CHAIN"},
2047 {"HPHL DAC", "Switch", "RX1 CHAIN"},
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002048 {"HPHR DAC", NULL, "RX2 CHAIN"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002049
Kiran Kandidb0a4b02011-08-23 09:32:09 -07002050 {"LINEOUT1", NULL, "LINEOUT1 PA"},
2051 {"LINEOUT2", NULL, "LINEOUT2 PA"},
2052 {"LINEOUT3", NULL, "LINEOUT3 PA"},
2053 {"LINEOUT4", NULL, "LINEOUT4 PA"},
2054 {"LINEOUT5", NULL, "LINEOUT5 PA"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002055
Kiran Kandidb0a4b02011-08-23 09:32:09 -07002056 {"LINEOUT1 PA", NULL, "LINEOUT1 DAC"},
2057 {"LINEOUT2 PA", NULL, "LINEOUT2 DAC"},
2058 {"LINEOUT3 PA", NULL, "LINEOUT3 DAC"},
2059 {"LINEOUT4 PA", NULL, "LINEOUT4 DAC"},
2060 {"LINEOUT5 PA", NULL, "LINEOUT5 DAC"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002061
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002062 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
2063 {"LINEOUT5 DAC", NULL, "RX7 MIX1"},
2064
Bradley Rubin229c6a52011-07-12 16:18:48 -07002065 {"RX1 CHAIN", NULL, "RX1 MIX1"},
2066 {"RX2 CHAIN", NULL, "RX2 MIX1"},
2067 {"RX1 CHAIN", NULL, "ANC"},
2068 {"RX2 CHAIN", NULL, "ANC"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002069
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002070 {"CP", NULL, "RX_BIAS"},
2071 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
2072 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
2073 {"LINEOUT3 DAC", NULL, "RX_BIAS"},
2074 {"LINEOUT4 DAC", NULL, "RX_BIAS"},
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002075 {"LINEOUT5 DAC", NULL, "RX_BIAS"},
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002076
Bradley Rubin229c6a52011-07-12 16:18:48 -07002077 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
2078 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
2079 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
2080 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002081 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
2082 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
2083 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
2084 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
2085 {"RX5 MIX1", NULL, "RX5 MIX1 INP1"},
2086 {"RX5 MIX1", NULL, "RX5 MIX1 INP2"},
2087 {"RX6 MIX1", NULL, "RX6 MIX1 INP1"},
2088 {"RX6 MIX1", NULL, "RX6 MIX1 INP2"},
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07002089 {"RX7 MIX1", NULL, "RX7 MIX1 INP1"},
2090 {"RX7 MIX1", NULL, "RX7 MIX1 INP2"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002091
Bradley Rubin229c6a52011-07-12 16:18:48 -07002092 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
2093 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302094 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
2095 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002096 {"RX1 MIX1 INP1", "RX6", "SLIM RX6"},
2097 {"RX1 MIX1 INP1", "RX7", "SLIM RX7"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002098 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
2099 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
2100 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302101 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
2102 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002103 {"RX1 MIX1 INP2", "RX6", "SLIM RX6"},
2104 {"RX1 MIX1 INP2", "RX7", "SLIM RX7"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002105 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
2106 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
2107 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302108 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
2109 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002110 {"RX2 MIX1 INP1", "RX6", "SLIM RX6"},
2111 {"RX2 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002112 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002113 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
2114 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302115 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
2116 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002117 {"RX2 MIX1 INP2", "RX6", "SLIM RX6"},
2118 {"RX2 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002119 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002120 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
2121 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302122 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
2123 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002124 {"RX3 MIX1 INP1", "RX6", "SLIM RX6"},
2125 {"RX3 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002126 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002127 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
2128 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302129 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
2130 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002131 {"RX3 MIX1 INP2", "RX6", "SLIM RX6"},
2132 {"RX3 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002133 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002134 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
2135 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302136 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
2137 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002138 {"RX4 MIX1 INP1", "RX6", "SLIM RX6"},
2139 {"RX4 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002140 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002141 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
2142 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302143 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
2144 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002145 {"RX4 MIX1 INP2", "RX6", "SLIM RX6"},
2146 {"RX4 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002147 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002148 {"RX5 MIX1 INP1", "RX1", "SLIM RX1"},
2149 {"RX5 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302150 {"RX5 MIX1 INP1", "RX3", "SLIM RX3"},
2151 {"RX5 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002152 {"RX5 MIX1 INP1", "RX6", "SLIM RX6"},
2153 {"RX5 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002154 {"RX5 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002155 {"RX5 MIX1 INP2", "RX1", "SLIM RX1"},
2156 {"RX5 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302157 {"RX5 MIX1 INP2", "RX3", "SLIM RX3"},
2158 {"RX5 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002159 {"RX5 MIX1 INP2", "RX6", "SLIM RX6"},
2160 {"RX5 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002161 {"RX5 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002162 {"RX6 MIX1 INP1", "RX1", "SLIM RX1"},
2163 {"RX6 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302164 {"RX6 MIX1 INP1", "RX3", "SLIM RX3"},
2165 {"RX6 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002166 {"RX6 MIX1 INP1", "RX6", "SLIM RX6"},
2167 {"RX6 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002168 {"RX6 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002169 {"RX6 MIX1 INP2", "RX1", "SLIM RX1"},
2170 {"RX6 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302171 {"RX6 MIX1 INP2", "RX3", "SLIM RX3"},
2172 {"RX6 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002173 {"RX6 MIX1 INP2", "RX6", "SLIM RX6"},
2174 {"RX6 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002175 {"RX6 MIX1 INP2", "IIR1", "IIR1"},
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07002176 {"RX7 MIX1 INP1", "RX1", "SLIM RX1"},
2177 {"RX7 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302178 {"RX7 MIX1 INP1", "RX3", "SLIM RX3"},
2179 {"RX7 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002180 {"RX7 MIX1 INP1", "RX6", "SLIM RX6"},
2181 {"RX7 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002182 {"RX7 MIX1 INP1", "IIR1", "IIR1"},
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07002183 {"RX7 MIX1 INP2", "RX1", "SLIM RX1"},
2184 {"RX7 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302185 {"RX7 MIX1 INP2", "RX3", "SLIM RX3"},
2186 {"RX7 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002187 {"RX7 MIX1 INP2", "RX6", "SLIM RX6"},
2188 {"RX7 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002189 {"RX7 MIX1 INP2", "IIR1", "IIR1"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002190
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002191 /* Decimator Inputs */
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002192 {"DEC1 MUX", "DMIC1", "DMIC1"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002193 {"DEC1 MUX", "ADC6", "ADC6"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002194 {"DEC1 MUX", NULL, "CDC_CONN"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002195 {"DEC2 MUX", "DMIC2", "DMIC2"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002196 {"DEC2 MUX", "ADC5", "ADC5"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002197 {"DEC2 MUX", NULL, "CDC_CONN"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002198 {"DEC3 MUX", "DMIC3", "DMIC3"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002199 {"DEC3 MUX", "ADC4", "ADC4"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002200 {"DEC3 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07002201 {"DEC4 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002202 {"DEC4 MUX", "ADC3", "ADC3"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002203 {"DEC4 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07002204 {"DEC5 MUX", "DMIC5", "DMIC5"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002205 {"DEC5 MUX", "ADC2", "ADC2"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002206 {"DEC5 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07002207 {"DEC6 MUX", "DMIC6", "DMIC6"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002208 {"DEC6 MUX", "ADC1", "ADC1"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002209 {"DEC6 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002210 {"DEC7 MUX", "DMIC1", "DMIC1"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002211 {"DEC7 MUX", "ADC6", "ADC6"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002212 {"DEC7 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002213 {"DEC8 MUX", "ADC5", "ADC5"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002214 {"DEC8 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002215 {"DEC9 MUX", "ADC3", "ADC3"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002216 {"DEC9 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002217 {"DEC10 MUX", "ADC4", "ADC4"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002218 {"DEC10 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002219
2220 /* ADC Connections */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002221 {"ADC1", NULL, "AMIC1"},
2222 {"ADC2", NULL, "AMIC2"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002223 {"ADC3", NULL, "AMIC3"},
2224 {"ADC4", NULL, "AMIC4"},
2225 {"ADC5", NULL, "AMIC5"},
2226 {"ADC6", NULL, "AMIC6"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002227
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002228 {"IIR1", NULL, "IIR1 INP1 MUX"},
Patrick Lai16261e82011-09-30 13:25:52 -07002229 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
2230 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
2231 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
2232 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
2233 {"IIR1 INP1 MUX", "DEC5", "DEC5 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002234 {"IIR1 INP1 MUX", "DEC6", "DEC6 MUX"},
Patrick Lai16261e82011-09-30 13:25:52 -07002235 {"IIR1 INP1 MUX", "DEC7", "DEC7 MUX"},
2236 {"IIR1 INP1 MUX", "DEC8", "DEC8 MUX"},
2237 {"IIR1 INP1 MUX", "DEC9", "DEC9 MUX"},
2238 {"IIR1 INP1 MUX", "DEC10", "DEC10 MUX"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002239
2240 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
2241 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
2242 {"MIC BIAS1 External", NULL, "LDO_H"},
2243 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
2244 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
2245 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
2246 {"MIC BIAS2 External", NULL, "LDO_H"},
2247 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
2248 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
2249 {"MIC BIAS3 External", NULL, "LDO_H"},
2250 {"MIC BIAS4 External", NULL, "LDO_H"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002251};
2252
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002253static const struct snd_soc_dapm_route tabla_1_x_lineout_2_to_4_map[] = {
2254
2255 {"RX4 DSM MUX", "DSM_INV", "RX3 MIX1"},
2256 {"RX4 DSM MUX", "CIC_OUT", "RX4 MIX1"},
2257
2258 {"LINEOUT2 DAC", NULL, "RX4 DSM MUX"},
2259
2260 {"LINEOUT3 DAC", NULL, "RX5 MIX1"},
2261 {"LINEOUT3 DAC GROUND", "Switch", "RX3 MIX1"},
2262 {"LINEOUT3 DAC", NULL, "LINEOUT3 DAC GROUND"},
2263
2264 {"RX6 DSM MUX", "DSM_INV", "RX5 MIX1"},
2265 {"RX6 DSM MUX", "CIC_OUT", "RX6 MIX1"},
2266
2267 {"LINEOUT4 DAC", NULL, "RX6 DSM MUX"},
2268 {"LINEOUT4 DAC GROUND", "Switch", "RX4 DSM MUX"},
2269 {"LINEOUT4 DAC", NULL, "LINEOUT4 DAC GROUND"},
2270};
2271
Kiran Kandi7a9fd902011-11-14 13:51:45 -08002272
2273static const struct snd_soc_dapm_route tabla_2_x_lineout_2_to_4_map[] = {
2274
2275 {"RX4 DSM MUX", "DSM_INV", "RX3 MIX1"},
2276 {"RX4 DSM MUX", "CIC_OUT", "RX4 MIX1"},
2277
2278 {"LINEOUT3 DAC", NULL, "RX4 DSM MUX"},
2279
2280 {"LINEOUT2 DAC", NULL, "RX5 MIX1"},
2281
2282 {"RX6 DSM MUX", "DSM_INV", "RX5 MIX1"},
2283 {"RX6 DSM MUX", "CIC_OUT", "RX6 MIX1"},
2284
2285 {"LINEOUT4 DAC", NULL, "RX6 DSM MUX"},
2286};
2287
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002288static int tabla_readable(struct snd_soc_codec *ssc, unsigned int reg)
2289{
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08002290 int i;
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302291 struct wcd9xxx *tabla_core = dev_get_drvdata(ssc->dev->parent);
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08002292
2293 if (TABLA_IS_1_X(tabla_core->version)) {
2294 for (i = 0; i < ARRAY_SIZE(tabla_1_reg_readable); i++) {
2295 if (tabla_1_reg_readable[i] == reg)
2296 return 1;
2297 }
2298 } else {
2299 for (i = 0; i < ARRAY_SIZE(tabla_2_reg_readable); i++) {
2300 if (tabla_2_reg_readable[i] == reg)
2301 return 1;
2302 }
2303 }
2304
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002305 return tabla_reg_readable[reg];
2306}
2307
2308static int tabla_volatile(struct snd_soc_codec *ssc, unsigned int reg)
2309{
2310 /* Registers lower than 0x100 are top level registers which can be
2311 * written by the Tabla core driver.
2312 */
2313
2314 if ((reg >= TABLA_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
2315 return 1;
2316
Ben Romberger1f045a72011-11-04 10:14:57 -07002317 /* IIR Coeff registers are not cacheable */
2318 if ((reg >= TABLA_A_CDC_IIR1_COEF_B1_CTL) &&
2319 (reg <= TABLA_A_CDC_IIR2_COEF_B5_CTL))
2320 return 1;
2321
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002322 return 0;
2323}
2324
2325#define TABLA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
2326static int tabla_write(struct snd_soc_codec *codec, unsigned int reg,
2327 unsigned int value)
2328{
2329 int ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002330
2331 BUG_ON(reg > TABLA_MAX_REGISTER);
2332
2333 if (!tabla_volatile(codec, reg)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002334 ret = snd_soc_cache_write(codec, reg, value);
2335 if (ret != 0)
2336 dev_err(codec->dev, "Cache write to %x failed: %d\n",
2337 reg, ret);
2338 }
2339
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302340 return wcd9xxx_reg_write(codec->control_data, reg, value);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002341}
2342static unsigned int tabla_read(struct snd_soc_codec *codec,
2343 unsigned int reg)
2344{
2345 unsigned int val;
2346 int ret;
2347
2348 BUG_ON(reg > TABLA_MAX_REGISTER);
2349
2350 if (!tabla_volatile(codec, reg) && tabla_readable(codec, reg) &&
2351 reg < codec->driver->reg_cache_size) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002352 ret = snd_soc_cache_read(codec, reg, &val);
2353 if (ret >= 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002354 return val;
2355 } else
2356 dev_err(codec->dev, "Cache read from %x failed: %d\n",
2357 reg, ret);
2358 }
2359
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302360 val = wcd9xxx_reg_read(codec->control_data, reg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002361 return val;
2362}
2363
2364static void tabla_codec_enable_audio_mode_bandgap(struct snd_soc_codec *codec)
2365{
2366 snd_soc_write(codec, TABLA_A_BIAS_REF_CTL, 0x1C);
2367 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2368 0x80);
2369 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x04,
2370 0x04);
2371 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x01,
2372 0x01);
2373 usleep_range(1000, 1000);
2374 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2375 0x00);
2376}
2377
2378static void tabla_codec_enable_bandgap(struct snd_soc_codec *codec,
2379 enum tabla_bandgap_type choice)
2380{
2381 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2382
2383 /* TODO lock resources accessed by audio streams and threaded
2384 * interrupt handlers
2385 */
2386
2387 pr_debug("%s, choice is %d, current is %d\n", __func__, choice,
2388 tabla->bandgap_type);
2389
2390 if (tabla->bandgap_type == choice)
2391 return;
2392
2393 if ((tabla->bandgap_type == TABLA_BANDGAP_OFF) &&
2394 (choice == TABLA_BANDGAP_AUDIO_MODE)) {
2395 tabla_codec_enable_audio_mode_bandgap(codec);
Asish Bhattacharya486745a2012-01-20 06:41:53 +05302396 } else if (choice == TABLA_BANDGAP_MBHC_MODE) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002397 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x2,
2398 0x2);
2399 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2400 0x80);
2401 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x4,
2402 0x4);
Asish Bhattacharya486745a2012-01-20 06:41:53 +05302403 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x01,
2404 0x01);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002405 usleep_range(1000, 1000);
2406 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2407 0x00);
2408 } else if ((tabla->bandgap_type == TABLA_BANDGAP_MBHC_MODE) &&
2409 (choice == TABLA_BANDGAP_AUDIO_MODE)) {
2410 snd_soc_write(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x00);
2411 usleep_range(100, 100);
2412 tabla_codec_enable_audio_mode_bandgap(codec);
2413 } else if (choice == TABLA_BANDGAP_OFF) {
2414 snd_soc_write(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x00);
2415 } else {
2416 pr_err("%s: Error, Invalid bandgap settings\n", __func__);
2417 }
2418 tabla->bandgap_type = choice;
2419}
2420
2421static int tabla_codec_enable_config_mode(struct snd_soc_codec *codec,
2422 int enable)
2423{
2424 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2425
2426 if (enable) {
2427 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_FREQ, 0x10, 0);
2428 snd_soc_write(codec, TABLA_A_BIAS_CONFIG_MODE_BG_CTL, 0x17);
2429 usleep_range(5, 5);
2430 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_FREQ, 0x80,
2431 0x80);
2432 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_TEST, 0x80,
2433 0x80);
2434 usleep_range(10, 10);
2435 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_TEST, 0x80, 0);
2436 usleep_range(20, 20);
2437 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x08, 0x08);
2438 } else {
2439 snd_soc_update_bits(codec, TABLA_A_BIAS_CONFIG_MODE_BG_CTL, 0x1,
2440 0);
2441 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_FREQ, 0x80, 0);
Bhalchandra Gajareb95fb592012-01-18 12:49:17 -08002442 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x08, 0x00);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002443 }
2444 tabla->config_mode_active = enable ? true : false;
2445
2446 return 0;
2447}
2448
2449static int tabla_codec_enable_clock_block(struct snd_soc_codec *codec,
2450 int config_mode)
2451{
2452 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2453
Bhalchandra Gajareb95fb592012-01-18 12:49:17 -08002454 pr_debug("%s: config_mode = %d\n", __func__, config_mode);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002455
2456 if (config_mode) {
2457 tabla_codec_enable_config_mode(codec, 1);
2458 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN2, 0x00);
2459 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN2, 0x02);
2460 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN1, 0x0D);
2461 usleep_range(1000, 1000);
2462 } else
2463 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x08, 0x00);
2464
2465 if (!config_mode && tabla->mbhc_polling_active) {
2466 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN2, 0x02);
2467 tabla_codec_enable_config_mode(codec, 0);
2468
2469 }
2470
2471 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x05, 0x05);
2472 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x02, 0x00);
2473 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x04, 0x04);
2474 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_MCLK_CTL, 0x01, 0x01);
2475 usleep_range(50, 50);
2476 tabla->clock_active = true;
2477 return 0;
2478}
2479static void tabla_codec_disable_clock_block(struct snd_soc_codec *codec)
2480{
2481 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2482 pr_debug("%s\n", __func__);
2483 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x04, 0x00);
2484 ndelay(160);
2485 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x02, 0x02);
2486 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x05, 0x00);
2487 tabla->clock_active = false;
2488}
2489
Joonwoo Park107edf02012-01-11 11:42:24 -08002490static int tabla_codec_mclk_index(const struct tabla_priv *tabla)
2491{
2492 if (tabla->mclk_freq == TABLA_MCLK_RATE_12288KHZ)
2493 return 0;
2494 else if (tabla->mclk_freq == TABLA_MCLK_RATE_9600KHZ)
2495 return 1;
2496 else {
2497 BUG_ON(1);
2498 return -EINVAL;
2499 }
2500}
2501
Bradley Rubincb1e2732011-06-23 16:49:20 -07002502static void tabla_codec_calibrate_hs_polling(struct snd_soc_codec *codec)
2503{
Joonwoo Parkc0672392012-01-11 11:03:14 -08002504 u8 *n_ready, *n_cic;
Joonwoo Park0976d012011-12-22 11:48:18 -08002505 struct tabla_mbhc_btn_detect_cfg *btn_det;
2506 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002507
Joonwoo Park0976d012011-12-22 11:48:18 -08002508 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002509
Joonwoo Park0976d012011-12-22 11:48:18 -08002510 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B1_CTL,
2511 tabla->mbhc_data.v_ins_hu & 0xFF);
2512 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B2_CTL,
2513 (tabla->mbhc_data.v_ins_hu >> 8) & 0xFF);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002514
Joonwoo Park0976d012011-12-22 11:48:18 -08002515 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B3_CTL,
2516 tabla->mbhc_data.v_b1_hu & 0xFF);
2517 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B4_CTL,
2518 (tabla->mbhc_data.v_b1_hu >> 8) & 0xFF);
2519
2520 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B5_CTL,
2521 tabla->mbhc_data.v_b1_h & 0xFF);
2522 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B6_CTL,
2523 (tabla->mbhc_data.v_b1_h >> 8) & 0xFF);
2524
2525 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B9_CTL,
2526 tabla->mbhc_data.v_brh & 0xFF);
2527 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B10_CTL,
2528 (tabla->mbhc_data.v_brh >> 8) & 0xFF);
2529
2530 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B11_CTL,
2531 tabla->mbhc_data.v_brl & 0xFF);
2532 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B12_CTL,
2533 (tabla->mbhc_data.v_brl >> 8) & 0xFF);
2534
Joonwoo Parkc0672392012-01-11 11:03:14 -08002535 n_ready = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_READY);
Joonwoo Park0976d012011-12-22 11:48:18 -08002536 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B1_CTL,
Joonwoo Parkc0672392012-01-11 11:03:14 -08002537 n_ready[tabla_codec_mclk_index(tabla)]);
Joonwoo Park0976d012011-12-22 11:48:18 -08002538 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B2_CTL,
2539 tabla->mbhc_data.npoll);
2540 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B3_CTL,
2541 tabla->mbhc_data.nbounce_wait);
Joonwoo Park0976d012011-12-22 11:48:18 -08002542 n_cic = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_CIC);
Joonwoo Park107edf02012-01-11 11:42:24 -08002543 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B6_CTL,
2544 n_cic[tabla_codec_mclk_index(tabla)]);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002545}
2546
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002547static int tabla_startup(struct snd_pcm_substream *substream,
2548 struct snd_soc_dai *dai)
2549{
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002550 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
2551 substream->name, substream->stream);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002552
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002553 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002554}
2555
2556static void tabla_shutdown(struct snd_pcm_substream *substream,
2557 struct snd_soc_dai *dai)
2558{
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002559 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
2560 substream->name, substream->stream);
2561}
2562
2563int tabla_mclk_enable(struct snd_soc_codec *codec, int mclk_enable)
2564{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002565 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2566
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002567 pr_debug("%s() mclk_enable = %u\n", __func__, mclk_enable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002568
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002569 if (mclk_enable) {
2570 tabla->mclk_enabled = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002571
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002572 if (tabla->mbhc_polling_active && (tabla->mclk_enabled)) {
Bradley Rubincb1e2732011-06-23 16:49:20 -07002573 tabla_codec_pause_hs_polling(codec);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002574 tabla_codec_enable_bandgap(codec,
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002575 TABLA_BANDGAP_AUDIO_MODE);
2576 tabla_codec_enable_clock_block(codec, 0);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002577 tabla_codec_calibrate_hs_polling(codec);
2578 tabla_codec_start_hs_polling(codec);
Asish Bhattacharya486745a2012-01-20 06:41:53 +05302579 } else {
2580 tabla_codec_enable_bandgap(codec,
2581 TABLA_BANDGAP_AUDIO_MODE);
2582 tabla_codec_enable_clock_block(codec, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002583 }
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002584 } else {
2585
2586 if (!tabla->mclk_enabled) {
2587 pr_err("Error, MCLK already diabled\n");
2588 return -EINVAL;
2589 }
2590 tabla->mclk_enabled = false;
2591
2592 if (tabla->mbhc_polling_active) {
2593 if (!tabla->mclk_enabled) {
2594 tabla_codec_pause_hs_polling(codec);
2595 tabla_codec_enable_bandgap(codec,
2596 TABLA_BANDGAP_MBHC_MODE);
2597 tabla_enable_rx_bias(codec, 1);
2598 tabla_codec_enable_clock_block(codec, 1);
2599 tabla_codec_calibrate_hs_polling(codec);
2600 tabla_codec_start_hs_polling(codec);
2601 }
2602 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1,
2603 0x05, 0x01);
Asish Bhattacharya486745a2012-01-20 06:41:53 +05302604 } else {
2605 tabla_codec_disable_clock_block(codec);
2606 tabla_codec_enable_bandgap(codec,
2607 TABLA_BANDGAP_OFF);
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002608 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002609 }
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002610 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002611}
2612
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002613static int tabla_set_dai_sysclk(struct snd_soc_dai *dai,
2614 int clk_id, unsigned int freq, int dir)
2615{
2616 pr_debug("%s\n", __func__);
2617 return 0;
2618}
2619
2620static int tabla_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2621{
Santosh Mardie15e2302011-11-15 10:39:23 +05302622 u8 val = 0;
2623 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(dai->codec);
2624
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002625 pr_debug("%s\n", __func__);
Santosh Mardie15e2302011-11-15 10:39:23 +05302626 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2627 case SND_SOC_DAIFMT_CBS_CFS:
2628 /* CPU is master */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302629 if (tabla->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002630 if (dai->id == AIF1_CAP)
Santosh Mardie15e2302011-11-15 10:39:23 +05302631 snd_soc_update_bits(dai->codec,
2632 TABLA_A_CDC_CLK_TX_I2S_CTL,
2633 TABLA_I2S_MASTER_MODE_MASK, 0);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002634 else if (dai->id == AIF1_PB)
Santosh Mardie15e2302011-11-15 10:39:23 +05302635 snd_soc_update_bits(dai->codec,
2636 TABLA_A_CDC_CLK_RX_I2S_CTL,
2637 TABLA_I2S_MASTER_MODE_MASK, 0);
2638 }
2639 break;
2640 case SND_SOC_DAIFMT_CBM_CFM:
2641 /* CPU is slave */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302642 if (tabla->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
Santosh Mardie15e2302011-11-15 10:39:23 +05302643 val = TABLA_I2S_MASTER_MODE_MASK;
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002644 if (dai->id == AIF1_CAP)
Santosh Mardie15e2302011-11-15 10:39:23 +05302645 snd_soc_update_bits(dai->codec,
2646 TABLA_A_CDC_CLK_TX_I2S_CTL, val, val);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002647 else if (dai->id == AIF1_PB)
Santosh Mardie15e2302011-11-15 10:39:23 +05302648 snd_soc_update_bits(dai->codec,
2649 TABLA_A_CDC_CLK_RX_I2S_CTL, val, val);
2650 }
2651 break;
2652 default:
2653 return -EINVAL;
2654 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002655 return 0;
2656}
2657
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002658static int tabla_set_channel_map(struct snd_soc_dai *dai,
2659 unsigned int tx_num, unsigned int *tx_slot,
2660 unsigned int rx_num, unsigned int *rx_slot)
2661
2662{
2663 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(dai->codec);
2664 u32 i = 0;
2665 if (!tx_slot && !rx_slot) {
2666 pr_err("%s: Invalid\n", __func__);
2667 return -EINVAL;
2668 }
2669 pr_debug("%s: DAI-ID %x %d %d\n", __func__, dai->id, tx_num, rx_num);
2670
Neema Shettyd3a89262012-02-16 10:23:50 -08002671 if (dai->id == AIF1_PB || dai->id == AIF2_PB) {
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002672 for (i = 0; i < rx_num; i++) {
2673 tabla->dai[dai->id - 1].ch_num[i] = rx_slot[i];
2674 tabla->dai[dai->id - 1].ch_act = 0;
2675 tabla->dai[dai->id - 1].ch_tot = rx_num;
2676 }
2677 } else if (dai->id == AIF1_CAP) {
2678 for (i = 0; i < tx_num; i++) {
2679 tabla->dai[dai->id - 1].ch_num[i] = tx_slot[i];
2680 tabla->dai[dai->id - 1].ch_act = 0;
2681 tabla->dai[dai->id - 1].ch_tot = tx_num;
2682 }
2683 }
2684 return 0;
2685}
2686
2687static int tabla_get_channel_map(struct snd_soc_dai *dai,
2688 unsigned int *tx_num, unsigned int *tx_slot,
2689 unsigned int *rx_num, unsigned int *rx_slot)
2690
2691{
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302692 struct wcd9xxx *tabla = dev_get_drvdata(dai->codec->control_data);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002693
2694 u32 cnt = 0;
2695 u32 tx_ch[SLIM_MAX_TX_PORTS];
2696 u32 rx_ch[SLIM_MAX_RX_PORTS];
2697
2698 if (!rx_slot && !tx_slot) {
2699 pr_err("%s: Invalid\n", __func__);
2700 return -EINVAL;
2701 }
2702 pr_debug("%s: DAI-ID %x\n", __func__, dai->id);
2703 /* for virtual port, codec driver needs to do
2704 * housekeeping, for now should be ok
2705 */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302706 wcd9xxx_get_channel(tabla, rx_ch, tx_ch);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002707 if (dai->id == AIF1_PB) {
2708 *rx_num = tabla_dai[dai->id - 1].playback.channels_max;
2709 while (cnt < *rx_num) {
2710 rx_slot[cnt] = rx_ch[cnt];
2711 cnt++;
2712 }
2713 } else if (dai->id == AIF1_CAP) {
2714 *tx_num = tabla_dai[dai->id - 1].capture.channels_max;
2715 while (cnt < *tx_num) {
2716 tx_slot[cnt] = tx_ch[6 + cnt];
2717 cnt++;
2718 }
Neema Shettyd3a89262012-02-16 10:23:50 -08002719 } else if (dai->id == AIF2_PB) {
2720 *rx_num = tabla_dai[dai->id - 1].playback.channels_max;
2721 while (cnt < *rx_num) {
2722 rx_slot[cnt] = rx_ch[5 + cnt];
2723 cnt++;
2724 }
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002725 }
2726 return 0;
2727}
2728
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002729static int tabla_hw_params(struct snd_pcm_substream *substream,
2730 struct snd_pcm_hw_params *params,
2731 struct snd_soc_dai *dai)
2732{
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002733 struct snd_soc_codec *codec = dai->codec;
Santosh Mardie15e2302011-11-15 10:39:23 +05302734 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(dai->codec);
Bhalchandra Gajare038bf3a2011-09-02 15:32:30 -07002735 u8 path, shift;
2736 u16 tx_fs_reg, rx_fs_reg;
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002737 u8 tx_fs_rate, rx_fs_rate, rx_state, tx_state;
2738
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002739 pr_debug("%s: DAI-ID %x rate %d\n", __func__, dai->id,
2740 params_rate(params));
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002741
2742 switch (params_rate(params)) {
2743 case 8000:
2744 tx_fs_rate = 0x00;
2745 rx_fs_rate = 0x00;
2746 break;
2747 case 16000:
2748 tx_fs_rate = 0x01;
2749 rx_fs_rate = 0x20;
2750 break;
2751 case 32000:
2752 tx_fs_rate = 0x02;
2753 rx_fs_rate = 0x40;
2754 break;
2755 case 48000:
2756 tx_fs_rate = 0x03;
2757 rx_fs_rate = 0x60;
2758 break;
2759 default:
2760 pr_err("%s: Invalid sampling rate %d\n", __func__,
2761 params_rate(params));
2762 return -EINVAL;
2763 }
2764
2765
2766 /**
2767 * If current dai is a tx dai, set sample rate to
2768 * all the txfe paths that are currently not active
2769 */
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002770 if (dai->id == AIF1_CAP) {
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002771
2772 tx_state = snd_soc_read(codec,
2773 TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL);
2774
2775 for (path = 1, shift = 0;
2776 path <= NUM_DECIMATORS; path++, shift++) {
2777
2778 if (path == BITS_PER_REG + 1) {
2779 shift = 0;
2780 tx_state = snd_soc_read(codec,
2781 TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL);
2782 }
2783
2784 if (!(tx_state & (1 << shift))) {
2785 tx_fs_reg = TABLA_A_CDC_TX1_CLK_FS_CTL
2786 + (BITS_PER_REG*(path-1));
2787 snd_soc_update_bits(codec, tx_fs_reg,
2788 0x03, tx_fs_rate);
2789 }
2790 }
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302791 if (tabla->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
Santosh Mardie15e2302011-11-15 10:39:23 +05302792 switch (params_format(params)) {
2793 case SNDRV_PCM_FORMAT_S16_LE:
2794 snd_soc_update_bits(codec,
2795 TABLA_A_CDC_CLK_TX_I2S_CTL,
2796 0x20, 0x20);
2797 break;
2798 case SNDRV_PCM_FORMAT_S32_LE:
2799 snd_soc_update_bits(codec,
2800 TABLA_A_CDC_CLK_TX_I2S_CTL,
2801 0x20, 0x00);
2802 break;
2803 default:
2804 pr_err("invalid format\n");
2805 break;
2806 }
2807 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_TX_I2S_CTL,
2808 0x03, tx_fs_rate);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002809 } else {
2810 tabla->dai[dai->id - 1].rate = params_rate(params);
Santosh Mardie15e2302011-11-15 10:39:23 +05302811 }
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002812 }
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002813 /**
2814 * TODO: Need to handle case where same RX chain takes 2 or more inputs
2815 * with varying sample rates
2816 */
2817
2818 /**
2819 * If current dai is a rx dai, set sample rate to
2820 * all the rx paths that are currently not active
2821 */
Neema Shettyd3a89262012-02-16 10:23:50 -08002822 if (dai->id == AIF1_PB || dai->id == AIF2_PB) {
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002823
2824 rx_state = snd_soc_read(codec,
2825 TABLA_A_CDC_CLK_RX_B1_CTL);
2826
2827 for (path = 1, shift = 0;
2828 path <= NUM_INTERPOLATORS; path++, shift++) {
2829
2830 if (!(rx_state & (1 << shift))) {
2831 rx_fs_reg = TABLA_A_CDC_RX1_B5_CTL
2832 + (BITS_PER_REG*(path-1));
2833 snd_soc_update_bits(codec, rx_fs_reg,
2834 0xE0, rx_fs_rate);
2835 }
2836 }
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302837 if (tabla->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
Santosh Mardie15e2302011-11-15 10:39:23 +05302838 switch (params_format(params)) {
2839 case SNDRV_PCM_FORMAT_S16_LE:
2840 snd_soc_update_bits(codec,
2841 TABLA_A_CDC_CLK_RX_I2S_CTL,
2842 0x20, 0x20);
2843 break;
2844 case SNDRV_PCM_FORMAT_S32_LE:
2845 snd_soc_update_bits(codec,
2846 TABLA_A_CDC_CLK_RX_I2S_CTL,
2847 0x20, 0x00);
2848 break;
2849 default:
2850 pr_err("invalid format\n");
2851 break;
2852 }
2853 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_RX_I2S_CTL,
2854 0x03, (rx_fs_rate >> 0x05));
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002855 } else {
2856 tabla->dai[dai->id - 1].rate = params_rate(params);
Santosh Mardie15e2302011-11-15 10:39:23 +05302857 }
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002858 }
2859
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002860 return 0;
2861}
2862
2863static struct snd_soc_dai_ops tabla_dai_ops = {
2864 .startup = tabla_startup,
2865 .shutdown = tabla_shutdown,
2866 .hw_params = tabla_hw_params,
2867 .set_sysclk = tabla_set_dai_sysclk,
2868 .set_fmt = tabla_set_dai_fmt,
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002869 .set_channel_map = tabla_set_channel_map,
2870 .get_channel_map = tabla_get_channel_map,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002871};
2872
2873static struct snd_soc_dai_driver tabla_dai[] = {
2874 {
2875 .name = "tabla_rx1",
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002876 .id = AIF1_PB,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002877 .playback = {
2878 .stream_name = "AIF1 Playback",
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002879 .rates = WCD9310_RATES,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002880 .formats = TABLA_FORMATS,
2881 .rate_max = 48000,
2882 .rate_min = 8000,
2883 .channels_min = 1,
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002884 .channels_max = 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002885 },
2886 .ops = &tabla_dai_ops,
2887 },
2888 {
2889 .name = "tabla_tx1",
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002890 .id = AIF1_CAP,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002891 .capture = {
2892 .stream_name = "AIF1 Capture",
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002893 .rates = WCD9310_RATES,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002894 .formats = TABLA_FORMATS,
2895 .rate_max = 48000,
2896 .rate_min = 8000,
2897 .channels_min = 1,
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002898 .channels_max = 4,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002899 },
2900 .ops = &tabla_dai_ops,
2901 },
Neema Shettyd3a89262012-02-16 10:23:50 -08002902 {
2903 .name = "tabla_rx2",
2904 .id = AIF2_PB,
2905 .playback = {
2906 .stream_name = "AIF2 Playback",
2907 .rates = WCD9310_RATES,
2908 .formats = TABLA_FORMATS,
2909 .rate_min = 8000,
2910 .rate_max = 48000,
2911 .channels_min = 1,
2912 .channels_max = 2,
2913 },
2914 .ops = &tabla_dai_ops,
2915 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002916};
Santosh Mardie15e2302011-11-15 10:39:23 +05302917
2918static struct snd_soc_dai_driver tabla_i2s_dai[] = {
2919 {
2920 .name = "tabla_i2s_rx1",
2921 .id = 1,
2922 .playback = {
2923 .stream_name = "AIF1 Playback",
2924 .rates = WCD9310_RATES,
2925 .formats = TABLA_FORMATS,
2926 .rate_max = 48000,
2927 .rate_min = 8000,
2928 .channels_min = 1,
2929 .channels_max = 4,
2930 },
2931 .ops = &tabla_dai_ops,
2932 },
2933 {
2934 .name = "tabla_i2s_tx1",
2935 .id = 2,
2936 .capture = {
2937 .stream_name = "AIF1 Capture",
2938 .rates = WCD9310_RATES,
2939 .formats = TABLA_FORMATS,
2940 .rate_max = 48000,
2941 .rate_min = 8000,
2942 .channels_min = 1,
2943 .channels_max = 4,
2944 },
2945 .ops = &tabla_dai_ops,
2946 },
2947};
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002948
2949static int tabla_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
2950 struct snd_kcontrol *kcontrol, int event)
2951{
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302952 struct wcd9xxx *tabla;
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002953 struct snd_soc_codec *codec = w->codec;
2954 struct tabla_priv *tabla_p = snd_soc_codec_get_drvdata(codec);
2955 u32 j = 0;
2956 u32 ret = 0;
2957 codec->control_data = dev_get_drvdata(codec->dev->parent);
2958 tabla = codec->control_data;
2959 /* Execute the callback only if interface type is slimbus */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302960 if (tabla_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002961 return 0;
2962 switch (event) {
2963 case SND_SOC_DAPM_POST_PMU:
2964 for (j = 0; j < ARRAY_SIZE(tabla_dai); j++) {
2965 if (tabla_dai[j].id == AIF1_CAP)
2966 continue;
2967 if (!strncmp(w->sname,
2968 tabla_dai[j].playback.stream_name, 13)) {
2969 ++tabla_p->dai[j].ch_act;
2970 break;
2971 }
2972 }
2973 if (tabla_p->dai[j].ch_act == tabla_p->dai[j].ch_tot)
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302974 ret = wcd9xxx_cfg_slim_sch_rx(tabla,
2975 tabla_p->dai[j].ch_num,
2976 tabla_p->dai[j].ch_tot,
2977 tabla_p->dai[j].rate);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002978 break;
2979 case SND_SOC_DAPM_POST_PMD:
2980 for (j = 0; j < ARRAY_SIZE(tabla_dai); j++) {
2981 if (tabla_dai[j].id == AIF1_CAP)
2982 continue;
2983 if (!strncmp(w->sname,
2984 tabla_dai[j].playback.stream_name, 13)) {
2985 --tabla_p->dai[j].ch_act;
2986 break;
2987 }
2988 }
2989 if (!tabla_p->dai[j].ch_act) {
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302990 ret = wcd9xxx_close_slim_sch_rx(tabla,
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002991 tabla_p->dai[j].ch_num,
2992 tabla_p->dai[j].ch_tot);
2993 tabla_p->dai[j].rate = 0;
2994 memset(tabla_p->dai[j].ch_num, 0, (sizeof(u32)*
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05302995 tabla_p->dai[j].ch_tot));
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002996 tabla_p->dai[j].ch_tot = 0;
2997 }
2998 }
2999 return ret;
3000}
3001
3002static int tabla_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
3003 struct snd_kcontrol *kcontrol, int event)
3004{
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05303005 struct wcd9xxx *tabla;
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003006 struct snd_soc_codec *codec = w->codec;
3007 struct tabla_priv *tabla_p = snd_soc_codec_get_drvdata(codec);
3008 /* index to the DAI ID, for now hardcoding */
3009 u32 j = 0;
3010 u32 ret = 0;
3011
3012 codec->control_data = dev_get_drvdata(codec->dev->parent);
3013 tabla = codec->control_data;
3014
3015 /* Execute the callback only if interface type is slimbus */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05303016 if (tabla_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003017 return 0;
3018 switch (event) {
3019 case SND_SOC_DAPM_POST_PMU:
3020 for (j = 0; j < ARRAY_SIZE(tabla_dai); j++) {
Neema Shettyd3a89262012-02-16 10:23:50 -08003021 if (tabla_dai[j].id == AIF1_PB ||
3022 tabla_dai[j].id == AIF2_PB)
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003023 continue;
3024 if (!strncmp(w->sname,
3025 tabla_dai[j].capture.stream_name, 13)) {
3026 ++tabla_p->dai[j].ch_act;
3027 break;
3028 }
3029 }
3030 if (tabla_p->dai[j].ch_act == tabla_p->dai[j].ch_tot)
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05303031 ret = wcd9xxx_cfg_slim_sch_tx(tabla,
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003032 tabla_p->dai[j].ch_num,
3033 tabla_p->dai[j].ch_tot,
3034 tabla_p->dai[j].rate);
3035 break;
3036 case SND_SOC_DAPM_POST_PMD:
3037 for (j = 0; j < ARRAY_SIZE(tabla_dai); j++) {
Neema Shettyd3a89262012-02-16 10:23:50 -08003038 if (tabla_dai[j].id == AIF1_PB ||
3039 tabla_dai[j].id == AIF2_PB)
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003040 continue;
3041 if (!strncmp(w->sname,
3042 tabla_dai[j].capture.stream_name, 13)) {
3043 --tabla_p->dai[j].ch_act;
3044 break;
3045 }
3046 }
3047 if (!tabla_p->dai[j].ch_act) {
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05303048 ret = wcd9xxx_close_slim_sch_tx(tabla,
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003049 tabla_p->dai[j].ch_num,
3050 tabla_p->dai[j].ch_tot);
3051 tabla_p->dai[j].rate = 0;
3052 memset(tabla_p->dai[j].ch_num, 0, (sizeof(u32)*
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05303053 tabla_p->dai[j].ch_tot));
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003054 tabla_p->dai[j].ch_tot = 0;
3055 }
3056 }
3057 return ret;
3058}
3059
3060/* Todo: Have seperate dapm widgets for I2S and Slimbus.
3061 * Might Need to have callbacks registered only for slimbus
3062 */
3063static const struct snd_soc_dapm_widget tabla_dapm_widgets[] = {
3064 /*RX stuff */
3065 SND_SOC_DAPM_OUTPUT("EAR"),
3066
3067 SND_SOC_DAPM_PGA("EAR PA", TABLA_A_RX_EAR_EN, 4, 0, NULL, 0),
3068
3069 SND_SOC_DAPM_MIXER("DAC1", TABLA_A_RX_EAR_EN, 6, 0, dac1_switch,
3070 ARRAY_SIZE(dac1_switch)),
3071
3072 SND_SOC_DAPM_AIF_IN_E("SLIM RX1", "AIF1 Playback", 0, SND_SOC_NOPM, 0,
3073 0, tabla_codec_enable_slimrx,
3074 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3075 SND_SOC_DAPM_AIF_IN_E("SLIM RX2", "AIF1 Playback", 0, SND_SOC_NOPM, 0,
3076 0, tabla_codec_enable_slimrx,
3077 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3078
3079 SND_SOC_DAPM_AIF_IN("SLIM RX3", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
3080 SND_SOC_DAPM_AIF_IN("SLIM RX4", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
3081
Neema Shettyd3a89262012-02-16 10:23:50 -08003082 SND_SOC_DAPM_AIF_IN_E("SLIM RX6", "AIF2 Playback", 0, SND_SOC_NOPM, 0,
3083 0, tabla_codec_enable_slimrx,
3084 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3085 SND_SOC_DAPM_AIF_IN_E("SLIM RX7", "AIF2 Playback", 0, SND_SOC_NOPM, 0,
3086 0, tabla_codec_enable_slimrx,
3087 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3088
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003089 /* Headphone */
3090 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
3091 SND_SOC_DAPM_PGA_E("HPHL", TABLA_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
3092 tabla_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
3093 SND_SOC_DAPM_POST_PMD),
3094 SND_SOC_DAPM_MIXER("HPHL DAC", TABLA_A_RX_HPH_L_DAC_CTL, 7, 0,
3095 hphl_switch, ARRAY_SIZE(hphl_switch)),
3096
3097 SND_SOC_DAPM_PGA_E("HPHR", TABLA_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
3098 tabla_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
3099 SND_SOC_DAPM_POST_PMD),
3100
3101 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TABLA_A_RX_HPH_R_DAC_CTL, 7, 0,
3102 tabla_hphr_dac_event,
3103 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3104
3105 /* Speaker */
3106 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
3107 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
3108 SND_SOC_DAPM_OUTPUT("LINEOUT3"),
3109 SND_SOC_DAPM_OUTPUT("LINEOUT4"),
3110 SND_SOC_DAPM_OUTPUT("LINEOUT5"),
3111
3112 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TABLA_A_RX_LINE_CNP_EN, 0, 0, NULL,
3113 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3114 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3115 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TABLA_A_RX_LINE_CNP_EN, 1, 0, NULL,
3116 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3117 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3118 SND_SOC_DAPM_PGA_E("LINEOUT3 PA", TABLA_A_RX_LINE_CNP_EN, 2, 0, NULL,
3119 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3120 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3121 SND_SOC_DAPM_PGA_E("LINEOUT4 PA", TABLA_A_RX_LINE_CNP_EN, 3, 0, NULL,
3122 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3123 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3124 SND_SOC_DAPM_PGA_E("LINEOUT5 PA", TABLA_A_RX_LINE_CNP_EN, 4, 0, NULL, 0,
3125 tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3126 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3127
3128 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TABLA_A_RX_LINE_1_DAC_CTL, 7, 0
3129 , tabla_lineout_dac_event,
3130 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3131 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TABLA_A_RX_LINE_2_DAC_CTL, 7, 0
3132 , tabla_lineout_dac_event,
3133 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3134 SND_SOC_DAPM_DAC_E("LINEOUT3 DAC", NULL, TABLA_A_RX_LINE_3_DAC_CTL, 7, 0
3135 , tabla_lineout_dac_event,
3136 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3137 SND_SOC_DAPM_SWITCH("LINEOUT3 DAC GROUND", SND_SOC_NOPM, 0, 0,
3138 &lineout3_ground_switch),
3139 SND_SOC_DAPM_DAC_E("LINEOUT4 DAC", NULL, TABLA_A_RX_LINE_4_DAC_CTL, 7, 0
3140 , tabla_lineout_dac_event,
3141 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3142 SND_SOC_DAPM_SWITCH("LINEOUT4 DAC GROUND", SND_SOC_NOPM, 0, 0,
3143 &lineout4_ground_switch),
3144 SND_SOC_DAPM_DAC_E("LINEOUT5 DAC", NULL, TABLA_A_RX_LINE_5_DAC_CTL, 7, 0
3145 , tabla_lineout_dac_event,
3146 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3147
3148 SND_SOC_DAPM_MIXER_E("RX1 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
3149 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3150 SND_SOC_DAPM_MIXER_E("RX2 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
3151 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3152 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
3153 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3154 SND_SOC_DAPM_MIXER_E("RX4 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
3155 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3156 SND_SOC_DAPM_MIXER_E("RX5 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 4, 0, NULL,
3157 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3158 SND_SOC_DAPM_MIXER_E("RX6 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 5, 0, NULL,
3159 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3160 SND_SOC_DAPM_MIXER_E("RX7 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 6, 0, NULL,
3161 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3162
3163 SND_SOC_DAPM_MUX_E("RX4 DSM MUX", TABLA_A_CDC_CLK_RX_B1_CTL, 3, 0,
3164 &rx4_dsm_mux, tabla_codec_reset_interpolator,
3165 SND_SOC_DAPM_PRE_PMU),
3166
3167 SND_SOC_DAPM_MUX_E("RX6 DSM MUX", TABLA_A_CDC_CLK_RX_B1_CTL, 5, 0,
3168 &rx6_dsm_mux, tabla_codec_reset_interpolator,
3169 SND_SOC_DAPM_PRE_PMU),
3170
3171 SND_SOC_DAPM_MIXER("RX1 CHAIN", TABLA_A_CDC_RX1_B6_CTL, 5, 0, NULL, 0),
3172 SND_SOC_DAPM_MIXER("RX2 CHAIN", TABLA_A_CDC_RX2_B6_CTL, 5, 0, NULL, 0),
3173
3174 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3175 &rx_mix1_inp1_mux),
3176 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3177 &rx_mix1_inp2_mux),
3178 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3179 &rx2_mix1_inp1_mux),
3180 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3181 &rx2_mix1_inp2_mux),
3182 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3183 &rx3_mix1_inp1_mux),
3184 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3185 &rx3_mix1_inp2_mux),
3186 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3187 &rx4_mix1_inp1_mux),
3188 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3189 &rx4_mix1_inp2_mux),
3190 SND_SOC_DAPM_MUX("RX5 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3191 &rx5_mix1_inp1_mux),
3192 SND_SOC_DAPM_MUX("RX5 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3193 &rx5_mix1_inp2_mux),
3194 SND_SOC_DAPM_MUX("RX6 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3195 &rx6_mix1_inp1_mux),
3196 SND_SOC_DAPM_MUX("RX6 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3197 &rx6_mix1_inp2_mux),
3198 SND_SOC_DAPM_MUX("RX7 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3199 &rx7_mix1_inp1_mux),
3200 SND_SOC_DAPM_MUX("RX7 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3201 &rx7_mix1_inp2_mux),
3202
3203 SND_SOC_DAPM_SUPPLY("CP", TABLA_A_CP_EN, 0, 0,
3204 tabla_codec_enable_charge_pump, SND_SOC_DAPM_POST_PMU |
3205 SND_SOC_DAPM_PRE_PMD),
3206
3207 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
3208 tabla_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
3209 SND_SOC_DAPM_POST_PMD),
3210
3211 /* TX */
3212
3213 SND_SOC_DAPM_SUPPLY("CDC_CONN", TABLA_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
3214 0),
3215
3216 SND_SOC_DAPM_SUPPLY("LDO_H", TABLA_A_LDO_H_MODE_1, 7, 0,
3217 tabla_codec_enable_ldo_h, SND_SOC_DAPM_POST_PMU),
3218
3219 SND_SOC_DAPM_INPUT("AMIC1"),
3220 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", TABLA_A_MICB_1_CTL, 7, 0,
3221 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3222 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3223 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", TABLA_A_MICB_1_CTL, 7, 0,
3224 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3225 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3226 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", TABLA_A_MICB_1_CTL, 7, 0,
3227 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3228 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3229 SND_SOC_DAPM_ADC_E("ADC1", NULL, TABLA_A_TX_1_2_EN, 7, 0,
3230 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3231 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3232
3233 SND_SOC_DAPM_INPUT("AMIC3"),
3234 SND_SOC_DAPM_ADC_E("ADC3", NULL, TABLA_A_TX_3_4_EN, 7, 0,
3235 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3236 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3237
3238 SND_SOC_DAPM_INPUT("AMIC4"),
3239 SND_SOC_DAPM_ADC_E("ADC4", NULL, TABLA_A_TX_3_4_EN, 3, 0,
3240 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3241 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3242
3243 SND_SOC_DAPM_INPUT("AMIC5"),
3244 SND_SOC_DAPM_ADC_E("ADC5", NULL, TABLA_A_TX_5_6_EN, 7, 0,
3245 tabla_codec_enable_adc, SND_SOC_DAPM_POST_PMU),
3246
3247 SND_SOC_DAPM_INPUT("AMIC6"),
3248 SND_SOC_DAPM_ADC_E("ADC6", NULL, TABLA_A_TX_5_6_EN, 3, 0,
3249 tabla_codec_enable_adc, SND_SOC_DAPM_POST_PMU),
3250
3251 SND_SOC_DAPM_MUX_E("DEC1 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
3252 &dec1_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3253
3254 SND_SOC_DAPM_MUX_E("DEC2 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
3255 &dec2_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3256
3257 SND_SOC_DAPM_MUX_E("DEC3 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
3258 &dec3_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3259
3260 SND_SOC_DAPM_MUX_E("DEC4 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
3261 &dec4_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3262
3263 SND_SOC_DAPM_MUX_E("DEC5 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 4, 0,
3264 &dec5_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3265
3266 SND_SOC_DAPM_MUX_E("DEC6 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 5, 0,
3267 &dec6_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3268
3269 SND_SOC_DAPM_MUX_E("DEC7 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 6, 0,
3270 &dec7_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3271
3272 SND_SOC_DAPM_MUX_E("DEC8 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 7, 0,
3273 &dec8_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3274
3275 SND_SOC_DAPM_MUX_E("DEC9 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0, 0,
3276 &dec9_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3277
3278 SND_SOC_DAPM_MUX_E("DEC10 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL, 1, 0,
3279 &dec10_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3280
3281 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
3282 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
3283
3284 SND_SOC_DAPM_MIXER_E("ANC", SND_SOC_NOPM, 0, 0, NULL, 0,
3285 tabla_codec_enable_anc, SND_SOC_DAPM_PRE_PMU |
3286 SND_SOC_DAPM_POST_PMD),
3287
3288 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
3289
3290 SND_SOC_DAPM_INPUT("AMIC2"),
3291 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", TABLA_A_MICB_2_CTL, 7, 0,
3292 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3293 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3294 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", TABLA_A_MICB_2_CTL, 7, 0,
3295 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3296 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3297 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", TABLA_A_MICB_2_CTL, 7, 0,
3298 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3299 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3300 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", TABLA_A_MICB_2_CTL, 7, 0,
3301 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3302 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3303 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", TABLA_A_MICB_3_CTL, 7, 0,
3304 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3305 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3306 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", TABLA_A_MICB_3_CTL, 7, 0,
3307 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3308 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3309 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", TABLA_A_MICB_3_CTL, 7, 0,
3310 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3311 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3312 SND_SOC_DAPM_ADC_E("ADC2", NULL, TABLA_A_TX_1_2_EN, 3, 0,
3313 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3314 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3315
3316 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, 0, 0, &sb_tx1_mux),
3317 SND_SOC_DAPM_AIF_OUT("SLIM TX1", "AIF1 Capture", NULL, SND_SOC_NOPM,
3318 0, 0),
3319
3320 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, 0, 0, &sb_tx5_mux),
3321 SND_SOC_DAPM_AIF_OUT("SLIM TX5", "AIF1 Capture", NULL, SND_SOC_NOPM,
3322 4, 0),
3323
3324 SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, 0, 0, &sb_tx6_mux),
3325 SND_SOC_DAPM_AIF_OUT("SLIM TX6", "AIF1 Capture", NULL, SND_SOC_NOPM,
3326 5, 0),
3327
3328 SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, 0, 0, &sb_tx7_mux),
3329 SND_SOC_DAPM_AIF_OUT_E("SLIM TX7", "AIF1 Capture", 0, SND_SOC_NOPM, 0,
3330 0, tabla_codec_enable_slimtx,
3331 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3332
3333 SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, 0, 0, &sb_tx8_mux),
3334 SND_SOC_DAPM_AIF_OUT_E("SLIM TX8", "AIF1 Capture", 0, SND_SOC_NOPM, 0,
3335 0, tabla_codec_enable_slimtx,
3336 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3337
3338 SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, 0, 0, &sb_tx9_mux),
3339 SND_SOC_DAPM_AIF_OUT_E("SLIM TX9", "AIF1 Capture", NULL, SND_SOC_NOPM,
3340 0, 0, tabla_codec_enable_slimtx,
3341 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3342
3343 SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, 0, 0, &sb_tx10_mux),
3344 SND_SOC_DAPM_AIF_OUT_E("SLIM TX10", "AIF1 Capture", NULL, SND_SOC_NOPM,
3345 0, 0, tabla_codec_enable_slimtx,
3346 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3347
3348 /* Digital Mic Inputs */
3349 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
3350 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3351 SND_SOC_DAPM_POST_PMD),
3352
3353 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
3354 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3355 SND_SOC_DAPM_POST_PMD),
3356
3357 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
3358 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3359 SND_SOC_DAPM_POST_PMD),
3360
3361 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
3362 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3363 SND_SOC_DAPM_POST_PMD),
3364
3365 SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
3366 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3367 SND_SOC_DAPM_POST_PMD),
3368 SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 0, 0,
3369 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3370 SND_SOC_DAPM_POST_PMD),
3371
3372 /* Sidetone */
3373 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
3374 SND_SOC_DAPM_PGA("IIR1", TABLA_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
3375};
3376
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003377static short tabla_codec_read_sta_result(struct snd_soc_codec *codec)
Bradley Rubincb1e2732011-06-23 16:49:20 -07003378{
3379 u8 bias_msb, bias_lsb;
3380 short bias_value;
3381
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003382 bias_msb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B3_STATUS);
3383 bias_lsb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B2_STATUS);
3384 bias_value = (bias_msb << 8) | bias_lsb;
3385 return bias_value;
3386}
3387
3388static short tabla_codec_read_dce_result(struct snd_soc_codec *codec)
3389{
3390 u8 bias_msb, bias_lsb;
3391 short bias_value;
3392
3393 bias_msb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B5_STATUS);
3394 bias_lsb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B4_STATUS);
3395 bias_value = (bias_msb << 8) | bias_lsb;
3396 return bias_value;
3397}
3398
Joonwoo Park0976d012011-12-22 11:48:18 -08003399static short tabla_codec_sta_dce(struct snd_soc_codec *codec, int dce)
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003400{
Joonwoo Park0976d012011-12-22 11:48:18 -08003401 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003402 short bias_value;
3403
Joonwoo Park925914c2012-01-05 13:35:18 -08003404 /* Turn on the override */
3405 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x4, 0x4);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003406 if (dce) {
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003407 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3408 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x4);
3409 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x0);
Joonwoo Park433149a2012-01-11 09:53:54 -08003410 usleep_range(tabla->mbhc_data.t_sta_dce,
3411 tabla->mbhc_data.t_sta_dce);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003412 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x4);
Joonwoo Park0976d012011-12-22 11:48:18 -08003413 usleep_range(tabla->mbhc_data.t_dce,
3414 tabla->mbhc_data.t_dce);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003415 bias_value = tabla_codec_read_dce_result(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003416 } else {
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003417 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003418 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x2);
3419 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x0);
Joonwoo Park433149a2012-01-11 09:53:54 -08003420 usleep_range(tabla->mbhc_data.t_sta_dce,
3421 tabla->mbhc_data.t_sta_dce);
Joonwoo Park0976d012011-12-22 11:48:18 -08003422 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x2);
3423 usleep_range(tabla->mbhc_data.t_sta,
3424 tabla->mbhc_data.t_sta);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003425 bias_value = tabla_codec_read_sta_result(codec);
3426 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3427 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x0);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003428 }
Joonwoo Park925914c2012-01-05 13:35:18 -08003429 /* Turn off the override after measuring mic voltage */
3430 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x04, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003431
Bradley Rubincb1e2732011-06-23 16:49:20 -07003432 return bias_value;
3433}
3434
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07003435static short tabla_codec_setup_hs_polling(struct snd_soc_codec *codec)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003436{
3437 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07003438 short bias_value;
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08003439 u8 cfilt_mode;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003440
Joonwoo Park0976d012011-12-22 11:48:18 -08003441 if (!tabla->calibration) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003442 pr_err("Error, no tabla calibration\n");
Bradley Rubincb1e2732011-06-23 16:49:20 -07003443 return -ENODEV;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003444 }
3445
3446 tabla->mbhc_polling_active = true;
3447
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07003448 if (!tabla->mclk_enabled) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003449 tabla_codec_enable_bandgap(codec, TABLA_BANDGAP_MBHC_MODE);
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07003450 tabla_enable_rx_bias(codec, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003451 tabla_codec_enable_clock_block(codec, 1);
3452 }
3453
3454 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x05, 0x01);
3455
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003456 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS, 0xE0, 0xE0);
3457
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08003458 /* Make sure CFILT is in fast mode, save current mode */
Joonwoo Parkf4267c22012-01-10 13:25:24 -08003459 cfilt_mode = snd_soc_read(codec, tabla->mbhc_bias_regs.cfilt_ctl);
3460 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x70, 0x00);
Patrick Lai3043fba2011-08-01 14:15:57 -07003461
Joonwoo Parkf4267c22012-01-10 13:25:24 -08003462 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg, 0x1F, 0x16);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003463
3464 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x2, 0x2);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003465 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x84);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003466
3467 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN, 0x80, 0x80);
3468 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN, 0x1F, 0x1C);
3469 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_TEST_CTL, 0x40, 0x40);
3470
3471 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN, 0x80, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003472 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3473 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x00);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003474
Joonwoo Park925914c2012-01-05 13:35:18 -08003475 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x2, 0x2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003476 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3477
Bradley Rubincb1e2732011-06-23 16:49:20 -07003478 tabla_codec_calibrate_hs_polling(codec);
3479
Joonwoo Park0976d012011-12-22 11:48:18 -08003480 bias_value = tabla_codec_sta_dce(codec, 0);
3481 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x40,
3482 cfilt_mode);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003483 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x13, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003484
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07003485 return bias_value;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003486}
3487
3488static int tabla_codec_enable_hs_detect(struct snd_soc_codec *codec,
3489 int insertion)
3490{
3491 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003492 int central_bias_enabled = 0;
Joonwoo Park0976d012011-12-22 11:48:18 -08003493 const struct tabla_mbhc_general_cfg *generic =
3494 TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration);
3495 const struct tabla_mbhc_plug_detect_cfg *plug_det =
3496 TABLA_MBHC_CAL_PLUG_DET_PTR(tabla->calibration);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003497 u8 wg_time;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003498
Joonwoo Park0976d012011-12-22 11:48:18 -08003499 if (!tabla->calibration) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003500 pr_err("Error, no tabla calibration\n");
3501 return -EINVAL;
3502 }
3503
3504 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x1, 0);
3505
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003506 if (insertion) {
3507 /* Make sure mic bias and Mic line schmitt trigger
3508 * are turned OFF
3509 */
3510 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg,
3511 0x81, 0x01);
3512 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg,
3513 0x90, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003514 wg_time = snd_soc_read(codec, TABLA_A_RX_HPH_CNP_WG_TIME) ;
3515 wg_time += 1;
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003516
3517 /* Enable HPH Schmitt Trigger */
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003518 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x11, 0x11);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003519 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x0C,
Joonwoo Park0976d012011-12-22 11:48:18 -08003520 plug_det->hph_current << 2);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003521
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003522 /* Turn off HPH PAs and DAC's during insertion detection to
3523 * avoid false insertion interrupts
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003524 */
3525 if (tabla->mbhc_micbias_switched)
3526 tabla_codec_switch_micbias(codec, 0);
3527 snd_soc_update_bits(codec, TABLA_A_RX_HPH_CNP_EN, 0x30, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003528 snd_soc_update_bits(codec, TABLA_A_RX_HPH_L_DAC_CTL,
Joonwoo Park0976d012011-12-22 11:48:18 -08003529 0xC0, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003530 snd_soc_update_bits(codec, TABLA_A_RX_HPH_R_DAC_CTL,
Joonwoo Park0976d012011-12-22 11:48:18 -08003531 0xC0, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003532 usleep_range(wg_time * 1000, wg_time * 1000);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003533
3534 /* setup for insetion detection */
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003535 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x02, 0x02);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003536 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x2, 0);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003537 } else {
3538 /* Make sure the HPH schmitt trigger is OFF */
3539 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x12, 0x00);
3540
3541 /* enable the mic line schmitt trigger */
3542 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg, 0x60,
Joonwoo Park0976d012011-12-22 11:48:18 -08003543 plug_det->mic_current << 5);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003544 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg,
3545 0x80, 0x80);
Joonwoo Park0976d012011-12-22 11:48:18 -08003546 usleep_range(plug_det->t_mic_pid, plug_det->t_mic_pid);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003547 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg,
3548 0x10, 0x10);
3549
3550 /* Setup for low power removal detection */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003551 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x2, 0x2);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003552 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003553
3554 if (snd_soc_read(codec, TABLA_A_CDC_MBHC_B1_CTL) & 0x4) {
3555 if (!(tabla->clock_active)) {
3556 tabla_codec_enable_config_mode(codec, 1);
3557 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL,
Bradley Rubincb1e2732011-06-23 16:49:20 -07003558 0x06, 0);
Joonwoo Park0976d012011-12-22 11:48:18 -08003559 usleep_range(generic->t_shutdown_plug_rem,
3560 generic->t_shutdown_plug_rem);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003561 tabla_codec_enable_config_mode(codec, 0);
3562 } else
3563 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL,
Bradley Rubincb1e2732011-06-23 16:49:20 -07003564 0x06, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003565 }
3566
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07003567 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.int_rbias, 0x80, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003568
3569 /* If central bandgap disabled */
3570 if (!(snd_soc_read(codec, TABLA_A_PIN_CTL_OE1) & 1)) {
3571 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE1, 0x3, 0x3);
Joonwoo Park0976d012011-12-22 11:48:18 -08003572 usleep_range(generic->t_bg_fast_settle,
3573 generic->t_bg_fast_settle);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003574 central_bias_enabled = 1;
3575 }
3576
3577 /* If LDO_H disabled */
3578 if (snd_soc_read(codec, TABLA_A_PIN_CTL_OE0) & 0x80) {
3579 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE0, 0x10, 0);
3580 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE0, 0x80, 0x80);
Joonwoo Park0976d012011-12-22 11:48:18 -08003581 usleep_range(generic->t_ldoh, generic->t_ldoh);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003582 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE0, 0x80, 0);
3583
3584 if (central_bias_enabled)
3585 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE1, 0x1, 0);
3586 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003587
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08003588 snd_soc_update_bits(codec, tabla->reg_addr.micb_4_mbhc, 0x3,
3589 tabla->micbias);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003590
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05303591 wcd9xxx_enable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003592 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x1, 0x1);
3593 return 0;
3594}
3595
Joonwoo Park0976d012011-12-22 11:48:18 -08003596static u16 tabla_codec_v_sta_dce(struct snd_soc_codec *codec, bool dce,
3597 s16 vin_mv)
3598{
3599 short diff, zero;
3600 struct tabla_priv *tabla;
3601 u32 mb_mv, in;
3602
3603 tabla = snd_soc_codec_get_drvdata(codec);
3604 mb_mv = tabla->mbhc_data.micb_mv;
3605
3606 if (mb_mv == 0) {
3607 pr_err("%s: Mic Bias voltage is set to zero\n", __func__);
3608 return -EINVAL;
3609 }
3610
3611 if (dce) {
3612 diff = tabla->mbhc_data.dce_mb - tabla->mbhc_data.dce_z;
3613 zero = tabla->mbhc_data.dce_z;
3614 } else {
3615 diff = tabla->mbhc_data.sta_mb - tabla->mbhc_data.sta_z;
3616 zero = tabla->mbhc_data.sta_z;
3617 }
3618 in = (u32) diff * vin_mv;
3619
3620 return (u16) (in / mb_mv) + zero;
3621}
3622
3623static s32 tabla_codec_sta_dce_v(struct snd_soc_codec *codec, s8 dce,
3624 u16 bias_value)
3625{
3626 struct tabla_priv *tabla;
3627 s32 mv;
3628
3629 tabla = snd_soc_codec_get_drvdata(codec);
3630
3631 if (dce) {
3632 mv = ((s32)bias_value - (s32)tabla->mbhc_data.dce_z) *
3633 (s32)tabla->mbhc_data.micb_mv /
3634 (s32)(tabla->mbhc_data.dce_mb - tabla->mbhc_data.dce_z);
3635 } else {
3636 mv = ((s32)bias_value - (s32)tabla->mbhc_data.sta_z) *
3637 (s32)tabla->mbhc_data.micb_mv /
3638 (s32)(tabla->mbhc_data.sta_mb - tabla->mbhc_data.sta_z);
3639 }
3640
3641 return mv;
3642}
3643
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003644static void btn0_lpress_fn(struct work_struct *work)
3645{
3646 struct delayed_work *delayed_work;
3647 struct tabla_priv *tabla;
Joonwoo Park0976d012011-12-22 11:48:18 -08003648 short bias_value;
3649 int dce_mv, sta_mv;
Joonwoo Park816b8e62012-01-23 16:03:21 -08003650 struct tabla *core;
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003651
3652 pr_debug("%s:\n", __func__);
3653
3654 delayed_work = to_delayed_work(work);
3655 tabla = container_of(delayed_work, struct tabla_priv, btn0_dwork);
Joonwoo Park816b8e62012-01-23 16:03:21 -08003656 core = dev_get_drvdata(tabla->codec->dev->parent);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003657
3658 if (tabla) {
3659 if (tabla->button_jack) {
Joonwoo Park0976d012011-12-22 11:48:18 -08003660 bias_value = tabla_codec_read_sta_result(tabla->codec);
3661 sta_mv = tabla_codec_sta_dce_v(tabla->codec, 0,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05303662 bias_value);
Joonwoo Park0976d012011-12-22 11:48:18 -08003663 bias_value = tabla_codec_read_dce_result(tabla->codec);
3664 dce_mv = tabla_codec_sta_dce_v(tabla->codec, 1,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05303665 bias_value);
Joonwoo Park0976d012011-12-22 11:48:18 -08003666 pr_debug("%s: Reporting long button press event"
3667 " STA: %d, DCE: %d\n", __func__,
3668 sta_mv, dce_mv);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003669 tabla_snd_soc_jack_report(tabla, tabla->button_jack,
3670 SND_JACK_BTN_0,
3671 SND_JACK_BTN_0);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003672 }
3673 } else {
3674 pr_err("%s: Bad tabla private data\n", __func__);
3675 }
3676
3677}
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07003678
Joonwoo Park0976d012011-12-22 11:48:18 -08003679void tabla_mbhc_cal(struct snd_soc_codec *codec)
3680{
3681 struct tabla_priv *tabla;
3682 struct tabla_mbhc_btn_detect_cfg *btn_det;
3683 u8 cfilt_mode, bg_mode;
3684 u8 ncic, nmeas, navg;
3685 u32 mclk_rate;
3686 u32 dce_wait, sta_wait;
3687 u8 *n_cic;
3688
3689 tabla = snd_soc_codec_get_drvdata(codec);
3690
3691 /* First compute the DCE / STA wait times
3692 * depending on tunable parameters.
3693 * The value is computed in microseconds
3694 */
3695 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
3696 n_cic = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_CIC);
Joonwoo Park107edf02012-01-11 11:42:24 -08003697 ncic = n_cic[tabla_codec_mclk_index(tabla)];
Joonwoo Park0976d012011-12-22 11:48:18 -08003698 nmeas = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration)->n_meas;
3699 navg = TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration)->mbhc_navg;
3700 mclk_rate = tabla->mclk_freq;
Joonwoo Park433149a2012-01-11 09:53:54 -08003701 dce_wait = (1000 * 512 * ncic * (nmeas + 1)) / (mclk_rate / 1000);
3702 sta_wait = (1000 * 128 * (navg + 1)) / (mclk_rate / 1000);
Joonwoo Park0976d012011-12-22 11:48:18 -08003703
3704 tabla->mbhc_data.t_dce = dce_wait;
3705 tabla->mbhc_data.t_sta = sta_wait;
3706
3707 /* LDOH and CFILT are already configured during pdata handling.
3708 * Only need to make sure CFILT and bandgap are in Fast mode.
3709 * Need to restore defaults once calculation is done.
3710 */
3711 cfilt_mode = snd_soc_read(codec, tabla->mbhc_bias_regs.cfilt_ctl);
3712 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x40, 0x00);
3713 bg_mode = snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x02,
3714 0x02);
3715
3716 /* Micbias, CFILT, LDOH, MBHC MUX mode settings
3717 * to perform ADC calibration
3718 */
3719 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg, 0x60,
3720 tabla->micbias << 5);
3721 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg, 0x01, 0x00);
3722 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x60, 0x60);
3723 snd_soc_write(codec, TABLA_A_TX_7_MBHC_TEST_CTL, 0x78);
3724 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x04, 0x04);
3725
3726 /* DCE measurement for 0 volts */
3727 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x0A);
3728 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x04);
3729 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x02);
Joonwoo Park0976d012011-12-22 11:48:18 -08003730 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x81);
3731 usleep_range(100, 100);
3732 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x04);
3733 usleep_range(tabla->mbhc_data.t_dce, tabla->mbhc_data.t_dce);
3734 tabla->mbhc_data.dce_z = tabla_codec_read_dce_result(codec);
3735
3736 /* DCE measurment for MB voltage */
3737 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x0A);
3738 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x02);
3739 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x82);
3740 usleep_range(100, 100);
3741 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x04);
3742 usleep_range(tabla->mbhc_data.t_dce, tabla->mbhc_data.t_dce);
3743 tabla->mbhc_data.dce_mb = tabla_codec_read_dce_result(codec);
3744
3745 /* Sta measuremnt for 0 volts */
3746 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x0A);
3747 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x02);
3748 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x02);
Joonwoo Park0976d012011-12-22 11:48:18 -08003749 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x81);
3750 usleep_range(100, 100);
3751 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x02);
3752 usleep_range(tabla->mbhc_data.t_sta, tabla->mbhc_data.t_sta);
3753 tabla->mbhc_data.sta_z = tabla_codec_read_sta_result(codec);
3754
3755 /* STA Measurement for MB Voltage */
3756 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x82);
3757 usleep_range(100, 100);
3758 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x02);
3759 usleep_range(tabla->mbhc_data.t_sta, tabla->mbhc_data.t_sta);
3760 tabla->mbhc_data.sta_mb = tabla_codec_read_sta_result(codec);
3761
3762 /* Restore default settings. */
3763 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x04, 0x00);
3764 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x40,
3765 cfilt_mode);
3766 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x02, bg_mode);
3767
3768 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x84);
3769 usleep_range(100, 100);
3770}
3771
3772void *tabla_mbhc_cal_btn_det_mp(const struct tabla_mbhc_btn_detect_cfg* btn_det,
3773 const enum tabla_mbhc_btn_det_mem mem)
3774{
3775 void *ret = &btn_det->_v_btn_low;
3776
3777 switch (mem) {
3778 case TABLA_BTN_DET_GAIN:
3779 ret += sizeof(btn_det->_n_cic);
3780 case TABLA_BTN_DET_N_CIC:
3781 ret += sizeof(btn_det->_n_ready);
Joonwoo Parkc0672392012-01-11 11:03:14 -08003782 case TABLA_BTN_DET_N_READY:
Joonwoo Park0976d012011-12-22 11:48:18 -08003783 ret += sizeof(btn_det->_v_btn_high[0]) * btn_det->num_btn;
3784 case TABLA_BTN_DET_V_BTN_HIGH:
3785 ret += sizeof(btn_det->_v_btn_low[0]) * btn_det->num_btn;
3786 case TABLA_BTN_DET_V_BTN_LOW:
3787 /* do nothing */
3788 break;
3789 default:
3790 ret = NULL;
3791 }
3792
3793 return ret;
3794}
3795
3796static void tabla_mbhc_calc_thres(struct snd_soc_codec *codec)
3797{
3798 struct tabla_priv *tabla;
3799 s16 btn_mv = 0, btn_delta_mv;
3800 struct tabla_mbhc_btn_detect_cfg *btn_det;
3801 struct tabla_mbhc_plug_type_cfg *plug_type;
3802 u16 *btn_high;
Joonwoo Parkc0672392012-01-11 11:03:14 -08003803 u8 *n_ready;
Joonwoo Park0976d012011-12-22 11:48:18 -08003804 int i;
3805
3806 tabla = snd_soc_codec_get_drvdata(codec);
3807 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
3808 plug_type = TABLA_MBHC_CAL_PLUG_TYPE_PTR(tabla->calibration);
3809
Joonwoo Parkc0672392012-01-11 11:03:14 -08003810 n_ready = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_READY);
Joonwoo Park0976d012011-12-22 11:48:18 -08003811 if (tabla->mclk_freq == TABLA_MCLK_RATE_12288KHZ) {
Joonwoo Park0976d012011-12-22 11:48:18 -08003812 tabla->mbhc_data.npoll = 9;
3813 tabla->mbhc_data.nbounce_wait = 30;
3814 } else if (tabla->mclk_freq == TABLA_MCLK_RATE_9600KHZ) {
Joonwoo Park0976d012011-12-22 11:48:18 -08003815 tabla->mbhc_data.npoll = 7;
3816 tabla->mbhc_data.nbounce_wait = 23;
Joonwoo Parkc0672392012-01-11 11:03:14 -08003817 }
Joonwoo Park0976d012011-12-22 11:48:18 -08003818
Joonwoo Park433149a2012-01-11 09:53:54 -08003819 tabla->mbhc_data.t_sta_dce = ((1000 * 256) / (tabla->mclk_freq / 1000) *
Joonwoo Parkc0672392012-01-11 11:03:14 -08003820 n_ready[tabla_codec_mclk_index(tabla)]) +
3821 10;
Joonwoo Park0976d012011-12-22 11:48:18 -08003822 tabla->mbhc_data.v_ins_hu =
3823 tabla_codec_v_sta_dce(codec, STA, plug_type->v_hs_max);
3824 tabla->mbhc_data.v_ins_h =
3825 tabla_codec_v_sta_dce(codec, DCE, plug_type->v_hs_max);
3826
3827 btn_high = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_V_BTN_HIGH);
3828 for (i = 0; i < btn_det->num_btn; i++)
3829 btn_mv = btn_high[i] > btn_mv ? btn_high[i] : btn_mv;
3830
3831 tabla->mbhc_data.v_b1_h = tabla_codec_v_sta_dce(codec, DCE, btn_mv);
3832 btn_delta_mv = btn_mv + btn_det->v_btn_press_delta_sta;
3833
3834 tabla->mbhc_data.v_b1_hu =
3835 tabla_codec_v_sta_dce(codec, STA, btn_delta_mv);
3836
3837 btn_delta_mv = btn_mv + btn_det->v_btn_press_delta_cic;
3838
3839 tabla->mbhc_data.v_b1_huc =
3840 tabla_codec_v_sta_dce(codec, DCE, btn_delta_mv);
3841
3842 tabla->mbhc_data.v_brh = tabla->mbhc_data.v_b1_h;
3843 tabla->mbhc_data.v_brl = 0xFA55;
3844
3845 tabla->mbhc_data.v_no_mic =
3846 tabla_codec_v_sta_dce(codec, STA, plug_type->v_no_mic);
3847}
3848
3849void tabla_mbhc_init(struct snd_soc_codec *codec)
3850{
3851 struct tabla_priv *tabla;
3852 struct tabla_mbhc_general_cfg *generic;
3853 struct tabla_mbhc_btn_detect_cfg *btn_det;
3854 int n;
Joonwoo Park0976d012011-12-22 11:48:18 -08003855 u8 *n_cic, *gain;
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05303856 struct wcd9xxx *tabla_core = dev_get_drvdata(codec->dev->parent);
Joonwoo Park0976d012011-12-22 11:48:18 -08003857
3858 tabla = snd_soc_codec_get_drvdata(codec);
3859 generic = TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration);
3860 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
3861
Joonwoo Park0976d012011-12-22 11:48:18 -08003862 for (n = 0; n < 8; n++) {
Kuirong Wangcd4b6da2012-01-16 22:54:45 -08003863 if ((!TABLA_IS_1_X(tabla_core->version)) || n != 7) {
Joonwoo Park0976d012011-12-22 11:48:18 -08003864 snd_soc_update_bits(codec,
3865 TABLA_A_CDC_MBHC_FEATURE_B1_CFG,
3866 0x07, n);
3867 snd_soc_write(codec, TABLA_A_CDC_MBHC_FEATURE_B2_CFG,
3868 btn_det->c[n]);
3869 }
3870 }
3871 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B2_CTL, 0x07,
3872 btn_det->nc);
3873
3874 n_cic = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_CIC);
3875 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_TIMER_B6_CTL, 0xFF,
Joonwoo Park107edf02012-01-11 11:42:24 -08003876 n_cic[tabla_codec_mclk_index(tabla)]);
Joonwoo Park0976d012011-12-22 11:48:18 -08003877
3878 gain = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_GAIN);
Joonwoo Park107edf02012-01-11 11:42:24 -08003879 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B2_CTL, 0x78,
3880 gain[tabla_codec_mclk_index(tabla)] << 3);
Joonwoo Park0976d012011-12-22 11:48:18 -08003881
3882 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_TIMER_B4_CTL, 0x70,
3883 generic->mbhc_nsa << 4);
3884
3885 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_TIMER_B4_CTL, 0x0F,
3886 btn_det->n_meas);
3887
3888 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B5_CTL, generic->mbhc_navg);
3889
3890 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x80, 0x80);
3891
3892 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x78,
3893 btn_det->mbhc_nsc << 3);
3894
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08003895 snd_soc_update_bits(codec, tabla->reg_addr.micb_4_mbhc, 0x03,
3896 TABLA_MICBIAS2);
Joonwoo Park0976d012011-12-22 11:48:18 -08003897
3898 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x02, 0x02);
3899}
3900
Patrick Lai64b43262011-12-06 17:29:15 -08003901static bool tabla_mbhc_fw_validate(const struct firmware *fw)
3902{
3903 u32 cfg_offset;
3904 struct tabla_mbhc_imped_detect_cfg *imped_cfg;
3905 struct tabla_mbhc_btn_detect_cfg *btn_cfg;
3906
3907 if (fw->size < TABLA_MBHC_CAL_MIN_SIZE)
3908 return false;
3909
3910 /* previous check guarantees that there is enough fw data up
3911 * to num_btn
3912 */
3913 btn_cfg = TABLA_MBHC_CAL_BTN_DET_PTR(fw->data);
3914 cfg_offset = (u32) ((void *) btn_cfg - (void *) fw->data);
3915 if (fw->size < (cfg_offset + TABLA_MBHC_CAL_BTN_SZ(btn_cfg)))
3916 return false;
3917
3918 /* previous check guarantees that there is enough fw data up
3919 * to start of impedance detection configuration
3920 */
3921 imped_cfg = TABLA_MBHC_CAL_IMPED_DET_PTR(fw->data);
3922 cfg_offset = (u32) ((void *) imped_cfg - (void *) fw->data);
3923
3924 if (fw->size < (cfg_offset + TABLA_MBHC_CAL_IMPED_MIN_SZ))
3925 return false;
3926
3927 if (fw->size < (cfg_offset + TABLA_MBHC_CAL_IMPED_SZ(imped_cfg)))
3928 return false;
3929
3930 return true;
3931}
3932static void mbhc_fw_read(struct work_struct *work)
3933{
3934 struct delayed_work *dwork;
3935 struct tabla_priv *tabla;
3936 struct snd_soc_codec *codec;
3937 const struct firmware *fw;
3938 int ret = -1, retry = 0, rc;
3939
3940 dwork = to_delayed_work(work);
3941 tabla = container_of(dwork, struct tabla_priv,
3942 mbhc_firmware_dwork);
3943 codec = tabla->codec;
3944
3945 while (retry < MBHC_FW_READ_ATTEMPTS) {
3946 retry++;
3947 pr_info("%s:Attempt %d to request MBHC firmware\n",
3948 __func__, retry);
3949 ret = request_firmware(&fw, "wcd9310/wcd9310_mbhc.bin",
3950 codec->dev);
3951
3952 if (ret != 0) {
3953 usleep_range(MBHC_FW_READ_TIMEOUT,
3954 MBHC_FW_READ_TIMEOUT);
3955 } else {
3956 pr_info("%s: MBHC Firmware read succesful\n", __func__);
3957 break;
3958 }
3959 }
3960
3961 if (ret != 0) {
3962 pr_err("%s: Cannot load MBHC firmware use default cal\n",
3963 __func__);
3964 } else if (tabla_mbhc_fw_validate(fw) == false) {
3965 pr_err("%s: Invalid MBHC cal data size use default cal\n",
3966 __func__);
3967 release_firmware(fw);
3968 } else {
3969 tabla->calibration = (void *)fw->data;
3970 tabla->mbhc_fw = fw;
3971 }
3972
3973 tabla->mclk_cb(codec, 1);
3974 tabla_mbhc_init(codec);
3975 tabla_mbhc_cal(codec);
3976 tabla_mbhc_calc_thres(codec);
3977 tabla->mclk_cb(codec, 0);
3978 tabla_codec_calibrate_hs_polling(codec);
3979 rc = tabla_codec_enable_hs_detect(codec, 1);
3980
3981 if (IS_ERR_VALUE(rc))
3982 pr_err("%s: Failed to setup MBHC detection\n", __func__);
3983
3984}
3985
Bradley Rubincb1e2732011-06-23 16:49:20 -07003986int tabla_hs_detect(struct snd_soc_codec *codec,
Joonwoo Park0976d012011-12-22 11:48:18 -08003987 struct snd_soc_jack *headset_jack,
3988 struct snd_soc_jack *button_jack,
3989 void *calibration, enum tabla_micbias_num micbias,
3990 int (*mclk_cb_fn) (struct snd_soc_codec*, int),
3991 int read_fw_bin, u32 mclk_rate)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003992{
3993 struct tabla_priv *tabla;
Patrick Lai64b43262011-12-06 17:29:15 -08003994 int rc = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07003995
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003996 if (!codec || !calibration) {
3997 pr_err("Error: no codec or calibration\n");
3998 return -EINVAL;
3999 }
Joonwoo Park107edf02012-01-11 11:42:24 -08004000
4001 if (mclk_rate != TABLA_MCLK_RATE_12288KHZ) {
4002 if (mclk_rate == TABLA_MCLK_RATE_9600KHZ)
4003 pr_err("Error: clock rate %dHz is not yet supported\n",
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304004 mclk_rate);
Joonwoo Park107edf02012-01-11 11:42:24 -08004005 else
4006 pr_err("Error: unsupported clock rate %d\n", mclk_rate);
4007 return -EINVAL;
4008 }
4009
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004010 tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004011 tabla->headset_jack = headset_jack;
4012 tabla->button_jack = button_jack;
Joonwoo Park0976d012011-12-22 11:48:18 -08004013 tabla->micbias = micbias;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004014 tabla->calibration = calibration;
Joonwoo Park0976d012011-12-22 11:48:18 -08004015 tabla->mclk_cb = mclk_cb_fn;
4016 tabla->mclk_freq = mclk_rate;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004017 tabla_get_mbhc_micbias_regs(codec, &tabla->mbhc_bias_regs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004018
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08004019 /* Put CFILT in fast mode by default */
4020 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl,
4021 0x40, TABLA_CFILT_FAST_MODE);
Patrick Lai64b43262011-12-06 17:29:15 -08004022 INIT_DELAYED_WORK(&tabla->mbhc_firmware_dwork, mbhc_fw_read);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004023 INIT_DELAYED_WORK(&tabla->btn0_dwork, btn0_lpress_fn);
Patrick Lai49efeac2011-11-03 11:01:12 -07004024 INIT_WORK(&tabla->hphlocp_work, hphlocp_off_report);
4025 INIT_WORK(&tabla->hphrocp_work, hphrocp_off_report);
Joonwoo Park0976d012011-12-22 11:48:18 -08004026
4027 if (!read_fw_bin) {
4028 tabla->mclk_cb(codec, 1);
4029 tabla_mbhc_init(codec);
4030 tabla_mbhc_cal(codec);
4031 tabla_mbhc_calc_thres(codec);
4032 tabla->mclk_cb(codec, 0);
4033 tabla_codec_calibrate_hs_polling(codec);
4034 rc = tabla_codec_enable_hs_detect(codec, 1);
4035 } else {
Patrick Lai64b43262011-12-06 17:29:15 -08004036 schedule_delayed_work(&tabla->mbhc_firmware_dwork,
4037 usecs_to_jiffies(MBHC_FW_READ_TIMEOUT));
Joonwoo Park0976d012011-12-22 11:48:18 -08004038 }
Patrick Lai49efeac2011-11-03 11:01:12 -07004039
4040 if (!IS_ERR_VALUE(rc)) {
4041 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
4042 0x10);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304043 wcd9xxx_enable_irq(codec->control_data,
Patrick Lai49efeac2011-11-03 11:01:12 -07004044 TABLA_IRQ_HPH_PA_OCPL_FAULT);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304045 wcd9xxx_enable_irq(codec->control_data,
Patrick Lai49efeac2011-11-03 11:01:12 -07004046 TABLA_IRQ_HPH_PA_OCPR_FAULT);
4047 }
4048
4049 return rc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004050}
4051EXPORT_SYMBOL_GPL(tabla_hs_detect);
4052
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004053static int tabla_determine_button(const struct tabla_priv *priv,
4054 const s32 bias_mv)
4055{
4056 s16 *v_btn_low, *v_btn_high;
4057 struct tabla_mbhc_btn_detect_cfg *btn_det;
4058 int i, btn = -1;
4059
4060 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(priv->calibration);
4061 v_btn_low = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_V_BTN_LOW);
4062 v_btn_high = tabla_mbhc_cal_btn_det_mp(btn_det,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304063 TABLA_BTN_DET_V_BTN_HIGH);
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004064 for (i = 0; i < btn_det->num_btn; i++) {
4065 if ((v_btn_low[i] <= bias_mv) && (v_btn_high[i] >= bias_mv)) {
4066 btn = i;
4067 break;
4068 }
4069 }
4070
4071 if (btn == -1)
4072 pr_debug("%s: couldn't find button number for mic mv %d\n",
4073 __func__, bias_mv);
4074
4075 return btn;
4076}
4077
4078static int tabla_get_button_mask(const int btn)
4079{
4080 int mask = 0;
4081 switch (btn) {
4082 case 0:
4083 mask = SND_JACK_BTN_0;
4084 break;
4085 case 1:
4086 mask = SND_JACK_BTN_1;
4087 break;
4088 case 2:
4089 mask = SND_JACK_BTN_2;
4090 break;
4091 case 3:
4092 mask = SND_JACK_BTN_3;
4093 break;
4094 case 4:
4095 mask = SND_JACK_BTN_4;
4096 break;
4097 case 5:
4098 mask = SND_JACK_BTN_5;
4099 break;
4100 case 6:
4101 mask = SND_JACK_BTN_6;
4102 break;
4103 case 7:
4104 mask = SND_JACK_BTN_7;
4105 break;
4106 }
4107 return mask;
4108}
4109
Bradley Rubincb1e2732011-06-23 16:49:20 -07004110static irqreturn_t tabla_dce_handler(int irq, void *data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004111{
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004112 int i, mask;
4113 short bias_value_dce;
4114 s32 bias_mv_dce;
4115 int btn = -1, meas = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004116 struct tabla_priv *priv = data;
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004117 const struct tabla_mbhc_btn_detect_cfg *d =
4118 TABLA_MBHC_CAL_BTN_DET_PTR(priv->calibration);
4119 short btnmeas[d->n_btn_meas + 1];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004120 struct snd_soc_codec *codec = priv->codec;
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304121 struct wcd9xxx *core = dev_get_drvdata(priv->codec->dev->parent);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004122
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304123 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
4124 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004125
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004126 bias_value_dce = tabla_codec_read_dce_result(codec);
4127 bias_mv_dce = tabla_codec_sta_dce_v(codec, 1, bias_value_dce);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004128
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004129 /* determine pressed button */
4130 btnmeas[meas++] = tabla_determine_button(priv, bias_mv_dce);
4131 pr_debug("%s: meas %d - DCE %d,%d, button %d\n", __func__,
4132 meas - 1, bias_value_dce, bias_mv_dce, btnmeas[meas - 1]);
4133 if (d->n_btn_meas == 0)
4134 btn = btnmeas[0];
4135 for (; ((d->n_btn_meas) && (meas < (d->n_btn_meas + 1))); meas++) {
4136 bias_value_dce = tabla_codec_sta_dce(codec, 1);
4137 bias_mv_dce = tabla_codec_sta_dce_v(codec, 1, bias_value_dce);
4138 btnmeas[meas] = tabla_determine_button(priv, bias_mv_dce);
4139 pr_debug("%s: meas %d - DCE %d,%d, button %d\n",
4140 __func__, meas, bias_value_dce, bias_mv_dce,
4141 btnmeas[meas]);
4142 /* if large enough measurements are collected,
4143 * start to check if last all n_btn_con measurements were
4144 * in same button low/high range */
4145 if (meas + 1 >= d->n_btn_con) {
4146 for (i = 0; i < d->n_btn_con; i++)
4147 if ((btnmeas[meas] < 0) ||
4148 (btnmeas[meas] != btnmeas[meas - i]))
4149 break;
4150 if (i == d->n_btn_con) {
4151 /* button pressed */
4152 btn = btnmeas[meas];
4153 break;
4154 }
4155 }
4156 /* if left measurements are less than n_btn_con,
4157 * it's impossible to find button number */
4158 if ((d->n_btn_meas - meas) < d->n_btn_con)
4159 break;
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004160 }
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004161
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004162 if (btn >= 0) {
4163 mask = tabla_get_button_mask(btn);
4164 priv->buttons_pressed |= mask;
4165
4166 msleep(100);
4167
4168 /* XXX: assuming button 0 has the lowest micbias voltage */
4169 if (btn == 0) {
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304170 wcd9xxx_lock_sleep(core);
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004171 if (schedule_delayed_work(&priv->btn0_dwork,
4172 msecs_to_jiffies(400)) == 0) {
4173 WARN(1, "Button pressed twice without release"
4174 "event\n");
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304175 wcd9xxx_unlock_sleep(core);
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004176 }
4177 } else {
4178 pr_debug("%s: Reporting short button %d(0x%x) press\n",
4179 __func__, btn, mask);
4180 tabla_snd_soc_jack_report(priv, priv->button_jack, mask,
4181 mask);
4182 }
Joonwoo Park816b8e62012-01-23 16:03:21 -08004183 } else {
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004184 pr_debug("%s: bogus button press, too short press?\n",
4185 __func__);
Joonwoo Park816b8e62012-01-23 16:03:21 -08004186 }
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004187
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004188 return IRQ_HANDLED;
4189}
4190
Bradley Rubincb1e2732011-06-23 16:49:20 -07004191static irqreturn_t tabla_release_handler(int irq, void *data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004192{
Joonwoo Parke5d3aa92012-01-11 14:47:15 -08004193 int ret;
4194 short mb_v;
Joonwoo Park816b8e62012-01-23 16:03:21 -08004195 struct tabla_priv *priv = data;
4196 struct snd_soc_codec *codec = priv->codec;
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304197 struct wcd9xxx *core = dev_get_drvdata(priv->codec->dev->parent);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004198
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004199 pr_debug("%s: enter\n", __func__);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304200 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004201
Bradley Rubincb1e2732011-06-23 16:49:20 -07004202 if (priv->buttons_pressed & SND_JACK_BTN_0) {
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004203 ret = cancel_delayed_work(&priv->btn0_dwork);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004204 if (ret == 0) {
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004205 pr_debug("%s: Reporting long button 0 release event\n",
4206 __func__);
Joonwoo Park0976d012011-12-22 11:48:18 -08004207 if (priv->button_jack)
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004208 tabla_snd_soc_jack_report(priv,
4209 priv->button_jack, 0,
4210 SND_JACK_BTN_0);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004211 } else {
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004212 /* if scheduled btn0_dwork is canceled from here,
4213 * we have to unlock from here instead btn0_work */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304214 wcd9xxx_unlock_sleep(core);
Joonwoo Park0976d012011-12-22 11:48:18 -08004215 mb_v = tabla_codec_sta_dce(codec, 0);
4216 pr_debug("%s: Mic Voltage on release STA: %d,%d\n",
4217 __func__, mb_v,
4218 tabla_codec_sta_dce_v(codec, 0, mb_v));
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004219
Joonwoo Parke5d3aa92012-01-11 14:47:15 -08004220 if (mb_v < (short)priv->mbhc_data.v_b1_hu ||
4221 mb_v > (short)priv->mbhc_data.v_ins_hu)
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004222 pr_debug("%s: Fake buttton press interrupt\n",
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004223 __func__);
Joonwoo Park0976d012011-12-22 11:48:18 -08004224 else if (priv->button_jack) {
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004225 pr_debug("%s: Reporting short button 0 "
Joonwoo Park0976d012011-12-22 11:48:18 -08004226 "press and release\n", __func__);
4227 tabla_snd_soc_jack_report(priv,
4228 priv->button_jack,
4229 SND_JACK_BTN_0,
4230 SND_JACK_BTN_0);
4231 tabla_snd_soc_jack_report(priv,
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004232 priv->button_jack, 0,
4233 SND_JACK_BTN_0);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004234 }
4235 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004236
Bradley Rubincb1e2732011-06-23 16:49:20 -07004237 priv->buttons_pressed &= ~SND_JACK_BTN_0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004238 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004239
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004240 if (priv->buttons_pressed) {
4241 pr_debug("%s:reporting button release mask 0x%x\n", __func__,
4242 priv->buttons_pressed);
4243 tabla_snd_soc_jack_report(priv, priv->button_jack, 0,
4244 priv->buttons_pressed);
4245 /* hardware doesn't detect another button press until
4246 * already pressed button is released.
4247 * therefore buttons_pressed has only one button's mask. */
4248 priv->buttons_pressed &= ~TABLA_JACK_BUTTON_MASK;
4249 }
4250
Bradley Rubin688c66a2011-08-16 12:25:13 -07004251 tabla_codec_start_hs_polling(codec);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004252 return IRQ_HANDLED;
4253}
4254
Bradley Rubincb1e2732011-06-23 16:49:20 -07004255static void tabla_codec_shutdown_hs_removal_detect(struct snd_soc_codec *codec)
4256{
4257 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Joonwoo Park0976d012011-12-22 11:48:18 -08004258 const struct tabla_mbhc_general_cfg *generic =
4259 TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004260
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07004261 if (!tabla->mclk_enabled && !tabla->mbhc_polling_active)
Bradley Rubincb1e2732011-06-23 16:49:20 -07004262 tabla_codec_enable_config_mode(codec, 1);
4263
4264 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x2, 0x2);
4265 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x6, 0x0);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004266
Joonwoo Park0976d012011-12-22 11:48:18 -08004267 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg, 0x80, 0x00);
4268
4269 usleep_range(generic->t_shutdown_plug_rem,
4270 generic->t_shutdown_plug_rem);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004271
4272 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0xA, 0x8);
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07004273 if (!tabla->mclk_enabled && !tabla->mbhc_polling_active)
Bradley Rubincb1e2732011-06-23 16:49:20 -07004274 tabla_codec_enable_config_mode(codec, 0);
4275
4276 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x00);
4277}
4278
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004279static void tabla_codec_shutdown_hs_polling(struct snd_soc_codec *codec)
4280{
4281 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004282
4283 tabla_codec_shutdown_hs_removal_detect(codec);
4284
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07004285 if (!tabla->mclk_enabled) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004286 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS, 0xE0, 0x00);
Asish Bhattacharya486745a2012-01-20 06:41:53 +05304287 tabla_codec_disable_clock_block(codec);
4288 tabla_codec_enable_bandgap(codec, TABLA_BANDGAP_OFF);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004289 }
4290
4291 tabla->mbhc_polling_active = false;
4292}
4293
Patrick Lai49efeac2011-11-03 11:01:12 -07004294static irqreturn_t tabla_hphl_ocp_irq(int irq, void *data)
4295{
4296 struct tabla_priv *tabla = data;
4297 struct snd_soc_codec *codec;
4298
4299 pr_info("%s: received HPHL OCP irq\n", __func__);
4300
4301 if (tabla) {
4302 codec = tabla->codec;
Patrick Laic7cae882011-11-18 11:52:49 -08004303 if (tabla->hphlocp_cnt++ < TABLA_OCP_ATTEMPT) {
4304 pr_info("%s: retry\n", __func__);
4305 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
4306 0x00);
4307 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
4308 0x10);
4309 } else {
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304310 wcd9xxx_disable_irq(codec->control_data,
Patrick Laic7cae882011-11-18 11:52:49 -08004311 TABLA_IRQ_HPH_PA_OCPL_FAULT);
4312 tabla->hphlocp_cnt = 0;
4313 tabla->hph_status |= SND_JACK_OC_HPHL;
4314 if (tabla->headset_jack)
4315 tabla_snd_soc_jack_report(tabla,
4316 tabla->headset_jack,
4317 tabla->hph_status,
4318 TABLA_JACK_MASK);
Patrick Lai49efeac2011-11-03 11:01:12 -07004319 }
4320 } else {
4321 pr_err("%s: Bad tabla private data\n", __func__);
4322 }
4323
4324 return IRQ_HANDLED;
4325}
4326
4327static irqreturn_t tabla_hphr_ocp_irq(int irq, void *data)
4328{
4329 struct tabla_priv *tabla = data;
4330 struct snd_soc_codec *codec;
4331
4332 pr_info("%s: received HPHR OCP irq\n", __func__);
4333
4334 if (tabla) {
4335 codec = tabla->codec;
Patrick Laic7cae882011-11-18 11:52:49 -08004336 if (tabla->hphrocp_cnt++ < TABLA_OCP_ATTEMPT) {
4337 pr_info("%s: retry\n", __func__);
4338 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
4339 0x00);
4340 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
4341 0x10);
4342 } else {
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304343 wcd9xxx_disable_irq(codec->control_data,
Patrick Laic7cae882011-11-18 11:52:49 -08004344 TABLA_IRQ_HPH_PA_OCPR_FAULT);
4345 tabla->hphrocp_cnt = 0;
4346 tabla->hph_status |= SND_JACK_OC_HPHR;
4347 if (tabla->headset_jack)
4348 tabla_snd_soc_jack_report(tabla,
4349 tabla->headset_jack,
4350 tabla->hph_status,
4351 TABLA_JACK_MASK);
Patrick Lai49efeac2011-11-03 11:01:12 -07004352 }
4353 } else {
4354 pr_err("%s: Bad tabla private data\n", __func__);
4355 }
4356
4357 return IRQ_HANDLED;
4358}
4359
Joonwoo Parka9444452011-12-08 18:48:27 -08004360static void tabla_sync_hph_state(struct tabla_priv *tabla)
4361{
4362 if (test_and_clear_bit(TABLA_HPHR_PA_OFF_ACK,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304363 &tabla->hph_pa_dac_state)) {
Joonwoo Parka9444452011-12-08 18:48:27 -08004364 pr_debug("%s: HPHR clear flag and enable PA\n", __func__);
4365 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_CNP_EN, 0x10,
4366 1 << 4);
4367 }
4368 if (test_and_clear_bit(TABLA_HPHL_PA_OFF_ACK,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304369 &tabla->hph_pa_dac_state)) {
Joonwoo Parka9444452011-12-08 18:48:27 -08004370 pr_debug("%s: HPHL clear flag and enable PA\n", __func__);
4371 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_CNP_EN, 0x20,
4372 1 << 5);
4373 }
4374
4375 if (test_and_clear_bit(TABLA_HPHR_DAC_OFF_ACK,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304376 &tabla->hph_pa_dac_state)) {
Joonwoo Parka9444452011-12-08 18:48:27 -08004377 pr_debug("%s: HPHR clear flag and enable DAC\n", __func__);
4378 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_R_DAC_CTL,
4379 0xC0, 0xC0);
4380 }
4381 if (test_and_clear_bit(TABLA_HPHL_DAC_OFF_ACK,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304382 &tabla->hph_pa_dac_state)) {
Joonwoo Parka9444452011-12-08 18:48:27 -08004383 pr_debug("%s: HPHL clear flag and enable DAC\n", __func__);
4384 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_L_DAC_CTL,
4385 0xC0, 0xC0);
4386 }
4387}
4388
Bradley Rubincb1e2732011-06-23 16:49:20 -07004389static irqreturn_t tabla_hs_insert_irq(int irq, void *data)
4390{
4391 struct tabla_priv *priv = data;
4392 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park0976d012011-12-22 11:48:18 -08004393 const struct tabla_mbhc_plug_detect_cfg *plug_det =
4394 TABLA_MBHC_CAL_PLUG_DET_PTR(priv->calibration);
Bradley Rubin355611a2011-08-24 14:01:18 -07004395 int ldo_h_on, micb_cfilt_on;
Joonwoo Park0976d012011-12-22 11:48:18 -08004396 short mb_v;
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004397 u8 is_removal;
Joonwoo Park0976d012011-12-22 11:48:18 -08004398 int mic_mv;
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07004399
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004400 pr_debug("%s: enter\n", __func__);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304401 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004402
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004403 is_removal = snd_soc_read(codec, TABLA_A_CDC_MBHC_INT_CTL) & 0x02;
4404 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x03, 0x00);
4405
4406 /* Turn off both HPH and MIC line schmitt triggers */
Joonwoo Park0976d012011-12-22 11:48:18 -08004407 snd_soc_update_bits(codec, priv->mbhc_bias_regs.mbhc_reg, 0x90, 0x00);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004408 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x13, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004409
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004410 if (priv->mbhc_fake_ins_start &&
4411 time_after(jiffies, priv->mbhc_fake_ins_start +
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304412 msecs_to_jiffies(TABLA_FAKE_INS_THRESHOLD_MS))) {
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08004413 pr_debug("%s: fake context interrupt, reset insertion\n",
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004414 __func__);
4415 priv->mbhc_fake_ins_start = 0;
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08004416 tabla_codec_shutdown_hs_polling(codec);
4417 tabla_codec_enable_hs_detect(codec, 1);
4418 return IRQ_HANDLED;
4419 }
4420
Bradley Rubin355611a2011-08-24 14:01:18 -07004421 ldo_h_on = snd_soc_read(codec, TABLA_A_LDO_H_MODE_1) & 0x80;
Joonwoo Park0976d012011-12-22 11:48:18 -08004422 micb_cfilt_on = snd_soc_read(codec, priv->mbhc_bias_regs.cfilt_ctl)
4423 & 0x80;
Bradley Rubin355611a2011-08-24 14:01:18 -07004424
4425 if (!ldo_h_on)
4426 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x80, 0x80);
4427 if (!micb_cfilt_on)
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004428 snd_soc_update_bits(codec, priv->mbhc_bias_regs.cfilt_ctl,
Joonwoo Park0976d012011-12-22 11:48:18 -08004429 0x80, 0x80);
4430 if (plug_det->t_ins_complete > 20)
4431 msleep(plug_det->t_ins_complete);
4432 else
4433 usleep_range(plug_det->t_ins_complete * 1000,
4434 plug_det->t_ins_complete * 1000);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004435
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004436 if (!ldo_h_on)
4437 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x80, 0x0);
4438 if (!micb_cfilt_on)
4439 snd_soc_update_bits(codec, priv->mbhc_bias_regs.cfilt_ctl,
Joonwoo Park0976d012011-12-22 11:48:18 -08004440 0x80, 0x0);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004441
4442 if (is_removal) {
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07004443 /*
4444 * If headphone is removed while playback is in progress,
4445 * it is possible that micbias will be switched to VDDIO.
4446 */
4447 if (priv->mbhc_micbias_switched)
4448 tabla_codec_switch_micbias(codec, 0);
Patrick Lai72aa4da2011-12-08 12:38:18 -08004449 priv->hph_status &= ~SND_JACK_HEADPHONE;
Joonwoo Parka9444452011-12-08 18:48:27 -08004450
4451 /* If headphone PA is on, check if userspace receives
4452 * removal event to sync-up PA's state */
4453 if (tabla_is_hph_pa_on(codec)) {
4454 set_bit(TABLA_HPHL_PA_OFF_ACK, &priv->hph_pa_dac_state);
4455 set_bit(TABLA_HPHR_PA_OFF_ACK, &priv->hph_pa_dac_state);
4456 }
4457
4458 if (tabla_is_hph_dac_on(codec, 1))
4459 set_bit(TABLA_HPHL_DAC_OFF_ACK,
4460 &priv->hph_pa_dac_state);
4461 if (tabla_is_hph_dac_on(codec, 0))
4462 set_bit(TABLA_HPHR_DAC_OFF_ACK,
4463 &priv->hph_pa_dac_state);
4464
Bradley Rubincb1e2732011-06-23 16:49:20 -07004465 if (priv->headset_jack) {
4466 pr_debug("%s: Reporting removal\n", __func__);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004467 tabla_snd_soc_jack_report(priv, priv->headset_jack,
4468 priv->hph_status,
4469 TABLA_JACK_MASK);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004470 }
4471 tabla_codec_shutdown_hs_removal_detect(codec);
4472 tabla_codec_enable_hs_detect(codec, 1);
4473 return IRQ_HANDLED;
4474 }
4475
Joonwoo Park0976d012011-12-22 11:48:18 -08004476 mb_v = tabla_codec_setup_hs_polling(codec);
4477 mic_mv = tabla_codec_sta_dce_v(codec, 0, mb_v);
Bradley Rubin355611a2011-08-24 14:01:18 -07004478
Joonwoo Park0976d012011-12-22 11:48:18 -08004479 if (mb_v > (short) priv->mbhc_data.v_ins_hu) {
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004480 pr_debug("%s: Fake insertion interrupt since %dmsec ago, "
4481 "STA : %d,%d\n", __func__,
4482 (priv->mbhc_fake_ins_start ?
4483 jiffies_to_msecs(jiffies -
4484 priv->mbhc_fake_ins_start) :
4485 0),
4486 mb_v, mic_mv);
4487 if (time_after(jiffies,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304488 priv->mbhc_fake_ins_start +
4489 msecs_to_jiffies(TABLA_FAKE_INS_THRESHOLD_MS))) {
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004490 /* Disable HPH trigger and enable MIC line trigger */
4491 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x12,
4492 0x00);
4493 snd_soc_update_bits(codec,
4494 priv->mbhc_bias_regs.mbhc_reg, 0x60,
4495 plug_det->mic_current << 5);
4496 snd_soc_update_bits(codec,
4497 priv->mbhc_bias_regs.mbhc_reg,
4498 0x80, 0x80);
4499 usleep_range(plug_det->t_mic_pid, plug_det->t_mic_pid);
4500 snd_soc_update_bits(codec,
4501 priv->mbhc_bias_regs.mbhc_reg,
4502 0x10, 0x10);
4503 } else {
4504 if (priv->mbhc_fake_ins_start == 0)
4505 priv->mbhc_fake_ins_start = jiffies;
4506 /* Setup normal insert detection
4507 * Enable HPH Schmitt Trigger
4508 */
4509 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH,
4510 0x13 | 0x0C,
4511 0x13 | plug_det->hph_current << 2);
4512 }
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08004513 /* Setup for insertion detection */
4514 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x2, 0);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304515 wcd9xxx_enable_irq(codec->control_data,
4516 TABLA_IRQ_MBHC_INSERTION);
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08004517 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x1, 0x1);
4518
Joonwoo Park0976d012011-12-22 11:48:18 -08004519 } else if (mb_v < (short) priv->mbhc_data.v_no_mic) {
4520 pr_debug("%s: Headphone Detected, mb_v: %d,%d\n",
4521 __func__, mb_v, mic_mv);
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004522 priv->mbhc_fake_ins_start = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07004523 priv->hph_status |= SND_JACK_HEADPHONE;
Bradley Rubincb1e2732011-06-23 16:49:20 -07004524 if (priv->headset_jack) {
4525 pr_debug("%s: Reporting insertion %d\n", __func__,
Joonwoo Park0976d012011-12-22 11:48:18 -08004526 SND_JACK_HEADPHONE);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004527 tabla_snd_soc_jack_report(priv, priv->headset_jack,
4528 priv->hph_status,
4529 TABLA_JACK_MASK);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004530 }
4531 tabla_codec_shutdown_hs_polling(codec);
4532 tabla_codec_enable_hs_detect(codec, 0);
Joonwoo Parka9444452011-12-08 18:48:27 -08004533 tabla_sync_hph_state(priv);
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07004534 } else {
Joonwoo Park0976d012011-12-22 11:48:18 -08004535 pr_debug("%s: Headset detected, mb_v: %d,%d\n",
4536 __func__, mb_v, mic_mv);
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004537 priv->mbhc_fake_ins_start = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07004538 priv->hph_status |= SND_JACK_HEADSET;
Bradley Rubincb1e2732011-06-23 16:49:20 -07004539 if (priv->headset_jack) {
4540 pr_debug("%s: Reporting insertion %d\n", __func__,
Joonwoo Park0976d012011-12-22 11:48:18 -08004541 SND_JACK_HEADSET);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004542 tabla_snd_soc_jack_report(priv, priv->headset_jack,
4543 priv->hph_status,
4544 TABLA_JACK_MASK);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004545 }
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004546 /* avoid false button press detect */
4547 msleep(50);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004548 tabla_codec_start_hs_polling(codec);
Joonwoo Parka9444452011-12-08 18:48:27 -08004549 tabla_sync_hph_state(priv);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004550 }
4551
4552 return IRQ_HANDLED;
4553}
4554
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004555static irqreturn_t tabla_hs_remove_irq(int irq, void *data)
4556{
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004557 short bias_value;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004558 struct tabla_priv *priv = data;
4559 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park0976d012011-12-22 11:48:18 -08004560 const struct tabla_mbhc_general_cfg *generic =
4561 TABLA_MBHC_CAL_GENERAL_PTR(priv->calibration);
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004562 int fake_removal = 0;
4563 int min_us = TABLA_FAKE_REMOVAL_MIN_PERIOD_MS * 1000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004564
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004565 pr_debug("%s: enter, removal interrupt\n", __func__);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304566 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
4567 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
4568 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004569
Joonwoo Park0976d012011-12-22 11:48:18 -08004570 usleep_range(generic->t_shutdown_plug_rem,
4571 generic->t_shutdown_plug_rem);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004572
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004573 do {
4574 bias_value = tabla_codec_sta_dce(codec, 1);
4575 pr_debug("%s: DCE %d,%d, %d us left\n", __func__, bias_value,
4576 tabla_codec_sta_dce_v(codec, 1, bias_value), min_us);
4577 if (bias_value < (short)priv->mbhc_data.v_ins_h) {
4578 fake_removal = 1;
4579 break;
4580 }
4581 min_us -= priv->mbhc_data.t_dce;
4582 } while (min_us > 0);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004583
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004584 if (fake_removal) {
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004585 pr_debug("False alarm, headset not actually removed\n");
4586 tabla_codec_start_hs_polling(codec);
4587 } else {
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07004588 /*
4589 * If this removal is not false, first check the micbias
4590 * switch status and switch it to LDOH if it is already
4591 * switched to VDDIO.
4592 */
4593 if (priv->mbhc_micbias_switched)
4594 tabla_codec_switch_micbias(codec, 0);
Patrick Lai49efeac2011-11-03 11:01:12 -07004595 priv->hph_status &= ~SND_JACK_HEADSET;
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004596 if (priv->headset_jack) {
4597 pr_debug("%s: Reporting removal\n", __func__);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004598 tabla_snd_soc_jack_report(priv, priv->headset_jack, 0,
4599 TABLA_JACK_MASK);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004600 }
4601 tabla_codec_shutdown_hs_polling(codec);
4602
4603 tabla_codec_enable_hs_detect(codec, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004604 }
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004605
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004606 return IRQ_HANDLED;
4607}
4608
4609static unsigned long slimbus_value;
4610
4611static irqreturn_t tabla_slimbus_irq(int irq, void *data)
4612{
4613 struct tabla_priv *priv = data;
4614 struct snd_soc_codec *codec = priv->codec;
4615 int i, j;
4616 u8 val;
4617
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304618 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++) {
4619 slimbus_value = wcd9xxx_interface_reg_read(codec->control_data,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004620 TABLA_SLIM_PGD_PORT_INT_STATUS0 + i);
4621 for_each_set_bit(j, &slimbus_value, BITS_PER_BYTE) {
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304622 val = wcd9xxx_interface_reg_read(codec->control_data,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004623 TABLA_SLIM_PGD_PORT_INT_SOURCE0 + i*8 + j);
4624 if (val & 0x1)
4625 pr_err_ratelimited("overflow error on port %x,"
4626 " value %x\n", i*8 + j, val);
4627 if (val & 0x2)
4628 pr_err_ratelimited("underflow error on port %x,"
4629 " value %x\n", i*8 + j, val);
4630 }
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304631 wcd9xxx_interface_reg_write(codec->control_data,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004632 TABLA_SLIM_PGD_PORT_INT_CLR0 + i, 0xFF);
4633 }
4634
4635 return IRQ_HANDLED;
4636}
4637
Patrick Lai3043fba2011-08-01 14:15:57 -07004638
4639static int tabla_handle_pdata(struct tabla_priv *tabla)
4640{
4641 struct snd_soc_codec *codec = tabla->codec;
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304642 struct wcd9xxx_pdata *pdata = tabla->pdata;
Patrick Lai3043fba2011-08-01 14:15:57 -07004643 int k1, k2, k3, rc = 0;
Santosh Mardi22920282011-10-26 02:38:40 +05304644 u8 leg_mode = pdata->amic_settings.legacy_mode;
4645 u8 txfe_bypass = pdata->amic_settings.txfe_enable;
4646 u8 txfe_buff = pdata->amic_settings.txfe_buff;
4647 u8 flag = pdata->amic_settings.use_pdata;
4648 u8 i = 0, j = 0;
4649 u8 val_txfe = 0, value = 0;
Patrick Lai3043fba2011-08-01 14:15:57 -07004650
4651 if (!pdata) {
4652 rc = -ENODEV;
4653 goto done;
4654 }
4655
4656 /* Make sure settings are correct */
4657 if ((pdata->micbias.ldoh_v > TABLA_LDOH_2P85_V) ||
4658 (pdata->micbias.bias1_cfilt_sel > TABLA_CFILT3_SEL) ||
4659 (pdata->micbias.bias2_cfilt_sel > TABLA_CFILT3_SEL) ||
4660 (pdata->micbias.bias3_cfilt_sel > TABLA_CFILT3_SEL) ||
4661 (pdata->micbias.bias4_cfilt_sel > TABLA_CFILT3_SEL)) {
4662 rc = -EINVAL;
4663 goto done;
4664 }
4665
4666 /* figure out k value */
4667 k1 = tabla_find_k_value(pdata->micbias.ldoh_v,
4668 pdata->micbias.cfilt1_mv);
4669 k2 = tabla_find_k_value(pdata->micbias.ldoh_v,
4670 pdata->micbias.cfilt2_mv);
4671 k3 = tabla_find_k_value(pdata->micbias.ldoh_v,
4672 pdata->micbias.cfilt3_mv);
4673
4674 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
4675 rc = -EINVAL;
4676 goto done;
4677 }
4678
4679 /* Set voltage level and always use LDO */
4680 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x0C,
4681 (pdata->micbias.ldoh_v << 2));
4682
4683 snd_soc_update_bits(codec, TABLA_A_MICB_CFILT_1_VAL, 0xFC,
4684 (k1 << 2));
4685 snd_soc_update_bits(codec, TABLA_A_MICB_CFILT_2_VAL, 0xFC,
4686 (k2 << 2));
4687 snd_soc_update_bits(codec, TABLA_A_MICB_CFILT_3_VAL, 0xFC,
4688 (k3 << 2));
4689
4690 snd_soc_update_bits(codec, TABLA_A_MICB_1_CTL, 0x60,
4691 (pdata->micbias.bias1_cfilt_sel << 5));
4692 snd_soc_update_bits(codec, TABLA_A_MICB_2_CTL, 0x60,
4693 (pdata->micbias.bias2_cfilt_sel << 5));
4694 snd_soc_update_bits(codec, TABLA_A_MICB_3_CTL, 0x60,
4695 (pdata->micbias.bias3_cfilt_sel << 5));
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004696 snd_soc_update_bits(codec, tabla->reg_addr.micb_4_ctl, 0x60,
4697 (pdata->micbias.bias4_cfilt_sel << 5));
Patrick Lai3043fba2011-08-01 14:15:57 -07004698
Santosh Mardi22920282011-10-26 02:38:40 +05304699 for (i = 0; i < 6; j++, i += 2) {
4700 if (flag & (0x01 << i)) {
4701 value = (leg_mode & (0x01 << i)) ? 0x10 : 0x00;
4702 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
4703 val_txfe = val_txfe |
4704 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
4705 snd_soc_update_bits(codec, TABLA_A_TX_1_2_EN + j * 10,
4706 0x10, value);
4707 snd_soc_update_bits(codec,
4708 TABLA_A_TX_1_2_TEST_EN + j * 10,
4709 0x30, val_txfe);
4710 }
4711 if (flag & (0x01 << (i + 1))) {
4712 value = (leg_mode & (0x01 << (i + 1))) ? 0x01 : 0x00;
4713 val_txfe = (txfe_bypass &
4714 (0x01 << (i + 1))) ? 0x02 : 0x00;
4715 val_txfe |= (txfe_buff &
4716 (0x01 << (i + 1))) ? 0x01 : 0x00;
4717 snd_soc_update_bits(codec, TABLA_A_TX_1_2_EN + j * 10,
4718 0x01, value);
4719 snd_soc_update_bits(codec,
4720 TABLA_A_TX_1_2_TEST_EN + j * 10,
4721 0x03, val_txfe);
4722 }
4723 }
4724 if (flag & 0x40) {
4725 value = (leg_mode & 0x40) ? 0x10 : 0x00;
4726 value = value | ((txfe_bypass & 0x40) ? 0x02 : 0x00);
4727 value = value | ((txfe_buff & 0x40) ? 0x01 : 0x00);
4728 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN,
4729 0x13, value);
4730 }
Patrick Lai49efeac2011-11-03 11:01:12 -07004731
4732 if (pdata->ocp.use_pdata) {
4733 /* not defined in CODEC specification */
4734 if (pdata->ocp.hph_ocp_limit == 1 ||
4735 pdata->ocp.hph_ocp_limit == 5) {
4736 rc = -EINVAL;
4737 goto done;
4738 }
4739 snd_soc_update_bits(codec, TABLA_A_RX_COM_OCP_CTL,
4740 0x0F, pdata->ocp.num_attempts);
4741 snd_soc_write(codec, TABLA_A_RX_COM_OCP_COUNT,
4742 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
4743 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL,
4744 0xE0, (pdata->ocp.hph_ocp_limit << 5));
4745 }
Patrick Lai3043fba2011-08-01 14:15:57 -07004746done:
4747 return rc;
4748}
4749
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004750static const struct tabla_reg_mask_val tabla_1_1_reg_defaults[] = {
4751
4752 /* Tabla 1.1 MICBIAS changes */
4753 TABLA_REG_VAL(TABLA_A_MICB_1_INT_RBIAS, 0x24),
4754 TABLA_REG_VAL(TABLA_A_MICB_2_INT_RBIAS, 0x24),
4755 TABLA_REG_VAL(TABLA_A_MICB_3_INT_RBIAS, 0x24),
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004756
4757 /* Tabla 1.1 HPH changes */
4758 TABLA_REG_VAL(TABLA_A_RX_HPH_BIAS_PA, 0x57),
4759 TABLA_REG_VAL(TABLA_A_RX_HPH_BIAS_LDO, 0x56),
4760
4761 /* Tabla 1.1 EAR PA changes */
4762 TABLA_REG_VAL(TABLA_A_RX_EAR_BIAS_PA, 0xA6),
4763 TABLA_REG_VAL(TABLA_A_RX_EAR_GAIN, 0x02),
4764 TABLA_REG_VAL(TABLA_A_RX_EAR_VCM, 0x03),
4765
4766 /* Tabla 1.1 Lineout_5 Changes */
4767 TABLA_REG_VAL(TABLA_A_RX_LINE_5_GAIN, 0x10),
4768
4769 /* Tabla 1.1 RX Changes */
4770 TABLA_REG_VAL(TABLA_A_CDC_RX1_B5_CTL, 0x78),
4771 TABLA_REG_VAL(TABLA_A_CDC_RX2_B5_CTL, 0x78),
4772 TABLA_REG_VAL(TABLA_A_CDC_RX3_B5_CTL, 0x78),
4773 TABLA_REG_VAL(TABLA_A_CDC_RX4_B5_CTL, 0x78),
4774 TABLA_REG_VAL(TABLA_A_CDC_RX5_B5_CTL, 0x78),
4775 TABLA_REG_VAL(TABLA_A_CDC_RX6_B5_CTL, 0x78),
4776 TABLA_REG_VAL(TABLA_A_CDC_RX7_B5_CTL, 0x78),
4777
4778 /* Tabla 1.1 RX1 and RX2 Changes */
4779 TABLA_REG_VAL(TABLA_A_CDC_RX1_B6_CTL, 0xA0),
4780 TABLA_REG_VAL(TABLA_A_CDC_RX2_B6_CTL, 0xA0),
4781
4782 /* Tabla 1.1 RX3 to RX7 Changes */
4783 TABLA_REG_VAL(TABLA_A_CDC_RX3_B6_CTL, 0x80),
4784 TABLA_REG_VAL(TABLA_A_CDC_RX4_B6_CTL, 0x80),
4785 TABLA_REG_VAL(TABLA_A_CDC_RX5_B6_CTL, 0x80),
4786 TABLA_REG_VAL(TABLA_A_CDC_RX6_B6_CTL, 0x80),
4787 TABLA_REG_VAL(TABLA_A_CDC_RX7_B6_CTL, 0x80),
4788
4789 /* Tabla 1.1 CLASSG Changes */
4790 TABLA_REG_VAL(TABLA_A_CDC_CLSG_FREQ_THRESH_B3_CTL, 0x1B),
4791};
4792
4793static const struct tabla_reg_mask_val tabla_2_0_reg_defaults[] = {
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004794 /* Tabla 2.0 MICBIAS changes */
4795 TABLA_REG_VAL(TABLA_A_MICB_2_MBHC, 0x02),
4796};
4797
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004798static const struct tabla_reg_mask_val tabla_1_x_only_reg_2_0_defaults[] = {
4799 TABLA_REG_VAL(TABLA_1_A_MICB_4_INT_RBIAS, 0x24),
4800};
4801
4802static const struct tabla_reg_mask_val tabla_2_only_reg_2_0_defaults[] = {
4803 TABLA_REG_VAL(TABLA_2_A_MICB_4_INT_RBIAS, 0x24),
4804};
4805
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004806static void tabla_update_reg_defaults(struct snd_soc_codec *codec)
4807{
4808 u32 i;
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304809 struct wcd9xxx *tabla_core = dev_get_drvdata(codec->dev->parent);
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004810
4811 for (i = 0; i < ARRAY_SIZE(tabla_1_1_reg_defaults); i++)
4812 snd_soc_write(codec, tabla_1_1_reg_defaults[i].reg,
4813 tabla_1_1_reg_defaults[i].val);
4814
4815 for (i = 0; i < ARRAY_SIZE(tabla_2_0_reg_defaults); i++)
4816 snd_soc_write(codec, tabla_2_0_reg_defaults[i].reg,
4817 tabla_2_0_reg_defaults[i].val);
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004818
4819 if (TABLA_IS_1_X(tabla_core->version)) {
4820 for (i = 0; i < ARRAY_SIZE(tabla_1_x_only_reg_2_0_defaults);
4821 i++)
4822 snd_soc_write(codec,
4823 tabla_1_x_only_reg_2_0_defaults[i].reg,
4824 tabla_1_x_only_reg_2_0_defaults[i].val);
4825 } else {
4826 for (i = 0; i < ARRAY_SIZE(tabla_2_only_reg_2_0_defaults); i++)
4827 snd_soc_write(codec,
4828 tabla_2_only_reg_2_0_defaults[i].reg,
4829 tabla_2_only_reg_2_0_defaults[i].val);
4830 }
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004831}
4832
4833static const struct tabla_reg_mask_val tabla_codec_reg_init_val[] = {
Patrick Laic7cae882011-11-18 11:52:49 -08004834 /* Initialize current threshold to 350MA
4835 * number of wait and run cycles to 4096
4836 */
Patrick Lai49efeac2011-11-03 11:01:12 -07004837 {TABLA_A_RX_HPH_OCP_CTL, 0xE0, 0x60},
Patrick Laic7cae882011-11-18 11:52:49 -08004838 {TABLA_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004839
Santosh Mardi32171012011-10-28 23:32:06 +05304840 {TABLA_A_QFUSE_CTL, 0xFF, 0x03},
4841
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004842 /* Initialize gain registers to use register gain */
4843 {TABLA_A_RX_HPH_L_GAIN, 0x10, 0x10},
4844 {TABLA_A_RX_HPH_R_GAIN, 0x10, 0x10},
4845 {TABLA_A_RX_LINE_1_GAIN, 0x10, 0x10},
4846 {TABLA_A_RX_LINE_2_GAIN, 0x10, 0x10},
4847 {TABLA_A_RX_LINE_3_GAIN, 0x10, 0x10},
4848 {TABLA_A_RX_LINE_4_GAIN, 0x10, 0x10},
4849
4850 /* Initialize mic biases to differential mode */
4851 {TABLA_A_MICB_1_INT_RBIAS, 0x24, 0x24},
4852 {TABLA_A_MICB_2_INT_RBIAS, 0x24, 0x24},
4853 {TABLA_A_MICB_3_INT_RBIAS, 0x24, 0x24},
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004854
4855 {TABLA_A_CDC_CONN_CLSG_CTL, 0x3C, 0x14},
4856
4857 /* Use 16 bit sample size for TX1 to TX6 */
4858 {TABLA_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
4859 {TABLA_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
4860 {TABLA_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
4861 {TABLA_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
4862 {TABLA_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
4863 {TABLA_A_CDC_CONN_TX_SB_B6_CTL, 0x30, 0x20},
4864
4865 /* Use 16 bit sample size for TX7 to TX10 */
4866 {TABLA_A_CDC_CONN_TX_SB_B7_CTL, 0x60, 0x40},
4867 {TABLA_A_CDC_CONN_TX_SB_B8_CTL, 0x60, 0x40},
4868 {TABLA_A_CDC_CONN_TX_SB_B9_CTL, 0x60, 0x40},
4869 {TABLA_A_CDC_CONN_TX_SB_B10_CTL, 0x60, 0x40},
4870
4871 /* Use 16 bit sample size for RX */
4872 {TABLA_A_CDC_CONN_RX_SB_B1_CTL, 0xFF, 0xAA},
4873 {TABLA_A_CDC_CONN_RX_SB_B2_CTL, 0xFF, 0xAA},
4874
4875 /*enable HPF filter for TX paths */
4876 {TABLA_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
4877 {TABLA_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
4878 {TABLA_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
4879 {TABLA_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
4880 {TABLA_A_CDC_TX5_MUX_CTL, 0x8, 0x0},
4881 {TABLA_A_CDC_TX6_MUX_CTL, 0x8, 0x0},
4882 {TABLA_A_CDC_TX7_MUX_CTL, 0x8, 0x0},
4883 {TABLA_A_CDC_TX8_MUX_CTL, 0x8, 0x0},
4884 {TABLA_A_CDC_TX9_MUX_CTL, 0x8, 0x0},
4885 {TABLA_A_CDC_TX10_MUX_CTL, 0x8, 0x0},
4886};
4887
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004888static const struct tabla_reg_mask_val tabla_1_x_codec_reg_init_val[] = {
4889 /* Initialize mic biases to differential mode */
4890 {TABLA_1_A_MICB_4_INT_RBIAS, 0x24, 0x24},
4891};
4892
4893static const struct tabla_reg_mask_val tabla_2_higher_codec_reg_init_val[] = {
4894 /* Initialize mic biases to differential mode */
4895 {TABLA_2_A_MICB_4_INT_RBIAS, 0x24, 0x24},
4896};
4897
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004898static void tabla_codec_init_reg(struct snd_soc_codec *codec)
4899{
4900 u32 i;
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304901 struct wcd9xxx *tabla_core = dev_get_drvdata(codec->dev->parent);
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004902
4903 for (i = 0; i < ARRAY_SIZE(tabla_codec_reg_init_val); i++)
4904 snd_soc_update_bits(codec, tabla_codec_reg_init_val[i].reg,
4905 tabla_codec_reg_init_val[i].mask,
4906 tabla_codec_reg_init_val[i].val);
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004907 if (TABLA_IS_1_X(tabla_core->version)) {
4908 for (i = 0; i < ARRAY_SIZE(tabla_1_x_codec_reg_init_val); i++)
4909 snd_soc_update_bits(codec,
4910 tabla_1_x_codec_reg_init_val[i].reg,
4911 tabla_1_x_codec_reg_init_val[i].mask,
4912 tabla_1_x_codec_reg_init_val[i].val);
4913 } else {
4914 for (i = 0; i < ARRAY_SIZE(tabla_2_higher_codec_reg_init_val);
4915 i++)
4916 snd_soc_update_bits(codec,
4917 tabla_2_higher_codec_reg_init_val[i].reg,
4918 tabla_2_higher_codec_reg_init_val[i].mask,
4919 tabla_2_higher_codec_reg_init_val[i].val);
4920 }
4921}
4922
4923static void tabla_update_reg_address(struct tabla_priv *priv)
4924{
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304925 struct wcd9xxx *tabla_core = dev_get_drvdata(priv->codec->dev->parent);
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004926 struct tabla_reg_address *reg_addr = &priv->reg_addr;
4927
4928 if (TABLA_IS_1_X(tabla_core->version)) {
4929 reg_addr->micb_4_ctl = TABLA_1_A_MICB_4_CTL;
4930 reg_addr->micb_4_int_rbias = TABLA_1_A_MICB_4_INT_RBIAS;
4931 reg_addr->micb_4_int_rbias = TABLA_1_A_MICB_4_INT_RBIAS;
4932 } else if (TABLA_IS_2_0(tabla_core->version)) {
4933 reg_addr->micb_4_ctl = TABLA_2_A_MICB_4_CTL;
4934 reg_addr->micb_4_int_rbias = TABLA_2_A_MICB_4_INT_RBIAS;
4935 reg_addr->micb_4_int_rbias = TABLA_2_A_MICB_4_INT_RBIAS;
4936 }
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004937}
4938
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004939static int tabla_codec_probe(struct snd_soc_codec *codec)
4940{
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304941 struct wcd9xxx *control;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004942 struct tabla_priv *tabla;
4943 struct snd_soc_dapm_context *dapm = &codec->dapm;
4944 int ret = 0;
4945 int i;
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08004946 int ch_cnt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004947
4948 codec->control_data = dev_get_drvdata(codec->dev->parent);
4949 control = codec->control_data;
4950
4951 tabla = kzalloc(sizeof(struct tabla_priv), GFP_KERNEL);
4952 if (!tabla) {
4953 dev_err(codec->dev, "Failed to allocate private data\n");
4954 return -ENOMEM;
4955 }
4956
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004957 /* Make sure mbhc micbias register addresses are zeroed out */
4958 memset(&tabla->mbhc_bias_regs, 0,
4959 sizeof(struct mbhc_micbias_regs));
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07004960 tabla->cfilt_k_value = 0;
4961 tabla->mbhc_micbias_switched = false;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004962
Joonwoo Park0976d012011-12-22 11:48:18 -08004963 /* Make sure mbhc intenal calibration data is zeroed out */
4964 memset(&tabla->mbhc_data, 0,
4965 sizeof(struct mbhc_internal_cal_data));
Joonwoo Park433149a2012-01-11 09:53:54 -08004966 tabla->mbhc_data.t_sta_dce = DEFAULT_DCE_STA_WAIT;
Joonwoo Park0976d012011-12-22 11:48:18 -08004967 tabla->mbhc_data.t_dce = DEFAULT_DCE_WAIT;
4968 tabla->mbhc_data.t_sta = DEFAULT_STA_WAIT;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004969 snd_soc_codec_set_drvdata(codec, tabla);
4970
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07004971 tabla->mclk_enabled = false;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004972 tabla->bandgap_type = TABLA_BANDGAP_OFF;
4973 tabla->clock_active = false;
4974 tabla->config_mode_active = false;
4975 tabla->mbhc_polling_active = false;
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004976 tabla->mbhc_fake_ins_start = 0;
Bradley Rubincb3950a2011-08-18 13:07:26 -07004977 tabla->no_mic_headset_override = false;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004978 tabla->codec = codec;
Patrick Lai3043fba2011-08-01 14:15:57 -07004979 tabla->pdata = dev_get_platdata(codec->dev->parent);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05304980 tabla->intf_type = wcd9xxx_get_intf_type();
Patrick Lai3043fba2011-08-01 14:15:57 -07004981
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004982 tabla_update_reg_address(tabla);
Santosh Mardi22920282011-10-26 02:38:40 +05304983 tabla_update_reg_defaults(codec);
4984 tabla_codec_init_reg(codec);
Santosh Mardi22920282011-10-26 02:38:40 +05304985 ret = tabla_handle_pdata(tabla);
Patrick Lai3043fba2011-08-01 14:15:57 -07004986 if (IS_ERR_VALUE(ret)) {
4987 pr_err("%s: bad pdata\n", __func__);
4988 goto err_pdata;
4989 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004990
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004991 snd_soc_add_controls(codec, tabla_snd_controls,
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004992 ARRAY_SIZE(tabla_snd_controls));
4993 if (TABLA_IS_1_X(control->version))
4994 snd_soc_add_controls(codec, tabla_1_x_snd_controls,
4995 ARRAY_SIZE(tabla_1_x_snd_controls));
4996 else
4997 snd_soc_add_controls(codec, tabla_2_higher_snd_controls,
4998 ARRAY_SIZE(tabla_2_higher_snd_controls));
4999
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005000 snd_soc_dapm_new_controls(dapm, tabla_dapm_widgets,
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08005001 ARRAY_SIZE(tabla_dapm_widgets));
5002 if (TABLA_IS_1_X(control->version))
5003 snd_soc_dapm_new_controls(dapm, tabla_1_x_dapm_widgets,
5004 ARRAY_SIZE(tabla_1_x_dapm_widgets));
5005 else
5006 snd_soc_dapm_new_controls(dapm, tabla_2_higher_dapm_widgets,
5007 ARRAY_SIZE(tabla_2_higher_dapm_widgets));
5008
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305009 if (tabla->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
Santosh Mardie15e2302011-11-15 10:39:23 +05305010 snd_soc_dapm_new_controls(dapm, tabla_dapm_i2s_widgets,
5011 ARRAY_SIZE(tabla_dapm_i2s_widgets));
5012 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
5013 ARRAY_SIZE(audio_i2s_map));
5014 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005015 snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
Kiran Kandi8b3a8302011-09-27 16:13:28 -07005016
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08005017 if (TABLA_IS_1_X(control->version)) {
Kiran Kandi7a9fd902011-11-14 13:51:45 -08005018 snd_soc_dapm_add_routes(dapm, tabla_1_x_lineout_2_to_4_map,
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08005019 ARRAY_SIZE(tabla_1_x_lineout_2_to_4_map));
5020 } else if (TABLA_IS_2_0(control->version)) {
Kiran Kandi7a9fd902011-11-14 13:51:45 -08005021 snd_soc_dapm_add_routes(dapm, tabla_2_x_lineout_2_to_4_map,
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08005022 ARRAY_SIZE(tabla_2_x_lineout_2_to_4_map));
Kiran Kandi7a9fd902011-11-14 13:51:45 -08005023 } else {
5024 pr_err("%s : ERROR. Unsupported Tabla version 0x%2x\n",
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305025 __func__, control->version);
Kiran Kandi7a9fd902011-11-14 13:51:45 -08005026 goto err_pdata;
5027 }
5028
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005029 snd_soc_dapm_sync(dapm);
5030
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305031 ret = wcd9xxx_request_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005032 tabla_hs_insert_irq, "Headset insert detect", tabla);
5033 if (ret) {
5034 pr_err("%s: Failed to request irq %d\n", __func__,
5035 TABLA_IRQ_MBHC_INSERTION);
5036 goto err_insert_irq;
5037 }
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305038 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005039
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305040 ret = wcd9xxx_request_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005041 tabla_hs_remove_irq, "Headset remove detect", tabla);
5042 if (ret) {
5043 pr_err("%s: Failed to request irq %d\n", __func__,
5044 TABLA_IRQ_MBHC_REMOVAL);
5045 goto err_remove_irq;
5046 }
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305047 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005048
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305049 ret = wcd9xxx_request_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL,
Bradley Rubincb1e2732011-06-23 16:49:20 -07005050 tabla_dce_handler, "DC Estimation detect", tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005051 if (ret) {
5052 pr_err("%s: Failed to request irq %d\n", __func__,
5053 TABLA_IRQ_MBHC_POTENTIAL);
5054 goto err_potential_irq;
5055 }
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305056 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005057
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305058 ret = wcd9xxx_request_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE,
Bradley Rubincb1e2732011-06-23 16:49:20 -07005059 tabla_release_handler, "Button Release detect", tabla);
5060 if (ret) {
5061 pr_err("%s: Failed to request irq %d\n", __func__,
5062 TABLA_IRQ_MBHC_RELEASE);
5063 goto err_release_irq;
5064 }
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305065 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
Bradley Rubincb1e2732011-06-23 16:49:20 -07005066
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305067 ret = wcd9xxx_request_irq(codec->control_data, TABLA_IRQ_SLIMBUS,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005068 tabla_slimbus_irq, "SLIMBUS Slave", tabla);
5069 if (ret) {
5070 pr_err("%s: Failed to request irq %d\n", __func__,
5071 TABLA_IRQ_SLIMBUS);
5072 goto err_slimbus_irq;
5073 }
5074
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305075 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
5076 wcd9xxx_interface_reg_write(codec->control_data,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005077 TABLA_SLIM_PGD_PORT_INT_EN0 + i, 0xFF);
5078
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305079 ret = wcd9xxx_request_irq(codec->control_data,
Patrick Lai49efeac2011-11-03 11:01:12 -07005080 TABLA_IRQ_HPH_PA_OCPL_FAULT, tabla_hphl_ocp_irq,
5081 "HPH_L OCP detect", tabla);
5082 if (ret) {
5083 pr_err("%s: Failed to request irq %d\n", __func__,
5084 TABLA_IRQ_HPH_PA_OCPL_FAULT);
5085 goto err_hphl_ocp_irq;
5086 }
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305087 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_HPH_PA_OCPL_FAULT);
Patrick Lai49efeac2011-11-03 11:01:12 -07005088
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305089 ret = wcd9xxx_request_irq(codec->control_data,
Patrick Lai49efeac2011-11-03 11:01:12 -07005090 TABLA_IRQ_HPH_PA_OCPR_FAULT, tabla_hphr_ocp_irq,
5091 "HPH_R OCP detect", tabla);
5092 if (ret) {
5093 pr_err("%s: Failed to request irq %d\n", __func__,
5094 TABLA_IRQ_HPH_PA_OCPR_FAULT);
5095 goto err_hphr_ocp_irq;
5096 }
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305097 wcd9xxx_disable_irq(codec->control_data, TABLA_IRQ_HPH_PA_OCPR_FAULT);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08005098 for (i = 0; i < ARRAY_SIZE(tabla_dai); i++) {
5099 switch (tabla_dai[i].id) {
5100 case AIF1_PB:
5101 ch_cnt = tabla_dai[i].playback.channels_max;
5102 break;
5103 case AIF1_CAP:
5104 ch_cnt = tabla_dai[i].capture.channels_max;
5105 break;
Neema Shettyd3a89262012-02-16 10:23:50 -08005106 case AIF2_PB:
5107 ch_cnt = tabla_dai[i].playback.channels_max;
5108 break;
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08005109 default:
5110 continue;
5111 }
5112 tabla->dai[i].ch_num = kzalloc((sizeof(unsigned int)*
5113 ch_cnt), GFP_KERNEL);
5114 }
Patrick Lai49efeac2011-11-03 11:01:12 -07005115
Bradley Rubincb3950a2011-08-18 13:07:26 -07005116#ifdef CONFIG_DEBUG_FS
5117 debug_tabla_priv = tabla;
5118#endif
5119
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005120 return ret;
5121
Patrick Lai49efeac2011-11-03 11:01:12 -07005122err_hphr_ocp_irq:
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305123 wcd9xxx_free_irq(codec->control_data,
5124 TABLA_IRQ_HPH_PA_OCPL_FAULT, tabla);
Patrick Lai49efeac2011-11-03 11:01:12 -07005125err_hphl_ocp_irq:
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305126 wcd9xxx_free_irq(codec->control_data, TABLA_IRQ_SLIMBUS, tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005127err_slimbus_irq:
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305128 wcd9xxx_free_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE, tabla);
Bradley Rubincb1e2732011-06-23 16:49:20 -07005129err_release_irq:
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305130 wcd9xxx_free_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL, tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005131err_potential_irq:
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305132 wcd9xxx_free_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL, tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005133err_remove_irq:
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305134 wcd9xxx_free_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION, tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005135err_insert_irq:
Patrick Lai3043fba2011-08-01 14:15:57 -07005136err_pdata:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005137 kfree(tabla);
5138 return ret;
5139}
5140static int tabla_codec_remove(struct snd_soc_codec *codec)
5141{
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08005142 int i;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005143 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305144 wcd9xxx_free_irq(codec->control_data, TABLA_IRQ_SLIMBUS, tabla);
5145 wcd9xxx_free_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE, tabla);
5146 wcd9xxx_free_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL, tabla);
5147 wcd9xxx_free_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL, tabla);
5148 wcd9xxx_free_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION, tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005149 tabla_codec_disable_clock_block(codec);
5150 tabla_codec_enable_bandgap(codec, TABLA_BANDGAP_OFF);
Patrick Lai64b43262011-12-06 17:29:15 -08005151 if (tabla->mbhc_fw)
5152 release_firmware(tabla->mbhc_fw);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08005153 for (i = 0; i < ARRAY_SIZE(tabla_dai); i++)
5154 kfree(tabla->dai[i].ch_num);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005155 kfree(tabla);
5156 return 0;
5157}
5158static struct snd_soc_codec_driver soc_codec_dev_tabla = {
5159 .probe = tabla_codec_probe,
5160 .remove = tabla_codec_remove,
5161 .read = tabla_read,
5162 .write = tabla_write,
5163
5164 .readable_register = tabla_readable,
5165 .volatile_register = tabla_volatile,
5166
5167 .reg_cache_size = TABLA_CACHE_SIZE,
5168 .reg_cache_default = tabla_reg_defaults,
5169 .reg_word_size = 1,
5170};
Bradley Rubincb3950a2011-08-18 13:07:26 -07005171
5172#ifdef CONFIG_DEBUG_FS
5173static struct dentry *debugfs_poke;
5174
5175static int codec_debug_open(struct inode *inode, struct file *file)
5176{
5177 file->private_data = inode->i_private;
5178 return 0;
5179}
5180
5181static ssize_t codec_debug_write(struct file *filp,
5182 const char __user *ubuf, size_t cnt, loff_t *ppos)
5183{
5184 char lbuf[32];
5185 char *buf;
5186 int rc;
5187
5188 if (cnt > sizeof(lbuf) - 1)
5189 return -EINVAL;
5190
5191 rc = copy_from_user(lbuf, ubuf, cnt);
5192 if (rc)
5193 return -EFAULT;
5194
5195 lbuf[cnt] = '\0';
5196 buf = (char *)lbuf;
5197 debug_tabla_priv->no_mic_headset_override = (*strsep(&buf, " ") == '0')
5198 ? false : true;
Bradley Rubincb3950a2011-08-18 13:07:26 -07005199 return rc;
5200}
5201
5202static const struct file_operations codec_debug_ops = {
5203 .open = codec_debug_open,
5204 .write = codec_debug_write,
5205};
5206#endif
5207
Joonwoo Park8b1f0982011-12-08 17:12:45 -08005208#ifdef CONFIG_PM
5209static int tabla_suspend(struct device *dev)
5210{
Joonwoo Park816b8e62012-01-23 16:03:21 -08005211 dev_dbg(dev, "%s: system suspend\n", __func__);
5212 return 0;
Joonwoo Park8b1f0982011-12-08 17:12:45 -08005213}
5214
5215static int tabla_resume(struct device *dev)
5216{
Joonwoo Park816b8e62012-01-23 16:03:21 -08005217 dev_dbg(dev, "%s: system resume\n", __func__);
5218 return 0;
Joonwoo Park8b1f0982011-12-08 17:12:45 -08005219}
5220
5221static const struct dev_pm_ops tabla_pm_ops = {
5222 .suspend = tabla_suspend,
5223 .resume = tabla_resume,
5224};
5225#endif
5226
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005227static int __devinit tabla_probe(struct platform_device *pdev)
5228{
Santosh Mardie15e2302011-11-15 10:39:23 +05305229 int ret = 0;
Bradley Rubincb3950a2011-08-18 13:07:26 -07005230#ifdef CONFIG_DEBUG_FS
5231 debugfs_poke = debugfs_create_file("TRRS",
5232 S_IFREG | S_IRUGO, NULL, (void *) "TRRS", &codec_debug_ops);
5233
5234#endif
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305235 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
Santosh Mardie15e2302011-11-15 10:39:23 +05305236 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tabla,
5237 tabla_dai, ARRAY_SIZE(tabla_dai));
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05305238 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
Santosh Mardie15e2302011-11-15 10:39:23 +05305239 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tabla,
5240 tabla_i2s_dai, ARRAY_SIZE(tabla_i2s_dai));
5241 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005242}
5243static int __devexit tabla_remove(struct platform_device *pdev)
5244{
5245 snd_soc_unregister_codec(&pdev->dev);
Bradley Rubincb3950a2011-08-18 13:07:26 -07005246
5247#ifdef CONFIG_DEBUG_FS
5248 debugfs_remove(debugfs_poke);
5249#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005250 return 0;
5251}
5252static struct platform_driver tabla_codec_driver = {
5253 .probe = tabla_probe,
5254 .remove = tabla_remove,
5255 .driver = {
5256 .name = "tabla_codec",
5257 .owner = THIS_MODULE,
Joonwoo Park8b1f0982011-12-08 17:12:45 -08005258#ifdef CONFIG_PM
5259 .pm = &tabla_pm_ops,
5260#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005261 },
5262};
5263
Kuirong Wangcd4b6da2012-01-16 22:54:45 -08005264static struct platform_driver tabla1x_codec_driver = {
5265 .probe = tabla_probe,
5266 .remove = tabla_remove,
5267 .driver = {
5268 .name = "tabla1x_codec",
5269 .owner = THIS_MODULE,
5270#ifdef CONFIG_PM
5271 .pm = &tabla_pm_ops,
5272#endif
5273 },
5274};
5275
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005276static int __init tabla_codec_init(void)
5277{
Kuirong Wangcd4b6da2012-01-16 22:54:45 -08005278 int rtn = platform_driver_register(&tabla_codec_driver);
5279 if (rtn == 0) {
5280 rtn = platform_driver_register(&tabla1x_codec_driver);
5281 if (rtn != 0)
5282 platform_driver_unregister(&tabla_codec_driver);
5283 }
5284 return rtn;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005285}
5286
5287static void __exit tabla_codec_exit(void)
5288{
Kuirong Wangcd4b6da2012-01-16 22:54:45 -08005289 platform_driver_unregister(&tabla1x_codec_driver);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005290 platform_driver_unregister(&tabla_codec_driver);
5291}
5292
5293module_init(tabla_codec_init);
5294module_exit(tabla_codec_exit);
5295
5296MODULE_DESCRIPTION("Tabla codec driver");
5297MODULE_VERSION("1.0");
5298MODULE_LICENSE("GPL v2");