blob: 15d950a4f46de99aa39c8f3f2d450fdb2272a0af [file] [log] [blame]
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001/*
Sritej Velaga40839129f2010-12-02 20:41:56 +00002 * QLogic qlcnic NIC Driver
3 * Copyright (c) 2009-2010 QLogic Corporation
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00004 *
Sritej Velaga40839129f2010-12-02 20:41:56 +00005 * See LICENSE.qlcnic for copyright and licensing details.
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00006 */
7
8#ifndef _QLCNIC_H_
9#define _QLCNIC_H_
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ip.h>
19#include <linux/in.h>
20#include <linux/tcp.h>
21#include <linux/skbuff.h>
22#include <linux/firmware.h>
23
24#include <linux/ethtool.h>
25#include <linux/mii.h>
26#include <linux/timer.h>
27
28#include <linux/vmalloc.h>
29
30#include <linux/io.h>
31#include <asm/byteorder.h>
32
33#include "qlcnic_hdr.h"
34
35#define _QLCNIC_LINUX_MAJOR 5
36#define _QLCNIC_LINUX_MINOR 0
amit salechab11a25a2011-01-10 00:15:23 +000037#define _QLCNIC_LINUX_SUBVERSION 15
38#define QLCNIC_LINUX_VERSIONID "5.0.15"
Sucheta Chakraborty96f81182010-05-13 03:07:47 +000039#define QLCNIC_DRV_IDC_VER 0x01
Sony Chackod4066832010-08-19 05:08:31 +000040#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
41 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000042
43#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
44#define _major(v) (((v) >> 24) & 0xff)
45#define _minor(v) (((v) >> 16) & 0xff)
46#define _build(v) ((v) & 0xffff)
47
48/* version in image has weird encoding:
49 * 7:0 - major
50 * 15:8 - minor
51 * 31:16 - build (little endian)
52 */
53#define QLCNIC_DECODE_VERSION(v) \
54 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
55
schacko8f891382010-06-17 02:56:40 +000056#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000057#define QLCNIC_NUM_FLASH_SECTORS (64)
58#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
59#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
60 * QLCNIC_FLASH_SECTOR_SIZE)
61
62#define RCV_DESC_RINGSIZE(rds_ring) \
63 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
64#define RCV_BUFF_RINGSIZE(rds_ring) \
65 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
66#define STATUS_DESC_RINGSIZE(sds_ring) \
67 (sizeof(struct status_desc) * (sds_ring)->num_desc)
68#define TX_BUFF_RINGSIZE(tx_ring) \
69 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
70#define TX_DESC_RINGSIZE(tx_ring) \
71 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
72
73#define QLCNIC_P3P_A0 0x50
74
75#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
76
77#define FIRST_PAGE_GROUP_START 0
78#define FIRST_PAGE_GROUP_END 0x100000
79
Sritej Velagaff1b1bf2010-10-07 23:46:10 +000080#define P3P_MAX_MTU (9600)
81#define P3P_MIN_MTU (68)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000082#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
83
Sritej Velagaff1b1bf2010-10-07 23:46:10 +000084#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
85#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000086#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
87#define QLCNIC_LRO_BUFFER_EXTRA 2048
88
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000089/* Opcodes to be used with the commands */
90#define TX_ETHER_PKT 0x01
91#define TX_TCP_PKT 0x02
92#define TX_UDP_PKT 0x03
93#define TX_IP_PKT 0x04
94#define TX_TCP_LSO 0x05
95#define TX_TCP_LSO6 0x06
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000096#define TX_TCPV6_PKT 0x0b
97#define TX_UDPV6_PKT 0x0c
98
99/* Tx defines */
Rajesh K Borundiaef71ff82010-06-17 02:56:41 +0000100#define MAX_TSO_HEADER_DESC 2
101#define MGMT_CMD_DESC_RESV 4
102#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
103 + MGMT_CMD_DESC_RESV)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000104#define QLCNIC_MAX_TX_TIMEOUTS 2
105
106/*
107 * Following are the states of the Phantom. Phantom will set them and
108 * Host will read to check if the fields are correct.
109 */
110#define PHAN_INITIALIZE_FAILED 0xffff
111#define PHAN_INITIALIZE_COMPLETE 0xff01
112
113/* Host writes the following to notify that it has done the init-handshake */
114#define PHAN_INITIALIZE_ACK 0xf00f
115#define PHAN_PEG_RCV_INITIALIZED 0xff01
116
117#define NUM_RCV_DESC_RINGS 3
118#define NUM_STS_DESC_RINGS 4
119
120#define RCV_RING_NORMAL 0
121#define RCV_RING_JUMBO 1
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000122
123#define MIN_CMD_DESCRIPTORS 64
124#define MIN_RCV_DESCRIPTORS 64
125#define MIN_JUMBO_DESCRIPTORS 32
126
127#define MAX_CMD_DESCRIPTORS 1024
128#define MAX_RCV_DESCRIPTORS_1G 4096
129#define MAX_RCV_DESCRIPTORS_10G 8192
Sony Chacko90d19002010-10-26 17:53:08 +0000130#define MAX_RCV_DESCRIPTORS_VF 2048
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000131#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
132#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000133
134#define DEFAULT_RCV_DESCRIPTORS_1G 2048
135#define DEFAULT_RCV_DESCRIPTORS_10G 4096
Sony Chacko90d19002010-10-26 17:53:08 +0000136#define DEFAULT_RCV_DESCRIPTORS_VF 1024
Sony Chacko251b0362010-08-19 05:08:24 +0000137#define MAX_RDS_RINGS 2
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000138
139#define get_next_index(index, length) \
140 (((index) + 1) & ((length) - 1))
141
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000142/*
143 * Following data structures describe the descriptors that will be used.
144 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
145 * we are doing LSO (above the 1500 size packet) only.
146 */
147
148#define FLAGS_VLAN_TAGGED 0x10
149#define FLAGS_VLAN_OOB 0x40
150
151#define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
152 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
153#define qlcnic_set_cmd_desc_port(cmd_desc, var) \
154 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
155#define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
156 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
157
158#define qlcnic_set_tx_port(_desc, _port) \
159 ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
160
161#define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
Amit Kumar Salecha8cf61f82010-08-25 04:03:03 +0000162 ((_desc)->flags_opcode |= \
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000163 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
164
165#define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
166 ((_desc)->nfrags__length = \
167 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
168
169struct cmd_desc_type0 {
170 u8 tcp_hdr_offset; /* For LSO only */
171 u8 ip_hdr_offset; /* For LSO only */
172 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
173 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
174
175 __le64 addr_buffer2;
176
177 __le16 reference_handle;
178 __le16 mss;
179 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
180 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
181 __le16 conn_id; /* IPSec offoad only */
182
183 __le64 addr_buffer3;
184 __le64 addr_buffer1;
185
186 __le16 buffer_length[4];
187
188 __le64 addr_buffer4;
189
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000190 u8 eth_addr[ETH_ALEN];
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000191 __le16 vlan_TCI;
192
193} __attribute__ ((aligned(64)));
194
195/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
196struct rcv_desc {
197 __le16 reference_handle;
198 __le16 reserved;
199 __le32 buffer_length; /* allocated buffer length (usually 2K) */
200 __le64 addr_buffer;
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000201} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000202
203/* opcode field in status_desc */
204#define QLCNIC_SYN_OFFLOAD 0x03
205#define QLCNIC_RXPKT_DESC 0x04
206#define QLCNIC_OLD_RXPKT_DESC 0x3f
207#define QLCNIC_RESPONSE_DESC 0x05
208#define QLCNIC_LRO_DESC 0x12
209
210/* for status field in status_desc */
Amit Kumar Salechad807b3f2010-08-31 17:17:53 +0000211#define STATUS_CKSUM_LOOP 0
212#define STATUS_CKSUM_OK 2
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000213
214/* owner bits of status_desc */
215#define STATUS_OWNER_HOST (0x1ULL << 56)
216#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
217
218/* Status descriptor:
219 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
220 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
221 53-55 desc_cnt, 56-57 owner, 58-63 opcode
222 */
223#define qlcnic_get_sts_port(sts_data) \
224 ((sts_data) & 0x0F)
225#define qlcnic_get_sts_status(sts_data) \
226 (((sts_data) >> 4) & 0x0F)
227#define qlcnic_get_sts_type(sts_data) \
228 (((sts_data) >> 8) & 0x0F)
229#define qlcnic_get_sts_totallength(sts_data) \
230 (((sts_data) >> 12) & 0xFFFF)
231#define qlcnic_get_sts_refhandle(sts_data) \
232 (((sts_data) >> 28) & 0xFFFF)
233#define qlcnic_get_sts_prot(sts_data) \
234 (((sts_data) >> 44) & 0x0F)
235#define qlcnic_get_sts_pkt_offset(sts_data) \
236 (((sts_data) >> 48) & 0x1F)
237#define qlcnic_get_sts_desc_cnt(sts_data) \
238 (((sts_data) >> 53) & 0x7)
239#define qlcnic_get_sts_opcode(sts_data) \
240 (((sts_data) >> 58) & 0x03F)
241
242#define qlcnic_get_lro_sts_refhandle(sts_data) \
243 ((sts_data) & 0x0FFFF)
244#define qlcnic_get_lro_sts_length(sts_data) \
245 (((sts_data) >> 16) & 0x0FFFF)
246#define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
247 (((sts_data) >> 32) & 0x0FF)
248#define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
249 (((sts_data) >> 40) & 0x0FF)
250#define qlcnic_get_lro_sts_timestamp(sts_data) \
251 (((sts_data) >> 48) & 0x1)
252#define qlcnic_get_lro_sts_type(sts_data) \
253 (((sts_data) >> 49) & 0x7)
254#define qlcnic_get_lro_sts_push_flag(sts_data) \
255 (((sts_data) >> 52) & 0x1)
256#define qlcnic_get_lro_sts_seq_number(sts_data) \
257 ((sts_data) & 0x0FFFFFFFF)
258
259
260struct status_desc {
261 __le64 status_desc_data[2];
262} __attribute__ ((aligned(16)));
263
264/* UNIFIED ROMIMAGE */
265#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
266#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
267#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
268#define QLCNIC_UNI_DIR_SECT_FW 0x7
269
270/*Offsets */
271#define QLCNIC_UNI_CHIP_REV_OFF 10
272#define QLCNIC_UNI_FLAGS_OFF 11
273#define QLCNIC_UNI_BIOS_VERSION_OFF 12
274#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
275#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
276
277struct uni_table_desc{
278 u32 findex;
279 u32 num_entries;
280 u32 entry_size;
281 u32 reserved[5];
282};
283
284struct uni_data_desc{
285 u32 findex;
286 u32 size;
287 u32 reserved[5];
288};
289
amit salecha0e5f20b2011-01-10 00:15:21 +0000290/* Flash Defines and Structures */
291#define QLCNIC_FLT_LOCATION 0x3F1000
292#define QLCNIC_FW_IMAGE_REGION 0x74
293struct qlcnic_flt_header {
294 u16 version;
295 u16 len;
296 u16 checksum;
297 u16 reserved;
298};
299
300struct qlcnic_flt_entry {
301 u8 region;
302 u8 reserved0;
303 u8 attrib;
304 u8 reserved1;
305 u32 size;
306 u32 start_addr;
307 u32 end_add;
308};
309
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000310/* Magic number to let user know flash is programmed */
311#define QLCNIC_BDINFO_MAGIC 0x12345678
312
Sritej Velagaff1b1bf2010-10-07 23:46:10 +0000313#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
314#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
315#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
316#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
317#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
318#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
319#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
320#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
321#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
322#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
323#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
324#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
325#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
326#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000327
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000328#define QLCNIC_MSIX_TABLE_OFFSET 0x44
329
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000330/* Flash memory map */
331#define QLCNIC_BRDCFG_START 0x4000 /* board config */
332#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
333#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
334#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
335
336#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
337#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
338#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
339#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
340
341#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
342#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
343
344#define QLCNIC_FW_MIN_SIZE (0x3fffff)
345#define QLCNIC_UNIFIED_ROMIMAGE 0
346#define QLCNIC_FLASH_ROMIMAGE 1
347#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
348
349#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
350#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
351
352extern char qlcnic_driver_name[];
353
354/* Number of status descriptors to handle per interrupt */
355#define MAX_STATUS_HANDLE (64)
356
357/*
358 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
359 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
360 */
361struct qlcnic_skb_frag {
362 u64 dma;
363 u64 length;
364};
365
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000366/* Following defines are for the state of the buffers */
367#define QLCNIC_BUFFER_FREE 0
368#define QLCNIC_BUFFER_BUSY 1
369
370/*
371 * There will be one qlcnic_buffer per skb packet. These will be
372 * used to save the dma info for pci_unmap_page()
373 */
374struct qlcnic_cmd_buffer {
375 struct sk_buff *skb;
Rajesh K Borundiaef71ff82010-06-17 02:56:41 +0000376 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000377 u32 frag_count;
378};
379
380/* In rx_buffer, we do not need multiple fragments as is a single buffer */
381struct qlcnic_rx_buffer {
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000382 u16 ref_handle;
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000383 struct sk_buff *skb;
384 struct list_head list;
385 u64 dma;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000386};
387
388/* Board types */
389#define QLCNIC_GBE 0x01
390#define QLCNIC_XGBE 0x02
391
392/*
393 * One hardware_context{} per adapter
394 * contains interrupt info as well shared hardware info.
395 */
396struct qlcnic_hardware_context {
397 void __iomem *pci_base0;
398 void __iomem *ocm_win_crb;
399
400 unsigned long pci_len0;
401
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000402 rwlock_t crb_lock;
403 struct mutex mem_lock;
404
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000405 u8 revision_id;
406 u8 pci_func;
407 u8 linkup;
408 u16 port_type;
409 u16 board_type;
410};
411
412struct qlcnic_adapter_stats {
413 u64 xmitcalled;
414 u64 xmitfinished;
415 u64 rxdropped;
416 u64 txdropped;
417 u64 csummed;
418 u64 rx_pkts;
419 u64 lro_pkts;
420 u64 rxbytes;
421 u64 txbytes;
Sucheta Chakraborty8bfe8b92010-03-08 00:14:46 +0000422 u64 lrobytes;
423 u64 lso_frames;
424 u64 xmit_on;
425 u64 xmit_off;
426 u64 skb_alloc_failure;
Amit Kumar Salecha8ae6df92010-04-22 02:51:35 +0000427 u64 null_rxbuf;
428 u64 rx_dma_map_error;
429 u64 tx_dma_map_error;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000430};
431
432/*
433 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
434 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
435 */
436struct qlcnic_host_rds_ring {
437 u32 producer;
438 u32 num_desc;
439 u32 dma_size;
440 u32 skb_size;
441 u32 flags;
442 void __iomem *crb_rcv_producer;
443 struct rcv_desc *desc_head;
444 struct qlcnic_rx_buffer *rx_buf_arr;
445 struct list_head free_list;
446 spinlock_t lock;
447 dma_addr_t phys_addr;
448};
449
450struct qlcnic_host_sds_ring {
451 u32 consumer;
452 u32 num_desc;
453 void __iomem *crb_sts_consumer;
454 void __iomem *crb_intr_mask;
455
456 struct status_desc *desc_head;
457 struct qlcnic_adapter *adapter;
458 struct napi_struct napi;
459 struct list_head free_list[NUM_RCV_DESC_RINGS];
460
461 int irq;
462
463 dma_addr_t phys_addr;
464 char name[IFNAMSIZ+4];
465};
466
467struct qlcnic_host_tx_ring {
468 u32 producer;
469 __le32 *hw_consumer;
470 u32 sw_consumer;
471 void __iomem *crb_cmd_producer;
472 u32 num_desc;
473
474 struct netdev_queue *txq;
475
476 struct qlcnic_cmd_buffer *cmd_buf_arr;
477 struct cmd_desc_type0 *desc_head;
478 dma_addr_t phys_addr;
479 dma_addr_t hw_cons_phys_addr;
480};
481
482/*
483 * Receive context. There is one such structure per instance of the
484 * receive processing. Any state information that is relevant to
485 * the receive, and is must be in this structure. The global data may be
486 * present elsewhere.
487 */
488struct qlcnic_recv_context {
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000489 struct qlcnic_host_rds_ring *rds_rings;
490 struct qlcnic_host_sds_ring *sds_rings;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000491 u32 state;
492 u16 context_id;
493 u16 virt_port;
494
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000495};
496
497/* HW context creation */
498
499#define QLCNIC_OS_CRB_RETRY_COUNT 4000
500#define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
501 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
502
503#define QLCNIC_CDRP_CMD_BIT 0x80000000
504
505/*
506 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
507 * in the crb QLCNIC_CDRP_CRB_OFFSET.
508 */
509#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
510#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
511
512#define QLCNIC_CDRP_RSP_OK 0x00000001
513#define QLCNIC_CDRP_RSP_FAIL 0x00000002
514#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
515
516/*
517 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
518 * the crb QLCNIC_CDRP_CRB_OFFSET.
519 */
520#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
521#define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
522
523#define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
524#define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
525#define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
526#define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
527#define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
528#define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
529#define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
530#define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
531#define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
532#define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000533#define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
534#define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
535#define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
536#define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
537#define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
538#define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
539#define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
540#define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000541#define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
542
543#define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
544#define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
545#define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000546#define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
547#define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
548#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
549#define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
550#define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
Rajesh Borundia4e8acb02010-08-19 05:08:25 +0000551#define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
Amit Kumar Salechab6021212010-08-17 00:34:22 +0000552#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000553
554#define QLCNIC_RCODE_SUCCESS 0
555#define QLCNIC_RCODE_TIMEOUT 17
556#define QLCNIC_DESTROY_CTX_RESET 0
557
558/*
559 * Capabilities Announced
560 */
561#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
562#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
563#define QLCNIC_CAP0_LSO (1 << 6)
564#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
565#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
schacko8f891382010-06-17 02:56:40 +0000566#define QLCNIC_CAP0_VALIDOFF (1 << 11)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000567
568/*
569 * Context state
570 */
Amit Kumar Salechad626ad42010-06-22 03:19:04 +0000571#define QLCNIC_HOST_CTX_STATE_FREED 0
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000572#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
573
574/*
575 * Rx context
576 */
577
578struct qlcnic_hostrq_sds_ring {
579 __le64 host_phys_addr; /* Ring base addr */
580 __le32 ring_size; /* Ring entries */
581 __le16 msi_index;
582 __le16 rsvd; /* Padding */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000583} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000584
585struct qlcnic_hostrq_rds_ring {
586 __le64 host_phys_addr; /* Ring base addr */
587 __le64 buff_size; /* Packet buffer size */
588 __le32 ring_size; /* Ring entries */
589 __le32 ring_kind; /* Class of ring */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000590} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000591
592struct qlcnic_hostrq_rx_ctx {
593 __le64 host_rsp_dma_addr; /* Response dma'd here */
594 __le32 capabilities[4]; /* Flag bit vector */
595 __le32 host_int_crb_mode; /* Interrupt crb usage */
596 __le32 host_rds_crb_mode; /* RDS crb usage */
597 /* These ring offsets are relative to data[0] below */
598 __le32 rds_ring_offset; /* Offset to RDS config */
599 __le32 sds_ring_offset; /* Offset to SDS config */
600 __le16 num_rds_rings; /* Count of RDS rings */
601 __le16 num_sds_rings; /* Count of SDS rings */
schacko8f891382010-06-17 02:56:40 +0000602 __le16 valid_field_offset;
603 u8 txrx_sds_binding;
604 u8 msix_handler;
605 u8 reserved[128]; /* reserve space for future expansion*/
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000606 /* MUST BE 64-bit aligned.
607 The following is packed:
608 - N hostrq_rds_rings
609 - N hostrq_sds_rings */
610 char data[0];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000611} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000612
613struct qlcnic_cardrsp_rds_ring{
614 __le32 host_producer_crb; /* Crb to use */
615 __le32 rsvd1; /* Padding */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000616} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000617
618struct qlcnic_cardrsp_sds_ring {
619 __le32 host_consumer_crb; /* Crb to use */
620 __le32 interrupt_crb; /* Crb to use */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000621} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000622
623struct qlcnic_cardrsp_rx_ctx {
624 /* These ring offsets are relative to data[0] below */
625 __le32 rds_ring_offset; /* Offset to RDS config */
626 __le32 sds_ring_offset; /* Offset to SDS config */
627 __le32 host_ctx_state; /* Starting State */
628 __le32 num_fn_per_port; /* How many PCI fn share the port */
629 __le16 num_rds_rings; /* Count of RDS rings */
630 __le16 num_sds_rings; /* Count of SDS rings */
631 __le16 context_id; /* Handle for context */
632 u8 phys_port; /* Physical id of port */
633 u8 virt_port; /* Virtual/Logical id of port */
634 u8 reserved[128]; /* save space for future expansion */
635 /* MUST BE 64-bit aligned.
636 The following is packed:
637 - N cardrsp_rds_rings
638 - N cardrs_sds_rings */
639 char data[0];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000640} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000641
642#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
643 (sizeof(HOSTRQ_RX) + \
644 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
645 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
646
647#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
648 (sizeof(CARDRSP_RX) + \
649 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
650 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
651
652/*
653 * Tx context
654 */
655
656struct qlcnic_hostrq_cds_ring {
657 __le64 host_phys_addr; /* Ring base addr */
658 __le32 ring_size; /* Ring entries */
659 __le32 rsvd; /* Padding */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000660} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000661
662struct qlcnic_hostrq_tx_ctx {
663 __le64 host_rsp_dma_addr; /* Response dma'd here */
664 __le64 cmd_cons_dma_addr; /* */
665 __le64 dummy_dma_addr; /* */
666 __le32 capabilities[4]; /* Flag bit vector */
667 __le32 host_int_crb_mode; /* Interrupt crb usage */
668 __le32 rsvd1; /* Padding */
669 __le16 rsvd2; /* Padding */
670 __le16 interrupt_ctl;
671 __le16 msi_index;
672 __le16 rsvd3; /* Padding */
673 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
674 u8 reserved[128]; /* future expansion */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000675} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000676
677struct qlcnic_cardrsp_cds_ring {
678 __le32 host_producer_crb; /* Crb to use */
679 __le32 interrupt_crb; /* Crb to use */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000680} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000681
682struct qlcnic_cardrsp_tx_ctx {
683 __le32 host_ctx_state; /* Starting state */
684 __le16 context_id; /* Handle for context */
685 u8 phys_port; /* Physical id of port */
686 u8 virt_port; /* Virtual/Logical id of port */
687 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
688 u8 reserved[128]; /* future expansion */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000689} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000690
691#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
692#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
693
694/* CRB */
695
696#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
697#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
698#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
699#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
700
701#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
702#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
703#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
704#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
705#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
706
707
708/* MAC */
709
Sritej Velagaff1b1bf2010-10-07 23:46:10 +0000710#define MC_COUNT_P3P 38
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000711
712#define QLCNIC_MAC_NOOP 0
713#define QLCNIC_MAC_ADD 1
714#define QLCNIC_MAC_DEL 2
Amit Kumar Salecha03c5d772010-08-31 17:17:52 +0000715#define QLCNIC_MAC_VLAN_ADD 3
716#define QLCNIC_MAC_VLAN_DEL 4
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000717
718struct qlcnic_mac_list_s {
719 struct list_head list;
720 uint8_t mac_addr[ETH_ALEN+2];
721};
722
723/*
724 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
725 * adjusted based on configured MTU.
726 */
727#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
728#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
729#define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
730#define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
731
732#define QLCNIC_INTR_DEFAULT 0x04
733
734union qlcnic_nic_intr_coalesce_data {
735 struct {
736 u16 rx_packets;
737 u16 rx_time_us;
738 u16 tx_packets;
739 u16 tx_time_us;
740 } data;
741 u64 word;
742};
743
744struct qlcnic_nic_intr_coalesce {
745 u16 stats_time_us;
746 u16 rate_sample_time;
747 u16 flags;
748 u16 rsvd_1;
749 u32 low_threshold;
750 u32 high_threshold;
751 union qlcnic_nic_intr_coalesce_data normal;
752 union qlcnic_nic_intr_coalesce_data low;
753 union qlcnic_nic_intr_coalesce_data high;
754 union qlcnic_nic_intr_coalesce_data irq;
755};
756
757#define QLCNIC_HOST_REQUEST 0x13
758#define QLCNIC_REQUEST 0x14
759
760#define QLCNIC_MAC_EVENT 0x1
761
762#define QLCNIC_IP_UP 2
763#define QLCNIC_IP_DOWN 3
764
765/*
766 * Driver --> Firmware
767 */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000768#define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
769#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
770#define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
771#define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
772#define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
773#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
774#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
775#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
776#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000777/*
778 * Firmware --> Driver
779 */
780
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000781#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000782
783#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
784#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
785#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
786
787#define QLCNIC_LRO_REQUEST_CLEANUP 4
788
789/* Capabilites received */
Anirban Chakrabortyac8d0c42010-07-09 13:14:58 +0000790#define QLCNIC_FW_CAPABILITY_TSO BIT_1
791#define QLCNIC_FW_CAPABILITY_BDG BIT_8
792#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
793#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000794
795/* module types */
796#define LINKEVENT_MODULE_NOT_PRESENT 1
797#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
798#define LINKEVENT_MODULE_OPTICAL_SRLR 3
799#define LINKEVENT_MODULE_OPTICAL_LRM 4
800#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
801#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
802#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
803#define LINKEVENT_MODULE_TWINAX 8
804
805#define LINKSPEED_10GBPS 10000
806#define LINKSPEED_1GBPS 1000
807#define LINKSPEED_100MBPS 100
808#define LINKSPEED_10MBPS 10
809
810#define LINKSPEED_ENCODED_10MBPS 0
811#define LINKSPEED_ENCODED_100MBPS 1
812#define LINKSPEED_ENCODED_1GBPS 2
813
814#define LINKEVENT_AUTONEG_DISABLED 0
815#define LINKEVENT_AUTONEG_ENABLED 1
816
817#define LINKEVENT_HALF_DUPLEX 0
818#define LINKEVENT_FULL_DUPLEX 1
819
820#define LINKEVENT_LINKSPEED_MBPS 0
821#define LINKEVENT_LINKSPEED_ENCODED 1
822
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000823/* firmware response header:
824 * 63:58 - message type
825 * 57:56 - owner
826 * 55:53 - desc count
827 * 52:48 - reserved
828 * 47:40 - completion id
829 * 39:32 - opcode
830 * 31:16 - error code
831 * 15:00 - reserved
832 */
833#define qlcnic_get_nic_msg_opcode(msg_hdr) \
834 ((msg_hdr >> 32) & 0xFF)
835
836struct qlcnic_fw_msg {
837 union {
838 struct {
839 u64 hdr;
840 u64 body[7];
841 };
842 u64 words[8];
843 };
844};
845
846struct qlcnic_nic_req {
847 __le64 qhdr;
848 __le64 req_hdr;
849 __le64 words[6];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000850} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000851
852struct qlcnic_mac_req {
853 u8 op;
854 u8 tag;
855 u8 mac_addr[6];
856};
857
Sucheta Chakraborty7e56cac2010-10-04 04:20:13 +0000858struct qlcnic_vlan_req {
859 __le16 vlan_id;
860 __le16 rsvd[3];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000861} __packed;
Sucheta Chakraborty7e56cac2010-10-04 04:20:13 +0000862
Sucheta Chakrabortyb5015952010-10-04 04:20:12 +0000863struct qlcnic_ipaddr {
864 __be32 ipv4;
865 __be32 ipv6[4];
866};
867
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000868#define QLCNIC_MSI_ENABLED 0x02
869#define QLCNIC_MSIX_ENABLED 0x04
870#define QLCNIC_LRO_ENABLED 0x08
Sucheta Chakraborty24763d82010-08-17 00:34:25 +0000871#define QLCNIC_LRO_DISABLED 0x00
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000872#define QLCNIC_BRIDGE_ENABLED 0X10
873#define QLCNIC_DIAG_ENABLED 0x20
Anirban Chakraborty0e33c662010-06-16 09:07:27 +0000874#define QLCNIC_ESWITCH_ENABLED 0x40
Anirban Chakraborty0866d962010-08-26 14:02:52 +0000875#define QLCNIC_ADAPTER_INITIALIZED 0x80
Amit Kumar Salecha8cf61f82010-08-25 04:03:03 +0000876#define QLCNIC_TAGGING_ENABLED 0x100
Sony Chackofe4d4342010-08-19 05:08:27 +0000877#define QLCNIC_MACSPOOF 0x200
Rajesh Borundia73733732010-08-31 17:17:50 +0000878#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
Rajesh Borundiaee07c1a2010-10-07 23:46:09 +0000879#define QLCNIC_PROMISC_DISABLED 0x800
Rajesh Borundiab0044bc2010-11-23 01:25:21 +0000880#define QLCNIC_NEED_FLR 0x1000
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000881#define QLCNIC_IS_MSI_FAMILY(adapter) \
882 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
883
884#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
885#define QLCNIC_MSIX_TBL_SPACE 8192
886#define QLCNIC_PCI_REG_MSIX_TBL 0x44
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000887#define QLCNIC_MSIX_TBL_PGSIZE 4096
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000888
889#define QLCNIC_NETDEV_WEIGHT 128
890#define QLCNIC_ADAPTER_UP_MAGIC 777
891
892#define __QLCNIC_FW_ATTACHED 0
893#define __QLCNIC_DEV_UP 1
894#define __QLCNIC_RESETTING 2
895#define __QLCNIC_START_FW 4
Sucheta Chakraborty451724c2010-07-13 20:33:34 +0000896#define __QLCNIC_AER 5
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000897
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +0000898#define QLCNIC_INTERRUPT_TEST 1
Amit Kumar Salechacdaff182010-02-01 05:25:00 +0000899#define QLCNIC_LOOPBACK_TEST 2
Sucheta Chakrabortyc75822a2010-12-16 22:59:00 +0000900#define QLCNIC_LED_TEST 3
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +0000901
Amit Kumar Salechab5e54922010-08-31 17:17:51 +0000902#define QLCNIC_FILTER_AGE 80
amit salechae5edb7b2010-10-26 17:53:07 +0000903#define QLCNIC_READD_AGE 20
Amit Kumar Salechab5e54922010-08-31 17:17:51 +0000904#define QLCNIC_LB_MAX_FILTERS 64
905
906struct qlcnic_filter {
907 struct hlist_node fnode;
908 u8 faddr[ETH_ALEN];
Sucheta Chakraborty7e56cac2010-10-04 04:20:13 +0000909 __le16 vlan_id;
Amit Kumar Salechab5e54922010-08-31 17:17:51 +0000910 unsigned long ftime;
911};
912
913struct qlcnic_filter_hash {
914 struct hlist_head *fhead;
915 u8 fnum;
916 u8 fmax;
917};
918
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000919struct qlcnic_adapter {
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000920 struct qlcnic_hardware_context *ahw;
921 struct qlcnic_recv_context *recv_ctx;
922 struct qlcnic_host_tx_ring *tx_ring;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000923 struct net_device *netdev;
924 struct pci_dev *pdev;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000925
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000926 unsigned long state;
927 u32 flags;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000928
929 u16 num_txd;
930 u16 num_rxd;
931 u16 num_jumbo_rxd;
Sony Chacko90d19002010-10-26 17:53:08 +0000932 u16 max_rxd;
933 u16 max_jumbo_rxd;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000934
935 u8 max_rds_rings;
936 u8 max_sds_rings;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000937 u8 msix_supported;
938 u8 rx_csum;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000939 u8 portnum;
940 u8 physical_port;
Amit Kumar Salecha68bf1c62010-06-22 03:19:03 +0000941 u8 reset_context;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000942
943 u8 mc_enabled;
944 u8 max_mc_count;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000945 u8 fw_wait_cnt;
946 u8 fw_fail_cnt;
947 u8 tx_timeo_cnt;
948 u8 need_fw_reset;
949
950 u8 has_link_events;
951 u8 fw_type;
952 u16 tx_context_id;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000953 u16 is_up;
954
955 u16 link_speed;
956 u16 link_duplex;
957 u16 link_autoneg;
958 u16 module_type;
959
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000960 u16 op_mode;
961 u16 switch_mode;
962 u16 max_tx_ques;
963 u16 max_rx_ques;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000964 u16 max_mtu;
Amit Kumar Salecha8cf61f82010-08-25 04:03:03 +0000965 u16 pvid;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000966
967 u32 fw_hal_version;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000968 u32 capabilities;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000969 u32 irq;
970 u32 temp;
971
972 u32 int_vec_bit;
Sony Chacko4e708122010-08-31 17:17:44 +0000973 u32 heartbeat;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000974
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000975 u8 max_mac_filters;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000976 u8 dev_state;
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +0000977 u8 diag_test;
978 u8 diag_cnt;
Sucheta Chakrabortyaa5e18c2010-04-01 19:01:32 +0000979 u8 reset_ack_timeo;
980 u8 dev_init_timeo;
Amit Kumar Salecha65b5b422010-04-01 19:01:33 +0000981 u16 msg_enable;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000982
983 u8 mac_addr[ETH_ALEN];
984
Sucheta Chakraborty6df900e2010-05-13 03:07:50 +0000985 u64 dev_rst_time;
986
Amit Kumar Salechad5790662010-09-16 19:14:39 +0000987 struct vlan_group *vlgrp;
Rajesh K Borundia346fe762010-06-29 08:01:20 +0000988 struct qlcnic_npar_info *npars;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000989 struct qlcnic_eswitch *eswitch;
990 struct qlcnic_nic_template *nic_ops;
991
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000992 struct qlcnic_adapter_stats stats;
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000993 struct list_head mac_list;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000994
995 void __iomem *tgt_mask_reg;
996 void __iomem *tgt_status_reg;
997 void __iomem *crb_int_state_reg;
998 void __iomem *isr_int_vec;
999
1000 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1001
1002 struct delayed_work fw_work;
1003
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001004 struct qlcnic_nic_intr_coalesce coal;
1005
Amit Kumar Salechab5e54922010-08-31 17:17:51 +00001006 struct qlcnic_filter_hash fhash;
1007
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001008 spinlock_t tx_clean_lock;
1009 spinlock_t mac_learn_lock;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001010 __le32 file_prd_off; /*File fw product offset*/
1011 u32 fw_version;
1012 const struct firmware *fw;
1013};
1014
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001015struct qlcnic_info {
1016 __le16 pci_func;
1017 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
1018 __le16 phys_port;
1019 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
1020
1021 __le32 capabilities;
1022 u8 max_mac_filters;
1023 u8 reserved1;
1024 __le16 max_mtu;
1025
1026 __le16 max_tx_ques;
1027 __le16 max_rx_ques;
1028 __le16 min_tx_bw;
1029 __le16 max_tx_bw;
1030 u8 reserved2[104];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001031} __packed;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001032
1033struct qlcnic_pci_info {
1034 __le16 id; /* pci function id */
1035 __le16 active; /* 1 = Enabled */
1036 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1037 __le16 default_port; /* default port number */
1038
1039 __le16 tx_min_bw; /* Multiple of 100mbpc */
1040 __le16 tx_max_bw;
1041 __le16 reserved1[2];
1042
1043 u8 mac[ETH_ALEN];
1044 u8 reserved2[106];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001045} __packed;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001046
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001047struct qlcnic_npar_info {
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001048 u16 pvid;
Anirban Chakrabortycea89752010-07-13 20:33:35 +00001049 u16 min_bw;
1050 u16 max_bw;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001051 u8 phy_port;
1052 u8 type;
1053 u8 active;
1054 u8 enable_pm;
1055 u8 dest_npar;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001056 u8 discard_tagged;
Rajesh Borundia73733732010-08-31 17:17:50 +00001057 u8 mac_override;
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001058 u8 mac_anti_spoof;
1059 u8 promisc_mode;
1060 u8 offload_flags;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001061};
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001062
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001063struct qlcnic_eswitch {
1064 u8 port;
1065 u8 active_vports;
1066 u8 active_vlans;
1067 u8 active_ucast_filters;
1068 u8 max_ucast_filters;
1069 u8 max_active_vlans;
1070
1071 u32 flags;
1072#define QLCNIC_SWITCH_ENABLE BIT_1
1073#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1074#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1075#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1076};
1077
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001078
1079/* Return codes for Error handling */
1080#define QL_STATUS_INVALID_PARAM -1
1081
Sucheta Chakraborty2abea2f2010-11-16 14:07:53 +00001082#define MAX_BW 100 /* % of link speed */
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001083#define MAX_VLAN_ID 4095
1084#define MIN_VLAN_ID 2
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001085#define DEFAULT_MAC_LEARN 1
1086
Sony Chacko0184bbb2010-10-26 17:53:09 +00001087#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
Sucheta Chakraborty2abea2f2010-11-16 14:07:53 +00001088#define IS_VALID_BW(bw) (bw <= MAX_BW)
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001089
1090struct qlcnic_pci_func_cfg {
1091 u16 func_type;
1092 u16 min_bw;
1093 u16 max_bw;
1094 u16 port_num;
1095 u8 pci_func;
1096 u8 func_state;
1097 u8 def_mac_addr[6];
1098};
1099
1100struct qlcnic_npar_func_cfg {
1101 u32 fw_capab;
1102 u16 port_num;
1103 u16 min_bw;
1104 u16 max_bw;
1105 u16 max_tx_queues;
1106 u16 max_rx_queues;
1107 u8 pci_func;
1108 u8 op_mode;
1109};
1110
1111struct qlcnic_pm_func_cfg {
1112 u8 pci_func;
1113 u8 action;
1114 u8 dest_npar;
1115 u8 reserved[5];
1116};
1117
1118struct qlcnic_esw_func_cfg {
1119 u16 vlan_id;
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001120 u8 op_mode;
1121 u8 op_type;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001122 u8 pci_func;
1123 u8 host_vlan_tag;
1124 u8 promisc_mode;
1125 u8 discard_tagged;
Rajesh Borundia73733732010-08-31 17:17:50 +00001126 u8 mac_override;
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001127 u8 mac_anti_spoof;
1128 u8 offload_flags;
1129 u8 reserved[5];
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001130};
1131
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001132#define QLCNIC_STATS_VERSION 1
1133#define QLCNIC_STATS_PORT 1
1134#define QLCNIC_STATS_ESWITCH 2
1135#define QLCNIC_QUERY_RX_COUNTER 0
1136#define QLCNIC_QUERY_TX_COUNTER 1
Amit Kumar Salechaef182802010-10-04 04:20:10 +00001137#define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
1138
1139#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1140do { \
1141 if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
1142 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1143 (VAL1) = (VAL2); \
1144 else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
1145 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1146 (VAL1) += (VAL2); \
1147} while (0)
1148
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001149struct __qlcnic_esw_statistics {
1150 __le16 context_id;
1151 __le16 version;
1152 __le16 size;
1153 __le16 unused;
1154 __le64 unicast_frames;
1155 __le64 multicast_frames;
1156 __le64 broadcast_frames;
1157 __le64 dropped_frames;
1158 __le64 errors;
1159 __le64 local_frames;
1160 __le64 numbytes;
1161 __le64 rsvd[3];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001162} __packed;
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001163
1164struct qlcnic_esw_statistics {
1165 struct __qlcnic_esw_statistics rx;
1166 struct __qlcnic_esw_statistics tx;
1167};
1168
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001169int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
1170int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
1171
1172u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
1173int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
1174int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1175int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
Dhananjay Phadke897e8c72010-04-01 19:01:29 +00001176void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1177void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1178
1179#define ADDR_IN_RANGE(addr, low, high) \
1180 (((addr) < (high)) && ((addr) >= (low)))
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001181
1182#define QLCRD32(adapter, off) \
1183 (qlcnic_hw_read_wx_2M(adapter, off))
1184#define QLCWR32(adapter, off, val) \
1185 (qlcnic_hw_write_wx_2M(adapter, off, val))
1186
1187int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1188void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1189
1190#define qlcnic_rom_lock(a) \
1191 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1192#define qlcnic_rom_unlock(a) \
1193 qlcnic_pcie_sem_unlock((a), 2)
1194#define qlcnic_phy_lock(a) \
1195 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1196#define qlcnic_phy_unlock(a) \
1197 qlcnic_pcie_sem_unlock((a), 3)
1198#define qlcnic_api_lock(a) \
1199 qlcnic_pcie_sem_lock((a), 5, 0)
1200#define qlcnic_api_unlock(a) \
1201 qlcnic_pcie_sem_unlock((a), 5)
1202#define qlcnic_sw_lock(a) \
1203 qlcnic_pcie_sem_lock((a), 6, 0)
1204#define qlcnic_sw_unlock(a) \
1205 qlcnic_pcie_sem_unlock((a), 6)
1206#define crb_win_lock(a) \
1207 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1208#define crb_win_unlock(a) \
1209 qlcnic_pcie_sem_unlock((a), 7)
1210
1211int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
1212int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
Sucheta Chakraborty897d3592010-02-01 05:24:58 +00001213int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
Amit Kumar Salechab5e54922010-08-31 17:17:51 +00001214void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1215void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001216
1217/* Functions from qlcnic_init.c */
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001218int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1219int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1220void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1221void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1222int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
Sucheta Chakrabortyb3a24642010-05-13 03:07:48 +00001223int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
schacko8f891382010-06-17 02:56:40 +00001224int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001225
1226int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
1227int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1228 u8 *bytes, size_t size);
1229int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1230void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1231
1232void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
1233
1234int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1235void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1236
Amit Kumar Salecha8a15ad12010-06-22 03:19:01 +00001237int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1238void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1239
1240void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001241void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1242void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1243
Sony Chackod4066832010-08-19 05:08:31 +00001244int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001245void qlcnic_watchdog_task(struct work_struct *work);
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001246void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001247 struct qlcnic_host_rds_ring *rds_ring);
1248int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1249void qlcnic_set_multi(struct net_device *netdev);
1250void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
1251int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
1252int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
1253int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
Sucheta Chakrabortyb5015952010-10-04 04:20:12 +00001254int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001255int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
1256void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
1257
1258int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1259int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
1260int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001261int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001262int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
1263void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
1264 struct qlcnic_host_tx_ring *tx_ring);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001265void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001266
1267/* Functions from qlcnic_main.c */
1268int qlcnic_reset_context(struct qlcnic_adapter *);
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +00001269u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1270 u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
1271void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1272int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
Amit Kumar Salechacdaff182010-02-01 05:25:00 +00001273netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001274
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001275/* Management functions */
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001276int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001277int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001278int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001279int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001280
1281/* eSwitch management functions */
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001282int qlcnic_config_switch_port(struct qlcnic_adapter *,
1283 struct qlcnic_esw_func_cfg *);
1284int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1285 struct qlcnic_esw_func_cfg *);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001286int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001287int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1288 struct __qlcnic_esw_statistics *);
1289int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1290 struct __qlcnic_esw_statistics *);
1291int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001292extern int qlcnic_config_tso;
1293
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001294/*
1295 * QLOGIC Board information
1296 */
1297
Amit Kumar Salecha02420be2010-02-01 05:24:55 +00001298#define QLCNIC_MAX_BOARD_NAME_LEN 100
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001299struct qlcnic_brdinfo {
1300 unsigned short vendor;
1301 unsigned short device;
1302 unsigned short sub_vendor;
1303 unsigned short sub_device;
1304 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1305};
1306
1307static const struct qlcnic_brdinfo qlcnic_boards[] = {
Amit Kumar Salecha02420be2010-02-01 05:24:55 +00001308 {0x1077, 0x8020, 0x1077, 0x203,
Amit Kumar Salecha1515faf2010-03-08 00:14:50 +00001309 "8200 Series Single Port 10GbE Converged Network Adapter "
1310 "(TCP/IP Networking)"},
Amit Kumar Salecha02420be2010-02-01 05:24:55 +00001311 {0x1077, 0x8020, 0x1077, 0x207,
Amit Kumar Salecha1515faf2010-03-08 00:14:50 +00001312 "8200 Series Dual Port 10GbE Converged Network Adapter "
1313 "(TCP/IP Networking)"},
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001314 {0x1077, 0x8020, 0x1077, 0x20b,
1315 "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
1316 {0x1077, 0x8020, 0x1077, 0x20c,
1317 "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
1318 {0x1077, 0x8020, 0x1077, 0x20f,
1319 "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
Sritej Velagae132d8d2010-08-26 14:03:05 +00001320 {0x1077, 0x8020, 0x103c, 0x3733,
Sritej Velaga6336acd2010-10-07 23:46:08 +00001321 "NC523SFP 10Gb 2-port Server Adapter"},
Sritej Velaga2679a132010-11-16 14:08:23 +00001322 {0x1077, 0x8020, 0x103c, 0x3346,
1323 "CN1000Q Dual Port Converged Network Adapter"},
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001324 {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
1325};
1326
1327#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
1328
1329static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1330{
1331 smp_mb();
1332 if (tx_ring->producer < tx_ring->sw_consumer)
1333 return tx_ring->sw_consumer - tx_ring->producer;
1334 else
1335 return tx_ring->sw_consumer + tx_ring->num_desc -
1336 tx_ring->producer;
1337}
1338
1339extern const struct ethtool_ops qlcnic_ethtool_ops;
1340
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001341struct qlcnic_nic_template {
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001342 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1343 int (*config_led) (struct qlcnic_adapter *, u32, u32);
Anirban Chakraborty9f26f542010-06-01 11:33:09 +00001344 int (*start_firmware) (struct qlcnic_adapter *);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001345};
1346
Amit Kumar Salecha65b5b422010-04-01 19:01:33 +00001347#define QLCDB(adapter, lvl, _fmt, _args...) do { \
1348 if (NETIF_MSG_##lvl & adapter->msg_enable) \
1349 printk(KERN_INFO "%s: %s: " _fmt, \
1350 dev_name(&adapter->pdev->dev), \
1351 __func__, ##_args); \
1352 } while (0)
1353
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001354#endif /* __QLCNIC_H_ */