blob: f67fc41e9228e04ea5976d409fffc255944aed5d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
Lucas De Marchi25985ed2011-03-30 22:57:33 -030041 * Publicly available from Intel web site. Errata documentation
42 * is also publicly available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
Thomas Weber88393162010-03-16 11:47:56 +010046 * The chipsets all follow very much the same design. The original Triton
Lucas De Marchi25985ed2011-03-30 22:57:33 -030047 * series chipsets do _not_ support independent device timings, but this
Alan Coxd96212e2005-12-08 19:19:50 +000048 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
Lucas De Marchi25985ed2011-03-30 22:57:33 -030050 * driver supports only the chips with independent timing (that is those
Alan Coxd96212e2005-12-08 19:19:50 +000051 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Ming Lei5e5a4f52011-10-07 11:50:22 +0800116 PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heod33f58b2006-03-01 01:25:39 +0900121 /* constants for mapping table */
122 P0 = 0, /* port 0 */
123 P1 = 1, /* port 1 */
124 P2 = 2, /* port 2 */
125 P3 = 3, /* port 3 */
126 IDE = -1, /* IDE */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300127 NA = -2, /* not available */
Tejun Heod33f58b2006-03-01 01:25:39 +0900128 RV = -3, /* reserved */
129
Greg Felix7b6dbd62005-07-28 15:54:15 -0400130 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900131
132 /* host->flags bits */
133 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900136enum piix_controller_ids {
137 /* controller IDs */
138 piix_pata_mwdma, /* PIIX3 MWDMA only */
139 piix_pata_33, /* PIIX4 at 33Mhz */
140 ich_pata_33, /* ICH up to UDMA 33 only */
141 ich_pata_66, /* ICH up to 66 Mhz */
142 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100143 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900144 ich5_sata,
145 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900146 ich6m_sata,
147 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900148 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900149 ich8m_apple_sata, /* locks up on second port enable */
150 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900151 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800152 ich8_sata_snb,
Youquan Songb26bcbe2013-03-06 10:49:05 -0500153 ich8_2port_sata_snb,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900154};
155
Tejun Heod33f58b2006-03-01 01:25:39 +0900156struct piix_map_db {
157 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400158 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900159 const int map[][4];
160};
161
Tejun Heod96715c2006-06-29 01:58:28 +0900162struct piix_host_priv {
163 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900164 u32 saved_iocfg;
Tejun Heoc7290722008-01-18 18:36:30 +0900165 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900166};
167
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400168static int piix_init_one(struct pci_dev *pdev,
169 const struct pci_device_id *ent);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900170static void piix_remove_one(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900171static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400172static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
173static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
174static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100175static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900176static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900177static int piix_sidpr_scr_read(struct ata_link *link,
178 unsigned int reg, u32 *val);
179static int piix_sidpr_scr_write(struct ata_link *link,
180 unsigned int reg, u32 val);
Tejun Heoa97c40062010-09-01 17:50:08 +0200181static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
182 unsigned hints);
Tejun Heo27943622010-01-19 10:49:19 +0900183static bool piix_irq_check(struct ata_port *ap);
Ming Lei5e5a4f52011-10-07 11:50:22 +0800184static int piix_port_start(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900185#ifdef CONFIG_PM
186static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
187static int piix_pci_device_resume(struct pci_dev *pdev);
188#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
190static unsigned int in_module_init = 1;
191
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500192static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000193 /* Intel PIIX3 for the 430HX etc */
194 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900195 /* VMware ICH4 */
196 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400197 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
198 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
199 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400200 /* Intel PIIX4 */
201 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
202 /* Intel PIIX4 */
203 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
204 /* Intel PIIX */
205 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
206 /* Intel ICH (i810, i815, i840) UDMA 66*/
207 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
208 /* Intel ICH0 : UDMA 33*/
209 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
210 /* Intel ICH2M */
211 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
213 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 /* Intel ICH3M */
215 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
216 /* Intel ICH3 (E7500/1) UDMA 100 */
217 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Ben Hutchings4bb969d2010-10-10 22:42:21 +0100218 /* Intel ICH4-L */
219 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400220 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
221 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
222 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
223 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700224 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400225 /* C-ICH (i810E2) */
226 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400227 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400228 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
229 /* ICH6 (and 6) (i915) UDMA 100 */
230 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
231 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100232 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
233 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400234 /* ICH8 Mobile PATA Controller */
235 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Alan Cox7654db12009-05-06 17:10:17 +0100237 /* SATA ports */
Jeff Garzik4fca3772011-02-15 01:13:24 -0500238
Tejun Heo1d076e52006-03-01 01:25:39 +0900239 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900241 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900243 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900244 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900245 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900246 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900247 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900249 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900250 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900251 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
252 * Attach iff the controller is in IDE mode. */
253 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900254 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900255 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900256 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900257 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900258 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800259 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900260 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800261 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900262 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800263 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900264 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900265 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900266 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900267 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900268 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900269 /* Mobile SATA Controller IDE (ICH8M) */
270 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800271 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900272 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800273 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900274 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800275 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900276 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800277 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900278 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800279 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900280 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800281 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900282 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700283 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900284 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800285 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900286 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800287 /* SATA Controller IDE (ICH10) */
288 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
289 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900290 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800291 /* SATA Controller IDE (ICH10) */
292 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700293 /* SATA Controller IDE (PCH) */
294 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
295 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700296 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
297 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700298 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
299 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700300 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
301 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700302 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
303 /* SATA Controller IDE (PCH) */
304 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800305 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800306 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800307 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800308 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800309 /* SATA Controller IDE (CPT) */
310 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
311 /* SATA Controller IDE (CPT) */
312 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley238e1492010-09-09 09:42:40 -0700313 /* SATA Controller IDE (PBG) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800314 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley238e1492010-09-09 09:42:40 -0700315 /* SATA Controller IDE (PBG) */
316 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley4a836c72011-04-20 08:43:37 -0700317 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800318 { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700319 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800320 { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700321 /* SATA Controller IDE (Panther Point) */
322 { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
323 /* SATA Controller IDE (Panther Point) */
324 { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley78140cf2012-01-23 16:29:50 -0800325 /* SATA Controller IDE (Lynx Point) */
326 { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
327 /* SATA Controller IDE (Lynx Point) */
328 { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
329 /* SATA Controller IDE (Lynx Point) */
Youquan Songb26bcbe2013-03-06 10:49:05 -0500330 { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
Seth Heasley78140cf2012-01-23 16:29:50 -0800331 /* SATA Controller IDE (Lynx Point) */
332 { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley96d5d962012-02-21 10:45:26 -0800333 /* SATA Controller IDE (DH89xxCC) */
334 { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley78b67672013-01-25 11:57:05 -0800335 /* SATA Controller IDE (Avoton) */
336 { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
337 /* SATA Controller IDE (Avoton) */
338 { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
339 /* SATA Controller IDE (Avoton) */
340 { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
341 /* SATA Controller IDE (Avoton) */
342 { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
James Ralstona0596542013-02-08 17:24:12 -0800343 /* SATA Controller IDE (Wellsburg) */
344 { 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
345 /* SATA Controller IDE (Wellsburg) */
346 { 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
347 /* SATA Controller IDE (Wellsburg) */
348 { 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
349 /* SATA Controller IDE (Wellsburg) */
350 { 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 { } /* terminate list */
353};
354
355static struct pci_driver piix_pci_driver = {
356 .name = DRV_NAME,
357 .id_table = piix_pci_tbl,
358 .probe = piix_init_one,
Tejun Heo2852bcf2009-01-02 12:04:48 +0900359 .remove = piix_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900360#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900361 .suspend = piix_pci_device_suspend,
362 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900363#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364};
365
Jeff Garzik193515d2005-11-07 00:59:37 -0500366static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900367 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368};
369
Tejun Heo27943622010-01-19 10:49:19 +0900370static struct ata_port_operations piix_sata_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000371 .inherits = &ata_bmdma32_port_ops,
Tejun Heo27943622010-01-19 10:49:19 +0900372 .sff_irq_check = piix_irq_check,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800373 .port_start = piix_port_start,
Tejun Heo27943622010-01-19 10:49:19 +0900374};
375
376static struct ata_port_operations piix_pata_ops = {
377 .inherits = &piix_sata_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100378 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900379 .set_piomode = piix_set_piomode,
380 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900381 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900382};
Tejun Heo25f98132008-01-07 19:38:53 +0900383
Tejun Heo029cfd62008-03-25 12:22:49 +0900384static struct ata_port_operations piix_vmw_ops = {
385 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900386 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900387};
388
Tejun Heo029cfd62008-03-25 12:22:49 +0900389static struct ata_port_operations ich_pata_ops = {
390 .inherits = &piix_pata_ops,
391 .cable_detect = ich_pata_cable_detect,
392 .set_dmamode = ich_set_dmamode,
393};
Tejun Heoc7290722008-01-18 18:36:30 +0900394
Tejun Heoa97c40062010-09-01 17:50:08 +0200395static struct device_attribute *piix_sidpr_shost_attrs[] = {
396 &dev_attr_link_power_management_policy,
397 NULL
398};
399
400static struct scsi_host_template piix_sidpr_sht = {
401 ATA_BMDMA_SHT(DRV_NAME),
402 .shost_attrs = piix_sidpr_shost_attrs,
403};
404
Tejun Heo029cfd62008-03-25 12:22:49 +0900405static struct ata_port_operations piix_sidpr_sata_ops = {
406 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900407 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900408 .scr_read = piix_sidpr_scr_read,
409 .scr_write = piix_sidpr_scr_write,
Tejun Heoa97c40062010-09-01 17:50:08 +0200410 .set_lpm = piix_sidpr_set_lpm,
Tejun Heoc7290722008-01-18 18:36:30 +0900411};
412
Tejun Heod96715c2006-06-29 01:58:28 +0900413static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900414 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400415 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900416 .map = {
417 /* PM PS SM SS MAP */
418 { P0, NA, P1, NA }, /* 000b */
419 { P1, NA, P0, NA }, /* 001b */
420 { RV, RV, RV, RV },
421 { RV, RV, RV, RV },
422 { P0, P1, IDE, IDE }, /* 100b */
423 { P1, P0, IDE, IDE }, /* 101b */
424 { IDE, IDE, P0, P1 }, /* 110b */
425 { IDE, IDE, P1, P0 }, /* 111b */
426 },
427};
428
Tejun Heod96715c2006-06-29 01:58:28 +0900429static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900430 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400431 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900432 .map = {
433 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900434 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900435 { IDE, IDE, P1, P3 }, /* 01b */
436 { P0, P2, IDE, IDE }, /* 10b */
437 { RV, RV, RV, RV },
438 },
439};
440
Tejun Heod96715c2006-06-29 01:58:28 +0900441static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900442 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400443 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900444
445 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900446 * it anyway. MAP 01b have been spotted on both ICH6M and
447 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900448 */
449 .map = {
450 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900451 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900452 { IDE, IDE, P1, P3 }, /* 01b */
453 { P0, P2, IDE, IDE }, /* 10b */
454 { RV, RV, RV, RV },
455 },
456};
457
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400458static const struct piix_map_db ich8_map_db = {
459 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900460 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400461 .map = {
462 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700463 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400464 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900465 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400466 { RV, RV, RV, RV },
467 },
468};
469
Tejun Heo00242ec2007-11-19 11:24:25 +0900470static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700471 .mask = 0x3,
472 .port_enable = 0x3,
473 .map = {
474 /* PM PS SM SS MAP */
475 { P0, NA, P1, NA }, /* 00b */
476 { RV, RV, RV, RV }, /* 01b */
477 { RV, RV, RV, RV }, /* 10b */
478 { RV, RV, RV, RV },
479 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700480};
481
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900482static const struct piix_map_db ich8m_apple_map_db = {
483 .mask = 0x3,
484 .port_enable = 0x1,
485 .map = {
486 /* PM PS SM SS MAP */
487 { P0, NA, NA, NA }, /* 00b */
488 { RV, RV, RV, RV },
489 { P0, P2, IDE, IDE }, /* 10b */
490 { RV, RV, RV, RV },
491 },
492};
493
Tejun Heo00242ec2007-11-19 11:24:25 +0900494static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700495 .mask = 0x3,
496 .port_enable = 0x3,
497 .map = {
498 /* PM PS SM SS MAP */
499 { P0, NA, P1, NA }, /* 00b */
500 { RV, RV, RV, RV }, /* 01b */
501 { RV, RV, RV, RV }, /* 10b */
502 { RV, RV, RV, RV },
503 },
504};
505
Tejun Heod96715c2006-06-29 01:58:28 +0900506static const struct piix_map_db *piix_map_db_table[] = {
507 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900508 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900509 [ich6m_sata] = &ich6m_map_db,
510 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900511 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900512 [ich8m_apple_sata] = &ich8m_apple_map_db,
513 [tolapai_sata] = &tolapai_map_db,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800514 [ich8_sata_snb] = &ich8_map_db,
Youquan Songb26bcbe2013-03-06 10:49:05 -0500515 [ich8_2port_sata_snb] = &ich8_2port_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900516};
517
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900519 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
520 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900521 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100522 .pio_mask = ATA_PIO4,
523 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo00242ec2007-11-19 11:24:25 +0900524 .port_ops = &piix_pata_ops,
525 },
526
Jeff Garzikec300d92007-09-01 07:17:36 -0400527 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900528 {
Tejun Heob3362f82006-11-10 18:08:10 +0900529 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100530 .pio_mask = ATA_PIO4,
531 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
532 .udma_mask = ATA_UDMA2,
Tejun Heo1d076e52006-03-01 01:25:39 +0900533 .port_ops = &piix_pata_ops,
534 },
535
Jeff Garzikec300d92007-09-01 07:17:36 -0400536 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 {
Tejun Heob3362f82006-11-10 18:08:10 +0900538 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100539 .pio_mask = ATA_PIO4,
540 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
541 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400542 .port_ops = &ich_pata_ops,
543 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400544
545 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400546 {
Tejun Heob3362f82006-11-10 18:08:10 +0900547 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100548 .pio_mask = ATA_PIO4,
549 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400550 .udma_mask = ATA_UDMA4,
551 .port_ops = &ich_pata_ops,
552 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400553
Jeff Garzikec300d92007-09-01 07:17:36 -0400554 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400555 {
Tejun Heob3362f82006-11-10 18:08:10 +0900556 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100557 .pio_mask = ATA_PIO4,
558 .mwdma_mask = ATA_MWDMA12_ONLY,
559 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400560 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 },
562
Alan Coxc611bed2009-05-06 17:08:44 +0100563 [ich_pata_100_nomwdma1] =
564 {
565 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
566 .pio_mask = ATA_PIO4,
567 .mwdma_mask = ATA_MWDMA2_ONLY,
568 .udma_mask = ATA_UDMA5,
569 .port_ops = &ich_pata_ops,
570 },
571
Jeff Garzikec300d92007-09-01 07:17:36 -0400572 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 {
Tejun Heo228c1592006-11-10 18:08:10 +0900574 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100575 .pio_mask = ATA_PIO4,
576 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400577 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 .port_ops = &piix_sata_ops,
579 },
580
Jeff Garzikec300d92007-09-01 07:17:36 -0400581 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 {
Tejun Heo723159c2008-01-04 18:42:20 +0900583 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100584 .pio_mask = ATA_PIO4,
585 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400586 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 .port_ops = &piix_sata_ops,
588 },
589
Tejun Heo9c0bf672008-03-26 16:00:58 +0900590 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700591 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900592 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100593 .pio_mask = ATA_PIO4,
594 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400595 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700596 .port_ops = &piix_sata_ops,
597 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900598
Tejun Heo9c0bf672008-03-26 16:00:58 +0900599 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400600 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900601 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100602 .pio_mask = ATA_PIO4,
603 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400604 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400605 .port_ops = &piix_sata_ops,
606 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400607
Tejun Heo00242ec2007-11-19 11:24:25 +0900608 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700609 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900610 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100611 .pio_mask = ATA_PIO4,
612 .mwdma_mask = ATA_MWDMA2,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700613 .udma_mask = ATA_UDMA6,
614 .port_ops = &piix_sata_ops,
615 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700616
Tejun Heo9c0bf672008-03-26 16:00:58 +0900617 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700618 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900619 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100620 .pio_mask = ATA_PIO4,
621 .mwdma_mask = ATA_MWDMA2,
Jason Gaston8f73a682007-10-11 16:05:15 -0700622 .udma_mask = ATA_UDMA6,
623 .port_ops = &piix_sata_ops,
624 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900625
Tejun Heo9c0bf672008-03-26 16:00:58 +0900626 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900627 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900628 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100629 .pio_mask = ATA_PIO4,
630 .mwdma_mask = ATA_MWDMA2,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900631 .udma_mask = ATA_UDMA6,
632 .port_ops = &piix_sata_ops,
633 },
634
Tejun Heo25f98132008-01-07 19:38:53 +0900635 [piix_pata_vmw] =
636 {
Tejun Heo25f98132008-01-07 19:38:53 +0900637 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100638 .pio_mask = ATA_PIO4,
639 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
640 .udma_mask = ATA_UDMA2,
Tejun Heo25f98132008-01-07 19:38:53 +0900641 .port_ops = &piix_vmw_ops,
642 },
643
Ming Lei5e5a4f52011-10-07 11:50:22 +0800644 /*
645 * some Sandybridge chipsets have broken 32 mode up to now,
646 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
647 */
648 [ich8_sata_snb] =
649 {
650 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
651 .pio_mask = ATA_PIO4,
652 .mwdma_mask = ATA_MWDMA2,
653 .udma_mask = ATA_UDMA6,
654 .port_ops = &piix_sata_ops,
655 },
656
Youquan Songb26bcbe2013-03-06 10:49:05 -0500657 [ich8_2port_sata_snb] =
658 {
659 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR
660 | PIIX_FLAG_PIO16,
661 .pio_mask = ATA_PIO4,
662 .mwdma_mask = ATA_MWDMA2,
663 .udma_mask = ATA_UDMA6,
664 .port_ops = &piix_sata_ops,
665 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666};
667
668static struct pci_bits piix_enable_bits[] = {
669 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
670 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
671};
672
673MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
674MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
675MODULE_LICENSE("GPL");
676MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
677MODULE_VERSION(DRV_VERSION);
678
Alan Coxfc085152006-10-10 14:28:11 -0700679struct ich_laptop {
680 u16 device;
681 u16 subvendor;
682 u16 subdevice;
683};
684
685/*
686 * List of laptops that use short cables rather than 80 wire
687 */
688
689static const struct ich_laptop ich_laptop[] = {
690 /* devid, subvendor, subdev */
691 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000692 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900693 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500694 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700695 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400696 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200697 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300698 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500699 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200700 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200701 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
702 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500703 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100704 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700705 /* end marker */
706 { 0, }
707};
708
Ming Lei5e5a4f52011-10-07 11:50:22 +0800709static int piix_port_start(struct ata_port *ap)
710{
711 if (!(ap->flags & PIIX_FLAG_PIO16))
712 ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
713
714 return ata_bmdma_port_start(ap);
715}
716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100718 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 * @ap: Port for which cable detect info is desired
720 *
721 * Read 80c cable indicator from ATA PCI device's PCI config
722 * register. This register is normally set by firmware (BIOS).
723 *
724 * LOCKING:
725 * None (inherited from caller).
726 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400727
Alan Coxeb4a2c72007-04-11 00:04:20 +0100728static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729{
Jeff Garzikcca39742006-08-24 03:19:22 -0400730 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900731 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700732 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900733 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Alan Coxfc085152006-10-10 14:28:11 -0700735 /* Check for specials - Acer Aspire 5602WLMi */
736 while (lap->device) {
737 if (lap->device == pdev->device &&
738 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400739 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100740 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400741
Alan Coxfc085152006-10-10 14:28:11 -0700742 lap++;
743 }
744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900746 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900747 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100748 return ATA_CBL_PATA40;
749 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750}
751
752/**
Tejun Heoccc46722006-05-31 18:28:14 +0900753 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900754 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900755 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 * LOCKING:
758 * None (inherited from caller).
759 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900760static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761{
Tejun Heocc0680a2007-08-06 18:36:23 +0900762 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400763 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
Alan Coxc9619222006-09-26 17:53:38 +0100765 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
766 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900767 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900768}
769
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200770static DEFINE_SPINLOCK(piix_lock);
771
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200772static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
773 u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774{
Jeff Garzikcca39742006-08-24 03:19:22 -0400775 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200776 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900778 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 unsigned int slave_port = 0x44;
780 u16 master_data;
781 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400782 u8 udma_enable;
783 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400784
Jeff Garzik669a5db2006-08-29 18:12:40 -0400785 /*
786 * See Intel Document 298600-004 for the timing programing rules
787 * for ICH controllers.
788 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
790 static const /* ISP RTC */
791 u8 timings[][2] = { { 0, 0 },
792 { 0, 0 },
793 { 1, 0 },
794 { 2, 1 },
795 { 2, 3 }, };
796
Jeff Garzik669a5db2006-08-29 18:12:40 -0400797 if (pio >= 2)
798 control |= 1; /* TIME1 enable */
799 if (ata_pio_need_iordy(adev))
800 control |= 2; /* IE enable */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400801 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400802 if (adev->class == ATA_DEV_ATA)
803 control |= 4; /* PPE enable */
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200804 /*
805 * If the drive MWDMA is faster than it can do PIO then
806 * we must force PIO into PIO0
807 */
808 if (adev->pio_mode < XFER_PIO_0 + pio)
809 /* Enable DMA timing only */
810 control |= 8; /* PIO cycles in PIO0 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400811
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200812 spin_lock_irqsave(&piix_lock, flags);
813
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200814 /* PIO configuration clears DTE unconditionally. It will be
815 * programmed in set_dmamode which is guaranteed to be called
816 * after set_piomode if any DMA mode is available.
817 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 pci_read_config_word(dev, master_port, &master_data);
819 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200820 /* clear TIME1|IE1|PPE1|DTE1 */
821 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400822 /* enable PPE1, IE1 and TIME1 as needed */
823 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900825 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400826 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200827 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
828 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200830 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
831 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400832 /* Enable PPE, IE and TIME as appropriate */
833 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200834 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 master_data |=
836 (timings[pio][0] << 12) |
837 (timings[pio][1] << 8);
838 }
Bartlomiej Zolnierkiewiczce986692011-10-13 15:28:30 +0200839
840 /* Enable SITRE (separate slave timing register) */
841 master_data |= 0x4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 pci_write_config_word(dev, master_port, master_data);
843 if (is_slave)
844 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400845
846 /* Ensure the UDMA bit is off - it will be turned back on if
847 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400848
Jeff Garzik669a5db2006-08-29 18:12:40 -0400849 if (ap->udma_mask) {
850 pci_read_config_byte(dev, 0x48, &udma_enable);
851 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
852 pci_write_config_byte(dev, 0x48, udma_enable);
853 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200854
855 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856}
857
858/**
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200859 * piix_set_piomode - Initialize host controller PATA PIO timings
860 * @ap: Port whose timings we are configuring
861 * @adev: Drive in question
862 *
863 * Set PIO mode for device, in host controller PCI config space.
864 *
865 * LOCKING:
866 * None (inherited from caller).
867 */
868
869static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
870{
871 piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
872}
873
874/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400875 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400877 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200878 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 *
880 * Set UDMA mode for device, in host controller PCI config space.
881 *
882 * LOCKING:
883 * None (inherited from caller).
884 */
885
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400886static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887{
Jeff Garzikcca39742006-08-24 03:19:22 -0400888 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200889 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400890 u8 speed = adev->dma_mode;
891 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800892 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if (speed >= XFER_UDMA_0) {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200895 unsigned int udma = speed - XFER_UDMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400896 u16 udma_timing;
897 u16 ideconf;
898 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400899
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200900 spin_lock_irqsave(&piix_lock, flags);
901
902 pci_read_config_byte(dev, 0x48, &udma_enable);
903
Jeff Garzik669a5db2006-08-29 18:12:40 -0400904 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400905 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400906 * selection of dividers
907 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400908 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400909 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400910 */
911 u_speed = min(2 - (udma & 1), udma);
912 if (udma == 5)
913 u_clock = 0x1000; /* 100Mhz */
914 else if (udma > 2)
915 u_clock = 1; /* 66Mhz */
916 else
917 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400918
Jeff Garzik669a5db2006-08-29 18:12:40 -0400919 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400920
Jeff Garzik669a5db2006-08-29 18:12:40 -0400921 /* Load the CT/RP selection */
922 pci_read_config_word(dev, 0x4A, &udma_timing);
923 udma_timing &= ~(3 << (4 * devid));
924 udma_timing |= u_speed << (4 * devid);
925 pci_write_config_word(dev, 0x4A, udma_timing);
926
Jeff Garzik85cd7252006-08-31 00:03:49 -0400927 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400928 /* Select a 33/66/100Mhz clock */
929 pci_read_config_word(dev, 0x54, &ideconf);
930 ideconf &= ~(0x1001 << devid);
931 ideconf |= u_clock << devid;
932 /* For ICH or later we should set bit 10 for better
933 performance (WR_PingPong_En) */
934 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 }
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200936
937 pci_write_config_byte(dev, 0x48, udma_enable);
938
939 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 } else {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200941 /* MWDMA is driven by the PIO timings. */
942 unsigned int mwdma = speed - XFER_MW_DMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400943 const unsigned int needed_pio[3] = {
944 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
945 };
946 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400947
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200948 /* XFER_PIO_0 is never used currently */
949 piix_set_timings(ap, adev, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400951}
952
953/**
954 * piix_set_dmamode - Initialize host controller PATA DMA timings
955 * @ap: Port whose timings we are configuring
956 * @adev: um
957 *
958 * Set MW/UDMA mode for device, in host controller PCI config space.
959 *
960 * LOCKING:
961 * None (inherited from caller).
962 */
963
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400964static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400965{
966 do_pata_set_dmamode(ap, adev, 0);
967}
968
969/**
970 * ich_set_dmamode - Initialize host controller PATA DMA timings
971 * @ap: Port whose timings we are configuring
972 * @adev: um
973 *
974 * Set MW/UDMA mode for device, in host controller PCI config space.
975 *
976 * LOCKING:
977 * None (inherited from caller).
978 */
979
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400980static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400981{
982 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983}
984
Tejun Heoc7290722008-01-18 18:36:30 +0900985/*
986 * Serial ATA Index/Data Pair Superset Registers access
987 *
988 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900989 * and data register pair located at BAR5 which means that we have
990 * separate SCRs for master and slave. This is handled using libata
991 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900992 */
993static const int piix_sidx_map[] = {
994 [SCR_STATUS] = 0,
995 [SCR_ERROR] = 2,
996 [SCR_CONTROL] = 1,
997};
998
Tejun Heobe77e432008-07-31 17:02:44 +0900999static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +09001000{
Tejun Heobe77e432008-07-31 17:02:44 +09001001 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +09001002 struct piix_host_priv *hpriv = ap->host->private_data;
1003
Tejun Heobe77e432008-07-31 17:02:44 +09001004 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +09001005 hpriv->sidpr + PIIX_SIDPR_IDX);
1006}
1007
Tejun Heo82ef04f2008-07-31 17:02:40 +09001008static int piix_sidpr_scr_read(struct ata_link *link,
1009 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +09001010{
Tejun Heobe77e432008-07-31 17:02:44 +09001011 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +09001012
1013 if (reg >= ARRAY_SIZE(piix_sidx_map))
1014 return -EINVAL;
1015
Tejun Heobe77e432008-07-31 17:02:44 +09001016 piix_sidpr_sel(link, reg);
1017 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +09001018 return 0;
1019}
1020
Tejun Heo82ef04f2008-07-31 17:02:40 +09001021static int piix_sidpr_scr_write(struct ata_link *link,
1022 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +09001023{
Tejun Heobe77e432008-07-31 17:02:44 +09001024 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +09001025
Tejun Heoc7290722008-01-18 18:36:30 +09001026 if (reg >= ARRAY_SIZE(piix_sidx_map))
1027 return -EINVAL;
1028
Tejun Heobe77e432008-07-31 17:02:44 +09001029 piix_sidpr_sel(link, reg);
1030 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +09001031 return 0;
1032}
1033
Tejun Heoa97c40062010-09-01 17:50:08 +02001034static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
1035 unsigned hints)
1036{
1037 return sata_link_scr_lpm(link, policy, false);
1038}
1039
Tejun Heo27943622010-01-19 10:49:19 +09001040static bool piix_irq_check(struct ata_port *ap)
1041{
1042 if (unlikely(!ap->ioaddr.bmdma_addr))
1043 return false;
1044
1045 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
1046}
1047
Tejun Heob8b275e2007-07-10 15:55:43 +09001048#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001049static int piix_broken_suspend(void)
1050{
Jeff Garzik18552562007-10-03 15:15:40 -04001051 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001052 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001053 .ident = "TECRA M3",
1054 .matches = {
1055 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1056 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1057 },
1058 },
1059 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001060 .ident = "TECRA M3",
1061 .matches = {
1062 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1063 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1064 },
1065 },
1066 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001067 .ident = "TECRA M4",
1068 .matches = {
1069 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1070 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1071 },
1072 },
1073 {
Tejun Heo040dee52008-06-13 18:05:02 +09001074 .ident = "TECRA M4",
1075 .matches = {
1076 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1077 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1078 },
1079 },
1080 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001081 .ident = "TECRA M5",
1082 .matches = {
1083 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1084 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1085 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001086 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001087 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001088 .ident = "TECRA M6",
1089 .matches = {
1090 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1091 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1092 },
1093 },
1094 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001095 .ident = "TECRA M7",
1096 .matches = {
1097 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1098 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1099 },
1100 },
1101 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001102 .ident = "TECRA A8",
1103 .matches = {
1104 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1105 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1106 },
1107 },
1108 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001109 .ident = "Satellite R20",
1110 .matches = {
1111 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1112 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1113 },
1114 },
1115 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001116 .ident = "Satellite R25",
1117 .matches = {
1118 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1119 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1120 },
1121 },
1122 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001123 .ident = "Satellite U200",
1124 .matches = {
1125 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1126 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1127 },
1128 },
1129 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001130 .ident = "Satellite U200",
1131 .matches = {
1132 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1133 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1134 },
1135 },
1136 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001137 .ident = "Satellite Pro U200",
1138 .matches = {
1139 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1140 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1141 },
1142 },
1143 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001144 .ident = "Satellite U205",
1145 .matches = {
1146 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1147 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1148 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001149 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001150 {
Tejun Heode753e52007-11-12 17:56:24 +09001151 .ident = "SATELLITE U205",
1152 .matches = {
1153 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1154 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1155 },
1156 },
1157 {
Benjamin Larssonb73fa462012-01-08 00:39:10 +01001158 .ident = "Satellite Pro A120",
1159 .matches = {
1160 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1161 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
1162 },
1163 },
1164 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001165 .ident = "Portege M500",
1166 .matches = {
1167 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1168 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1169 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001170 },
Tejun Heoc3f93b82009-03-31 10:44:34 +09001171 {
1172 .ident = "VGN-BX297XP",
1173 .matches = {
1174 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1175 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1176 },
1177 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001178
1179 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001180 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001181 static const char *oemstrs[] = {
1182 "Tecra M3,",
1183 };
1184 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001185
1186 if (dmi_check_system(sysids))
1187 return 1;
1188
Tejun Heo7abe79c2007-07-27 14:55:07 +09001189 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1190 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1191 return 1;
1192
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001193 /* TECRA M4 sometimes forgets its identify and reports bogus
1194 * DMI information. As the bogus information is a bit
1195 * generic, match as many entries as possible. This manual
1196 * matching is necessary because dmi_system_id.matches is
1197 * limited to four entries.
1198 */
Jiri Slaby3c387732008-12-10 14:07:22 +01001199 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1200 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1201 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1202 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1203 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1204 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1205 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001206 return 1;
1207
Tejun Heo8c3832e2007-07-27 14:53:28 +09001208 return 0;
1209}
Tejun Heob8b275e2007-07-10 15:55:43 +09001210
1211static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1212{
1213 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1214 unsigned long flags;
1215 int rc = 0;
1216
1217 rc = ata_host_suspend(host, mesg);
1218 if (rc)
1219 return rc;
1220
1221 /* Some braindamaged ACPI suspend implementations expect the
1222 * controller to be awake on entry; otherwise, it burns cpu
1223 * cycles and power trying to do something to the sleeping
1224 * beauty.
1225 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001226 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001227 pci_save_state(pdev);
1228
1229 /* mark its power state as "unknown", since we don't
1230 * know if e.g. the BIOS will change its device state
1231 * when we suspend.
1232 */
1233 if (pdev->current_state == PCI_D0)
1234 pdev->current_state = PCI_UNKNOWN;
1235
1236 /* tell resume that it's waking up from broken suspend */
1237 spin_lock_irqsave(&host->lock, flags);
1238 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1239 spin_unlock_irqrestore(&host->lock, flags);
1240 } else
1241 ata_pci_device_do_suspend(pdev, mesg);
1242
1243 return 0;
1244}
1245
1246static int piix_pci_device_resume(struct pci_dev *pdev)
1247{
1248 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1249 unsigned long flags;
1250 int rc;
1251
1252 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1253 spin_lock_irqsave(&host->lock, flags);
1254 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1255 spin_unlock_irqrestore(&host->lock, flags);
1256
1257 pci_set_power_state(pdev, PCI_D0);
1258 pci_restore_state(pdev);
1259
1260 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001261 * pci_reenable_device() to avoid affecting the enable
1262 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001263 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001264 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001265 if (rc)
Joe Perchesa44fec12011-04-15 15:51:58 -07001266 dev_err(&pdev->dev,
1267 "failed to enable device after resume (%d)\n",
1268 rc);
Tejun Heob8b275e2007-07-10 15:55:43 +09001269 } else
1270 rc = ata_pci_device_do_resume(pdev);
1271
1272 if (rc == 0)
1273 ata_host_resume(host);
1274
1275 return rc;
1276}
1277#endif
1278
Tejun Heo25f98132008-01-07 19:38:53 +09001279static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1280{
1281 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1282}
1283
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284#define AHCI_PCI_BAR 5
1285#define AHCI_GLOBAL_CTL 0x04
1286#define AHCI_ENABLE (1 << 31)
1287static int piix_disable_ahci(struct pci_dev *pdev)
1288{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001289 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 u32 tmp;
1291 int rc = 0;
1292
1293 /* BUG: pci_enable_device has not yet been called. This
1294 * works because this device is usually set up by BIOS.
1295 */
1296
Jeff Garzik374b1872005-08-30 05:42:52 -04001297 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1298 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001300
Jeff Garzik374b1872005-08-30 05:42:52 -04001301 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 if (!mmio)
1303 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001304
Alan Coxc47a6312007-11-19 14:28:28 +00001305 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 if (tmp & AHCI_ENABLE) {
1307 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001308 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
Alan Coxc47a6312007-11-19 14:28:28 +00001310 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 if (tmp & AHCI_ENABLE)
1312 rc = -EIO;
1313 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001314
Jeff Garzik374b1872005-08-30 05:42:52 -04001315 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 return rc;
1317}
1318
1319/**
Alan Coxc621b142005-12-08 19:22:28 +00001320 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001321 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001322 *
Alan Coxc621b142005-12-08 19:22:28 +00001323 * Check for the present of 450NX errata #19 and errata #25. If
1324 * they are found return an error code so we can turn off DMA
1325 */
1326
1327static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1328{
1329 struct pci_dev *pdev = NULL;
1330 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001331 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001332
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001333 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001334 /* Look for 450NX PXB. Check for problem configurations
1335 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001336 pci_read_config_word(pdev, 0x41, &cfg);
1337 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001338 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001339 no_piix_dma = 1;
1340 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001341 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001342 no_piix_dma = 2;
1343 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001344 if (no_piix_dma)
Joe Perchesa44fec12011-04-15 15:51:58 -07001345 dev_warn(&ata_dev->dev,
1346 "450NX errata present, disabling IDE DMA%s\n",
1347 no_piix_dma == 2 ? " - a BIOS update may resolve this"
1348 : "");
1349
Alan Coxc621b142005-12-08 19:22:28 +00001350 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001351}
Alan Coxc621b142005-12-08 19:22:28 +00001352
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001353static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001354 const struct piix_map_db *map_db)
1355{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001356 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001357 u16 pcs, new_pcs;
1358
1359 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1360
1361 new_pcs = pcs | map_db->port_enable;
1362
1363 if (new_pcs != pcs) {
1364 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1365 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1366 msleep(150);
1367 }
1368}
1369
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001370static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1371 struct ata_port_info *pinfo,
1372 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001373{
Al Virob4482a42007-10-14 19:35:40 +01001374 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001375 int i, invalid_map = 0;
1376 u8 map_value;
1377
1378 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1379
1380 map = map_db->map[map_value & map_db->mask];
1381
Joe Perchesa44fec12011-04-15 15:51:58 -07001382 dev_info(&pdev->dev, "MAP [");
Tejun Heod33f58b2006-03-01 01:25:39 +09001383 for (i = 0; i < 4; i++) {
1384 switch (map[i]) {
1385 case RV:
1386 invalid_map = 1;
Joe Perchesa44fec12011-04-15 15:51:58 -07001387 pr_cont(" XX");
Tejun Heod33f58b2006-03-01 01:25:39 +09001388 break;
1389
1390 case NA:
Joe Perchesa44fec12011-04-15 15:51:58 -07001391 pr_cont(" --");
Tejun Heod33f58b2006-03-01 01:25:39 +09001392 break;
1393
1394 case IDE:
1395 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001396 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001397 i++;
Joe Perchesa44fec12011-04-15 15:51:58 -07001398 pr_cont(" IDE IDE");
Tejun Heod33f58b2006-03-01 01:25:39 +09001399 break;
1400
1401 default:
Joe Perchesa44fec12011-04-15 15:51:58 -07001402 pr_cont(" P%d", map[i]);
Tejun Heod33f58b2006-03-01 01:25:39 +09001403 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001404 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001405 break;
1406 }
1407 }
Joe Perchesa44fec12011-04-15 15:51:58 -07001408 pr_cont(" ]\n");
Tejun Heod33f58b2006-03-01 01:25:39 +09001409
1410 if (invalid_map)
Joe Perchesa44fec12011-04-15 15:51:58 -07001411 dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
Tejun Heod33f58b2006-03-01 01:25:39 +09001412
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001413 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001414}
1415
Tejun Heoe9c16702009-03-03 13:52:16 +09001416static bool piix_no_sidpr(struct ata_host *host)
1417{
1418 struct pci_dev *pdev = to_pci_dev(host->dev);
1419
1420 /*
1421 * Samsung DB-P70 only has three ATA ports exposed and
1422 * curiously the unconnected first port reports link online
1423 * while not responding to SRST protocol causing excessive
1424 * detection delay.
1425 *
1426 * Unfortunately, the system doesn't carry enough DMI
1427 * information to identify the machine but does have subsystem
1428 * vendor and device set. As it's unclear whether the
1429 * subsystem vendor/device is used only for this specific
1430 * board, the port can't be disabled solely with the
1431 * information; however, turning off SIDPR access works around
1432 * the problem. Turn it off.
1433 *
1434 * This problem is reported in bnc#441240.
1435 *
1436 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1437 */
1438 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1439 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1440 pdev->subsystem_device == 0xb049) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001441 dev_warn(host->dev,
1442 "Samsung DB-P70 detected, disabling SIDPR\n");
Tejun Heoe9c16702009-03-03 13:52:16 +09001443 return true;
1444 }
1445
1446 return false;
1447}
1448
Tejun Heobe77e432008-07-31 17:02:44 +09001449static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001450{
1451 struct pci_dev *pdev = to_pci_dev(host->dev);
1452 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001453 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001454 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001455 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001456
1457 /* check for availability */
1458 for (i = 0; i < 4; i++)
1459 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001460 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001461
Tejun Heoe9c16702009-03-03 13:52:16 +09001462 /* is it blacklisted? */
1463 if (piix_no_sidpr(host))
1464 return 0;
1465
Tejun Heoc7290722008-01-18 18:36:30 +09001466 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001467 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001468
1469 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1470 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001471 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001472
1473 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001474 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001475
1476 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001477
1478 /* SCR access via SIDPR doesn't work on some configurations.
1479 * Give it a test drive by inhibiting power save modes which
1480 * we'll do anyway.
1481 */
Tejun Heobe77e432008-07-31 17:02:44 +09001482 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001483
1484 /* if IPM is already 3, SCR access is probably working. Don't
1485 * un-inhibit power save modes as BIOS might have inhibited
1486 * them for a reason.
1487 */
1488 if ((scontrol & 0xf00) != 0x300) {
1489 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001490 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1491 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001492
1493 if ((scontrol & 0xf00) != 0x300) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001494 dev_info(host->dev,
1495 "SCR access via SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001496 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001497 }
1498 }
1499
Tejun Heobe77e432008-07-31 17:02:44 +09001500 /* okay, SCRs available, set ops and ask libata for slave_link */
1501 for (i = 0; i < 2; i++) {
1502 struct ata_port *ap = host->ports[i];
1503
1504 ap->ops = &piix_sidpr_sata_ops;
1505
1506 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1507 rc = ata_slave_link_init(ap);
1508 if (rc)
1509 return rc;
1510 }
1511 }
1512
1513 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001514}
1515
Tejun Heo2852bcf2009-01-02 12:04:48 +09001516static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001517{
Jeff Garzik18552562007-10-03 15:15:40 -04001518 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001519 {
1520 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1521 * isn't used to boot the system which
1522 * disables the channel.
1523 */
1524 .ident = "M570U",
1525 .matches = {
1526 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1527 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1528 },
1529 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001530
1531 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001532 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001533 struct pci_dev *pdev = to_pci_dev(host->dev);
1534 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001535
1536 if (!dmi_check_system(sysids))
1537 return;
1538
1539 /* The datasheet says that bit 18 is NOOP but certain systems
1540 * seem to use it to disable a channel. Clear the bit on the
1541 * affected systems.
1542 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001543 if (hpriv->saved_iocfg & (1 << 18)) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001544 dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001545 pci_write_config_dword(pdev, PIIX_IOCFG,
1546 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001547 }
1548}
1549
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001550static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1551{
1552 static const struct dmi_system_id broken_systems[] = {
1553 {
1554 .ident = "HP Compaq 2510p",
1555 .matches = {
1556 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1557 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1558 },
1559 /* PCI slot number of the controller */
1560 .driver_data = (void *)0x1FUL,
1561 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001562 {
1563 .ident = "HP Compaq nc6000",
1564 .matches = {
1565 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1566 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1567 },
1568 /* PCI slot number of the controller */
1569 .driver_data = (void *)0x1FUL,
1570 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001571
1572 { } /* terminate list */
1573 };
1574 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1575
1576 if (dmi) {
1577 unsigned long slot = (unsigned long)dmi->driver_data;
1578 /* apply the quirk only to on-board controllers */
1579 return slot == PCI_SLOT(pdev->devfn);
1580 }
1581
1582 return false;
1583}
1584
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001585static int prefer_ms_hyperv = 1;
1586module_param(prefer_ms_hyperv, int, 0);
1587
1588static void piix_ignore_devices_quirk(struct ata_host *host)
1589{
1590#if IS_ENABLED(CONFIG_HYPERV_STORAGE)
1591 static const struct dmi_system_id ignore_hyperv[] = {
1592 {
1593 /* On Hyper-V hypervisors the disks are exposed on
1594 * both the emulated SATA controller and on the
1595 * paravirtualised drivers. The CD/DVD devices
1596 * are only exposed on the emulated controller.
1597 * Request we ignore ATA devices on this host.
1598 */
1599 .ident = "Hyper-V Virtual Machine",
1600 .matches = {
1601 DMI_MATCH(DMI_SYS_VENDOR,
1602 "Microsoft Corporation"),
1603 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1604 },
1605 },
1606 { } /* terminate list */
1607 };
Olaf Hering7ae6c922012-09-18 17:48:01 +02001608 static const struct dmi_system_id allow_virtual_pc[] = {
1609 {
1610 /* In MS Virtual PC guests the DMI ident is nearly
1611 * identical to a Hyper-V guest. One difference is the
1612 * product version which is used here to identify
1613 * a Virtual PC guest. This entry allows ata_piix to
1614 * drive the emulated hardware.
1615 */
1616 .ident = "MS Virtual PC 2007",
1617 .matches = {
1618 DMI_MATCH(DMI_SYS_VENDOR,
1619 "Microsoft Corporation"),
1620 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1621 DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
1622 },
1623 },
1624 { } /* terminate list */
1625 };
1626 const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
1627 const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001628
Olaf Hering7ae6c922012-09-18 17:48:01 +02001629 if (ignore && !allow && prefer_ms_hyperv) {
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001630 host->flags |= ATA_HOST_IGNORE_ATA;
1631 dev_info(host->dev, "%s detected, ATA device ignore set\n",
Olaf Hering7ae6c922012-09-18 17:48:01 +02001632 ignore->ident);
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001633 }
1634#endif
1635}
1636
Alan Coxc621b142005-12-08 19:22:28 +00001637/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 * piix_init_one - Register PIIX ATA PCI device with kernel services
1639 * @pdev: PCI device to register
1640 * @ent: Entry in piix_pci_tbl matching with @pdev
1641 *
1642 * Called from kernel PCI layer. We probe for combined mode (sigh),
1643 * and then hand over control to libata, for it to do the rest.
1644 *
1645 * LOCKING:
1646 * Inherited from PCI layer (may sleep).
1647 *
1648 * RETURNS:
1649 * Zero on success, or -ERRNO value.
1650 */
1651
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001652static int __devinit piix_init_one(struct pci_dev *pdev,
1653 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654{
Tejun Heo24dc5f32007-01-20 16:00:28 +09001655 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001656 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001657 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heoa97c40062010-09-01 17:50:08 +02001658 struct scsi_host_template *sht = &piix_sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001659 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001660 struct ata_host *host;
1661 struct piix_host_priv *hpriv;
1662 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663
Joe Perches06296a12011-04-15 15:52:00 -07001664 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
Alan Cox347979a2009-05-06 17:10:08 +01001666 /* no hotplugging support for later devices (FIXME) */
1667 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 return -ENODEV;
1669
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001670 if (piix_broken_system_poweroff(pdev)) {
1671 piix_port_info[ent->driver_data].flags |=
1672 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1673 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1674 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1675 "on poweroff and hibernation\n");
1676 }
1677
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001678 port_info[0] = piix_port_info[ent->driver_data];
1679 port_info[1] = piix_port_info[ent->driver_data];
1680
1681 port_flags = port_info[0].flags;
1682
1683 /* enable device and prepare host */
1684 rc = pcim_enable_device(pdev);
1685 if (rc)
1686 return rc;
1687
Tejun Heo2852bcf2009-01-02 12:04:48 +09001688 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1689 if (!hpriv)
1690 return -ENOMEM;
1691
1692 /* Save IOCFG, this will be used for cable detection, quirk
1693 * detection and restoration on detach. This is necessary
1694 * because some ACPI implementations mess up cable related
1695 * bits on _STM. Reported on kernel bz#11879.
1696 */
1697 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1698
Tejun Heo5016d7d2008-03-26 15:46:58 +09001699 /* ICH6R may be driven by either ata_piix or ahci driver
1700 * regardless of BIOS configuration. Make sure AHCI mode is
1701 * off.
1702 */
1703 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001704 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001705 if (rc)
1706 return rc;
1707 }
1708
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001709 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001710 if (port_flags & ATA_FLAG_SATA)
1711 hpriv->map = piix_init_sata_map(pdev, port_info,
1712 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001714 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001715 if (rc)
1716 return rc;
1717 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001718
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001719 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001720 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001721 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001722 rc = piix_init_sidpr(host);
1723 if (rc)
1724 return rc;
Tejun Heoa97c40062010-09-01 17:50:08 +02001725 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1726 sht = &piix_sidpr_sht;
Tejun Heoc7290722008-01-18 18:36:30 +09001727 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Tejun Heo43a98f02007-08-23 10:15:18 +09001729 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001730 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001731
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 /* On ICH5, some BIOSen disable the interrupt using the
1733 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1734 * On ICH6, this bit has the same effect, but only when
1735 * MSI is disabled (and it is disabled, as we don't use
1736 * message-signalled interrupts currently).
1737 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001738 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001739 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740
Alan Coxc621b142005-12-08 19:22:28 +00001741 if (piix_check_450nx_errata(pdev)) {
1742 /* This writes into the master table but it does not
1743 really matter for this errata as we will apply it to
1744 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001745 host->ports[0]->mwdma_mask = 0;
1746 host->ports[0]->udma_mask = 0;
1747 host->ports[1]->mwdma_mask = 0;
1748 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001749 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001750 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001751
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001752 /* Allow hosts to specify device types to ignore when scanning. */
1753 piix_ignore_devices_quirk(host);
1754
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001755 pci_set_master(pdev);
Tejun Heoa97c40062010-09-01 17:50:08 +02001756 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757}
1758
Tejun Heo2852bcf2009-01-02 12:04:48 +09001759static void piix_remove_one(struct pci_dev *pdev)
1760{
1761 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1762 struct piix_host_priv *hpriv = host->private_data;
1763
1764 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1765
1766 ata_pci_remove_one(pdev);
1767}
1768
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769static int __init piix_init(void)
1770{
1771 int rc;
1772
Pavel Roskinb7887192006-08-10 18:13:18 +09001773 DPRINTK("pci_register_driver\n");
1774 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 if (rc)
1776 return rc;
1777
1778 in_module_init = 0;
1779
1780 DPRINTK("done\n");
1781 return 0;
1782}
1783
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784static void __exit piix_exit(void)
1785{
1786 pci_unregister_driver(&piix_pci_driver);
1787}
1788
1789module_init(piix_init);
1790module_exit(piix_exit);