blob: 01f97f173d74b8c2872760e44443bb8a0e5d12f2 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/err.h>
17#include <linux/ctype.h>
18#include <linux/bitops.h>
19#include <linux/io.h>
20#include <linux/spinlock.h>
21#include <linux/delay.h>
22#include <linux/clk.h>
23#include <linux/clkdev.h>
24
25#include <mach/msm_iomap.h>
26#include <mach/clk.h>
27#include <mach/msm_xo.h>
28#include <mach/scm-io.h>
29#include <mach/rpm.h>
30#include <mach/rpm-regulator.h>
31
32#include "clock-local.h"
33#include "clock-rpm.h"
34#include "clock-voter.h"
35
36#ifdef CONFIG_MSM_SECURE_IO
37#undef readl_relaxed
38#undef writel_relaxed
39#define readl_relaxed secure_readl
40#define writel_relaxed secure_writel
41#endif
42
43#define REG(off) (MSM_CLK_CTL_BASE + (off))
44#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
45#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
46
47/* Peripheral clock registers. */
48#define CE2_HCLK_CTL_REG REG(0x2740)
49#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
50#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
51#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
52#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
53#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
54#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
55#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall66cd0932011-09-12 19:04:34 -070056#define EBI2_2X_CLK_CTL_REG REG(0x2660)
57#define EBI2_CLK_CTL_REG REG(0x2664)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070058#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
59#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
61#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
62#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
63#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
64#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
65#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
66#define PDM_CLK_NS_REG REG(0x2CC0)
67#define BB_PLL_ENA_SC0_REG REG(0x34C0)
68#define BB_PLL0_STATUS_REG REG(0x30D8)
69#define BB_PLL6_STATUS_REG REG(0x3118)
70#define BB_PLL8_L_VAL_REG REG(0x3144)
71#define BB_PLL8_M_VAL_REG REG(0x3148)
72#define BB_PLL8_MODE_REG REG(0x3140)
73#define BB_PLL8_N_VAL_REG REG(0x314C)
74#define BB_PLL8_STATUS_REG REG(0x3158)
75#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
76#define PMEM_ACLK_CTL_REG REG(0x25A0)
77#define PPSS_HCLK_CTL_REG REG(0x2580)
78#define RINGOSC_NS_REG REG(0x2DC0)
79#define RINGOSC_STATUS_REG REG(0x2DCC)
80#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
81#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
82#define SC1_U_CLK_BRANCH_ENA_VOTE_REG REG(0x30A0)
83#define SC0_U_CLK_SLEEP_ENA_VOTE_REG REG(0x3084)
84#define SC1_U_CLK_SLEEP_ENA_VOTE_REG REG(0x30A4)
85#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
86#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
87#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
88#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
89#define TSIF_HCLK_CTL_REG REG(0x2700)
90#define TSIF_REF_CLK_MD_REG REG(0x270C)
91#define TSIF_REF_CLK_NS_REG REG(0x2710)
92#define TSSC_CLK_CTL_REG REG(0x2CA0)
93#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
94#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
95#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
96#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
97#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
98#define USB_HS1_HCLK_CTL_REG REG(0x2900)
99#define USB_HS1_RESET_REG REG(0x2910)
100#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
101#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
102#define USB_PHY0_RESET_REG REG(0x2E20)
103
104/* Multimedia clock registers. */
105#define AHB_EN_REG REG_MM(0x0008)
106#define AHB_EN2_REG REG_MM(0x0038)
107#define AHB_NS_REG REG_MM(0x0004)
108#define AXI_NS_REG REG_MM(0x0014)
109#define CAMCLK_CC_REG REG_MM(0x0140)
110#define CAMCLK_MD_REG REG_MM(0x0144)
111#define CAMCLK_NS_REG REG_MM(0x0148)
112#define CSI_CC_REG REG_MM(0x0040)
113#define CSI_NS_REG REG_MM(0x0048)
114#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
115#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
116#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
117#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
118#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
119#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
120#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
Matt Wagantallf8032602011-06-15 23:01:56 -0700121#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700122#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
123#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
124#define GFX2D0_CC_REG REG_MM(0x0060)
125#define GFX2D0_MD0_REG REG_MM(0x0064)
126#define GFX2D0_MD1_REG REG_MM(0x0068)
127#define GFX2D0_NS_REG REG_MM(0x0070)
128#define GFX2D1_CC_REG REG_MM(0x0074)
129#define GFX2D1_MD0_REG REG_MM(0x0078)
130#define GFX2D1_MD1_REG REG_MM(0x006C)
131#define GFX2D1_NS_REG REG_MM(0x007C)
132#define GFX3D_CC_REG REG_MM(0x0080)
133#define GFX3D_MD0_REG REG_MM(0x0084)
134#define GFX3D_MD1_REG REG_MM(0x0088)
135#define GFX3D_NS_REG REG_MM(0x008C)
136#define IJPEG_CC_REG REG_MM(0x0098)
137#define IJPEG_MD_REG REG_MM(0x009C)
138#define IJPEG_NS_REG REG_MM(0x00A0)
139#define JPEGD_CC_REG REG_MM(0x00A4)
140#define JPEGD_NS_REG REG_MM(0x00AC)
141#define MAXI_EN_REG REG_MM(0x0018)
Matt Wagantallf63a8892011-06-15 16:44:46 -0700142#define MAXI_EN2_REG REG_MM(0x0020)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700143#define MAXI_EN3_REG REG_MM(0x002C)
144#define MDP_CC_REG REG_MM(0x00C0)
145#define MDP_MD0_REG REG_MM(0x00C4)
146#define MDP_MD1_REG REG_MM(0x00C8)
147#define MDP_NS_REG REG_MM(0x00D0)
148#define MISC_CC_REG REG_MM(0x0058)
149#define MISC_CC2_REG REG_MM(0x005C)
150#define PIXEL_CC_REG REG_MM(0x00D4)
151#define PIXEL_CC2_REG REG_MM(0x0120)
152#define PIXEL_MD_REG REG_MM(0x00D8)
153#define PIXEL_NS_REG REG_MM(0x00DC)
154#define MM_PLL0_MODE_REG REG_MM(0x0300)
155#define MM_PLL1_MODE_REG REG_MM(0x031C)
156#define MM_PLL2_CONFIG_REG REG_MM(0x0348)
157#define MM_PLL2_L_VAL_REG REG_MM(0x033C)
158#define MM_PLL2_M_VAL_REG REG_MM(0x0340)
159#define MM_PLL2_MODE_REG REG_MM(0x0338)
160#define MM_PLL2_N_VAL_REG REG_MM(0x0344)
161#define ROT_CC_REG REG_MM(0x00E0)
162#define ROT_NS_REG REG_MM(0x00E8)
163#define SAXI_EN_REG REG_MM(0x0030)
164#define SW_RESET_AHB_REG REG_MM(0x020C)
165#define SW_RESET_ALL_REG REG_MM(0x0204)
166#define SW_RESET_AXI_REG REG_MM(0x0208)
167#define SW_RESET_CORE_REG REG_MM(0x0210)
168#define TV_CC_REG REG_MM(0x00EC)
169#define TV_CC2_REG REG_MM(0x0124)
170#define TV_MD_REG REG_MM(0x00F0)
171#define TV_NS_REG REG_MM(0x00F4)
172#define VCODEC_CC_REG REG_MM(0x00F8)
173#define VCODEC_MD0_REG REG_MM(0x00FC)
174#define VCODEC_MD1_REG REG_MM(0x0128)
175#define VCODEC_NS_REG REG_MM(0x0100)
176#define VFE_CC_REG REG_MM(0x0104)
177#define VFE_MD_REG REG_MM(0x0108)
178#define VFE_NS_REG REG_MM(0x010C)
179#define VPE_CC_REG REG_MM(0x0110)
180#define VPE_NS_REG REG_MM(0x0118)
181
182/* Low-power Audio clock registers. */
183#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
184#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
185#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
186#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
187#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
188#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
189#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
190#define LCC_MI2S_MD_REG REG_LPA(0x004C)
191#define LCC_MI2S_NS_REG REG_LPA(0x0048)
192#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
193#define LCC_PCM_MD_REG REG_LPA(0x0058)
194#define LCC_PCM_NS_REG REG_LPA(0x0054)
195#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
196#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
197#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
198#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
199#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
200#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
201#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
202#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
203#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
204#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
205#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
206#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
207#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
208
209/* MUX source input identifiers. */
210#define pxo_to_bb_mux 0
211#define mxo_to_bb_mux 1
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700212#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700213#define pll0_to_bb_mux 2
214#define pll8_to_bb_mux 3
215#define pll6_to_bb_mux 4
216#define gnd_to_bb_mux 6
217#define pxo_to_mm_mux 0
218#define pll1_to_mm_mux 1 /* or MMSS_PLL0 */
219#define pll2_to_mm_mux 1 /* or MMSS_PLL1 */
220#define pll3_to_mm_mux 3 /* or MMSS_PLL2 */
221#define pll8_to_mm_mux 2 /* or MMSS_GPERF */
222#define pll0_to_mm_mux 3 /* or MMSS_GPLL0 */
223#define mxo_to_mm_mux 4
224#define gnd_to_mm_mux 6
225#define cxo_to_xo_mux 0
226#define pxo_to_xo_mux 1
227#define mxo_to_xo_mux 2
228#define gnd_to_xo_mux 3
229#define pxo_to_lpa_mux 0
230#define cxo_to_lpa_mux 1
231#define pll4_to_lpa_mux 2 /* or LPA_PLL0 */
232#define gnd_to_lpa_mux 6
233
234/* Test Vector Macros */
235#define TEST_TYPE_PER_LS 1
236#define TEST_TYPE_PER_HS 2
237#define TEST_TYPE_MM_LS 3
238#define TEST_TYPE_MM_HS 4
239#define TEST_TYPE_LPA 5
240#define TEST_TYPE_SC 6
241#define TEST_TYPE_MM_HS2X 7
242#define TEST_TYPE_SHIFT 24
243#define TEST_CLK_SEL_MASK BM(23, 0)
244#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
245#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
246#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
247#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
248#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
249#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
250#define TEST_SC(s) TEST_VECTOR((s), TEST_TYPE_SC)
251#define TEST_MM_HS2X(s) TEST_VECTOR((s), TEST_TYPE_MM_HS2X)
252
253struct pll_rate {
254 const uint32_t l_val;
255 const uint32_t m_val;
256 const uint32_t n_val;
257 const uint32_t vco;
258 const uint32_t post_div;
259 const uint32_t i_bits;
260};
261#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
262/*
263 * Clock frequency definitions and macros
264 */
265#define MN_MODE_DUAL_EDGE 0x2
266
267/* MD Registers */
268#define MD4(m_lsb, m, n_lsb, n) \
269 (BVAL((m_lsb+3), m_lsb, m) | BVAL((n_lsb+3), n_lsb, ~(n)))
270#define MD8(m_lsb, m, n_lsb, n) \
271 (BVAL((m_lsb+7), m_lsb, m) | BVAL((n_lsb+7), n_lsb, ~(n)))
272#define MD16(m, n) (BVAL(31, 16, m) | BVAL(15, 0, ~(n)))
273
274/* NS Registers */
275#define NS(n_msb, n_lsb, n, m, mde_lsb, d_msb, d_lsb, d, s_msb, s_lsb, s) \
276 (BVAL(n_msb, n_lsb, ~(n-m)) \
277 | (BVAL((mde_lsb+1), mde_lsb, MN_MODE_DUAL_EDGE) * !!(n)) \
278 | BVAL(d_msb, d_lsb, (d-1)) | BVAL(s_msb, s_lsb, s))
279
280#define NS_MM(n_msb, n_lsb, n, m, d_msb, d_lsb, d, s_msb, s_lsb, s) \
281 (BVAL(n_msb, n_lsb, ~(n-m)) | BVAL(d_msb, d_lsb, (d-1)) \
282 | BVAL(s_msb, s_lsb, s))
283
284#define NS_DIVSRC(d_msb , d_lsb, d, s_msb, s_lsb, s) \
285 (BVAL(d_msb, d_lsb, (d-1)) | BVAL(s_msb, s_lsb, s))
286
287#define NS_DIV(d_msb , d_lsb, d) \
288 BVAL(d_msb, d_lsb, (d-1))
289
290#define NS_SRC_SEL(s_msb, s_lsb, s) \
291 BVAL(s_msb, s_lsb, s)
292
293#define NS_MND_BANKED4(n0_lsb, n1_lsb, n, m, s0_lsb, s1_lsb, s) \
294 (BVAL((n0_lsb+3), n0_lsb, ~(n-m)) \
295 | BVAL((n1_lsb+3), n1_lsb, ~(n-m)) \
296 | BVAL((s0_lsb+2), s0_lsb, s) \
297 | BVAL((s1_lsb+2), s1_lsb, s))
298
299#define NS_MND_BANKED8(n0_lsb, n1_lsb, n, m, s0_lsb, s1_lsb, s) \
300 (BVAL((n0_lsb+7), n0_lsb, ~(n-m)) \
301 | BVAL((n1_lsb+7), n1_lsb, ~(n-m)) \
302 | BVAL((s0_lsb+2), s0_lsb, s) \
303 | BVAL((s1_lsb+2), s1_lsb, s))
304
305#define NS_DIVSRC_BANKED(d0_msb, d0_lsb, d1_msb, d1_lsb, d, \
306 s0_msb, s0_lsb, s1_msb, s1_lsb, s) \
307 (BVAL(d0_msb, d0_lsb, (d-1)) | BVAL(d1_msb, d1_lsb, (d-1)) \
308 | BVAL(s0_msb, s0_lsb, s) \
309 | BVAL(s1_msb, s1_lsb, s))
310
311/* CC Registers */
312#define CC(mde_lsb, n) (BVAL((mde_lsb+1), mde_lsb, MN_MODE_DUAL_EDGE) * !!(n))
313#define CC_BANKED(mde0_lsb, mde1_lsb, n) \
314 ((BVAL((mde0_lsb+1), mde0_lsb, MN_MODE_DUAL_EDGE) \
315 | BVAL((mde1_lsb+1), mde1_lsb, MN_MODE_DUAL_EDGE)) \
316 * !!(n))
317
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700318enum vdd_dig_levels {
319 VDD_DIG_NONE,
320 VDD_DIG_LOW,
321 VDD_DIG_NOMINAL,
322 VDD_DIG_HIGH
323};
324
325static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
326{
327 static const int vdd_uv[] = {
328 [VDD_DIG_NONE] = 500000,
329 [VDD_DIG_LOW] = 1000000,
330 [VDD_DIG_NOMINAL] = 1100000,
331 [VDD_DIG_HIGH] = 1200000
332 };
333
334 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8058_S1, RPM_VREG_VOTER3,
335 vdd_uv[level], 1200000, 1);
336}
337
338static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
339
340#define VDD_DIG_FMAX_MAP1(l1, f1) \
341 .vdd_class = &vdd_dig, \
342 .fmax[VDD_DIG_##l1] = (f1)
343#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
344 .vdd_class = &vdd_dig, \
345 .fmax[VDD_DIG_##l1] = (f1), \
346 .fmax[VDD_DIG_##l2] = (f2)
347#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
348 .vdd_class = &vdd_dig, \
349 .fmax[VDD_DIG_##l1] = (f1), \
350 .fmax[VDD_DIG_##l2] = (f2), \
351 .fmax[VDD_DIG_##l3] = (f3)
352
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700353static struct msm_xo_voter *xo_pxo, *xo_cxo;
354
355static bool xo_clk_is_local(struct clk *clk)
356{
357 return false;
358}
359
360static int pxo_clk_enable(struct clk *clk)
361{
362 return msm_xo_mode_vote(xo_pxo, MSM_XO_MODE_ON);
363}
364
365static void pxo_clk_disable(struct clk *clk)
366{
367 msm_xo_mode_vote(xo_pxo, MSM_XO_MODE_OFF);
368}
369
370static struct clk_ops clk_ops_pxo = {
371 .enable = pxo_clk_enable,
372 .disable = pxo_clk_disable,
373 .get_rate = fixed_clk_get_rate,
374 .is_local = xo_clk_is_local,
375};
376
377static struct fixed_clk pxo_clk = {
378 .rate = 27000000,
379 .c = {
380 .dbg_name = "pxo_clk",
381 .ops = &clk_ops_pxo,
382 CLK_INIT(pxo_clk.c),
383 },
384};
385
386static int cxo_clk_enable(struct clk *clk)
387{
388 return msm_xo_mode_vote(xo_cxo, MSM_XO_MODE_ON);
389}
390
391static void cxo_clk_disable(struct clk *clk)
392{
393 msm_xo_mode_vote(xo_cxo, MSM_XO_MODE_OFF);
394}
395
396static struct clk_ops clk_ops_cxo = {
397 .enable = cxo_clk_enable,
398 .disable = cxo_clk_disable,
399 .get_rate = fixed_clk_get_rate,
400 .is_local = xo_clk_is_local,
401};
402
403static struct fixed_clk cxo_clk = {
404 .rate = 19200000,
405 .c = {
406 .dbg_name = "cxo_clk",
407 .ops = &clk_ops_cxo,
408 CLK_INIT(cxo_clk.c),
409 },
410};
411
412static struct pll_vote_clk pll8_clk = {
413 .rate = 384000000,
414 .en_reg = BB_PLL_ENA_SC0_REG,
415 .en_mask = BIT(8),
416 .status_reg = BB_PLL8_STATUS_REG,
417 .parent = &pxo_clk.c,
418 .c = {
419 .dbg_name = "pll8_clk",
420 .ops = &clk_ops_pll_vote,
421 CLK_INIT(pll8_clk.c),
422 },
423};
424
425static struct pll_clk pll2_clk = {
426 .rate = 800000000,
427 .mode_reg = MM_PLL1_MODE_REG,
428 .parent = &pxo_clk.c,
429 .c = {
430 .dbg_name = "pll2_clk",
431 .ops = &clk_ops_pll,
432 CLK_INIT(pll2_clk.c),
433 },
434};
435
436static struct pll_clk pll3_clk = {
437 .rate = 0, /* TODO: Detect rate dynamically */
438 .mode_reg = MM_PLL2_MODE_REG,
439 .parent = &pxo_clk.c,
440 .c = {
441 .dbg_name = "pll3_clk",
442 .ops = &clk_ops_pll,
443 CLK_INIT(pll3_clk.c),
444 },
445};
446
447static int pll4_clk_enable(struct clk *clk)
448{
449 struct msm_rpm_iv_pair iv = { MSM_RPM_ID_PLL_4, 1 };
450 return msm_rpm_set_noirq(MSM_RPM_CTX_SET_0, &iv, 1);
451}
452
453static void pll4_clk_disable(struct clk *clk)
454{
455 struct msm_rpm_iv_pair iv = { MSM_RPM_ID_PLL_4, 0 };
456 msm_rpm_set_noirq(MSM_RPM_CTX_SET_0, &iv, 1);
457}
458
459static struct clk *pll4_clk_get_parent(struct clk *clk)
460{
461 return &pxo_clk.c;
462}
463
464static bool pll4_clk_is_local(struct clk *clk)
465{
466 return false;
467}
468
469static struct clk_ops clk_ops_pll4 = {
470 .enable = pll4_clk_enable,
471 .disable = pll4_clk_disable,
472 .get_rate = fixed_clk_get_rate,
473 .get_parent = pll4_clk_get_parent,
474 .is_local = pll4_clk_is_local,
475};
476
477static struct fixed_clk pll4_clk = {
478 .rate = 540672000,
479 .c = {
480 .dbg_name = "pll4_clk",
481 .ops = &clk_ops_pll4,
482 CLK_INIT(pll4_clk.c),
483 },
484};
485
486/*
487 * SoC-specific Set-Rate Functions
488 */
489
490/* Unlike other clocks, the TV rate is adjusted through PLL
491 * re-programming. It is also routed through an MND divider. */
492static void set_rate_tv(struct rcg_clk *clk, struct clk_freq_tbl *nf)
493{
494 struct pll_rate *rate = nf->extra_freq_data;
495 uint32_t pll_mode, pll_config, misc_cc2;
496
497 /* Disable PLL output. */
498 pll_mode = readl_relaxed(MM_PLL2_MODE_REG);
499 pll_mode &= ~BIT(0);
500 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
501
502 /* Assert active-low PLL reset. */
503 pll_mode &= ~BIT(2);
504 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
505
506 /* Program L, M and N values. */
507 writel_relaxed(rate->l_val, MM_PLL2_L_VAL_REG);
508 writel_relaxed(rate->m_val, MM_PLL2_M_VAL_REG);
509 writel_relaxed(rate->n_val, MM_PLL2_N_VAL_REG);
510
511 /* Configure MN counter, post-divide, VCO, and i-bits. */
512 pll_config = readl_relaxed(MM_PLL2_CONFIG_REG);
513 pll_config &= ~(BM(22, 20) | BM(18, 0));
514 pll_config |= rate->n_val ? BIT(22) : 0;
515 pll_config |= BVAL(21, 20, rate->post_div);
516 pll_config |= BVAL(17, 16, rate->vco);
517 pll_config |= rate->i_bits;
518 writel_relaxed(pll_config, MM_PLL2_CONFIG_REG);
519
520 /* Configure MND. */
521 set_rate_mnd(clk, nf);
522
523 /* Configure hdmi_ref_clk to be equal to the TV clock rate. */
524 misc_cc2 = readl_relaxed(MISC_CC2_REG);
525 misc_cc2 &= ~(BIT(28)|BM(21, 18));
526 misc_cc2 |= (BIT(28)|BVAL(21, 18, (nf->ns_val >> 14) & 0x3));
527 writel_relaxed(misc_cc2, MISC_CC2_REG);
528
529 /* De-assert active-low PLL reset. */
530 pll_mode |= BIT(2);
531 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
532
533 /* Enable PLL output. */
534 pll_mode |= BIT(0);
535 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
536}
537
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700538static int soc_clk_reset(struct clk *clk, enum clk_reset_action action)
539{
540 return branch_reset(&to_rcg_clk(clk)->b, action);
541}
542
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700543static struct clk_ops clk_ops_rcg_8x60 = {
Matt Wagantall0625ea02011-07-13 18:51:56 -0700544 .enable = rcg_clk_enable,
545 .disable = rcg_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -0700546 .auto_off = rcg_clk_disable,
Matt Wagantall14dc2af2011-08-12 13:16:06 -0700547 .handoff = rcg_clk_handoff,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700548 .set_rate = rcg_clk_set_rate,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700549 .get_rate = rcg_clk_get_rate,
550 .list_rate = rcg_clk_list_rate,
551 .is_enabled = rcg_clk_is_enabled,
552 .round_rate = rcg_clk_round_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700553 .reset = soc_clk_reset,
554 .is_local = local_clk_is_local,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700555 .get_parent = rcg_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700556};
557
558static struct clk_ops clk_ops_branch = {
559 .enable = branch_clk_enable,
560 .disable = branch_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -0700561 .auto_off = branch_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700562 .is_enabled = branch_clk_is_enabled,
563 .reset = branch_clk_reset,
564 .is_local = local_clk_is_local,
565 .get_parent = branch_clk_get_parent,
566 .set_parent = branch_clk_set_parent,
567};
568
569static struct clk_ops clk_ops_reset = {
570 .reset = branch_clk_reset,
571 .is_local = local_clk_is_local,
572};
573
574/*
575 * Clock Descriptions
576 */
577
578/* AXI Interfaces */
579static struct branch_clk gmem_axi_clk = {
580 .b = {
581 .ctl_reg = MAXI_EN_REG,
582 .en_mask = BIT(24),
583 .halt_reg = DBG_BUS_VEC_E_REG,
584 .halt_bit = 6,
585 },
586 .c = {
587 .dbg_name = "gmem_axi_clk",
588 .ops = &clk_ops_branch,
589 CLK_INIT(gmem_axi_clk.c),
590 },
591};
592
593static struct branch_clk ijpeg_axi_clk = {
594 .b = {
595 .ctl_reg = MAXI_EN_REG,
596 .en_mask = BIT(21),
597 .reset_reg = SW_RESET_AXI_REG,
598 .reset_mask = BIT(14),
599 .halt_reg = DBG_BUS_VEC_E_REG,
600 .halt_bit = 4,
601 },
602 .c = {
603 .dbg_name = "ijpeg_axi_clk",
604 .ops = &clk_ops_branch,
605 CLK_INIT(ijpeg_axi_clk.c),
606 },
607};
608
609static struct branch_clk imem_axi_clk = {
610 .b = {
611 .ctl_reg = MAXI_EN_REG,
612 .en_mask = BIT(22),
613 .reset_reg = SW_RESET_CORE_REG,
614 .reset_mask = BIT(10),
615 .halt_reg = DBG_BUS_VEC_E_REG,
616 .halt_bit = 7,
617 },
618 .c = {
619 .dbg_name = "imem_axi_clk",
620 .ops = &clk_ops_branch,
621 CLK_INIT(imem_axi_clk.c),
622 },
623};
624
625static struct branch_clk jpegd_axi_clk = {
626 .b = {
627 .ctl_reg = MAXI_EN_REG,
628 .en_mask = BIT(25),
629 .halt_reg = DBG_BUS_VEC_E_REG,
630 .halt_bit = 5,
631 },
632 .c = {
633 .dbg_name = "jpegd_axi_clk",
634 .ops = &clk_ops_branch,
635 CLK_INIT(jpegd_axi_clk.c),
636 },
637};
638
639static struct branch_clk mdp_axi_clk = {
640 .b = {
641 .ctl_reg = MAXI_EN_REG,
642 .en_mask = BIT(23),
643 .reset_reg = SW_RESET_AXI_REG,
644 .reset_mask = BIT(13),
645 .halt_reg = DBG_BUS_VEC_E_REG,
646 .halt_bit = 8,
647 },
648 .c = {
649 .dbg_name = "mdp_axi_clk",
650 .ops = &clk_ops_branch,
651 CLK_INIT(mdp_axi_clk.c),
652 },
653};
654
655static struct branch_clk vcodec_axi_clk = {
656 .b = {
657 .ctl_reg = MAXI_EN_REG,
658 .en_mask = BIT(19),
659 .reset_reg = SW_RESET_AXI_REG,
660 .reset_mask = BIT(4)|BIT(5),
661 .halt_reg = DBG_BUS_VEC_E_REG,
662 .halt_bit = 3,
663 },
664 .c = {
665 .dbg_name = "vcodec_axi_clk",
666 .ops = &clk_ops_branch,
667 CLK_INIT(vcodec_axi_clk.c),
668 },
669};
670
671static struct branch_clk vfe_axi_clk = {
672 .b = {
673 .ctl_reg = MAXI_EN_REG,
674 .en_mask = BIT(18),
675 .reset_reg = SW_RESET_AXI_REG,
676 .reset_mask = BIT(9),
677 .halt_reg = DBG_BUS_VEC_E_REG,
678 .halt_bit = 0,
679 },
680 .c = {
681 .dbg_name = "vfe_axi_clk",
682 .ops = &clk_ops_branch,
683 CLK_INIT(vfe_axi_clk.c),
684 },
685};
686
687static struct branch_clk rot_axi_clk = {
688 .b = {
Matt Wagantallf63a8892011-06-15 16:44:46 -0700689 .ctl_reg = MAXI_EN2_REG,
690 .en_mask = BIT(24),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700691 .reset_reg = SW_RESET_AXI_REG,
692 .reset_mask = BIT(6),
Matt Wagantallf63a8892011-06-15 16:44:46 -0700693 .halt_reg = DBG_BUS_VEC_E_REG,
694 .halt_bit = 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700695 },
696 .c = {
697 .dbg_name = "rot_axi_clk",
Matt Wagantallf63a8892011-06-15 16:44:46 -0700698 .ops = &clk_ops_branch,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700699 CLK_INIT(rot_axi_clk.c),
700 },
701};
702
703static struct branch_clk vpe_axi_clk = {
704 .b = {
Matt Wagantallf63a8892011-06-15 16:44:46 -0700705 .ctl_reg = MAXI_EN2_REG,
706 .en_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700707 .reset_reg = SW_RESET_AXI_REG,
708 .reset_mask = BIT(15),
Matt Wagantallf63a8892011-06-15 16:44:46 -0700709 .halt_reg = DBG_BUS_VEC_E_REG,
710 .halt_bit = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700711 },
712 .c = {
713 .dbg_name = "vpe_axi_clk",
Matt Wagantallf63a8892011-06-15 16:44:46 -0700714 .ops = &clk_ops_branch,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700715 CLK_INIT(vpe_axi_clk.c),
716 },
717};
718
Matt Wagantallf8032602011-06-15 23:01:56 -0700719static struct branch_clk smi_2x_axi_clk = {
720 .b = {
721 .ctl_reg = MAXI_EN2_REG,
722 .en_mask = BIT(30),
723 .halt_reg = DBG_BUS_VEC_I_REG,
724 .halt_bit = 0,
725 },
726 .c = {
727 .dbg_name = "smi_2x_axi_clk",
728 .ops = &clk_ops_branch,
729 .flags = CLKFLAG_SKIP_AUTO_OFF,
730 CLK_INIT(smi_2x_axi_clk.c),
731 },
732};
733
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700734/* AHB Interfaces */
735static struct branch_clk amp_p_clk = {
736 .b = {
737 .ctl_reg = AHB_EN_REG,
738 .en_mask = BIT(24),
739 .halt_reg = DBG_BUS_VEC_F_REG,
740 .halt_bit = 18,
741 },
742 .c = {
743 .dbg_name = "amp_p_clk",
744 .ops = &clk_ops_branch,
745 CLK_INIT(amp_p_clk.c),
746 },
747};
748
749static struct branch_clk csi0_p_clk = {
750 .b = {
751 .ctl_reg = AHB_EN_REG,
752 .en_mask = BIT(7),
753 .reset_reg = SW_RESET_AHB_REG,
754 .reset_mask = BIT(17),
755 .halt_reg = DBG_BUS_VEC_F_REG,
756 .halt_bit = 16,
757 },
758 .c = {
759 .dbg_name = "csi0_p_clk",
760 .ops = &clk_ops_branch,
761 CLK_INIT(csi0_p_clk.c),
762 },
763};
764
765static struct branch_clk csi1_p_clk = {
766 .b = {
767 .ctl_reg = AHB_EN_REG,
768 .en_mask = BIT(20),
769 .reset_reg = SW_RESET_AHB_REG,
770 .reset_mask = BIT(16),
771 .halt_reg = DBG_BUS_VEC_F_REG,
772 .halt_bit = 17,
773 },
774 .c = {
775 .dbg_name = "csi1_p_clk",
776 .ops = &clk_ops_branch,
777 CLK_INIT(csi1_p_clk.c),
778 },
779};
780
781static struct branch_clk dsi_m_p_clk = {
782 .b = {
783 .ctl_reg = AHB_EN_REG,
784 .en_mask = BIT(9),
785 .reset_reg = SW_RESET_AHB_REG,
786 .reset_mask = BIT(6),
787 .halt_reg = DBG_BUS_VEC_F_REG,
788 .halt_bit = 19,
789 },
790 .c = {
791 .dbg_name = "dsi_m_p_clk",
792 .ops = &clk_ops_branch,
793 CLK_INIT(dsi_m_p_clk.c),
794 },
795};
796
797static struct branch_clk dsi_s_p_clk = {
798 .b = {
799 .ctl_reg = AHB_EN_REG,
800 .en_mask = BIT(18),
801 .reset_reg = SW_RESET_AHB_REG,
802 .reset_mask = BIT(5),
803 .halt_reg = DBG_BUS_VEC_F_REG,
804 .halt_bit = 20,
805 },
806 .c = {
807 .dbg_name = "dsi_s_p_clk",
808 .ops = &clk_ops_branch,
809 CLK_INIT(dsi_s_p_clk.c),
810 },
811};
812
813static struct branch_clk gfx2d0_p_clk = {
814 .b = {
815 .ctl_reg = AHB_EN_REG,
816 .en_mask = BIT(19),
817 .reset_reg = SW_RESET_AHB_REG,
818 .reset_mask = BIT(12),
819 .halt_reg = DBG_BUS_VEC_F_REG,
820 .halt_bit = 2,
821 },
822 .c = {
823 .dbg_name = "gfx2d0_p_clk",
824 .ops = &clk_ops_branch,
825 CLK_INIT(gfx2d0_p_clk.c),
826 },
827};
828
829static struct branch_clk gfx2d1_p_clk = {
830 .b = {
831 .ctl_reg = AHB_EN_REG,
832 .en_mask = BIT(2),
833 .reset_reg = SW_RESET_AHB_REG,
834 .reset_mask = BIT(11),
835 .halt_reg = DBG_BUS_VEC_F_REG,
836 .halt_bit = 3,
837 },
838 .c = {
839 .dbg_name = "gfx2d1_p_clk",
840 .ops = &clk_ops_branch,
841 CLK_INIT(gfx2d1_p_clk.c),
842 },
843};
844
845static struct branch_clk gfx3d_p_clk = {
846 .b = {
847 .ctl_reg = AHB_EN_REG,
848 .en_mask = BIT(3),
849 .reset_reg = SW_RESET_AHB_REG,
850 .reset_mask = BIT(10),
851 .halt_reg = DBG_BUS_VEC_F_REG,
852 .halt_bit = 4,
853 },
854 .c = {
855 .dbg_name = "gfx3d_p_clk",
856 .ops = &clk_ops_branch,
857 CLK_INIT(gfx3d_p_clk.c),
858 },
859};
860
861static struct branch_clk hdmi_m_p_clk = {
862 .b = {
863 .ctl_reg = AHB_EN_REG,
864 .en_mask = BIT(14),
865 .reset_reg = SW_RESET_AHB_REG,
866 .reset_mask = BIT(9),
867 .halt_reg = DBG_BUS_VEC_F_REG,
868 .halt_bit = 5,
869 },
870 .c = {
871 .dbg_name = "hdmi_m_p_clk",
872 .ops = &clk_ops_branch,
873 CLK_INIT(hdmi_m_p_clk.c),
874 },
875};
876
877static struct branch_clk hdmi_s_p_clk = {
878 .b = {
879 .ctl_reg = AHB_EN_REG,
880 .en_mask = BIT(4),
881 .reset_reg = SW_RESET_AHB_REG,
882 .reset_mask = BIT(9),
883 .halt_reg = DBG_BUS_VEC_F_REG,
884 .halt_bit = 6,
885 },
886 .c = {
887 .dbg_name = "hdmi_s_p_clk",
888 .ops = &clk_ops_branch,
889 CLK_INIT(hdmi_s_p_clk.c),
890 },
891};
892
893static struct branch_clk ijpeg_p_clk = {
894 .b = {
895 .ctl_reg = AHB_EN_REG,
896 .en_mask = BIT(5),
897 .reset_reg = SW_RESET_AHB_REG,
898 .reset_mask = BIT(7),
899 .halt_reg = DBG_BUS_VEC_F_REG,
900 .halt_bit = 9,
901 },
902 .c = {
903 .dbg_name = "ijpeg_p_clk",
904 .ops = &clk_ops_branch,
905 CLK_INIT(ijpeg_p_clk.c),
906 },
907};
908
909static struct branch_clk imem_p_clk = {
910 .b = {
911 .ctl_reg = AHB_EN_REG,
912 .en_mask = BIT(6),
913 .reset_reg = SW_RESET_AHB_REG,
914 .reset_mask = BIT(8),
915 .halt_reg = DBG_BUS_VEC_F_REG,
916 .halt_bit = 10,
917 },
918 .c = {
919 .dbg_name = "imem_p_clk",
920 .ops = &clk_ops_branch,
921 CLK_INIT(imem_p_clk.c),
922 },
923};
924
925static struct branch_clk jpegd_p_clk = {
926 .b = {
927 .ctl_reg = AHB_EN_REG,
928 .en_mask = BIT(21),
929 .reset_reg = SW_RESET_AHB_REG,
930 .reset_mask = BIT(4),
931 .halt_reg = DBG_BUS_VEC_F_REG,
932 .halt_bit = 7,
933 },
934 .c = {
935 .dbg_name = "jpegd_p_clk",
936 .ops = &clk_ops_branch,
937 CLK_INIT(jpegd_p_clk.c),
938 },
939};
940
941static struct branch_clk mdp_p_clk = {
942 .b = {
943 .ctl_reg = AHB_EN_REG,
944 .en_mask = BIT(10),
945 .reset_reg = SW_RESET_AHB_REG,
946 .reset_mask = BIT(3),
947 .halt_reg = DBG_BUS_VEC_F_REG,
948 .halt_bit = 11,
949 },
950 .c = {
951 .dbg_name = "mdp_p_clk",
952 .ops = &clk_ops_branch,
953 CLK_INIT(mdp_p_clk.c),
954 },
955};
956
957static struct branch_clk rot_p_clk = {
958 .b = {
959 .ctl_reg = AHB_EN_REG,
960 .en_mask = BIT(12),
961 .reset_reg = SW_RESET_AHB_REG,
962 .reset_mask = BIT(2),
963 .halt_reg = DBG_BUS_VEC_F_REG,
964 .halt_bit = 13,
965 },
966 .c = {
967 .dbg_name = "rot_p_clk",
968 .ops = &clk_ops_branch,
969 CLK_INIT(rot_p_clk.c),
970 },
971};
972
973static struct branch_clk smmu_p_clk = {
974 .b = {
975 .ctl_reg = AHB_EN_REG,
976 .en_mask = BIT(15),
977 .halt_reg = DBG_BUS_VEC_F_REG,
978 .halt_bit = 22,
979 },
980 .c = {
981 .dbg_name = "smmu_p_clk",
982 .ops = &clk_ops_branch,
983 CLK_INIT(smmu_p_clk.c),
984 },
985};
986
987static struct branch_clk tv_enc_p_clk = {
988 .b = {
989 .ctl_reg = AHB_EN_REG,
990 .en_mask = BIT(25),
991 .reset_reg = SW_RESET_AHB_REG,
992 .reset_mask = BIT(15),
993 .halt_reg = DBG_BUS_VEC_F_REG,
994 .halt_bit = 23,
995 },
996 .c = {
997 .dbg_name = "tv_enc_p_clk",
998 .ops = &clk_ops_branch,
999 CLK_INIT(tv_enc_p_clk.c),
1000 },
1001};
1002
1003static struct branch_clk vcodec_p_clk = {
1004 .b = {
1005 .ctl_reg = AHB_EN_REG,
1006 .en_mask = BIT(11),
1007 .reset_reg = SW_RESET_AHB_REG,
1008 .reset_mask = BIT(1),
1009 .halt_reg = DBG_BUS_VEC_F_REG,
1010 .halt_bit = 12,
1011 },
1012 .c = {
1013 .dbg_name = "vcodec_p_clk",
1014 .ops = &clk_ops_branch,
1015 CLK_INIT(vcodec_p_clk.c),
1016 },
1017};
1018
1019static struct branch_clk vfe_p_clk = {
1020 .b = {
1021 .ctl_reg = AHB_EN_REG,
1022 .en_mask = BIT(13),
1023 .reset_reg = SW_RESET_AHB_REG,
1024 .reset_mask = BIT(0),
1025 .halt_reg = DBG_BUS_VEC_F_REG,
1026 .halt_bit = 14,
1027 },
1028 .c = {
1029 .dbg_name = "vfe_p_clk",
1030 .ops = &clk_ops_branch,
1031 CLK_INIT(vfe_p_clk.c),
1032 },
1033};
1034
1035static struct branch_clk vpe_p_clk = {
1036 .b = {
1037 .ctl_reg = AHB_EN_REG,
1038 .en_mask = BIT(16),
1039 .reset_reg = SW_RESET_AHB_REG,
1040 .reset_mask = BIT(14),
1041 .halt_reg = DBG_BUS_VEC_F_REG,
1042 .halt_bit = 15,
1043 },
1044 .c = {
1045 .dbg_name = "vpe_p_clk",
1046 .ops = &clk_ops_branch,
1047 CLK_INIT(vpe_p_clk.c),
1048 },
1049};
1050
1051/*
1052 * Peripheral Clocks
1053 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001054#define CLK_GP(i, n, h_r, h_b) \
1055 struct rcg_clk i##_clk = { \
1056 .b = { \
1057 .ctl_reg = GPn_NS_REG(n), \
1058 .en_mask = BIT(9), \
1059 .halt_reg = h_r, \
1060 .halt_bit = h_b, \
1061 }, \
1062 .ns_reg = GPn_NS_REG(n), \
1063 .md_reg = GPn_MD_REG(n), \
1064 .root_en_mask = BIT(11), \
1065 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1066 .set_rate = set_rate_mnd, \
1067 .freq_tbl = clk_tbl_gp, \
1068 .current_freq = &rcg_dummy_freq, \
1069 .c = { \
1070 .dbg_name = #i "_clk", \
1071 .ops = &clk_ops_rcg_8x60, \
1072 VDD_DIG_FMAX_MAP1(LOW, 27000000), \
1073 CLK_INIT(i##_clk.c), \
1074 }, \
1075 }
1076#define F_GP(f, s, d, m, n) \
1077 { \
1078 .freq_hz = f, \
1079 .src_clk = &s##_clk.c, \
1080 .md_val = MD8(16, m, 0, n), \
1081 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1082 .mnd_en_mask = BIT(8) * !!(n), \
1083 }
1084static struct clk_freq_tbl clk_tbl_gp[] = {
1085 F_GP( 0, gnd, 1, 0, 0),
1086 F_GP( 9600000, cxo, 2, 0, 0),
1087 F_GP( 13500000, pxo, 2, 0, 0),
1088 F_GP( 19200000, cxo, 1, 0, 0),
1089 F_GP( 27000000, pxo, 1, 0, 0),
1090 F_END
1091};
1092
1093static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1094static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1095static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1096
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001097#define CLK_GSBI_UART(i, n, h_r, h_b) \
1098 struct rcg_clk i##_clk = { \
1099 .b = { \
1100 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1101 .en_mask = BIT(9), \
1102 .reset_reg = GSBIn_RESET_REG(n), \
1103 .reset_mask = BIT(0), \
1104 .halt_reg = h_r, \
1105 .halt_bit = h_b, \
1106 }, \
1107 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1108 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1109 .root_en_mask = BIT(11), \
1110 .ns_mask = (BM(31, 16) | BM(6, 0)), \
1111 .set_rate = set_rate_mnd, \
1112 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001113 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001114 .c = { \
1115 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001116 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001117 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001118 CLK_INIT(i##_clk.c), \
1119 }, \
1120 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001121#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001122 { \
1123 .freq_hz = f, \
1124 .src_clk = &s##_clk.c, \
1125 .md_val = MD16(m, n), \
1126 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1127 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001128 }
1129static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001130 F_GSBI_UART( 0, gnd, 1, 0, 0),
1131 F_GSBI_UART( 1843200, pll8, 1, 3, 625),
1132 F_GSBI_UART( 3686400, pll8, 1, 6, 625),
1133 F_GSBI_UART( 7372800, pll8, 1, 12, 625),
1134 F_GSBI_UART(14745600, pll8, 1, 24, 625),
1135 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1136 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1137 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1138 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1139 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1140 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1141 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1142 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1143 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1144 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001145 F_END
1146};
1147
1148static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1149static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1150static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1151static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1152static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1153static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1154static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1155static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1156static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1157static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1158static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1159static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1160
1161#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1162 struct rcg_clk i##_clk = { \
1163 .b = { \
1164 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1165 .en_mask = BIT(9), \
1166 .reset_reg = GSBIn_RESET_REG(n), \
1167 .reset_mask = BIT(0), \
1168 .halt_reg = h_r, \
1169 .halt_bit = h_b, \
1170 }, \
1171 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1172 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1173 .root_en_mask = BIT(11), \
1174 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1175 .set_rate = set_rate_mnd, \
1176 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001177 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001178 .c = { \
1179 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001180 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001181 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001182 CLK_INIT(i##_clk.c), \
1183 }, \
1184 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001185#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001186 { \
1187 .freq_hz = f, \
1188 .src_clk = &s##_clk.c, \
1189 .md_val = MD8(16, m, 0, n), \
1190 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1191 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001192 }
1193static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001194 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1195 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1196 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1197 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1198 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1199 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1200 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1201 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1202 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1203 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001204 F_END
1205};
1206
1207static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1208static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1209static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1210static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1211static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1212static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1213static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1214static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1215static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1216static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1217static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1218static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1219
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001220#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001221 { \
1222 .freq_hz = f, \
1223 .src_clk = &s##_clk.c, \
1224 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001225 }
1226static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001227 F_PDM( 0, gnd, 1),
1228 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001229 F_END
1230};
1231
1232static struct rcg_clk pdm_clk = {
1233 .b = {
1234 .ctl_reg = PDM_CLK_NS_REG,
1235 .en_mask = BIT(9),
1236 .reset_reg = PDM_CLK_NS_REG,
1237 .reset_mask = BIT(12),
1238 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1239 .halt_bit = 3,
1240 },
1241 .ns_reg = PDM_CLK_NS_REG,
1242 .root_en_mask = BIT(11),
1243 .ns_mask = BM(1, 0),
1244 .set_rate = set_rate_nop,
1245 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001246 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001247 .c = {
1248 .dbg_name = "pdm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001249 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001250 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001251 CLK_INIT(pdm_clk.c),
1252 },
1253};
1254
1255static struct branch_clk pmem_clk = {
1256 .b = {
1257 .ctl_reg = PMEM_ACLK_CTL_REG,
1258 .en_mask = BIT(4),
1259 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1260 .halt_bit = 20,
1261 },
1262 .c = {
1263 .dbg_name = "pmem_clk",
1264 .ops = &clk_ops_branch,
1265 CLK_INIT(pmem_clk.c),
1266 },
1267};
1268
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001269#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001270 { \
1271 .freq_hz = f, \
1272 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001273 }
1274static struct clk_freq_tbl clk_tbl_prng[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001275 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001276 F_END
1277};
1278
1279static struct rcg_clk prng_clk = {
1280 .b = {
1281 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1282 .en_mask = BIT(10),
1283 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1284 .halt_check = HALT_VOTED,
1285 .halt_bit = 10,
1286 },
1287 .set_rate = set_rate_nop,
1288 .freq_tbl = clk_tbl_prng,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001289 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001290 .c = {
1291 .dbg_name = "prng_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001292 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001293 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 65000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001294 CLK_INIT(prng_clk.c),
1295 },
1296};
1297
1298#define CLK_SDC(i, n, h_r, h_b) \
1299 struct rcg_clk i##_clk = { \
1300 .b = { \
1301 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1302 .en_mask = BIT(9), \
1303 .reset_reg = SDCn_RESET_REG(n), \
1304 .reset_mask = BIT(0), \
1305 .halt_reg = h_r, \
1306 .halt_bit = h_b, \
1307 }, \
1308 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1309 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1310 .root_en_mask = BIT(11), \
1311 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1312 .set_rate = set_rate_mnd, \
1313 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001314 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001315 .c = { \
1316 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001317 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001318 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001319 CLK_INIT(i##_clk.c), \
1320 }, \
1321 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001322#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001323 { \
1324 .freq_hz = f, \
1325 .src_clk = &s##_clk.c, \
1326 .md_val = MD8(16, m, 0, n), \
1327 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1328 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001329 }
1330static struct clk_freq_tbl clk_tbl_sdc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001331 F_SDC( 0, gnd, 1, 0, 0),
1332 F_SDC( 144000, pxo, 3, 2, 125),
1333 F_SDC( 400000, pll8, 4, 1, 240),
1334 F_SDC(16000000, pll8, 4, 1, 6),
1335 F_SDC(17070000, pll8, 1, 2, 45),
1336 F_SDC(20210000, pll8, 1, 1, 19),
1337 F_SDC(24000000, pll8, 4, 1, 4),
1338 F_SDC(48000000, pll8, 4, 1, 2),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001339 F_END
1340};
1341
1342static CLK_SDC(sdc1, 1, CLK_HALT_DFAB_STATE_REG, 6);
1343static CLK_SDC(sdc2, 2, CLK_HALT_DFAB_STATE_REG, 5);
1344static CLK_SDC(sdc3, 3, CLK_HALT_DFAB_STATE_REG, 4);
1345static CLK_SDC(sdc4, 4, CLK_HALT_DFAB_STATE_REG, 3);
1346static CLK_SDC(sdc5, 5, CLK_HALT_DFAB_STATE_REG, 2);
1347
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001348#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001349 { \
1350 .freq_hz = f, \
1351 .src_clk = &s##_clk.c, \
1352 .md_val = MD16(m, n), \
1353 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1354 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001355 }
1356static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001357 F_TSIF_REF( 0, gnd, 1, 0, 0),
1358 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001359 F_END
1360};
1361
1362static struct rcg_clk tsif_ref_clk = {
1363 .b = {
1364 .ctl_reg = TSIF_REF_CLK_NS_REG,
1365 .en_mask = BIT(9),
1366 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1367 .halt_bit = 5,
1368 },
1369 .ns_reg = TSIF_REF_CLK_NS_REG,
1370 .md_reg = TSIF_REF_CLK_MD_REG,
1371 .root_en_mask = BIT(11),
1372 .ns_mask = (BM(31, 16) | BM(6, 0)),
1373 .set_rate = set_rate_mnd,
1374 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001375 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001376 .c = {
1377 .dbg_name = "tsif_ref_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001378 .ops = &clk_ops_rcg_8x60,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001379 CLK_INIT(tsif_ref_clk.c),
1380 },
1381};
1382
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001383#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001384 { \
1385 .freq_hz = f, \
1386 .src_clk = &s##_clk.c, \
1387 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001388 }
1389static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001390 F_TSSC( 0, gnd),
1391 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001392 F_END
1393};
1394
1395static struct rcg_clk tssc_clk = {
1396 .b = {
1397 .ctl_reg = TSSC_CLK_CTL_REG,
1398 .en_mask = BIT(4),
1399 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1400 .halt_bit = 4,
1401 },
1402 .ns_reg = TSSC_CLK_CTL_REG,
1403 .ns_mask = BM(1, 0),
1404 .set_rate = set_rate_nop,
1405 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001406 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001407 .c = {
1408 .dbg_name = "tssc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001409 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001410 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001411 CLK_INIT(tssc_clk.c),
1412 },
1413};
1414
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001415#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001416 { \
1417 .freq_hz = f, \
1418 .src_clk = &s##_clk.c, \
1419 .md_val = MD8(16, m, 0, n), \
1420 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1421 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001422 }
1423static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001424 F_USB( 0, gnd, 1, 0, 0),
1425 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001426 F_END
1427};
1428
1429static struct rcg_clk usb_hs1_xcvr_clk = {
1430 .b = {
1431 .ctl_reg = USB_HS1_XCVR_FS_CLK_NS_REG,
1432 .en_mask = BIT(9),
1433 .reset_reg = USB_HS1_RESET_REG,
1434 .reset_mask = BIT(0),
1435 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1436 .halt_bit = 0,
1437 },
1438 .ns_reg = USB_HS1_XCVR_FS_CLK_NS_REG,
1439 .md_reg = USB_HS1_XCVR_FS_CLK_MD_REG,
1440 .root_en_mask = BIT(11),
1441 .ns_mask = (BM(23, 16) | BM(6, 0)),
1442 .set_rate = set_rate_mnd,
1443 .freq_tbl = clk_tbl_usb,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001444 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001445 .c = {
1446 .dbg_name = "usb_hs1_xcvr_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001447 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001448 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001449 CLK_INIT(usb_hs1_xcvr_clk.c),
1450 },
1451};
1452
1453static struct branch_clk usb_phy0_clk = {
1454 .b = {
1455 .reset_reg = USB_PHY0_RESET_REG,
1456 .reset_mask = BIT(0),
1457 },
1458 .c = {
1459 .dbg_name = "usb_phy0_clk",
1460 .ops = &clk_ops_reset,
1461 CLK_INIT(usb_phy0_clk.c),
1462 },
1463};
1464
1465#define CLK_USB_FS(i, n) \
1466 struct rcg_clk i##_clk = { \
1467 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1468 .b = { \
1469 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1470 .halt_check = NOCHECK, \
1471 }, \
1472 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1473 .root_en_mask = BIT(11), \
1474 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1475 .set_rate = set_rate_mnd, \
1476 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001477 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001478 .c = { \
1479 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001480 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001481 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001482 CLK_INIT(i##_clk.c), \
1483 }, \
1484 }
1485
1486static CLK_USB_FS(usb_fs1_src, 1);
1487static struct branch_clk usb_fs1_xcvr_clk = {
1488 .b = {
1489 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1490 .en_mask = BIT(9),
1491 .reset_reg = USB_FSn_RESET_REG(1),
1492 .reset_mask = BIT(1),
1493 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1494 .halt_bit = 15,
1495 },
1496 .parent = &usb_fs1_src_clk.c,
1497 .c = {
1498 .dbg_name = "usb_fs1_xcvr_clk",
1499 .ops = &clk_ops_branch,
1500 CLK_INIT(usb_fs1_xcvr_clk.c),
1501 },
1502};
1503
1504static struct branch_clk usb_fs1_sys_clk = {
1505 .b = {
1506 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1507 .en_mask = BIT(4),
1508 .reset_reg = USB_FSn_RESET_REG(1),
1509 .reset_mask = BIT(0),
1510 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1511 .halt_bit = 16,
1512 },
1513 .parent = &usb_fs1_src_clk.c,
1514 .c = {
1515 .dbg_name = "usb_fs1_sys_clk",
1516 .ops = &clk_ops_branch,
1517 CLK_INIT(usb_fs1_sys_clk.c),
1518 },
1519};
1520
1521static CLK_USB_FS(usb_fs2_src, 2);
1522static struct branch_clk usb_fs2_xcvr_clk = {
1523 .b = {
1524 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1525 .en_mask = BIT(9),
1526 .reset_reg = USB_FSn_RESET_REG(2),
1527 .reset_mask = BIT(1),
1528 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1529 .halt_bit = 12,
1530 },
1531 .parent = &usb_fs2_src_clk.c,
1532 .c = {
1533 .dbg_name = "usb_fs2_xcvr_clk",
1534 .ops = &clk_ops_branch,
1535 CLK_INIT(usb_fs2_xcvr_clk.c),
1536 },
1537};
1538
1539static struct branch_clk usb_fs2_sys_clk = {
1540 .b = {
1541 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1542 .en_mask = BIT(4),
1543 .reset_reg = USB_FSn_RESET_REG(2),
1544 .reset_mask = BIT(0),
1545 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1546 .halt_bit = 13,
1547 },
1548 .parent = &usb_fs2_src_clk.c,
1549 .c = {
1550 .dbg_name = "usb_fs2_sys_clk",
1551 .ops = &clk_ops_branch,
1552 CLK_INIT(usb_fs2_sys_clk.c),
1553 },
1554};
1555
1556/* Fast Peripheral Bus Clocks */
1557static struct branch_clk ce2_p_clk = {
1558 .b = {
1559 .ctl_reg = CE2_HCLK_CTL_REG,
1560 .en_mask = BIT(4),
1561 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1562 .halt_bit = 0,
1563 },
1564 .parent = &pxo_clk.c,
1565 .c = {
1566 .dbg_name = "ce2_p_clk",
1567 .ops = &clk_ops_branch,
1568 CLK_INIT(ce2_p_clk.c),
1569 },
1570};
1571
1572static struct branch_clk gsbi1_p_clk = {
1573 .b = {
1574 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
1575 .en_mask = BIT(4),
1576 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1577 .halt_bit = 11,
1578 },
1579 .c = {
1580 .dbg_name = "gsbi1_p_clk",
1581 .ops = &clk_ops_branch,
1582 CLK_INIT(gsbi1_p_clk.c),
1583 },
1584};
1585
1586static struct branch_clk gsbi2_p_clk = {
1587 .b = {
1588 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
1589 .en_mask = BIT(4),
1590 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1591 .halt_bit = 7,
1592 },
1593 .c = {
1594 .dbg_name = "gsbi2_p_clk",
1595 .ops = &clk_ops_branch,
1596 CLK_INIT(gsbi2_p_clk.c),
1597 },
1598};
1599
1600static struct branch_clk gsbi3_p_clk = {
1601 .b = {
1602 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
1603 .en_mask = BIT(4),
1604 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1605 .halt_bit = 3,
1606 },
1607 .c = {
1608 .dbg_name = "gsbi3_p_clk",
1609 .ops = &clk_ops_branch,
1610 CLK_INIT(gsbi3_p_clk.c),
1611 },
1612};
1613
1614static struct branch_clk gsbi4_p_clk = {
1615 .b = {
1616 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
1617 .en_mask = BIT(4),
1618 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1619 .halt_bit = 27,
1620 },
1621 .c = {
1622 .dbg_name = "gsbi4_p_clk",
1623 .ops = &clk_ops_branch,
1624 CLK_INIT(gsbi4_p_clk.c),
1625 },
1626};
1627
1628static struct branch_clk gsbi5_p_clk = {
1629 .b = {
1630 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
1631 .en_mask = BIT(4),
1632 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1633 .halt_bit = 23,
1634 },
1635 .c = {
1636 .dbg_name = "gsbi5_p_clk",
1637 .ops = &clk_ops_branch,
1638 CLK_INIT(gsbi5_p_clk.c),
1639 },
1640};
1641
1642static struct branch_clk gsbi6_p_clk = {
1643 .b = {
1644 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
1645 .en_mask = BIT(4),
1646 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1647 .halt_bit = 19,
1648 },
1649 .c = {
1650 .dbg_name = "gsbi6_p_clk",
1651 .ops = &clk_ops_branch,
1652 CLK_INIT(gsbi6_p_clk.c),
1653 },
1654};
1655
1656static struct branch_clk gsbi7_p_clk = {
1657 .b = {
1658 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
1659 .en_mask = BIT(4),
1660 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1661 .halt_bit = 15,
1662 },
1663 .c = {
1664 .dbg_name = "gsbi7_p_clk",
1665 .ops = &clk_ops_branch,
1666 CLK_INIT(gsbi7_p_clk.c),
1667 },
1668};
1669
1670static struct branch_clk gsbi8_p_clk = {
1671 .b = {
1672 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
1673 .en_mask = BIT(4),
1674 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1675 .halt_bit = 11,
1676 },
1677 .c = {
1678 .dbg_name = "gsbi8_p_clk",
1679 .ops = &clk_ops_branch,
1680 CLK_INIT(gsbi8_p_clk.c),
1681 },
1682};
1683
1684static struct branch_clk gsbi9_p_clk = {
1685 .b = {
1686 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
1687 .en_mask = BIT(4),
1688 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1689 .halt_bit = 7,
1690 },
1691 .c = {
1692 .dbg_name = "gsbi9_p_clk",
1693 .ops = &clk_ops_branch,
1694 CLK_INIT(gsbi9_p_clk.c),
1695 },
1696};
1697
1698static struct branch_clk gsbi10_p_clk = {
1699 .b = {
1700 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
1701 .en_mask = BIT(4),
1702 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1703 .halt_bit = 3,
1704 },
1705 .c = {
1706 .dbg_name = "gsbi10_p_clk",
1707 .ops = &clk_ops_branch,
1708 CLK_INIT(gsbi10_p_clk.c),
1709 },
1710};
1711
1712static struct branch_clk gsbi11_p_clk = {
1713 .b = {
1714 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
1715 .en_mask = BIT(4),
1716 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1717 .halt_bit = 18,
1718 },
1719 .c = {
1720 .dbg_name = "gsbi11_p_clk",
1721 .ops = &clk_ops_branch,
1722 CLK_INIT(gsbi11_p_clk.c),
1723 },
1724};
1725
1726static struct branch_clk gsbi12_p_clk = {
1727 .b = {
1728 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
1729 .en_mask = BIT(4),
1730 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1731 .halt_bit = 14,
1732 },
1733 .c = {
1734 .dbg_name = "gsbi12_p_clk",
1735 .ops = &clk_ops_branch,
1736 CLK_INIT(gsbi12_p_clk.c),
1737 },
1738};
1739
1740static struct branch_clk ppss_p_clk = {
1741 .b = {
1742 .ctl_reg = PPSS_HCLK_CTL_REG,
1743 .en_mask = BIT(4),
1744 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1745 .halt_bit = 19,
1746 },
1747 .c = {
1748 .dbg_name = "ppss_p_clk",
1749 .ops = &clk_ops_branch,
1750 CLK_INIT(ppss_p_clk.c),
1751 },
1752};
1753
1754static struct branch_clk tsif_p_clk = {
1755 .b = {
1756 .ctl_reg = TSIF_HCLK_CTL_REG,
1757 .en_mask = BIT(4),
1758 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1759 .halt_bit = 7,
1760 },
1761 .c = {
1762 .dbg_name = "tsif_p_clk",
1763 .ops = &clk_ops_branch,
1764 CLK_INIT(tsif_p_clk.c),
1765 },
1766};
1767
1768static struct branch_clk usb_fs1_p_clk = {
1769 .b = {
1770 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
1771 .en_mask = BIT(4),
1772 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1773 .halt_bit = 17,
1774 },
1775 .c = {
1776 .dbg_name = "usb_fs1_p_clk",
1777 .ops = &clk_ops_branch,
1778 CLK_INIT(usb_fs1_p_clk.c),
1779 },
1780};
1781
1782static struct branch_clk usb_fs2_p_clk = {
1783 .b = {
1784 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
1785 .en_mask = BIT(4),
1786 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1787 .halt_bit = 14,
1788 },
1789 .c = {
1790 .dbg_name = "usb_fs2_p_clk",
1791 .ops = &clk_ops_branch,
1792 CLK_INIT(usb_fs2_p_clk.c),
1793 },
1794};
1795
1796static struct branch_clk usb_hs1_p_clk = {
1797 .b = {
1798 .ctl_reg = USB_HS1_HCLK_CTL_REG,
1799 .en_mask = BIT(4),
1800 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1801 .halt_bit = 1,
1802 },
1803 .c = {
1804 .dbg_name = "usb_hs1_p_clk",
1805 .ops = &clk_ops_branch,
1806 CLK_INIT(usb_hs1_p_clk.c),
1807 },
1808};
1809
1810static struct branch_clk sdc1_p_clk = {
1811 .b = {
1812 .ctl_reg = SDCn_HCLK_CTL_REG(1),
1813 .en_mask = BIT(4),
1814 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1815 .halt_bit = 11,
1816 },
1817 .c = {
1818 .dbg_name = "sdc1_p_clk",
1819 .ops = &clk_ops_branch,
1820 CLK_INIT(sdc1_p_clk.c),
1821 },
1822};
1823
1824static struct branch_clk sdc2_p_clk = {
1825 .b = {
1826 .ctl_reg = SDCn_HCLK_CTL_REG(2),
1827 .en_mask = BIT(4),
1828 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1829 .halt_bit = 10,
1830 },
1831 .c = {
1832 .dbg_name = "sdc2_p_clk",
1833 .ops = &clk_ops_branch,
1834 CLK_INIT(sdc2_p_clk.c),
1835 },
1836};
1837
1838static struct branch_clk sdc3_p_clk = {
1839 .b = {
1840 .ctl_reg = SDCn_HCLK_CTL_REG(3),
1841 .en_mask = BIT(4),
1842 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1843 .halt_bit = 9,
1844 },
1845 .c = {
1846 .dbg_name = "sdc3_p_clk",
1847 .ops = &clk_ops_branch,
1848 CLK_INIT(sdc3_p_clk.c),
1849 },
1850};
1851
1852static struct branch_clk sdc4_p_clk = {
1853 .b = {
1854 .ctl_reg = SDCn_HCLK_CTL_REG(4),
1855 .en_mask = BIT(4),
1856 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1857 .halt_bit = 8,
1858 },
1859 .c = {
1860 .dbg_name = "sdc4_p_clk",
1861 .ops = &clk_ops_branch,
1862 CLK_INIT(sdc4_p_clk.c),
1863 },
1864};
1865
1866static struct branch_clk sdc5_p_clk = {
1867 .b = {
1868 .ctl_reg = SDCn_HCLK_CTL_REG(5),
1869 .en_mask = BIT(4),
1870 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1871 .halt_bit = 7,
1872 },
1873 .c = {
1874 .dbg_name = "sdc5_p_clk",
1875 .ops = &clk_ops_branch,
1876 CLK_INIT(sdc5_p_clk.c),
1877 },
1878};
1879
Matt Wagantall66cd0932011-09-12 19:04:34 -07001880static struct branch_clk ebi2_2x_clk = {
1881 .b = {
1882 .ctl_reg = EBI2_2X_CLK_CTL_REG,
1883 .en_mask = BIT(4),
1884 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1885 .halt_bit = 18,
1886 },
1887 .c = {
1888 .dbg_name = "ebi2_2x_clk",
1889 .ops = &clk_ops_branch,
1890 CLK_INIT(ebi2_2x_clk.c),
1891 },
1892};
1893
1894static struct branch_clk ebi2_clk = {
1895 .b = {
1896 .ctl_reg = EBI2_CLK_CTL_REG,
1897 .en_mask = BIT(4),
1898 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1899 .halt_bit = 19,
1900 },
1901 .c = {
1902 .dbg_name = "ebi2_clk",
1903 .ops = &clk_ops_branch,
1904 CLK_INIT(ebi2_clk.c),
1905 .depends = &ebi2_2x_clk.c,
1906 },
1907};
1908
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001909/* HW-Voteable Clocks */
1910static struct branch_clk adm0_clk = {
1911 .b = {
1912 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1913 .en_mask = BIT(2),
1914 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1915 .halt_check = HALT_VOTED,
1916 .halt_bit = 14,
1917 },
1918 .parent = &pxo_clk.c,
1919 .c = {
1920 .dbg_name = "adm0_clk",
1921 .ops = &clk_ops_branch,
1922 CLK_INIT(adm0_clk.c),
1923 },
1924};
1925
1926static struct branch_clk adm0_p_clk = {
1927 .b = {
1928 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1929 .en_mask = BIT(3),
1930 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1931 .halt_check = HALT_VOTED,
1932 .halt_bit = 13,
1933 },
1934 .c = {
1935 .dbg_name = "adm0_p_clk",
1936 .ops = &clk_ops_branch,
1937 CLK_INIT(adm0_p_clk.c),
1938 },
1939};
1940
1941static struct branch_clk adm1_clk = {
1942 .b = {
1943 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1944 .en_mask = BIT(4),
1945 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1946 .halt_check = HALT_VOTED,
1947 .halt_bit = 12,
1948 },
1949 .parent = &pxo_clk.c,
1950 .c = {
1951 .dbg_name = "adm1_clk",
1952 .ops = &clk_ops_branch,
1953 CLK_INIT(adm1_clk.c),
1954 },
1955};
1956
1957static struct branch_clk adm1_p_clk = {
1958 .b = {
1959 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1960 .en_mask = BIT(5),
1961 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1962 .halt_check = HALT_VOTED,
1963 .halt_bit = 11,
1964 },
1965 .c = {
1966 .dbg_name = "adm1_p_clk",
1967 .ops = &clk_ops_branch,
1968 CLK_INIT(adm1_p_clk.c),
1969 },
1970};
1971
1972static struct branch_clk modem_ahb1_p_clk = {
1973 .b = {
1974 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1975 .en_mask = BIT(0),
1976 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1977 .halt_check = HALT_VOTED,
1978 .halt_bit = 8,
1979 },
1980 .c = {
1981 .dbg_name = "modem_ahb1_p_clk",
1982 .ops = &clk_ops_branch,
1983 CLK_INIT(modem_ahb1_p_clk.c),
1984 },
1985};
1986
1987static struct branch_clk modem_ahb2_p_clk = {
1988 .b = {
1989 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1990 .en_mask = BIT(1),
1991 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1992 .halt_check = HALT_VOTED,
1993 .halt_bit = 7,
1994 },
1995 .c = {
1996 .dbg_name = "modem_ahb2_p_clk",
1997 .ops = &clk_ops_branch,
1998 CLK_INIT(modem_ahb2_p_clk.c),
1999 },
2000};
2001
2002static struct branch_clk pmic_arb0_p_clk = {
2003 .b = {
2004 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2005 .en_mask = BIT(8),
2006 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2007 .halt_check = HALT_VOTED,
2008 .halt_bit = 22,
2009 },
2010 .c = {
2011 .dbg_name = "pmic_arb0_p_clk",
2012 .ops = &clk_ops_branch,
2013 CLK_INIT(pmic_arb0_p_clk.c),
2014 },
2015};
2016
2017static struct branch_clk pmic_arb1_p_clk = {
2018 .b = {
2019 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2020 .en_mask = BIT(9),
2021 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2022 .halt_check = HALT_VOTED,
2023 .halt_bit = 21,
2024 },
2025 .c = {
2026 .dbg_name = "pmic_arb1_p_clk",
2027 .ops = &clk_ops_branch,
2028 CLK_INIT(pmic_arb1_p_clk.c),
2029 },
2030};
2031
2032static struct branch_clk pmic_ssbi2_clk = {
2033 .b = {
2034 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2035 .en_mask = BIT(7),
2036 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2037 .halt_check = HALT_VOTED,
2038 .halt_bit = 23,
2039 },
2040 .c = {
2041 .dbg_name = "pmic_ssbi2_clk",
2042 .ops = &clk_ops_branch,
2043 CLK_INIT(pmic_ssbi2_clk.c),
2044 },
2045};
2046
2047static struct branch_clk rpm_msg_ram_p_clk = {
2048 .b = {
2049 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2050 .en_mask = BIT(6),
2051 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2052 .halt_check = HALT_VOTED,
2053 .halt_bit = 12,
2054 },
2055 .c = {
2056 .dbg_name = "rpm_msg_ram_p_clk",
2057 .ops = &clk_ops_branch,
2058 CLK_INIT(rpm_msg_ram_p_clk.c),
2059 },
2060};
2061
2062/*
2063 * Multimedia Clocks
2064 */
2065
2066static struct branch_clk amp_clk = {
2067 .b = {
2068 .reset_reg = SW_RESET_CORE_REG,
2069 .reset_mask = BIT(20),
2070 },
2071 .c = {
2072 .dbg_name = "amp_clk",
2073 .ops = &clk_ops_reset,
2074 CLK_INIT(amp_clk.c),
2075 },
2076};
2077
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002078#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002079 { \
2080 .freq_hz = f, \
2081 .src_clk = &s##_clk.c, \
2082 .md_val = MD8(8, m, 0, n), \
2083 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2084 .ctl_val = CC(6, n), \
2085 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002086 }
2087static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002088 F_CAM( 0, gnd, 1, 0, 0),
2089 F_CAM( 6000000, pll8, 4, 1, 16),
2090 F_CAM( 8000000, pll8, 4, 1, 12),
2091 F_CAM( 12000000, pll8, 4, 1, 8),
2092 F_CAM( 16000000, pll8, 4, 1, 6),
2093 F_CAM( 19200000, pll8, 4, 1, 5),
2094 F_CAM( 24000000, pll8, 4, 1, 4),
2095 F_CAM( 32000000, pll8, 4, 1, 3),
2096 F_CAM( 48000000, pll8, 4, 1, 2),
2097 F_CAM( 64000000, pll8, 3, 1, 2),
2098 F_CAM( 96000000, pll8, 4, 0, 0),
2099 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002100 F_END
2101};
2102
2103static struct rcg_clk cam_clk = {
2104 .b = {
2105 .ctl_reg = CAMCLK_CC_REG,
2106 .en_mask = BIT(0),
2107 .halt_check = DELAY,
2108 },
2109 .ns_reg = CAMCLK_NS_REG,
2110 .md_reg = CAMCLK_MD_REG,
2111 .root_en_mask = BIT(2),
2112 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
2113 .ctl_mask = BM(7, 6),
2114 .set_rate = set_rate_mnd_8,
2115 .freq_tbl = clk_tbl_cam,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002116 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002117 .c = {
2118 .dbg_name = "cam_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002119 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002120 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002121 CLK_INIT(cam_clk.c),
2122 },
2123};
2124
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002125#define F_CSI(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002126 { \
2127 .freq_hz = f, \
2128 .src_clk = &s##_clk.c, \
2129 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002130 }
2131static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002132 F_CSI( 0, gnd, 1),
2133 F_CSI(192000000, pll8, 2),
2134 F_CSI(384000000, pll8, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002135 F_END
2136};
2137
2138static struct rcg_clk csi_src_clk = {
2139 .ns_reg = CSI_NS_REG,
2140 .b = {
2141 .ctl_reg = CSI_CC_REG,
2142 .halt_check = NOCHECK,
2143 },
2144 .root_en_mask = BIT(2),
2145 .ns_mask = (BM(15, 12) | BM(2, 0)),
2146 .set_rate = set_rate_nop,
2147 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002148 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002149 .c = {
2150 .dbg_name = "csi_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002151 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002152 VDD_DIG_FMAX_MAP2(LOW, 192000000, NOMINAL, 384000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002153 CLK_INIT(csi_src_clk.c),
2154 },
2155};
2156
2157static struct branch_clk csi0_clk = {
2158 .b = {
2159 .ctl_reg = CSI_CC_REG,
2160 .en_mask = BIT(0),
2161 .reset_reg = SW_RESET_CORE_REG,
2162 .reset_mask = BIT(8),
2163 .halt_reg = DBG_BUS_VEC_B_REG,
2164 .halt_bit = 13,
2165 },
2166 .parent = &csi_src_clk.c,
2167 .c = {
2168 .dbg_name = "csi0_clk",
2169 .ops = &clk_ops_branch,
2170 CLK_INIT(csi0_clk.c),
2171 },
2172};
2173
2174static struct branch_clk csi1_clk = {
2175 .b = {
2176 .ctl_reg = CSI_CC_REG,
2177 .en_mask = BIT(7),
2178 .reset_reg = SW_RESET_CORE_REG,
2179 .reset_mask = BIT(18),
2180 .halt_reg = DBG_BUS_VEC_B_REG,
2181 .halt_bit = 14,
2182 },
2183 .parent = &csi_src_clk.c,
2184 .c = {
2185 .dbg_name = "csi1_clk",
2186 .ops = &clk_ops_branch,
2187 CLK_INIT(csi1_clk.c),
2188 },
2189};
2190
2191#define F_DSI(d) \
2192 { \
2193 .freq_hz = d, \
2194 .ns_val = BVAL(27, 24, (d-1)), \
2195 }
2196/* The DSI_BYTE clock is sourced from the DSI PHY PLL, which may change rate
2197 * without this clock driver knowing. So, overload the clk_set_rate() to set
2198 * the divider (1 to 16) of the clock with respect to the PLL rate. */
2199static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
2200 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
2201 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
2202 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
2203 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
2204 F_END
2205};
2206
2207
2208static struct rcg_clk dsi_byte_clk = {
2209 .b = {
2210 .ctl_reg = MISC_CC_REG,
2211 .halt_check = DELAY,
2212 .reset_reg = SW_RESET_CORE_REG,
2213 .reset_mask = BIT(7),
2214 },
2215 .ns_reg = MISC_CC2_REG,
2216 .root_en_mask = BIT(2),
2217 .ns_mask = BM(27, 24),
2218 .set_rate = set_rate_nop,
2219 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002220 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002221 .c = {
2222 .dbg_name = "dsi_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002223 .ops = &clk_ops_rcg_8x60,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002224 CLK_INIT(dsi_byte_clk.c),
2225 },
2226};
2227
2228static struct branch_clk dsi_esc_clk = {
2229 .b = {
2230 .ctl_reg = MISC_CC_REG,
2231 .en_mask = BIT(0),
2232 .halt_reg = DBG_BUS_VEC_B_REG,
2233 .halt_bit = 24,
2234 },
2235 .c = {
2236 .dbg_name = "dsi_esc_clk",
2237 .ops = &clk_ops_branch,
2238 CLK_INIT(dsi_esc_clk.c),
2239 },
2240};
2241
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002242#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002243 { \
2244 .freq_hz = f, \
2245 .src_clk = &s##_clk.c, \
2246 .md_val = MD4(4, m, 0, n), \
2247 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
2248 .ctl_val = CC_BANKED(9, 6, n), \
2249 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002250 }
2251static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002252 F_GFX2D( 0, gnd, 0, 0),
2253 F_GFX2D( 27000000, pxo, 0, 0),
2254 F_GFX2D( 48000000, pll8, 1, 8),
2255 F_GFX2D( 54857000, pll8, 1, 7),
2256 F_GFX2D( 64000000, pll8, 1, 6),
2257 F_GFX2D( 76800000, pll8, 1, 5),
2258 F_GFX2D( 96000000, pll8, 1, 4),
2259 F_GFX2D(128000000, pll8, 1, 3),
2260 F_GFX2D(145455000, pll2, 2, 11),
2261 F_GFX2D(160000000, pll2, 1, 5),
2262 F_GFX2D(177778000, pll2, 2, 9),
2263 F_GFX2D(200000000, pll2, 1, 4),
2264 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002265 F_END
2266};
2267
2268static struct bank_masks bmnd_info_gfx2d0 = {
2269 .bank_sel_mask = BIT(11),
2270 .bank0_mask = {
2271 .md_reg = GFX2D0_MD0_REG,
2272 .ns_mask = BM(23, 20) | BM(5, 3),
2273 .rst_mask = BIT(25),
2274 .mnd_en_mask = BIT(8),
2275 .mode_mask = BM(10, 9),
2276 },
2277 .bank1_mask = {
2278 .md_reg = GFX2D0_MD1_REG,
2279 .ns_mask = BM(19, 16) | BM(2, 0),
2280 .rst_mask = BIT(24),
2281 .mnd_en_mask = BIT(5),
2282 .mode_mask = BM(7, 6),
2283 },
2284};
2285
2286static struct rcg_clk gfx2d0_clk = {
2287 .b = {
2288 .ctl_reg = GFX2D0_CC_REG,
2289 .en_mask = BIT(0),
2290 .reset_reg = SW_RESET_CORE_REG,
2291 .reset_mask = BIT(14),
2292 .halt_reg = DBG_BUS_VEC_A_REG,
2293 .halt_bit = 9,
2294 },
2295 .ns_reg = GFX2D0_NS_REG,
2296 .root_en_mask = BIT(2),
2297 .set_rate = set_rate_mnd_banked,
2298 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002299 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002300 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002301 .c = {
2302 .dbg_name = "gfx2d0_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002303 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002304 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2305 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002306 CLK_INIT(gfx2d0_clk.c),
2307 },
2308};
2309
2310static struct bank_masks bmnd_info_gfx2d1 = {
2311 .bank_sel_mask = BIT(11),
2312 .bank0_mask = {
2313 .md_reg = GFX2D1_MD0_REG,
2314 .ns_mask = BM(23, 20) | BM(5, 3),
2315 .rst_mask = BIT(25),
2316 .mnd_en_mask = BIT(8),
2317 .mode_mask = BM(10, 9),
2318 },
2319 .bank1_mask = {
2320 .md_reg = GFX2D1_MD1_REG,
2321 .ns_mask = BM(19, 16) | BM(2, 0),
2322 .rst_mask = BIT(24),
2323 .mnd_en_mask = BIT(5),
2324 .mode_mask = BM(7, 6),
2325 },
2326};
2327
2328static struct rcg_clk gfx2d1_clk = {
2329 .b = {
2330 .ctl_reg = GFX2D1_CC_REG,
2331 .en_mask = BIT(0),
2332 .reset_reg = SW_RESET_CORE_REG,
2333 .reset_mask = BIT(13),
2334 .halt_reg = DBG_BUS_VEC_A_REG,
2335 .halt_bit = 14,
2336 },
2337 .ns_reg = GFX2D1_NS_REG,
2338 .root_en_mask = BIT(2),
2339 .set_rate = set_rate_mnd_banked,
2340 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002341 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002342 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002343 .c = {
2344 .dbg_name = "gfx2d1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002345 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002346 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2347 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002348 CLK_INIT(gfx2d1_clk.c),
2349 },
2350};
2351
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002352#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002353 { \
2354 .freq_hz = f, \
2355 .src_clk = &s##_clk.c, \
2356 .md_val = MD4(4, m, 0, n), \
2357 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
2358 .ctl_val = CC_BANKED(9, 6, n), \
2359 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002360 }
2361static struct clk_freq_tbl clk_tbl_gfx3d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002362 F_GFX3D( 0, gnd, 0, 0),
2363 F_GFX3D( 27000000, pxo, 0, 0),
2364 F_GFX3D( 48000000, pll8, 1, 8),
2365 F_GFX3D( 54857000, pll8, 1, 7),
2366 F_GFX3D( 64000000, pll8, 1, 6),
2367 F_GFX3D( 76800000, pll8, 1, 5),
2368 F_GFX3D( 96000000, pll8, 1, 4),
2369 F_GFX3D(128000000, pll8, 1, 3),
2370 F_GFX3D(145455000, pll2, 2, 11),
2371 F_GFX3D(160000000, pll2, 1, 5),
2372 F_GFX3D(177778000, pll2, 2, 9),
2373 F_GFX3D(200000000, pll2, 1, 4),
2374 F_GFX3D(228571000, pll2, 2, 7),
2375 F_GFX3D(266667000, pll2, 1, 3),
2376 F_GFX3D(320000000, pll2, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002377 F_END
2378};
2379
2380static struct bank_masks bmnd_info_gfx3d = {
2381 .bank_sel_mask = BIT(11),
2382 .bank0_mask = {
2383 .md_reg = GFX3D_MD0_REG,
2384 .ns_mask = BM(21, 18) | BM(5, 3),
2385 .rst_mask = BIT(23),
2386 .mnd_en_mask = BIT(8),
2387 .mode_mask = BM(10, 9),
2388 },
2389 .bank1_mask = {
2390 .md_reg = GFX3D_MD1_REG,
2391 .ns_mask = BM(17, 14) | BM(2, 0),
2392 .rst_mask = BIT(22),
2393 .mnd_en_mask = BIT(5),
2394 .mode_mask = BM(7, 6),
2395 },
2396};
2397
2398static struct rcg_clk gfx3d_clk = {
2399 .b = {
2400 .ctl_reg = GFX3D_CC_REG,
2401 .en_mask = BIT(0),
2402 .reset_reg = SW_RESET_CORE_REG,
2403 .reset_mask = BIT(12),
2404 .halt_reg = DBG_BUS_VEC_A_REG,
2405 .halt_bit = 4,
2406 },
2407 .ns_reg = GFX3D_NS_REG,
2408 .root_en_mask = BIT(2),
2409 .set_rate = set_rate_mnd_banked,
2410 .freq_tbl = clk_tbl_gfx3d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002411 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002412 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002413 .c = {
2414 .dbg_name = "gfx3d_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002415 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002416 VDD_DIG_FMAX_MAP3(LOW, 96000000, NOMINAL, 200000000,
2417 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002418 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002419 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002420 },
2421};
2422
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002423#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002424 { \
2425 .freq_hz = f, \
2426 .src_clk = &s##_clk.c, \
2427 .md_val = MD8(8, m, 0, n), \
2428 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
2429 .ctl_val = CC(6, n), \
2430 .mnd_en_mask = BIT(5) * !!n, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002431 }
2432static struct clk_freq_tbl clk_tbl_ijpeg[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002433 F_IJPEG( 0, gnd, 1, 0, 0),
2434 F_IJPEG( 27000000, pxo, 1, 0, 0),
2435 F_IJPEG( 36570000, pll8, 1, 2, 21),
2436 F_IJPEG( 54860000, pll8, 7, 0, 0),
2437 F_IJPEG( 96000000, pll8, 4, 0, 0),
2438 F_IJPEG(109710000, pll8, 1, 2, 7),
2439 F_IJPEG(128000000, pll8, 3, 0, 0),
2440 F_IJPEG(153600000, pll8, 1, 2, 5),
2441 F_IJPEG(200000000, pll2, 4, 0, 0),
2442 F_IJPEG(228571000, pll2, 1, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002443 F_END
2444};
2445
2446static struct rcg_clk ijpeg_clk = {
2447 .b = {
2448 .ctl_reg = IJPEG_CC_REG,
2449 .en_mask = BIT(0),
2450 .reset_reg = SW_RESET_CORE_REG,
2451 .reset_mask = BIT(9),
2452 .halt_reg = DBG_BUS_VEC_A_REG,
2453 .halt_bit = 24,
2454 },
2455 .ns_reg = IJPEG_NS_REG,
2456 .md_reg = IJPEG_MD_REG,
2457 .root_en_mask = BIT(2),
2458 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
2459 .ctl_mask = BM(7, 6),
2460 .set_rate = set_rate_mnd,
2461 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002462 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002463 .c = {
2464 .dbg_name = "ijpeg_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002465 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002466 VDD_DIG_FMAX_MAP2(LOW, 110000000, NOMINAL, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002467 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002468 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002469 },
2470};
2471
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002472#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002473 { \
2474 .freq_hz = f, \
2475 .src_clk = &s##_clk.c, \
2476 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002477 }
2478static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002479 F_JPEGD( 0, gnd, 1),
2480 F_JPEGD( 64000000, pll8, 6),
2481 F_JPEGD( 76800000, pll8, 5),
2482 F_JPEGD( 96000000, pll8, 4),
2483 F_JPEGD(160000000, pll2, 5),
2484 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002485 F_END
2486};
2487
2488static struct rcg_clk jpegd_clk = {
2489 .b = {
2490 .ctl_reg = JPEGD_CC_REG,
2491 .en_mask = BIT(0),
2492 .reset_reg = SW_RESET_CORE_REG,
2493 .reset_mask = BIT(19),
2494 .halt_reg = DBG_BUS_VEC_A_REG,
2495 .halt_bit = 19,
2496 },
2497 .ns_reg = JPEGD_NS_REG,
2498 .root_en_mask = BIT(2),
2499 .ns_mask = (BM(15, 12) | BM(2, 0)),
2500 .set_rate = set_rate_nop,
2501 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002502 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002503 .c = {
2504 .dbg_name = "jpegd_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002505 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002506 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002507 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002508 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002509 },
2510};
2511
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002512#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002513 { \
2514 .freq_hz = f, \
2515 .src_clk = &s##_clk.c, \
2516 .md_val = MD8(8, m, 0, n), \
2517 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
2518 .ctl_val = CC_BANKED(9, 6, n), \
2519 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002520 }
2521static struct clk_freq_tbl clk_tbl_mdp[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002522 F_MDP( 0, gnd, 0, 0),
2523 F_MDP( 9600000, pll8, 1, 40),
2524 F_MDP( 13710000, pll8, 1, 28),
2525 F_MDP( 27000000, pxo, 0, 0),
2526 F_MDP( 29540000, pll8, 1, 13),
2527 F_MDP( 34910000, pll8, 1, 11),
2528 F_MDP( 38400000, pll8, 1, 10),
2529 F_MDP( 59080000, pll8, 2, 13),
2530 F_MDP( 76800000, pll8, 1, 5),
2531 F_MDP( 85330000, pll8, 2, 9),
2532 F_MDP( 96000000, pll8, 1, 4),
2533 F_MDP(128000000, pll8, 1, 3),
2534 F_MDP(160000000, pll2, 1, 5),
2535 F_MDP(177780000, pll2, 2, 9),
2536 F_MDP(200000000, pll2, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002537 F_END
2538};
2539
2540static struct bank_masks bmnd_info_mdp = {
2541 .bank_sel_mask = BIT(11),
2542 .bank0_mask = {
2543 .md_reg = MDP_MD0_REG,
2544 .ns_mask = BM(29, 22) | BM(5, 3),
2545 .rst_mask = BIT(31),
2546 .mnd_en_mask = BIT(8),
2547 .mode_mask = BM(10, 9),
2548 },
2549 .bank1_mask = {
2550 .md_reg = MDP_MD1_REG,
2551 .ns_mask = BM(21, 14) | BM(2, 0),
2552 .rst_mask = BIT(30),
2553 .mnd_en_mask = BIT(5),
2554 .mode_mask = BM(7, 6),
2555 },
2556};
2557
2558static struct rcg_clk mdp_clk = {
2559 .b = {
2560 .ctl_reg = MDP_CC_REG,
2561 .en_mask = BIT(0),
2562 .reset_reg = SW_RESET_CORE_REG,
2563 .reset_mask = BIT(21),
2564 .halt_reg = DBG_BUS_VEC_C_REG,
2565 .halt_bit = 10,
2566 },
2567 .ns_reg = MDP_NS_REG,
2568 .root_en_mask = BIT(2),
2569 .set_rate = set_rate_mnd_banked,
2570 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002571 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002572 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002573 .c = {
2574 .dbg_name = "mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002575 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002576 VDD_DIG_FMAX_MAP3(LOW, 85330000, NOMINAL, 200000000,
2577 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002578 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002579 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002580 },
2581};
2582
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002583#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002584 { \
2585 .freq_hz = f, \
2586 .src_clk = &s##_clk.c, \
2587 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002588 }
2589static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002590 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002591 F_END
2592};
2593
2594static struct rcg_clk mdp_vsync_clk = {
2595 .b = {
2596 .ctl_reg = MISC_CC_REG,
2597 .en_mask = BIT(6),
2598 .reset_reg = SW_RESET_CORE_REG,
2599 .reset_mask = BIT(3),
2600 .halt_reg = DBG_BUS_VEC_B_REG,
2601 .halt_bit = 22,
2602 },
2603 .ns_reg = MISC_CC2_REG,
2604 .ns_mask = BIT(13),
2605 .set_rate = set_rate_nop,
2606 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002607 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002608 .c = {
2609 .dbg_name = "mdp_vsync_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002610 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002611 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002612 CLK_INIT(mdp_vsync_clk.c),
2613 },
2614};
2615
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002616#define F_PIXEL_MDP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002617 { \
2618 .freq_hz = f, \
2619 .src_clk = &s##_clk.c, \
2620 .md_val = MD16(m, n), \
2621 .ns_val = NS_MM(31, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2622 .ctl_val = CC(6, n), \
2623 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002624 }
2625static struct clk_freq_tbl clk_tbl_pixel_mdp[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002626 F_PIXEL_MDP( 0, gnd, 1, 0, 0),
2627 F_PIXEL_MDP( 25600000, pll8, 3, 1, 5),
2628 F_PIXEL_MDP( 42667000, pll8, 1, 1, 9),
2629 F_PIXEL_MDP( 43192000, pll8, 1, 64, 569),
2630 F_PIXEL_MDP( 48000000, pll8, 4, 1, 2),
2631 F_PIXEL_MDP( 53990000, pll8, 2, 169, 601),
2632 F_PIXEL_MDP( 64000000, pll8, 2, 1, 3),
2633 F_PIXEL_MDP( 69300000, pll8, 1, 231, 1280),
2634 F_PIXEL_MDP( 76800000, pll8, 1, 1, 5),
2635 F_PIXEL_MDP( 85333000, pll8, 1, 2, 9),
2636 F_PIXEL_MDP(106500000, pll8, 1, 71, 256),
2637 F_PIXEL_MDP(109714000, pll8, 1, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002638 F_END
2639};
2640
2641static struct rcg_clk pixel_mdp_clk = {
2642 .ns_reg = PIXEL_NS_REG,
2643 .md_reg = PIXEL_MD_REG,
2644 .b = {
2645 .ctl_reg = PIXEL_CC_REG,
2646 .en_mask = BIT(0),
2647 .reset_reg = SW_RESET_CORE_REG,
2648 .reset_mask = BIT(5),
2649 .halt_reg = DBG_BUS_VEC_C_REG,
2650 .halt_bit = 23,
2651 },
2652 .root_en_mask = BIT(2),
2653 .ns_mask = (BM(31, 16) | BM(15, 14) | BM(2, 0)),
2654 .ctl_mask = BM(7, 6),
2655 .set_rate = set_rate_mnd,
2656 .freq_tbl = clk_tbl_pixel_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002657 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002658 .c = {
2659 .dbg_name = "pixel_mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002660 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002661 VDD_DIG_FMAX_MAP2(LOW, 85333000, NOMINAL, 170000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002662 CLK_INIT(pixel_mdp_clk.c),
2663 },
2664};
2665
2666static struct branch_clk pixel_lcdc_clk = {
2667 .b = {
2668 .ctl_reg = PIXEL_CC_REG,
2669 .en_mask = BIT(8),
2670 .halt_reg = DBG_BUS_VEC_C_REG,
2671 .halt_bit = 21,
2672 },
2673 .parent = &pixel_mdp_clk.c,
2674 .c = {
2675 .dbg_name = "pixel_lcdc_clk",
2676 .ops = &clk_ops_branch,
2677 CLK_INIT(pixel_lcdc_clk.c),
2678 },
2679};
2680
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002681#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002682 { \
2683 .freq_hz = f, \
2684 .src_clk = &s##_clk.c, \
2685 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
2686 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002687 }
2688static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002689 F_ROT( 0, gnd, 1),
2690 F_ROT( 27000000, pxo, 1),
2691 F_ROT( 29540000, pll8, 13),
2692 F_ROT( 32000000, pll8, 12),
2693 F_ROT( 38400000, pll8, 10),
2694 F_ROT( 48000000, pll8, 8),
2695 F_ROT( 54860000, pll8, 7),
2696 F_ROT( 64000000, pll8, 6),
2697 F_ROT( 76800000, pll8, 5),
2698 F_ROT( 96000000, pll8, 4),
2699 F_ROT(100000000, pll2, 8),
2700 F_ROT(114290000, pll2, 7),
2701 F_ROT(133330000, pll2, 6),
2702 F_ROT(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002703 F_END
2704};
2705
2706static struct bank_masks bdiv_info_rot = {
2707 .bank_sel_mask = BIT(30),
2708 .bank0_mask = {
2709 .ns_mask = BM(25, 22) | BM(18, 16),
2710 },
2711 .bank1_mask = {
2712 .ns_mask = BM(29, 26) | BM(21, 19),
2713 },
2714};
2715
2716static struct rcg_clk rot_clk = {
2717 .b = {
2718 .ctl_reg = ROT_CC_REG,
2719 .en_mask = BIT(0),
2720 .reset_reg = SW_RESET_CORE_REG,
2721 .reset_mask = BIT(2),
2722 .halt_reg = DBG_BUS_VEC_C_REG,
2723 .halt_bit = 15,
2724 },
2725 .ns_reg = ROT_NS_REG,
2726 .root_en_mask = BIT(2),
2727 .set_rate = set_rate_div_banked,
2728 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002729 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002730 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002731 .c = {
2732 .dbg_name = "rot_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002733 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002734 VDD_DIG_FMAX_MAP2(LOW, 80000000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002735 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002736 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002737 },
2738};
2739
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002740#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002741 { \
2742 .freq_hz = f, \
2743 .src_clk = &s##_clk.c, \
2744 .md_val = MD8(8, m, 0, n), \
2745 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2746 .ctl_val = CC(6, n), \
2747 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002748 .extra_freq_data = p_r, \
2749 }
2750/* Switching TV freqs requires PLL reconfiguration. */
2751static struct pll_rate mm_pll2_rate[] = {
2752 [0] = PLL_RATE( 7, 6301, 13500, 0, 4, 0x4248B), /* 50400500 Hz */
2753 [1] = PLL_RATE( 8, 0, 0, 0, 4, 0x4248B), /* 54000000 Hz */
2754 [2] = PLL_RATE(16, 2, 125, 0, 4, 0x5248F), /* 108108000 Hz */
2755 [3] = PLL_RATE(22, 0, 0, 2, 4, 0x6248B), /* 148500000 Hz */
2756 [4] = PLL_RATE(44, 0, 0, 2, 4, 0x6248F), /* 297000000 Hz */
2757};
2758static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002759 F_TV( 0, gnd, &mm_pll2_rate[0], 1, 0, 0),
2760 F_TV( 25200000, pll3, &mm_pll2_rate[0], 2, 0, 0),
2761 F_TV( 27000000, pll3, &mm_pll2_rate[1], 2, 0, 0),
2762 F_TV( 27030000, pll3, &mm_pll2_rate[2], 4, 0, 0),
2763 F_TV( 74250000, pll3, &mm_pll2_rate[3], 2, 0, 0),
2764 F_TV(148500000, pll3, &mm_pll2_rate[4], 2, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002765 F_END
2766};
2767
2768static struct rcg_clk tv_src_clk = {
2769 .ns_reg = TV_NS_REG,
2770 .b = {
2771 .ctl_reg = TV_CC_REG,
2772 .halt_check = NOCHECK,
2773 },
2774 .md_reg = TV_MD_REG,
2775 .root_en_mask = BIT(2),
2776 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
2777 .ctl_mask = BM(7, 6),
2778 .set_rate = set_rate_tv,
2779 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002780 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002781 .c = {
2782 .dbg_name = "tv_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002783 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002784 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002785 CLK_INIT(tv_src_clk.c),
2786 },
2787};
2788
2789static struct branch_clk tv_enc_clk = {
2790 .b = {
2791 .ctl_reg = TV_CC_REG,
2792 .en_mask = BIT(8),
2793 .reset_reg = SW_RESET_CORE_REG,
2794 .reset_mask = BIT(0),
2795 .halt_reg = DBG_BUS_VEC_D_REG,
2796 .halt_bit = 8,
2797 },
2798 .parent = &tv_src_clk.c,
2799 .c = {
2800 .dbg_name = "tv_enc_clk",
2801 .ops = &clk_ops_branch,
2802 CLK_INIT(tv_enc_clk.c),
2803 },
2804};
2805
2806static struct branch_clk tv_dac_clk = {
2807 .b = {
2808 .ctl_reg = TV_CC_REG,
2809 .en_mask = BIT(10),
2810 .halt_reg = DBG_BUS_VEC_D_REG,
2811 .halt_bit = 9,
2812 },
2813 .parent = &tv_src_clk.c,
2814 .c = {
2815 .dbg_name = "tv_dac_clk",
2816 .ops = &clk_ops_branch,
2817 CLK_INIT(tv_dac_clk.c),
2818 },
2819};
2820
2821static struct branch_clk mdp_tv_clk = {
2822 .b = {
2823 .ctl_reg = TV_CC_REG,
2824 .en_mask = BIT(0),
2825 .reset_reg = SW_RESET_CORE_REG,
2826 .reset_mask = BIT(4),
2827 .halt_reg = DBG_BUS_VEC_D_REG,
2828 .halt_bit = 11,
2829 },
2830 .parent = &tv_src_clk.c,
2831 .c = {
2832 .dbg_name = "mdp_tv_clk",
2833 .ops = &clk_ops_branch,
2834 CLK_INIT(mdp_tv_clk.c),
2835 },
2836};
2837
2838static struct branch_clk hdmi_tv_clk = {
2839 .b = {
2840 .ctl_reg = TV_CC_REG,
2841 .en_mask = BIT(12),
2842 .reset_reg = SW_RESET_CORE_REG,
2843 .reset_mask = BIT(1),
2844 .halt_reg = DBG_BUS_VEC_D_REG,
2845 .halt_bit = 10,
2846 },
2847 .parent = &tv_src_clk.c,
2848 .c = {
2849 .dbg_name = "hdmi_tv_clk",
2850 .ops = &clk_ops_branch,
2851 CLK_INIT(hdmi_tv_clk.c),
2852 },
2853};
2854
2855static struct branch_clk hdmi_app_clk = {
2856 .b = {
2857 .ctl_reg = MISC_CC2_REG,
2858 .en_mask = BIT(11),
2859 .reset_reg = SW_RESET_CORE_REG,
2860 .reset_mask = BIT(11),
2861 .halt_reg = DBG_BUS_VEC_B_REG,
2862 .halt_bit = 25,
2863 },
2864 .c = {
2865 .dbg_name = "hdmi_app_clk",
2866 .ops = &clk_ops_branch,
2867 CLK_INIT(hdmi_app_clk.c),
2868 },
2869};
2870
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002871#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002872 { \
2873 .freq_hz = f, \
2874 .src_clk = &s##_clk.c, \
2875 .md_val = MD8(8, m, 0, n), \
2876 .ns_val = NS_MM(18, 11, n, m, 0, 0, 1, 2, 0, s##_to_mm_mux), \
2877 .ctl_val = CC(6, n), \
2878 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002879 }
2880static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002881 F_VCODEC( 0, gnd, 0, 0),
2882 F_VCODEC( 27000000, pxo, 0, 0),
2883 F_VCODEC( 32000000, pll8, 1, 12),
2884 F_VCODEC( 48000000, pll8, 1, 8),
2885 F_VCODEC( 54860000, pll8, 1, 7),
2886 F_VCODEC( 96000000, pll8, 1, 4),
2887 F_VCODEC(133330000, pll2, 1, 6),
2888 F_VCODEC(200000000, pll2, 1, 4),
2889 F_VCODEC(228570000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002890 F_END
2891};
2892
2893static struct rcg_clk vcodec_clk = {
2894 .b = {
2895 .ctl_reg = VCODEC_CC_REG,
2896 .en_mask = BIT(0),
2897 .reset_reg = SW_RESET_CORE_REG,
2898 .reset_mask = BIT(6),
2899 .halt_reg = DBG_BUS_VEC_C_REG,
2900 .halt_bit = 29,
2901 },
2902 .ns_reg = VCODEC_NS_REG,
2903 .md_reg = VCODEC_MD0_REG,
2904 .root_en_mask = BIT(2),
2905 .ns_mask = (BM(18, 11) | BM(2, 0)),
2906 .ctl_mask = BM(7, 6),
2907 .set_rate = set_rate_mnd,
2908 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002909 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002910 .c = {
2911 .dbg_name = "vcodec_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002912 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002913 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2914 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002915 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002916 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002917 },
2918};
2919
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002920#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002921 { \
2922 .freq_hz = f, \
2923 .src_clk = &s##_clk.c, \
2924 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002925 }
2926static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002927 F_VPE( 0, gnd, 1),
2928 F_VPE( 27000000, pxo, 1),
2929 F_VPE( 34909000, pll8, 11),
2930 F_VPE( 38400000, pll8, 10),
2931 F_VPE( 64000000, pll8, 6),
2932 F_VPE( 76800000, pll8, 5),
2933 F_VPE( 96000000, pll8, 4),
2934 F_VPE(100000000, pll2, 8),
2935 F_VPE(160000000, pll2, 5),
2936 F_VPE(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002937 F_END
2938};
2939
2940static struct rcg_clk vpe_clk = {
2941 .b = {
2942 .ctl_reg = VPE_CC_REG,
2943 .en_mask = BIT(0),
2944 .reset_reg = SW_RESET_CORE_REG,
2945 .reset_mask = BIT(17),
2946 .halt_reg = DBG_BUS_VEC_A_REG,
2947 .halt_bit = 28,
2948 },
2949 .ns_reg = VPE_NS_REG,
2950 .root_en_mask = BIT(2),
2951 .ns_mask = (BM(15, 12) | BM(2, 0)),
2952 .set_rate = set_rate_nop,
2953 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002954 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002955 .c = {
2956 .dbg_name = "vpe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002957 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002958 VDD_DIG_FMAX_MAP3(LOW, 76800000, NOMINAL, 160000000,
2959 HIGH, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002960 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002961 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002962 },
2963};
2964
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002965#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002966 { \
2967 .freq_hz = f, \
2968 .src_clk = &s##_clk.c, \
2969 .md_val = MD8(8, m, 0, n), \
2970 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
2971 .ctl_val = CC(6, n), \
2972 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002973 }
2974static struct clk_freq_tbl clk_tbl_vfe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002975 F_VFE( 0, gnd, 1, 0, 0),
2976 F_VFE( 13960000, pll8, 1, 2, 55),
2977 F_VFE( 27000000, pxo, 1, 0, 0),
2978 F_VFE( 36570000, pll8, 1, 2, 21),
2979 F_VFE( 38400000, pll8, 2, 1, 5),
2980 F_VFE( 45180000, pll8, 1, 2, 17),
2981 F_VFE( 48000000, pll8, 2, 1, 4),
2982 F_VFE( 54860000, pll8, 1, 1, 7),
2983 F_VFE( 64000000, pll8, 2, 1, 3),
2984 F_VFE( 76800000, pll8, 1, 1, 5),
2985 F_VFE( 96000000, pll8, 2, 1, 2),
2986 F_VFE(109710000, pll8, 1, 2, 7),
2987 F_VFE(128000000, pll8, 1, 1, 3),
2988 F_VFE(153600000, pll8, 1, 2, 5),
2989 F_VFE(200000000, pll2, 2, 1, 2),
2990 F_VFE(228570000, pll2, 1, 2, 7),
2991 F_VFE(266667000, pll2, 1, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002992 F_END
2993};
2994
2995static struct rcg_clk vfe_clk = {
2996 .b = {
2997 .ctl_reg = VFE_CC_REG,
2998 .reset_reg = SW_RESET_CORE_REG,
2999 .reset_mask = BIT(15),
3000 .halt_reg = DBG_BUS_VEC_B_REG,
3001 .halt_bit = 6,
3002 .en_mask = BIT(0),
3003 },
3004 .ns_reg = VFE_NS_REG,
3005 .md_reg = VFE_MD_REG,
3006 .root_en_mask = BIT(2),
3007 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
3008 .ctl_mask = BM(7, 6),
3009 .set_rate = set_rate_mnd,
3010 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003011 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003012 .c = {
3013 .dbg_name = "vfe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003014 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003015 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 228570000,
3016 HIGH, 266667000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003017 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003018 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003019 },
3020};
3021
3022static struct branch_clk csi0_vfe_clk = {
3023 .b = {
3024 .ctl_reg = VFE_CC_REG,
3025 .en_mask = BIT(12),
3026 .reset_reg = SW_RESET_CORE_REG,
3027 .reset_mask = BIT(24),
3028 .halt_reg = DBG_BUS_VEC_B_REG,
3029 .halt_bit = 7,
3030 },
3031 .parent = &vfe_clk.c,
3032 .c = {
3033 .dbg_name = "csi0_vfe_clk",
3034 .ops = &clk_ops_branch,
3035 CLK_INIT(csi0_vfe_clk.c),
3036 },
3037};
3038
3039static struct branch_clk csi1_vfe_clk = {
3040 .b = {
3041 .ctl_reg = VFE_CC_REG,
3042 .en_mask = BIT(10),
3043 .reset_reg = SW_RESET_CORE_REG,
3044 .reset_mask = BIT(23),
3045 .halt_reg = DBG_BUS_VEC_B_REG,
3046 .halt_bit = 8,
3047 },
3048 .parent = &vfe_clk.c,
3049 .c = {
3050 .dbg_name = "csi1_vfe_clk",
3051 .ops = &clk_ops_branch,
3052 CLK_INIT(csi1_vfe_clk.c),
3053 },
3054};
3055
3056/*
3057 * Low Power Audio Clocks
3058 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003059#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003060 { \
3061 .freq_hz = f, \
3062 .src_clk = &s##_clk.c, \
3063 .md_val = MD8(8, m, 0, n), \
3064 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
3065 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003066 }
3067static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003068 F_AIF_OSR( 0, gnd, 1, 0, 0),
3069 F_AIF_OSR( 768000, pll4, 4, 1, 176),
3070 F_AIF_OSR( 1024000, pll4, 4, 1, 132),
3071 F_AIF_OSR( 1536000, pll4, 4, 1, 88),
3072 F_AIF_OSR( 2048000, pll4, 4, 1, 66),
3073 F_AIF_OSR( 3072000, pll4, 4, 1, 44),
3074 F_AIF_OSR( 4096000, pll4, 4, 1, 33),
3075 F_AIF_OSR( 6144000, pll4, 4, 1, 22),
3076 F_AIF_OSR( 8192000, pll4, 2, 1, 33),
3077 F_AIF_OSR(12288000, pll4, 4, 1, 11),
3078 F_AIF_OSR(24576000, pll4, 2, 1, 11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003079 F_END
3080};
3081
3082#define CLK_AIF_OSR(i, ns, md, h_r) \
3083 struct rcg_clk i##_clk = { \
3084 .b = { \
3085 .ctl_reg = ns, \
3086 .en_mask = BIT(17), \
3087 .reset_reg = ns, \
3088 .reset_mask = BIT(19), \
3089 .halt_reg = h_r, \
3090 .halt_check = ENABLE, \
3091 .halt_bit = 1, \
3092 }, \
3093 .ns_reg = ns, \
3094 .md_reg = md, \
3095 .root_en_mask = BIT(9), \
3096 .ns_mask = (BM(31, 24) | BM(6, 0)), \
3097 .set_rate = set_rate_mnd, \
3098 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003099 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003100 .c = { \
3101 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003102 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003103 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003104 CLK_INIT(i##_clk.c), \
3105 }, \
3106 }
3107
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003108#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08003109 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003110 .b = { \
3111 .ctl_reg = ns, \
3112 .en_mask = BIT(15), \
3113 .halt_reg = h_r, \
3114 .halt_check = DELAY, \
3115 }, \
3116 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08003117 .ext_mask = BIT(14), \
3118 .div_offset = 10, \
3119 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003120 .c = { \
3121 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08003122 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003123 CLK_INIT(i##_clk.c), \
3124 }, \
3125 }
3126
3127static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
3128 LCC_MI2S_STATUS_REG);
3129static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
3130
3131static CLK_AIF_OSR(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
3132 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
3133static CLK_AIF_BIT(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
3134 LCC_CODEC_I2S_MIC_STATUS_REG);
3135
3136static CLK_AIF_OSR(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
3137 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
3138static CLK_AIF_BIT(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
3139 LCC_SPARE_I2S_MIC_STATUS_REG);
3140
3141static CLK_AIF_OSR(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
3142 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
3143static CLK_AIF_BIT(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
3144 LCC_CODEC_I2S_SPKR_STATUS_REG);
3145
3146static CLK_AIF_OSR(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
3147 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
3148static CLK_AIF_BIT(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
3149 LCC_SPARE_I2S_SPKR_STATUS_REG);
3150
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003151#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003152 { \
3153 .freq_hz = f, \
3154 .src_clk = &s##_clk.c, \
3155 .md_val = MD16(m, n), \
3156 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
3157 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003158 }
3159static struct clk_freq_tbl clk_tbl_pcm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003160 F_PCM( 0, gnd, 1, 0, 0),
3161 F_PCM( 512000, pll4, 4, 1, 264),
3162 F_PCM( 768000, pll4, 4, 1, 176),
3163 F_PCM( 1024000, pll4, 4, 1, 132),
3164 F_PCM( 1536000, pll4, 4, 1, 88),
3165 F_PCM( 2048000, pll4, 4, 1, 66),
3166 F_PCM( 3072000, pll4, 4, 1, 44),
3167 F_PCM( 4096000, pll4, 4, 1, 33),
3168 F_PCM( 6144000, pll4, 4, 1, 22),
3169 F_PCM( 8192000, pll4, 2, 1, 33),
3170 F_PCM(12288000, pll4, 4, 1, 11),
3171 F_PCM(24580000, pll4, 2, 1, 11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003172 F_END
3173};
3174
3175static struct rcg_clk pcm_clk = {
3176 .b = {
3177 .ctl_reg = LCC_PCM_NS_REG,
3178 .en_mask = BIT(11),
3179 .reset_reg = LCC_PCM_NS_REG,
3180 .reset_mask = BIT(13),
3181 .halt_reg = LCC_PCM_STATUS_REG,
3182 .halt_check = ENABLE,
3183 .halt_bit = 0,
3184 },
3185 .ns_reg = LCC_PCM_NS_REG,
3186 .md_reg = LCC_PCM_MD_REG,
3187 .root_en_mask = BIT(9),
3188 .ns_mask = (BM(31, 16) | BM(6, 0)),
3189 .set_rate = set_rate_mnd,
3190 .freq_tbl = clk_tbl_pcm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003191 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003192 .c = {
3193 .dbg_name = "pcm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003194 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003195 VDD_DIG_FMAX_MAP1(LOW, 24580000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003196 CLK_INIT(pcm_clk.c),
3197 },
3198};
3199
Matt Wagantall735f01a2011-08-12 12:40:28 -07003200DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
3201DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
3202DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
3203DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
3204DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
3205DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
3206DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
3207DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Matt Wagantallf8032602011-06-15 23:01:56 -07003208DEFINE_CLK_RPM(smi_clk, smi_a_clk, SMI, &smi_2x_axi_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003209
3210static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c);
3211static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c);
3212static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c);
3213static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c);
3214static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c);
3215static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c);
3216static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c);
3217
3218static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c);
3219static DEFINE_CLK_VOTER(ebi1_adm0_clk, &ebi1_clk.c);
3220static DEFINE_CLK_VOTER(ebi1_adm1_clk, &ebi1_clk.c);
3221
3222static DEFINE_CLK_MEASURE(sc0_m_clk);
3223static DEFINE_CLK_MEASURE(sc1_m_clk);
3224static DEFINE_CLK_MEASURE(l2_m_clk);
3225
3226#ifdef CONFIG_DEBUG_FS
3227struct measure_sel {
3228 u32 test_vector;
3229 struct clk *clk;
3230};
3231
3232static struct measure_sel measure_mux[] = {
3233 { TEST_PER_LS(0x08), &modem_ahb1_p_clk.c },
3234 { TEST_PER_LS(0x09), &modem_ahb2_p_clk.c },
3235 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
3236 { TEST_PER_LS(0x13), &sdc1_clk.c },
3237 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
3238 { TEST_PER_LS(0x15), &sdc2_clk.c },
3239 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
3240 { TEST_PER_LS(0x17), &sdc3_clk.c },
3241 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
3242 { TEST_PER_LS(0x19), &sdc4_clk.c },
3243 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
3244 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall66cd0932011-09-12 19:04:34 -07003245 { TEST_PER_LS(0x1D), &ebi2_2x_clk.c },
3246 { TEST_PER_LS(0x1E), &ebi2_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07003247 { TEST_PER_LS(0x1F), &gp0_clk.c },
3248 { TEST_PER_LS(0x20), &gp1_clk.c },
3249 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003250 { TEST_PER_LS(0x25), &dfab_clk.c },
3251 { TEST_PER_LS(0x25), &dfab_a_clk.c },
3252 { TEST_PER_LS(0x26), &pmem_clk.c },
3253 { TEST_PER_LS(0x2B), &ppss_p_clk.c },
3254 { TEST_PER_LS(0x33), &cfpb_clk.c },
3255 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
3256 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
3257 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
3258 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
3259 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
3260 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
3261 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
3262 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
3263 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
3264 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
3265 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
3266 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
3267 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
3268 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
3269 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
3270 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
3271 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
3272 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
3273 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
3274 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
3275 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
3276 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
3277 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
3278 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
3279 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
3280 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
3281 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
3282 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
3283 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
3284 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
3285 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
3286 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
3287 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
3288 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
3289 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
3290 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
3291 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
3292 { TEST_PER_LS(0x78), &sfpb_clk.c },
3293 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
3294 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
3295 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
3296 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
3297 { TEST_PER_LS(0x7D), &prng_clk.c },
3298 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
3299 { TEST_PER_LS(0x80), &adm0_p_clk.c },
3300 { TEST_PER_LS(0x81), &adm1_p_clk.c },
3301 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
3302 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
3303 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
3304 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
3305 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
3306 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
3307 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
3308 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
3309 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
3310 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
3311 { TEST_PER_LS(0x93), &ce2_p_clk.c },
3312 { TEST_PER_LS(0x94), &tssc_clk.c },
3313
3314 { TEST_PER_HS(0x07), &afab_clk.c },
3315 { TEST_PER_HS(0x07), &afab_a_clk.c },
3316 { TEST_PER_HS(0x18), &sfab_clk.c },
3317 { TEST_PER_HS(0x18), &sfab_a_clk.c },
3318 { TEST_PER_HS(0x2A), &adm0_clk.c },
3319 { TEST_PER_HS(0x2B), &adm1_clk.c },
3320 { TEST_PER_HS(0x34), &ebi1_clk.c },
3321 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
3322
3323 { TEST_MM_LS(0x00), &dsi_byte_clk.c },
3324 { TEST_MM_LS(0x01), &pixel_lcdc_clk.c },
3325 { TEST_MM_LS(0x04), &pixel_mdp_clk.c },
3326 { TEST_MM_LS(0x06), &amp_p_clk.c },
3327 { TEST_MM_LS(0x07), &csi0_p_clk.c },
3328 { TEST_MM_LS(0x08), &csi1_p_clk.c },
3329 { TEST_MM_LS(0x09), &dsi_m_p_clk.c },
3330 { TEST_MM_LS(0x0A), &dsi_s_p_clk.c },
3331 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
3332 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
3333 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
3334 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
3335 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
3336 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
3337 { TEST_MM_LS(0x12), &imem_p_clk.c },
3338 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
3339 { TEST_MM_LS(0x14), &mdp_p_clk.c },
3340 { TEST_MM_LS(0x16), &rot_p_clk.c },
3341 { TEST_MM_LS(0x18), &smmu_p_clk.c },
3342 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
3343 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
3344 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
3345 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
3346 { TEST_MM_LS(0x1D), &cam_clk.c },
3347 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
3348 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
3349 { TEST_MM_LS(0x21), &tv_dac_clk.c },
3350 { TEST_MM_LS(0x22), &tv_enc_clk.c },
3351 { TEST_MM_LS(0x23), &dsi_esc_clk.c },
3352 { TEST_MM_LS(0x25), &mmfpb_clk.c },
3353 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
3354
3355 { TEST_MM_HS(0x00), &csi0_clk.c },
3356 { TEST_MM_HS(0x01), &csi1_clk.c },
3357 { TEST_MM_HS(0x03), &csi0_vfe_clk.c },
3358 { TEST_MM_HS(0x04), &csi1_vfe_clk.c },
3359 { TEST_MM_HS(0x05), &ijpeg_clk.c },
3360 { TEST_MM_HS(0x06), &vfe_clk.c },
3361 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
3362 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
3363 { TEST_MM_HS(0x09), &gfx3d_clk.c },
3364 { TEST_MM_HS(0x0A), &jpegd_clk.c },
3365 { TEST_MM_HS(0x0B), &vcodec_clk.c },
3366 { TEST_MM_HS(0x0F), &mmfab_clk.c },
3367 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
3368 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
3369 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
3370 { TEST_MM_HS(0x13), &imem_axi_clk.c },
3371 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
3372 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
Matt Wagantallf63a8892011-06-15 16:44:46 -07003373 { TEST_MM_HS(0x16), &rot_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003374 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
3375 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
Matt Wagantallf63a8892011-06-15 16:44:46 -07003376 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003377 { TEST_MM_HS(0x1A), &mdp_clk.c },
3378 { TEST_MM_HS(0x1B), &rot_clk.c },
3379 { TEST_MM_HS(0x1C), &vpe_clk.c },
3380 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
3381 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
Matt Wagantallf8032602011-06-15 23:01:56 -07003382 { TEST_MM_HS(0x24), &smi_2x_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003383
3384 { TEST_MM_HS2X(0x24), &smi_clk.c },
3385 { TEST_MM_HS2X(0x24), &smi_a_clk.c },
3386
3387 { TEST_LPA(0x0A), &mi2s_osr_clk.c },
3388 { TEST_LPA(0x0B), &mi2s_bit_clk.c },
3389 { TEST_LPA(0x0C), &codec_i2s_mic_osr_clk.c },
3390 { TEST_LPA(0x0D), &codec_i2s_mic_bit_clk.c },
3391 { TEST_LPA(0x0E), &codec_i2s_spkr_osr_clk.c },
3392 { TEST_LPA(0x0F), &codec_i2s_spkr_bit_clk.c },
3393 { TEST_LPA(0x10), &spare_i2s_mic_osr_clk.c },
3394 { TEST_LPA(0x11), &spare_i2s_mic_bit_clk.c },
3395 { TEST_LPA(0x12), &spare_i2s_spkr_osr_clk.c },
3396 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
3397 { TEST_LPA(0x14), &pcm_clk.c },
3398
3399 { TEST_SC(0x40), &sc0_m_clk },
3400 { TEST_SC(0x41), &sc1_m_clk },
3401 { TEST_SC(0x42), &l2_m_clk },
3402};
3403
3404static struct measure_sel *find_measure_sel(struct clk *clk)
3405{
3406 int i;
3407
3408 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
3409 if (measure_mux[i].clk == clk)
3410 return &measure_mux[i];
3411 return NULL;
3412}
3413
3414static int measure_clk_set_parent(struct clk *c, struct clk *parent)
3415{
3416 int ret = 0;
3417 u32 clk_sel;
3418 struct measure_sel *p;
3419 struct measure_clk *clk = to_measure_clk(c);
3420 unsigned long flags;
3421
3422 if (!parent)
3423 return -EINVAL;
3424
3425 p = find_measure_sel(parent);
3426 if (!p)
3427 return -EINVAL;
3428
3429 spin_lock_irqsave(&local_clock_reg_lock, flags);
3430
3431 /*
3432 * Program the test vector, measurement period (sample_ticks)
3433 * and scaling factors (multiplier, divider).
3434 */
3435 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
3436 clk->sample_ticks = 0x10000;
3437 clk->multiplier = 1;
3438 clk->divider = 1;
3439 switch (p->test_vector >> TEST_TYPE_SHIFT) {
3440 case TEST_TYPE_PER_LS:
3441 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
3442 break;
3443 case TEST_TYPE_PER_HS:
3444 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
3445 break;
3446 case TEST_TYPE_MM_LS:
3447 writel_relaxed(0x4030D97, CLK_TEST_REG);
3448 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
3449 break;
3450 case TEST_TYPE_MM_HS2X:
3451 clk->divider = 2;
3452 case TEST_TYPE_MM_HS:
3453 writel_relaxed(0x402B800, CLK_TEST_REG);
3454 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
3455 break;
3456 case TEST_TYPE_LPA:
3457 writel_relaxed(0x4030D98, CLK_TEST_REG);
3458 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
3459 LCC_CLK_LS_DEBUG_CFG_REG);
3460 break;
3461 case TEST_TYPE_SC:
3462 writel_relaxed(0x5020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
3463 clk->sample_ticks = 0x4000;
3464 clk->multiplier = 2;
3465 break;
3466 default:
3467 ret = -EPERM;
3468 }
3469 /* Make sure test vector is set before starting measurements. */
3470 mb();
3471
3472 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3473
3474 return ret;
3475}
3476
3477/* Sample clock for 'ticks' reference clock ticks. */
3478static u32 run_measurement(unsigned ticks)
3479{
3480 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003481 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
3482
3483 /* Wait for timer to become ready. */
3484 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
3485 cpu_relax();
3486
3487 /* Run measurement and wait for completion. */
3488 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
3489 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
3490 cpu_relax();
3491
3492 /* Stop counters. */
3493 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
3494
3495 /* Return measured ticks. */
3496 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
3497}
3498
3499/* Perform a hardware rate measurement for a given clock.
3500 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003501static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003502{
3503 unsigned long flags;
3504 u32 pdm_reg_backup, ringosc_reg_backup;
3505 u64 raw_count_short, raw_count_full;
3506 struct measure_clk *clk = to_measure_clk(c);
3507 unsigned ret;
3508
3509 spin_lock_irqsave(&local_clock_reg_lock, flags);
3510
3511 /* Enable CXO/4 and RINGOSC branch and root. */
3512 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
3513 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
3514 writel_relaxed(0x2898, PDM_CLK_NS_REG);
3515 writel_relaxed(0xA00, RINGOSC_NS_REG);
3516
3517 /*
3518 * The ring oscillator counter will not reset if the measured clock
3519 * is not running. To detect this, run a short measurement before
3520 * the full measurement. If the raw results of the two are the same
3521 * then the clock must be off.
3522 */
3523
3524 /* Run a short measurement. (~1 ms) */
3525 raw_count_short = run_measurement(0x1000);
3526 /* Run a full measurement. (~14 ms) */
3527 raw_count_full = run_measurement(clk->sample_ticks);
3528
3529 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
3530 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
3531
3532 /* Return 0 if the clock is off. */
3533 if (raw_count_full == raw_count_short)
3534 ret = 0;
3535 else {
3536 /* Compute rate in Hz. */
3537 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
3538 do_div(raw_count_full,
3539 (((clk->sample_ticks * 10) + 35) * clk->divider));
3540 ret = (raw_count_full * clk->multiplier);
3541 }
3542
3543 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
3544 writel_relaxed(0x3CF8, PLLTEST_PAD_CFG_REG);
3545 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3546
3547 return ret;
3548}
3549#else /* !CONFIG_DEBUG_FS */
3550static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
3551{
3552 return -EINVAL;
3553}
3554
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003555static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003556{
3557 return 0;
3558}
3559#endif /* CONFIG_DEBUG_FS */
3560
3561static struct clk_ops measure_clk_ops = {
3562 .set_parent = measure_clk_set_parent,
3563 .get_rate = measure_clk_get_rate,
3564 .is_local = local_clk_is_local,
3565};
3566
3567static struct measure_clk measure_clk = {
3568 .c = {
3569 .dbg_name = "measure_clk",
3570 .ops = &measure_clk_ops,
3571 CLK_INIT(measure_clk.c),
3572 },
3573 .multiplier = 1,
3574 .divider = 1,
3575};
3576
3577static struct clk_lookup msm_clocks_8x60[] = {
3578 CLK_LOOKUP("cxo", cxo_clk.c, NULL),
3579 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
3580 CLK_LOOKUP("pll4", pll4_clk.c, "peripheral-reset"),
3581 CLK_LOOKUP("measure", measure_clk.c, "debug"),
3582
Matt Wagantallb2710b82011-11-16 19:55:17 -08003583 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
3584 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
3585 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
3586 CLK_LOOKUP("bus_a_clk", sfab_a_clk.c, "msm_sys_fab"),
3587 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
3588 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
3589 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
3590 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
3591 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
3592 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
3593 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
3594 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
3595 CLK_LOOKUP("smi_clk", smi_clk.c, "msm_bus"),
3596 CLK_LOOKUP("smi_a_clk", smi_a_clk.c, "msm_bus"),
3597
3598 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003599 CLK_LOOKUP("dfab_clk", dfab_clk.c, NULL),
3600 CLK_LOOKUP("dfab_a_clk", dfab_a_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003601 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
3602 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003603
Matt Wagantall7625a4c2011-11-01 16:17:53 -07003604 CLK_LOOKUP("core_clk", gp0_clk.c, NULL),
3605 CLK_LOOKUP("core_clk", gp1_clk.c, NULL),
3606 CLK_LOOKUP("core_clk", gp2_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003607 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, NULL),
3608 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, NULL),
3609 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, "msm_serial_hsl.2"),
3610 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, NULL),
3611 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, NULL),
3612 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
3613 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, NULL),
3614 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, NULL),
3615 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, "msm_serial_hsl.1"),
3616 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, NULL),
3617 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, NULL),
3618 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, "msm_serial_hsl.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003619 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003620 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07003621 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.0"),
3622 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003623 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, NULL),
3624 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07003625 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, "qup_i2c.4"),
3626 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, "qup_i2c.3"),
3627 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.2"),
3628 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "spi_qsd.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003629 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, NULL),
Wentao Xu4a053042011-10-03 14:06:34 -04003630 CLK_LOOKUP("gsbi_qup_clk", gsbi12_qup_clk.c, "msm_dsps"),
Matt Wagantallac294852011-08-17 15:44:58 -07003631 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.5"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003632 CLK_LOOKUP("core_clk", pdm_clk.c, NULL),
Wentao Xu4a053042011-10-03 14:06:34 -04003633 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_dsps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07003634 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003635 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
3636 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
3637 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
3638 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
3639 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07003640 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.0"),
3641 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.1"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003642 CLK_LOOKUP("core_clk", tssc_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003643 CLK_LOOKUP("usb_hs_clk", usb_hs1_xcvr_clk.c, NULL),
3644 CLK_LOOKUP("usb_phy_clk", usb_phy0_clk.c, NULL),
3645 CLK_LOOKUP("usb_fs_clk", usb_fs1_xcvr_clk.c, NULL),
3646 CLK_LOOKUP("usb_fs_sys_clk", usb_fs1_sys_clk.c, NULL),
3647 CLK_LOOKUP("usb_fs_src_clk", usb_fs1_src_clk.c, NULL),
3648 CLK_LOOKUP("usb_fs_clk", usb_fs2_xcvr_clk.c, NULL),
3649 CLK_LOOKUP("usb_fs_sys_clk", usb_fs2_sys_clk.c, NULL),
3650 CLK_LOOKUP("usb_fs_src_clk", usb_fs2_src_clk.c, NULL),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07003651 CLK_LOOKUP("core_clk", ce2_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07003652 CLK_LOOKUP("core_clk", ce2_p_clk.c, "qcrypto.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003653 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003654 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003655 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "msm_serial_hsl.2"),
Matt Wagantallac294852011-08-17 15:44:58 -07003656 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.0"),
3657 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003658 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003659 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003660 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "qup_i2c.4"),
3661 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "qup_i2c.3"),
Matt Wagantalle2522372011-08-17 14:52:21 -07003662 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "msm_serial_hsl.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07003663 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.2"),
3664 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "spi_qsd.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003665 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, NULL),
3666 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003667 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "msm_serial_hsl.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003668 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003669 CLK_LOOKUP("ppss_pclk", ppss_p_clk.c, NULL),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07003670 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.0"),
3671 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003672 CLK_LOOKUP("usb_fs_pclk", usb_fs1_p_clk.c, NULL),
3673 CLK_LOOKUP("usb_fs_pclk", usb_fs2_p_clk.c, NULL),
3674 CLK_LOOKUP("usb_hs_pclk", usb_hs1_p_clk.c, NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003675 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
3676 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
3677 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
3678 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
3679 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantall66cd0932011-09-12 19:04:34 -07003680 CLK_LOOKUP("mem_clk", ebi2_2x_clk.c, NULL),
Terence Hampsonb36a38c2011-09-19 19:10:40 -04003681 CLK_LOOKUP("mem_clk", ebi2_clk.c, "msm_ebi2"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07003682 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov.0"),
3683 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov.0"),
3684 CLK_LOOKUP("core_clk", adm1_clk.c, "msm_dmov.1"),
3685 CLK_LOOKUP("iface_clk", adm1_p_clk.c, "msm_dmov.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003686 CLK_LOOKUP("modem_ahb1_pclk", modem_ahb1_p_clk.c, NULL),
3687 CLK_LOOKUP("modem_ahb2_pclk", modem_ahb2_p_clk.c, NULL),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003688 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, NULL),
3689 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, NULL),
3690 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, NULL),
3691 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, NULL),
3692 CLK_LOOKUP("core_clk", amp_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003693 CLK_LOOKUP("cam_clk", cam_clk.c, NULL),
3694 CLK_LOOKUP("csi_clk", csi0_clk.c, NULL),
3695 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_camera_ov7692.0"),
3696 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_camera_ov9726.0"),
3697 CLK_LOOKUP("csi_src_clk", csi_src_clk.c, NULL),
3698 CLK_LOOKUP("dsi_byte_div_clk", dsi_byte_clk.c, NULL),
3699 CLK_LOOKUP("dsi_esc_clk", dsi_esc_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003700 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003701 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003702 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07003703 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003704 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003705 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003706 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003707 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003708 CLK_LOOKUP("core_clk", jpegd_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003709 CLK_LOOKUP("mdp_clk", mdp_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003710 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003711 CLK_LOOKUP("mdp_vsync_clk", mdp_vsync_clk.c, NULL),
3712 CLK_LOOKUP("pixel_lcdc_clk", pixel_lcdc_clk.c, NULL),
3713 CLK_LOOKUP("pixel_mdp_clk", pixel_mdp_clk.c, NULL),
Matt Wagantallbb90da92011-10-25 15:07:52 -07003714 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003715 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003716 CLK_LOOKUP("tv_enc_clk", tv_enc_clk.c, NULL),
3717 CLK_LOOKUP("tv_dac_clk", tv_dac_clk.c, NULL),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07003718 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003719 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003720 CLK_LOOKUP("mdp_tv_clk", mdp_tv_clk.c, NULL),
3721 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, NULL),
3722 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, NULL),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07003723 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003724 CLK_LOOKUP("vpe_clk", vpe_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003725 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003726 CLK_LOOKUP("csi_vfe_clk", csi0_vfe_clk.c, NULL),
3727 CLK_LOOKUP("csi_vfe_clk", csi1_vfe_clk.c, "msm_camera_ov7692.0"),
3728 CLK_LOOKUP("csi_vfe_clk", csi1_vfe_clk.c, "msm_camera_ov9726.0"),
3729 CLK_LOOKUP("vfe_clk", vfe_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003730 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Matt Wagantall49722712011-08-17 18:50:53 -07003731 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
3732 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003733 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003734 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
3735 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
3736 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
3737 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003738 CLK_LOOKUP("amp_pclk", amp_p_clk.c, NULL),
3739 CLK_LOOKUP("csi_pclk", csi0_p_clk.c, NULL),
3740 CLK_LOOKUP("csi_pclk", csi1_p_clk.c, "msm_camera_ov7692.0"),
3741 CLK_LOOKUP("csi_pclk", csi1_p_clk.c, "msm_camera_ov9726.0"),
3742 CLK_LOOKUP("dsi_m_pclk", dsi_m_p_clk.c, NULL),
3743 CLK_LOOKUP("dsi_s_pclk", dsi_s_p_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003744 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003745 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003746 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07003747 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003748 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003749 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07003750 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
3751 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003752 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003753 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003754 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003755 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003756 CLK_LOOKUP("mdp_pclk", mdp_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003757 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07003758 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07003759 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003760 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003761 CLK_LOOKUP("tv_enc_pclk", tv_enc_p_clk.c, NULL),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07003762 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003763 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003764 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003765 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003766 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003767 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003768 CLK_LOOKUP("mi2s_osr_clk", mi2s_osr_clk.c, NULL),
3769 CLK_LOOKUP("mi2s_bit_clk", mi2s_bit_clk.c, NULL),
3770 CLK_LOOKUP("i2s_mic_osr_clk", codec_i2s_mic_osr_clk.c, NULL),
3771 CLK_LOOKUP("i2s_mic_bit_clk", codec_i2s_mic_bit_clk.c, NULL),
3772 CLK_LOOKUP("i2s_mic_osr_clk", spare_i2s_mic_osr_clk.c, NULL),
3773 CLK_LOOKUP("i2s_mic_bit_clk", spare_i2s_mic_bit_clk.c, NULL),
3774 CLK_LOOKUP("i2s_spkr_osr_clk", codec_i2s_spkr_osr_clk.c, NULL),
3775 CLK_LOOKUP("i2s_spkr_bit_clk", codec_i2s_spkr_bit_clk.c, NULL),
3776 CLK_LOOKUP("i2s_spkr_osr_clk", spare_i2s_spkr_osr_clk.c, NULL),
3777 CLK_LOOKUP("i2s_spkr_bit_clk", spare_i2s_spkr_bit_clk.c, NULL),
3778 CLK_LOOKUP("pcm_clk", pcm_clk.c, NULL),
Matt Wagantalle604d712011-10-21 15:38:18 -07003779 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
3780 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
3781 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
3782 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
3783 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
3784 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "msm_iommu.7"),
3785 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "msm_iommu.8"),
3786 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
3787 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
3788 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003789
3790 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
3791 CLK_LOOKUP("dfab_usb_hs_clk", dfab_usb_hs_clk.c, NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003792 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
3793 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
3794 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
3795 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
3796 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003797
Matt Wagantalle1a86062011-08-18 17:46:10 -07003798 CLK_LOOKUP("mem_clk", ebi1_adm0_clk.c, "msm_dmov.0"),
3799 CLK_LOOKUP("mem_clk", ebi1_adm1_clk.c, "msm_dmov.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003800
3801 CLK_LOOKUP("sc0_mclk", sc0_m_clk, NULL),
3802 CLK_LOOKUP("sc1_mclk", sc1_m_clk, NULL),
3803 CLK_LOOKUP("l2_mclk", l2_m_clk, NULL),
3804};
3805
3806/*
3807 * Miscellaneous clock register initializations
3808 */
3809
3810/* Read, modify, then write-back a register. */
3811static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
3812{
3813 uint32_t regval = readl_relaxed(reg);
3814 regval &= ~mask;
3815 regval |= val;
3816 writel_relaxed(regval, reg);
3817}
3818
3819static void __init reg_init(void)
3820{
3821 /* Setup MM_PLL2 (PLL3), but turn it off. Rate set by set_rate_tv(). */
3822 rmwreg(0, MM_PLL2_MODE_REG, BIT(0)); /* Disable output */
3823 /* Set ref, bypass, assert reset, disable output, disable test mode */
3824 writel_relaxed(0, MM_PLL2_MODE_REG); /* PXO */
3825 writel_relaxed(0x00800000, MM_PLL2_CONFIG_REG); /* Enable main out. */
3826
3827 /* The clock driver doesn't use SC1's voting register to control
3828 * HW-voteable clocks. Clear its bits so that disabling bits in the
3829 * SC0 register will cause the corresponding clocks to be disabled. */
3830 rmwreg(BIT(12)|BIT(11), SC0_U_CLK_BRANCH_ENA_VOTE_REG, BM(12, 11));
3831 writel_relaxed(BIT(12)|BIT(11), SC1_U_CLK_BRANCH_ENA_VOTE_REG);
3832 /* Let sc_aclk and sc_clk halt when both Scorpions are collapsed. */
3833 writel_relaxed(BIT(12)|BIT(11), SC0_U_CLK_SLEEP_ENA_VOTE_REG);
3834 writel_relaxed(BIT(12)|BIT(11), SC1_U_CLK_SLEEP_ENA_VOTE_REG);
3835
3836 /* Deassert MM SW_RESET_ALL signal. */
3837 writel_relaxed(0, SW_RESET_ALL_REG);
3838
3839 /* Initialize MM AHB registers: Enable the FPB clock and disable HW
3840 * gating for all clocks. Also set VFE_AHB's FORCE_CORE_ON bit to
3841 * prevent its memory from being collapsed when the clock is halted.
3842 * The sleep and wake-up delays are set to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003843 rmwreg(0x00000003, AHB_EN_REG, 0x6C000003);
3844 writel_relaxed(0x000007F9, AHB_EN2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003845
3846 /* Deassert all locally-owned MM AHB resets. */
3847 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
3848
3849 /* Initialize MM AXI registers: Enable HW gating for all clocks that
3850 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
3851 * delays to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003852 rmwreg(0x100207F9, MAXI_EN_REG, 0x1803FFFF);
3853 rmwreg(0x7027FCFF, MAXI_EN2_REG, 0x7A3FFFFF);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003854 writel_relaxed(0x3FE7FCFF, MAXI_EN3_REG);
3855 writel_relaxed(0x000001D8, SAXI_EN_REG);
3856
3857 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
3858 * memories retain state even when not clocked. Also, set sleep and
3859 * wake-up delays to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003860 rmwreg(0x00000000, CSI_CC_REG, 0x00000018);
3861 rmwreg(0x00000400, MISC_CC_REG, 0x017C0400);
3862 rmwreg(0x000007FD, MISC_CC2_REG, 0x70C2E7FF);
3863 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
3864 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
3865 rmwreg(0x80FF0000, GFX3D_CC_REG, 0xE0FF0010);
3866 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0018);
3867 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0018);
3868 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
3869 rmwreg(0x80FF0000, PIXEL_CC_REG, 0xE1FF0010);
3870 rmwreg(0x000004FF, PIXEL_CC2_REG, 0x000007FF);
3871 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
3872 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
3873 rmwreg(0x000004FF, TV_CC2_REG, 0x000027FF);
3874 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
3875 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FFC010);
3876 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003877
3878 /* De-assert MM AXI resets to all hardware blocks. */
3879 writel_relaxed(0, SW_RESET_AXI_REG);
3880
3881 /* Deassert all MM core resets. */
3882 writel_relaxed(0, SW_RESET_CORE_REG);
3883
3884 /* Reset 3D core once more, with its clock enabled. This can
3885 * eventually be done as part of the GDFS footswitch driver. */
3886 clk_set_rate(&gfx3d_clk.c, 27000000);
3887 clk_enable(&gfx3d_clk.c);
3888 writel_relaxed(BIT(12), SW_RESET_CORE_REG);
3889 mb();
3890 udelay(5);
3891 writel_relaxed(0, SW_RESET_CORE_REG);
3892 /* Make sure reset is de-asserted before clock is disabled. */
3893 mb();
3894 clk_disable(&gfx3d_clk.c);
3895
3896 /* Enable TSSC and PDM PXO sources. */
3897 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
3898 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
3899 /* Set the dsi_byte_clk src to the DSI PHY PLL,
3900 * dsi_esc_clk to PXO/2, and the hdmi_app_clk src to PXO */
3901 rmwreg(0x400001, MISC_CC2_REG, 0x424003);
3902}
3903
3904/* Local clock driver initialization. */
Stephen Boydbb600ae2011-08-02 20:11:40 -07003905static void __init msm8660_clock_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003906{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003907 xo_pxo = msm_xo_get(MSM_XO_PXO, "clock-8x60");
3908 if (IS_ERR(xo_pxo)) {
3909 pr_err("%s: msm_xo_get(PXO) failed.\n", __func__);
3910 BUG();
3911 }
3912 xo_cxo = msm_xo_get(MSM_XO_TCXO_D1, "clock-8x60");
3913 if (IS_ERR(xo_cxo)) {
3914 pr_err("%s: msm_xo_get(CXO) failed.\n", __func__);
3915 BUG();
3916 }
3917
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003918 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003919 /* Initialize clock registers. */
3920 reg_init();
3921
3922 /* Initialize rates for clocks that only support one. */
3923 clk_set_rate(&pdm_clk.c, 27000000);
3924 clk_set_rate(&prng_clk.c, 64000000);
3925 clk_set_rate(&mdp_vsync_clk.c, 27000000);
3926 clk_set_rate(&tsif_ref_clk.c, 105000);
3927 clk_set_rate(&tssc_clk.c, 27000000);
3928 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
3929 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
3930 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
3931
3932 /* The halt status bits for PDM and TSSC may be incorrect at boot.
3933 * Toggle these clocks on and off to refresh them. */
Matt Wagantall0625ea02011-07-13 18:51:56 -07003934 rcg_clk_enable(&pdm_clk.c);
3935 rcg_clk_disable(&pdm_clk.c);
3936 rcg_clk_enable(&tssc_clk.c);
3937 rcg_clk_disable(&tssc_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003938}
3939
Stephen Boydbb600ae2011-08-02 20:11:40 -07003940static int __init msm8660_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003941{
3942 int rc;
3943
3944 /* Vote for MMFPB to be at least 64MHz when an Apps CPU is active. */
3945 struct clk *mmfpb_a_clk = clk_get(NULL, "mmfpb_a_clk");
3946 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
3947 PTR_ERR(mmfpb_a_clk)))
3948 return PTR_ERR(mmfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08003949 rc = clk_set_rate(mmfpb_a_clk, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003950 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
3951 return rc;
3952 rc = clk_enable(mmfpb_a_clk);
3953 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
3954 return rc;
3955
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003956 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003957}
Stephen Boydbb600ae2011-08-02 20:11:40 -07003958
3959struct clock_init_data msm8x60_clock_init_data __initdata = {
3960 .table = msm_clocks_8x60,
3961 .size = ARRAY_SIZE(msm_clocks_8x60),
3962 .init = msm8660_clock_init,
3963 .late_init = msm8660_clock_late_init,
3964};