blob: a197dce732b46db59dce4f0cbfe8c99da87b220b [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
3 * Copyright(c) 2009-2010 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "core.h"
31#include "wifi.h"
32#include "pci.h"
33#include "base.h"
34#include "ps.h"
Chaoming_Lic7cfe382011-04-25 13:23:15 -050035#include "efuse.h"
Larry Finger0c817332010-12-08 11:12:31 -060036
37static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
Jon Masonf01dce92011-06-27 13:03:44 -050038 PCI_VENDOR_ID_INTEL,
39 PCI_VENDOR_ID_ATI,
40 PCI_VENDOR_ID_AMD,
41 PCI_VENDOR_ID_SI
Larry Finger0c817332010-12-08 11:12:31 -060042};
43
Chaoming_Lic7cfe382011-04-25 13:23:15 -050044static const u8 ac_to_hwq[] = {
45 VO_QUEUE,
46 VI_QUEUE,
47 BE_QUEUE,
48 BK_QUEUE
49};
50
Larry Fingerd3bb1422011-04-25 13:23:20 -050051static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
Chaoming_Lic7cfe382011-04-25 13:23:15 -050052 struct sk_buff *skb)
53{
54 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
Larry Fingerd3bb1422011-04-25 13:23:20 -050055 __le16 fc = rtl_get_fc(skb);
Chaoming_Lic7cfe382011-04-25 13:23:15 -050056 u8 queue_index = skb_get_queue_mapping(skb);
57
58 if (unlikely(ieee80211_is_beacon(fc)))
59 return BEACON_QUEUE;
60 if (ieee80211_is_mgmt(fc))
61 return MGNT_QUEUE;
62 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
63 if (ieee80211_is_nullfunc(fc))
64 return HIGH_QUEUE;
65
66 return ac_to_hwq[queue_index];
67}
68
Larry Finger0c817332010-12-08 11:12:31 -060069/* Update PCI dependent default settings*/
70static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
71{
72 struct rtl_priv *rtlpriv = rtl_priv(hw);
73 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
74 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
75 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
76 u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
Chaoming_Lic7cfe382011-04-25 13:23:15 -050077 u8 init_aspm;
Larry Finger0c817332010-12-08 11:12:31 -060078
79 ppsc->reg_rfps_level = 0;
Larry Finger7ea47242011-02-19 16:28:57 -060080 ppsc->support_aspm = 0;
Larry Finger0c817332010-12-08 11:12:31 -060081
82 /*Update PCI ASPM setting */
83 ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
84 switch (rtlpci->const_pci_aspm) {
85 case 0:
86 /*No ASPM */
87 break;
88
89 case 1:
90 /*ASPM dynamically enabled/disable. */
91 ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
92 break;
93
94 case 2:
95 /*ASPM with Clock Req dynamically enabled/disable. */
96 ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
97 RT_RF_OFF_LEVL_CLK_REQ);
98 break;
99
100 case 3:
101 /*
102 * Always enable ASPM and Clock Req
103 * from initialization to halt.
104 * */
105 ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
106 ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
107 RT_RF_OFF_LEVL_CLK_REQ);
108 break;
109
110 case 4:
111 /*
112 * Always enable ASPM without Clock Req
113 * from initialization to halt.
114 * */
115 ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
116 RT_RF_OFF_LEVL_CLK_REQ);
117 ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
118 break;
119 }
120
121 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
122
123 /*Update Radio OFF setting */
124 switch (rtlpci->const_hwsw_rfoff_d3) {
125 case 1:
126 if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
127 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
128 break;
129
130 case 2:
131 if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
132 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
133 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
134 break;
135
136 case 3:
137 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
138 break;
139 }
140
141 /*Set HW definition to determine if it supports ASPM. */
142 switch (rtlpci->const_support_pciaspm) {
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500143 case 0:{
144 /*Not support ASPM. */
145 bool support_aspm = false;
146 ppsc->support_aspm = support_aspm;
147 break;
148 }
149 case 1:{
150 /*Support ASPM. */
151 bool support_aspm = true;
152 bool support_backdoor = true;
153 ppsc->support_aspm = support_aspm;
154
155 /*if (priv->oem_id == RT_CID_TOSHIBA &&
156 !priv->ndis_adapter.amd_l1_patch)
157 support_backdoor = false; */
158
159 ppsc->support_backdoor = support_backdoor;
160
161 break;
162 }
Larry Finger0c817332010-12-08 11:12:31 -0600163 case 2:
164 /*ASPM value set by chipset. */
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500165 if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
166 bool support_aspm = true;
167 ppsc->support_aspm = support_aspm;
168 }
Larry Finger0c817332010-12-08 11:12:31 -0600169 break;
170 default:
171 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
172 ("switch case not process\n"));
173 break;
174 }
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500175
176 /* toshiba aspm issue, toshiba will set aspm selfly
177 * so we should not set aspm in driver */
178 pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
179 if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
180 init_aspm == 0x43)
181 ppsc->support_aspm = false;
182}
183
Larry Finger0c817332010-12-08 11:12:31 -0600184static bool _rtl_pci_platform_switch_device_pci_aspm(
185 struct ieee80211_hw *hw,
186 u8 value)
187{
188 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500189 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
Larry Finger0c817332010-12-08 11:12:31 -0600190
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500191 if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
192 value |= 0x40;
193
Larry Finger0c817332010-12-08 11:12:31 -0600194 pci_write_config_byte(rtlpci->pdev, 0x80, value);
195
Larry Finger32473282011-03-27 16:19:57 -0500196 return false;
Larry Finger0c817332010-12-08 11:12:31 -0600197}
198
199/*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
200static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
201{
202 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500203 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
Larry Finger0c817332010-12-08 11:12:31 -0600204
Larry Finger0c817332010-12-08 11:12:31 -0600205 pci_write_config_byte(rtlpci->pdev, 0x81, value);
Larry Finger0c817332010-12-08 11:12:31 -0600206
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500207 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
208 udelay(100);
209
Larry Finger32473282011-03-27 16:19:57 -0500210 return true;
Larry Finger0c817332010-12-08 11:12:31 -0600211}
212
213/*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
214static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
215{
216 struct rtl_priv *rtlpriv = rtl_priv(hw);
217 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
218 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
219 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
220 u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
Larry Finger0c817332010-12-08 11:12:31 -0600221 u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
222 /*Retrieve original configuration settings. */
223 u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
224 u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
225 pcibridge_linkctrlreg;
226 u16 aspmlevel = 0;
Larry Finger32473282011-03-27 16:19:57 -0500227 u8 tmp_u1b = 0;
Larry Finger0c817332010-12-08 11:12:31 -0600228
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500229 if (!ppsc->support_aspm)
230 return;
231
Larry Finger0c817332010-12-08 11:12:31 -0600232 if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
233 RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
234 ("PCI(Bridge) UNKNOWN.\n"));
235
236 return;
237 }
238
239 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
240 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
241 _rtl_pci_switch_clk_req(hw, 0x0);
242 }
243
Larry Finger32473282011-03-27 16:19:57 -0500244 /*for promising device will in L0 state after an I/O. */
245 pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
Larry Finger0c817332010-12-08 11:12:31 -0600246
247 /*Set corresponding value. */
248 aspmlevel |= BIT(0) | BIT(1);
249 linkctrl_reg &= ~aspmlevel;
250 pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
251
252 _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
253 udelay(50);
254
255 /*4 Disable Pci Bridge ASPM */
Larry Finger886e14b2011-08-06 05:55:18 -0500256 pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
257 pcibridge_linkctrlreg);
Larry Finger0c817332010-12-08 11:12:31 -0600258
259 udelay(50);
Larry Finger0c817332010-12-08 11:12:31 -0600260}
261
262/*
263 *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
264 *power saving We should follow the sequence to enable
265 *RTL8192SE first then enable Pci Bridge ASPM
266 *or the system will show bluescreen.
267 */
268static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
269{
270 struct rtl_priv *rtlpriv = rtl_priv(hw);
271 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
272 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
273 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
274 u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
275 u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
276 u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
277 u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
Larry Finger0c817332010-12-08 11:12:31 -0600278 u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
279 u16 aspmlevel;
280 u8 u_pcibridge_aspmsetting;
281 u8 u_device_aspmsetting;
282
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500283 if (!ppsc->support_aspm)
284 return;
285
Larry Finger0c817332010-12-08 11:12:31 -0600286 if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
287 RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
288 ("PCI(Bridge) UNKNOWN.\n"));
289 return;
290 }
291
292 /*4 Enable Pci Bridge ASPM */
Larry Finger0c817332010-12-08 11:12:31 -0600293
294 u_pcibridge_aspmsetting =
295 pcipriv->ndis_adapter.pcibridge_linkctrlreg |
296 rtlpci->const_hostpci_aspm_setting;
297
298 if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
299 u_pcibridge_aspmsetting &= ~BIT(0);
300
Larry Finger886e14b2011-08-06 05:55:18 -0500301 pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
302 u_pcibridge_aspmsetting);
Larry Finger0c817332010-12-08 11:12:31 -0600303
304 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
305 ("PlatformEnableASPM():PciBridge busnumber[%x], "
306 "DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
307 pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
308 (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
309 u_pcibridge_aspmsetting));
310
311 udelay(50);
312
313 /*Get ASPM level (with/without Clock Req) */
314 aspmlevel = rtlpci->const_devicepci_aspm_setting;
315 u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
316
317 /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
318 /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
319
320 u_device_aspmsetting |= aspmlevel;
321
322 _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
323
324 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
325 _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
326 RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
327 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
328 }
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500329 udelay(100);
Larry Finger0c817332010-12-08 11:12:31 -0600330}
331
332static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
333{
Larry Finger886e14b2011-08-06 05:55:18 -0500334 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Larry Finger0c817332010-12-08 11:12:31 -0600335
336 bool status = false;
337 u8 offset_e0;
338 unsigned offset_e4;
339
Larry Finger886e14b2011-08-06 05:55:18 -0500340 pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
Larry Finger0c817332010-12-08 11:12:31 -0600341
Larry Finger886e14b2011-08-06 05:55:18 -0500342 pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
Larry Finger0c817332010-12-08 11:12:31 -0600343
344 if (offset_e0 == 0xA0) {
Larry Finger886e14b2011-08-06 05:55:18 -0500345 pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
Larry Finger0c817332010-12-08 11:12:31 -0600346 if (offset_e4 & BIT(23))
347 status = true;
348 }
349
350 return status;
351}
352
Larry Fingerd3bb1422011-04-25 13:23:20 -0500353static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
Larry Finger0c817332010-12-08 11:12:31 -0600354{
355 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
Larry Finger886e14b2011-08-06 05:55:18 -0500356 struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
Larry Finger0c817332010-12-08 11:12:31 -0600357 u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
Larry Finger0c817332010-12-08 11:12:31 -0600358 u8 linkctrl_reg;
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500359 u8 num4bbytes;
Larry Finger0c817332010-12-08 11:12:31 -0600360
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500361 num4bbytes = (capabilityoffset + 0x10) / 4;
Larry Finger0c817332010-12-08 11:12:31 -0600362
363 /*Read Link Control Register */
Larry Finger886e14b2011-08-06 05:55:18 -0500364 pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
Larry Finger0c817332010-12-08 11:12:31 -0600365
366 pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
367}
368
369static void rtl_pci_parse_configuration(struct pci_dev *pdev,
370 struct ieee80211_hw *hw)
371{
372 struct rtl_priv *rtlpriv = rtl_priv(hw);
373 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
374
375 u8 tmp;
376 int pos;
377 u8 linkctrl_reg;
378
379 /*Link Control Register */
Jon Mason6a4ecc22011-06-27 12:50:14 -0500380 pos = pci_pcie_cap(pdev);
Larry Finger0c817332010-12-08 11:12:31 -0600381 pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
382 pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
383
384 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
385 ("Link Control Register =%x\n",
386 pcipriv->ndis_adapter.linkctrl_reg));
387
388 pci_read_config_byte(pdev, 0x98, &tmp);
389 tmp |= BIT(4);
390 pci_write_config_byte(pdev, 0x98, tmp);
391
392 tmp = 0x17;
393 pci_write_config_byte(pdev, 0x70f, tmp);
394}
395
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500396static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
Larry Finger0c817332010-12-08 11:12:31 -0600397{
398 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
399
400 _rtl_pci_update_default_setting(hw);
401
402 if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
403 /*Always enable ASPM & Clock Req. */
404 rtl_pci_enable_aspm(hw);
405 RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
406 }
407
408}
409
Larry Finger0c817332010-12-08 11:12:31 -0600410static void _rtl_pci_io_handler_init(struct device *dev,
411 struct ieee80211_hw *hw)
412{
413 struct rtl_priv *rtlpriv = rtl_priv(hw);
414
415 rtlpriv->io.dev = dev;
416
417 rtlpriv->io.write8_async = pci_write8_async;
418 rtlpriv->io.write16_async = pci_write16_async;
419 rtlpriv->io.write32_async = pci_write32_async;
420
421 rtlpriv->io.read8_sync = pci_read8_sync;
422 rtlpriv->io.read16_sync = pci_read16_sync;
423 rtlpriv->io.read32_sync = pci_read32_sync;
424
425}
426
427static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
428{
429}
430
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500431static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
432 struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
433{
434 struct rtl_priv *rtlpriv = rtl_priv(hw);
435 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
436 u8 additionlen = FCS_LEN;
437 struct sk_buff *next_skb;
438
439 /* here open is 4, wep/tkip is 8, aes is 12*/
440 if (info->control.hw_key)
441 additionlen += info->control.hw_key->icv_len;
442
443 /* The most skb num is 6 */
444 tcb_desc->empkt_num = 0;
445 spin_lock_bh(&rtlpriv->locks.waitq_lock);
446 skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
447 struct ieee80211_tx_info *next_info;
448
449 next_info = IEEE80211_SKB_CB(next_skb);
450 if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
451 tcb_desc->empkt_len[tcb_desc->empkt_num] =
452 next_skb->len + additionlen;
453 tcb_desc->empkt_num++;
454 } else {
455 break;
456 }
457
458 if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
459 next_skb))
460 break;
461
462 if (tcb_desc->empkt_num >= 5)
463 break;
464 }
465 spin_unlock_bh(&rtlpriv->locks.waitq_lock);
466
467 return true;
468}
469
470/* just for early mode now */
471static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
472{
473 struct rtl_priv *rtlpriv = rtl_priv(hw);
474 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
475 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
476 struct sk_buff *skb = NULL;
477 struct ieee80211_tx_info *info = NULL;
Vitaliy Ivanovfb914eb2011-06-23 20:01:55 +0300478 int tid;
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500479
480 if (!rtlpriv->rtlhal.earlymode_enable)
481 return;
482
483 /* we juse use em for BE/BK/VI/VO */
484 for (tid = 7; tid >= 0; tid--) {
485 u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
486 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
487 while (!mac->act_scanning &&
488 rtlpriv->psc.rfpwr_state == ERFON) {
489 struct rtl_tcb_desc tcb_desc;
490 memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
491
492 spin_lock_bh(&rtlpriv->locks.waitq_lock);
493 if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
494 (ring->entries - skb_queue_len(&ring->queue) > 5)) {
495 skb = skb_dequeue(&mac->skb_waitq[tid]);
496 } else {
497 spin_unlock_bh(&rtlpriv->locks.waitq_lock);
498 break;
499 }
500 spin_unlock_bh(&rtlpriv->locks.waitq_lock);
501
502 /* Some macaddr can't do early mode. like
503 * multicast/broadcast/no_qos data */
504 info = IEEE80211_SKB_CB(skb);
505 if (info->flags & IEEE80211_TX_CTL_AMPDU)
506 _rtl_update_earlymode_info(hw, skb,
507 &tcb_desc, tid);
508
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500509 rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500510 }
511 }
512}
513
514
Larry Finger0c817332010-12-08 11:12:31 -0600515static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
516{
517 struct rtl_priv *rtlpriv = rtl_priv(hw);
518 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
519
520 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
521
522 while (skb_queue_len(&ring->queue)) {
523 struct rtl_tx_desc *entry = &ring->desc[ring->idx];
524 struct sk_buff *skb;
525 struct ieee80211_tx_info *info;
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500526 __le16 fc;
527 u8 tid;
Larry Finger0c817332010-12-08 11:12:31 -0600528
529 u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
530 HW_DESC_OWN);
531
532 /*
533 *beacon packet will only use the first
534 *descriptor defautly,and the own may not
535 *be cleared by the hardware
536 */
537 if (own)
538 return;
539 ring->idx = (ring->idx + 1) % ring->entries;
540
541 skb = __skb_dequeue(&ring->queue);
542 pci_unmap_single(rtlpci->pdev,
Larry Fingerd3bb1422011-04-25 13:23:20 -0500543 rtlpriv->cfg->ops->
Larry Finger0c817332010-12-08 11:12:31 -0600544 get_desc((u8 *) entry, true,
Larry Fingerd3bb1422011-04-25 13:23:20 -0500545 HW_DESC_TXBUFF_ADDR),
Larry Finger0c817332010-12-08 11:12:31 -0600546 skb->len, PCI_DMA_TODEVICE);
547
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500548 /* remove early mode header */
549 if (rtlpriv->rtlhal.earlymode_enable)
550 skb_pull(skb, EM_HDR_LEN);
551
Larry Finger0c817332010-12-08 11:12:31 -0600552 RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
553 ("new ring->idx:%d, "
554 "free: skb_queue_len:%d, free: seq:%x\n",
555 ring->idx,
556 skb_queue_len(&ring->queue),
557 *(u16 *) (skb->data + 22)));
558
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500559 if (prio == TXCMD_QUEUE) {
560 dev_kfree_skb(skb);
561 goto tx_status_ok;
562
563 }
564
565 /* for sw LPS, just after NULL skb send out, we can
566 * sure AP kown we are sleeped, our we should not let
567 * rf to sleep*/
568 fc = rtl_get_fc(skb);
569 if (ieee80211_is_nullfunc(fc)) {
570 if (ieee80211_has_pm(fc)) {
Mike McCormack9c050442011-06-20 10:44:58 +0900571 rtlpriv->mac80211.offchan_delay = true;
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500572 rtlpriv->psc.state_inap = 1;
573 } else {
574 rtlpriv->psc.state_inap = 0;
575 }
576 }
577
578 /* update tid tx pkt num */
579 tid = rtl_get_tid(skb);
580 if (tid <= 7)
581 rtlpriv->link_info.tidtx_inperiod[tid]++;
582
Larry Finger0c817332010-12-08 11:12:31 -0600583 info = IEEE80211_SKB_CB(skb);
584 ieee80211_tx_info_clear_status(info);
585
586 info->flags |= IEEE80211_TX_STAT_ACK;
587 /*info->status.rates[0].count = 1; */
588
589 ieee80211_tx_status_irqsafe(hw, skb);
590
591 if ((ring->entries - skb_queue_len(&ring->queue))
592 == 2) {
593
594 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
595 ("more desc left, wake"
596 "skb_queue@%d,ring->idx = %d,"
597 "skb_queue_len = 0x%d\n",
598 prio, ring->idx,
599 skb_queue_len(&ring->queue)));
600
601 ieee80211_wake_queue(hw,
602 skb_get_queue_mapping
603 (skb));
604 }
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500605tx_status_ok:
Larry Finger0c817332010-12-08 11:12:31 -0600606 skb = NULL;
607 }
608
609 if (((rtlpriv->link_info.num_rx_inperiod +
610 rtlpriv->link_info.num_tx_inperiod) > 8) ||
611 (rtlpriv->link_info.num_rx_inperiod > 2)) {
Mike McCormack67fc6052011-05-31 08:49:23 +0900612 tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
Larry Finger0c817332010-12-08 11:12:31 -0600613 }
614}
615
Mike McCormackfd854772011-06-06 23:13:06 +0900616static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
617 struct ieee80211_rx_status rx_status)
618{
619 struct rtl_priv *rtlpriv = rtl_priv(hw);
620 struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
621 __le16 fc = rtl_get_fc(skb);
622 bool unicast = false;
623 struct sk_buff *uskb = NULL;
624 u8 *pdata;
625
626
627 memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
628
629 if (is_broadcast_ether_addr(hdr->addr1)) {
630 ;/*TODO*/
631 } else if (is_multicast_ether_addr(hdr->addr1)) {
632 ;/*TODO*/
633 } else {
634 unicast = true;
635 rtlpriv->stats.rxbytesunicast += skb->len;
636 }
637
638 rtl_is_special_data(hw, skb, false);
639
640 if (ieee80211_is_data(fc)) {
641 rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
642
643 if (unicast)
644 rtlpriv->link_info.num_rx_inperiod++;
645 }
646
647 /* for sw lps */
648 rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
649 rtl_recognize_peer(hw, (void *)skb->data, skb->len);
650 if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
651 (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
652 (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
653 return;
654
655 if (unlikely(!rtl_action_proc(hw, skb, false)))
656 return;
657
658 uskb = dev_alloc_skb(skb->len + 128);
659 memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
660 pdata = (u8 *)skb_put(uskb, skb->len);
661 memcpy(pdata, skb->data, skb->len);
662
663 ieee80211_rx_irqsafe(hw, uskb);
664}
665
Larry Finger0c817332010-12-08 11:12:31 -0600666static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
667{
668 struct rtl_priv *rtlpriv = rtl_priv(hw);
669 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
670 int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
671
672 struct ieee80211_rx_status rx_status = { 0 };
673 unsigned int count = rtlpci->rxringcount;
674 u8 own;
675 u8 tmp_one;
676 u32 bufferaddress;
Larry Finger0c817332010-12-08 11:12:31 -0600677
678 struct rtl_stats stats = {
679 .signal = 0,
680 .noise = -98,
681 .rate = 0,
682 };
Mike McCormack34ddb202011-05-31 08:49:07 +0900683 int index = rtlpci->rx_ring[rx_queue_idx].idx;
Larry Finger0c817332010-12-08 11:12:31 -0600684
685 /*RX NORMAL PKT */
686 while (count--) {
687 /*rx descriptor */
688 struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
Mike McCormack34ddb202011-05-31 08:49:07 +0900689 index];
Larry Finger0c817332010-12-08 11:12:31 -0600690 /*rx pkt */
691 struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
Mike McCormack34ddb202011-05-31 08:49:07 +0900692 index];
Mike McCormack2c333362011-06-06 23:12:08 +0900693 struct sk_buff *new_skb = NULL;
Larry Finger0c817332010-12-08 11:12:31 -0600694
695 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
696 false, HW_DESC_OWN);
697
Mike McCormack2c333362011-06-06 23:12:08 +0900698 /*wait data to be filled by hardware */
699 if (own)
Mike McCormack34ddb202011-05-31 08:49:07 +0900700 break;
Larry Finger0c817332010-12-08 11:12:31 -0600701
Mike McCormack2c333362011-06-06 23:12:08 +0900702 rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
703 &rx_status,
704 (u8 *) pdesc, skb);
Larry Finger0c817332010-12-08 11:12:31 -0600705
Mike McCormack8db8ddf2011-06-06 23:12:42 +0900706 if (stats.crc || stats.hwerror)
707 goto done;
708
Mike McCormack2c333362011-06-06 23:12:08 +0900709 new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
710 if (unlikely(!new_skb)) {
711 RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV),
712 DBG_DMESG,
713 ("can't alloc skb for rx\n"));
714 goto done;
715 }
Mike McCormack6633d642011-06-07 08:58:31 +0900716
Mike McCormack2c333362011-06-06 23:12:08 +0900717 pci_unmap_single(rtlpci->pdev,
718 *((dma_addr_t *) skb->cb),
719 rtlpci->rxbuffersize,
720 PCI_DMA_FROMDEVICE);
Mike McCormack6633d642011-06-07 08:58:31 +0900721
Mike McCormack2c333362011-06-06 23:12:08 +0900722 skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
723 HW_DESC_RXPKT_LEN));
724 skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
Larry Finger0c817332010-12-08 11:12:31 -0600725
Mike McCormack2c333362011-06-06 23:12:08 +0900726 /*
727 * NOTICE This can not be use for mac80211,
728 * this is done in mac80211 code,
729 * if you done here sec DHCP will fail
730 * skb_trim(skb, skb->len - 4);
731 */
Larry Finger0c817332010-12-08 11:12:31 -0600732
Mike McCormackfd854772011-06-06 23:13:06 +0900733 _rtl_receive_one(hw, skb, rx_status);
Larry Finger0c817332010-12-08 11:12:31 -0600734
Mike McCormack2c333362011-06-06 23:12:08 +0900735 if (((rtlpriv->link_info.num_rx_inperiod +
736 rtlpriv->link_info.num_tx_inperiod) > 8) ||
737 (rtlpriv->link_info.num_rx_inperiod > 2)) {
738 tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
739 }
Larry Finger0c817332010-12-08 11:12:31 -0600740
Mike McCormack14058ad2011-06-06 23:12:53 +0900741 dev_kfree_skb_any(skb);
Mike McCormack2c333362011-06-06 23:12:08 +0900742 skb = new_skb;
Larry Finger0c817332010-12-08 11:12:31 -0600743
Mike McCormack2c333362011-06-06 23:12:08 +0900744 rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
745 *((dma_addr_t *) skb->cb) =
Larry Finger0c817332010-12-08 11:12:31 -0600746 pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
747 rtlpci->rxbuffersize,
748 PCI_DMA_FROMDEVICE);
749
Larry Finger0c817332010-12-08 11:12:31 -0600750done:
Larry Fingerd3bb1422011-04-25 13:23:20 -0500751 bufferaddress = (*((dma_addr_t *)skb->cb));
Larry Finger0c817332010-12-08 11:12:31 -0600752 tmp_one = 1;
753 rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
754 HW_DESC_RXBUFF_ADDR,
755 (u8 *)&bufferaddress);
Larry Finger0c817332010-12-08 11:12:31 -0600756 rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
757 HW_DESC_RXPKT_LEN,
758 (u8 *)&rtlpci->rxbuffersize);
759
Mike McCormack34ddb202011-05-31 08:49:07 +0900760 if (index == rtlpci->rxringcount - 1)
Larry Finger0c817332010-12-08 11:12:31 -0600761 rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
762 HW_DESC_RXERO,
763 (u8 *)&tmp_one);
764
Mike McCormackfebc9fe2011-05-31 08:49:51 +0900765 rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
766 (u8 *)&tmp_one);
767
Mike McCormack34ddb202011-05-31 08:49:07 +0900768 index = (index + 1) % rtlpci->rxringcount;
Larry Finger0c817332010-12-08 11:12:31 -0600769 }
770
Mike McCormack34ddb202011-05-31 08:49:07 +0900771 rtlpci->rx_ring[rx_queue_idx].idx = index;
Larry Finger0c817332010-12-08 11:12:31 -0600772}
773
Larry Finger0c817332010-12-08 11:12:31 -0600774static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
775{
776 struct ieee80211_hw *hw = dev_id;
777 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500778 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
Larry Finger0c817332010-12-08 11:12:31 -0600779 unsigned long flags;
780 u32 inta = 0;
781 u32 intb = 0;
782
Larry Finger0c817332010-12-08 11:12:31 -0600783 spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
784
785 /*read ISR: 4/8bytes */
786 rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
787
788 /*Shared IRQ or HW disappared */
789 if (!inta || inta == 0xffff)
790 goto done;
791
792 /*<1> beacon related */
793 if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
794 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
795 ("beacon ok interrupt!\n"));
796 }
797
798 if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
799 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
800 ("beacon err interrupt!\n"));
801 }
802
803 if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
804 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
805 ("beacon interrupt!\n"));
806 }
807
808 if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
809 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
810 ("prepare beacon for interrupt!\n"));
811 tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
812 }
813
814 /*<3> Tx related */
815 if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
816 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("IMR_TXFOVW!\n"));
817
818 if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
819 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
820 ("Manage ok interrupt!\n"));
821 _rtl_pci_tx_isr(hw, MGNT_QUEUE);
822 }
823
824 if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
825 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
826 ("HIGH_QUEUE ok interrupt!\n"));
827 _rtl_pci_tx_isr(hw, HIGH_QUEUE);
828 }
829
830 if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
831 rtlpriv->link_info.num_tx_inperiod++;
832
833 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
834 ("BK Tx OK interrupt!\n"));
835 _rtl_pci_tx_isr(hw, BK_QUEUE);
836 }
837
838 if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
839 rtlpriv->link_info.num_tx_inperiod++;
840
841 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
842 ("BE TX OK interrupt!\n"));
843 _rtl_pci_tx_isr(hw, BE_QUEUE);
844 }
845
846 if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
847 rtlpriv->link_info.num_tx_inperiod++;
848
849 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
850 ("VI TX OK interrupt!\n"));
851 _rtl_pci_tx_isr(hw, VI_QUEUE);
852 }
853
854 if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
855 rtlpriv->link_info.num_tx_inperiod++;
856
857 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
858 ("Vo TX OK interrupt!\n"));
859 _rtl_pci_tx_isr(hw, VO_QUEUE);
860 }
861
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500862 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
863 if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
864 rtlpriv->link_info.num_tx_inperiod++;
865
866 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
867 ("CMD TX OK interrupt!\n"));
868 _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
869 }
870 }
871
Larry Finger0c817332010-12-08 11:12:31 -0600872 /*<2> Rx related */
873 if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
874 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, ("Rx ok interrupt!\n"));
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500875 _rtl_pci_rx_interrupt(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600876 }
877
878 if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
879 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
880 ("rx descriptor unavailable!\n"));
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500881 _rtl_pci_rx_interrupt(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600882 }
883
884 if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
885 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("rx overflow !\n"));
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500886 _rtl_pci_rx_interrupt(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600887 }
888
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500889 if (rtlpriv->rtlhal.earlymode_enable)
890 tasklet_schedule(&rtlpriv->works.irq_tasklet);
891
Larry Finger0c817332010-12-08 11:12:31 -0600892done:
893 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
894 return IRQ_HANDLED;
895}
896
897static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
898{
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500899 _rtl_pci_tx_chk_waitq(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600900}
901
Mike McCormack67fc6052011-05-31 08:49:23 +0900902static void _rtl_pci_ips_leave_tasklet(struct ieee80211_hw *hw)
903{
904 rtl_lps_leave(hw);
905}
906
Larry Finger0c817332010-12-08 11:12:31 -0600907static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
908{
909 struct rtl_priv *rtlpriv = rtl_priv(hw);
910 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
911 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500912 struct rtl8192_tx_ring *ring = NULL;
Larry Finger0c817332010-12-08 11:12:31 -0600913 struct ieee80211_hdr *hdr = NULL;
914 struct ieee80211_tx_info *info = NULL;
915 struct sk_buff *pskb = NULL;
916 struct rtl_tx_desc *pdesc = NULL;
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500917 struct rtl_tcb_desc tcb_desc;
Larry Finger0c817332010-12-08 11:12:31 -0600918 u8 temp_one = 1;
919
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500920 memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
Larry Finger0c817332010-12-08 11:12:31 -0600921 ring = &rtlpci->tx_ring[BEACON_QUEUE];
922 pskb = __skb_dequeue(&ring->queue);
923 if (pskb)
924 kfree_skb(pskb);
925
926 /*NB: the beacon data buffer must be 32-bit aligned. */
927 pskb = ieee80211_beacon_get(hw, mac->vif);
928 if (pskb == NULL)
929 return;
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500930 hdr = rtl_get_hdr(pskb);
Larry Finger0c817332010-12-08 11:12:31 -0600931 info = IEEE80211_SKB_CB(pskb);
Larry Finger0c817332010-12-08 11:12:31 -0600932 pdesc = &ring->desc[0];
933 rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500934 info, pskb, BEACON_QUEUE, &tcb_desc);
Larry Finger0c817332010-12-08 11:12:31 -0600935
936 __skb_queue_tail(&ring->queue, pskb);
937
938 rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
939 (u8 *)&temp_one);
940
941 return;
942}
943
944static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
945{
946 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
947 u8 i;
948
949 for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
950 rtlpci->txringcount[i] = RT_TXDESC_NUM;
951
952 /*
953 *we just alloc 2 desc for beacon queue,
954 *because we just need first desc in hw beacon.
955 */
956 rtlpci->txringcount[BEACON_QUEUE] = 2;
957
958 /*
959 *BE queue need more descriptor for performance
960 *consideration or, No more tx desc will happen,
961 *and may cause mac80211 mem leakage.
962 */
963 rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
964
965 rtlpci->rxbuffersize = 9100; /*2048/1024; */
966 rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
967}
968
969static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
970 struct pci_dev *pdev)
971{
972 struct rtl_priv *rtlpriv = rtl_priv(hw);
973 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
974 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
975 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
Larry Finger0c817332010-12-08 11:12:31 -0600976
977 rtlpci->up_first_time = true;
978 rtlpci->being_init_adapter = false;
979
980 rtlhal->hw = hw;
981 rtlpci->pdev = pdev;
982
Larry Finger0c817332010-12-08 11:12:31 -0600983 /*Tx/Rx related var */
984 _rtl_pci_init_trx_var(hw);
985
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500986 /*IBSS*/ mac->beacon_interval = 100;
Larry Finger0c817332010-12-08 11:12:31 -0600987
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500988 /*AMPDU*/
989 mac->min_space_cfg = 0;
Larry Finger0c817332010-12-08 11:12:31 -0600990 mac->max_mss_density = 0;
991 /*set sane AMPDU defaults */
992 mac->current_ampdu_density = 7;
993 mac->current_ampdu_factor = 3;
994
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500995 /*QOS*/
996 rtlpci->acm_method = eAcmWay2_SW;
Larry Finger0c817332010-12-08 11:12:31 -0600997
998 /*task */
999 tasklet_init(&rtlpriv->works.irq_tasklet,
1000 (void (*)(unsigned long))_rtl_pci_irq_tasklet,
1001 (unsigned long)hw);
1002 tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
1003 (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
1004 (unsigned long)hw);
Mike McCormack67fc6052011-05-31 08:49:23 +09001005 tasklet_init(&rtlpriv->works.ips_leave_tasklet,
1006 (void (*)(unsigned long))_rtl_pci_ips_leave_tasklet,
1007 (unsigned long)hw);
Larry Finger0c817332010-12-08 11:12:31 -06001008}
1009
1010static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
1011 unsigned int prio, unsigned int entries)
1012{
1013 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1014 struct rtl_priv *rtlpriv = rtl_priv(hw);
1015 struct rtl_tx_desc *ring;
1016 dma_addr_t dma;
1017 u32 nextdescaddress;
1018 int i;
1019
1020 ring = pci_alloc_consistent(rtlpci->pdev,
1021 sizeof(*ring) * entries, &dma);
1022
1023 if (!ring || (unsigned long)ring & 0xFF) {
1024 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1025 ("Cannot allocate TX ring (prio = %d)\n", prio));
1026 return -ENOMEM;
1027 }
1028
1029 memset(ring, 0, sizeof(*ring) * entries);
1030 rtlpci->tx_ring[prio].desc = ring;
1031 rtlpci->tx_ring[prio].dma = dma;
1032 rtlpci->tx_ring[prio].idx = 0;
1033 rtlpci->tx_ring[prio].entries = entries;
1034 skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
1035
1036 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1037 ("queue:%d, ring_addr:%p\n", prio, ring));
1038
1039 for (i = 0; i < entries; i++) {
Larry Fingerd3bb1422011-04-25 13:23:20 -05001040 nextdescaddress = (u32) dma +
Larry Finger982d96b2011-05-01 22:30:54 -05001041 ((i + 1) % entries) *
Larry Fingerd3bb1422011-04-25 13:23:20 -05001042 sizeof(*ring);
Larry Finger0c817332010-12-08 11:12:31 -06001043
1044 rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
1045 true, HW_DESC_TX_NEXTDESC_ADDR,
1046 (u8 *)&nextdescaddress);
1047 }
1048
1049 return 0;
1050}
1051
1052static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
1053{
1054 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1055 struct rtl_priv *rtlpriv = rtl_priv(hw);
1056 struct rtl_rx_desc *entry = NULL;
1057 int i, rx_queue_idx;
1058 u8 tmp_one = 1;
1059
1060 /*
1061 *rx_queue_idx 0:RX_MPDU_QUEUE
1062 *rx_queue_idx 1:RX_CMD_QUEUE
1063 */
1064 for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
1065 rx_queue_idx++) {
1066 rtlpci->rx_ring[rx_queue_idx].desc =
1067 pci_alloc_consistent(rtlpci->pdev,
1068 sizeof(*rtlpci->rx_ring[rx_queue_idx].
1069 desc) * rtlpci->rxringcount,
1070 &rtlpci->rx_ring[rx_queue_idx].dma);
1071
1072 if (!rtlpci->rx_ring[rx_queue_idx].desc ||
1073 (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
1074 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1075 ("Cannot allocate RX ring\n"));
1076 return -ENOMEM;
1077 }
1078
1079 memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
1080 sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
1081 rtlpci->rxringcount);
1082
1083 rtlpci->rx_ring[rx_queue_idx].idx = 0;
1084
Larry Finger0019a2c2011-05-19 11:48:45 -05001085 /* If amsdu_8k is disabled, set buffersize to 4096. This
1086 * change will reduce memory fragmentation.
1087 */
1088 if (rtlpci->rxbuffersize > 4096 &&
1089 rtlpriv->rtlhal.disable_amsdu_8k)
1090 rtlpci->rxbuffersize = 4096;
1091
Larry Finger0c817332010-12-08 11:12:31 -06001092 for (i = 0; i < rtlpci->rxringcount; i++) {
1093 struct sk_buff *skb =
1094 dev_alloc_skb(rtlpci->rxbuffersize);
1095 u32 bufferaddress;
Larry Finger0c817332010-12-08 11:12:31 -06001096 if (!skb)
1097 return 0;
Jesper Juhlbdc4bf652011-01-21 13:40:54 -06001098 entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
Larry Finger0c817332010-12-08 11:12:31 -06001099
1100 /*skb->dev = dev; */
1101
1102 rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
1103
1104 /*
1105 *just set skb->cb to mapping addr
1106 *for pci_unmap_single use
1107 */
1108 *((dma_addr_t *) skb->cb) =
1109 pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
1110 rtlpci->rxbuffersize,
1111 PCI_DMA_FROMDEVICE);
1112
Larry Fingerd3bb1422011-04-25 13:23:20 -05001113 bufferaddress = (*((dma_addr_t *)skb->cb));
Larry Finger0c817332010-12-08 11:12:31 -06001114 rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
1115 HW_DESC_RXBUFF_ADDR,
1116 (u8 *)&bufferaddress);
1117 rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
1118 HW_DESC_RXPKT_LEN,
1119 (u8 *)&rtlpci->
1120 rxbuffersize);
1121 rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
1122 HW_DESC_RXOWN,
1123 (u8 *)&tmp_one);
1124 }
1125
1126 rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
1127 HW_DESC_RXERO, (u8 *)&tmp_one);
1128 }
1129 return 0;
1130}
1131
1132static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
1133 unsigned int prio)
1134{
1135 struct rtl_priv *rtlpriv = rtl_priv(hw);
1136 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1137 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
1138
1139 while (skb_queue_len(&ring->queue)) {
1140 struct rtl_tx_desc *entry = &ring->desc[ring->idx];
1141 struct sk_buff *skb = __skb_dequeue(&ring->queue);
1142
1143 pci_unmap_single(rtlpci->pdev,
Larry Fingerd3bb1422011-04-25 13:23:20 -05001144 rtlpriv->cfg->
Larry Finger0c817332010-12-08 11:12:31 -06001145 ops->get_desc((u8 *) entry, true,
Larry Fingerd3bb1422011-04-25 13:23:20 -05001146 HW_DESC_TXBUFF_ADDR),
Larry Finger0c817332010-12-08 11:12:31 -06001147 skb->len, PCI_DMA_TODEVICE);
1148 kfree_skb(skb);
1149 ring->idx = (ring->idx + 1) % ring->entries;
1150 }
1151
1152 pci_free_consistent(rtlpci->pdev,
1153 sizeof(*ring->desc) * ring->entries,
1154 ring->desc, ring->dma);
1155 ring->desc = NULL;
1156}
1157
1158static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
1159{
1160 int i, rx_queue_idx;
1161
1162 /*rx_queue_idx 0:RX_MPDU_QUEUE */
1163 /*rx_queue_idx 1:RX_CMD_QUEUE */
1164 for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
1165 rx_queue_idx++) {
1166 for (i = 0; i < rtlpci->rxringcount; i++) {
1167 struct sk_buff *skb =
1168 rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
1169 if (!skb)
1170 continue;
1171
1172 pci_unmap_single(rtlpci->pdev,
1173 *((dma_addr_t *) skb->cb),
1174 rtlpci->rxbuffersize,
1175 PCI_DMA_FROMDEVICE);
1176 kfree_skb(skb);
1177 }
1178
1179 pci_free_consistent(rtlpci->pdev,
1180 sizeof(*rtlpci->rx_ring[rx_queue_idx].
1181 desc) * rtlpci->rxringcount,
1182 rtlpci->rx_ring[rx_queue_idx].desc,
1183 rtlpci->rx_ring[rx_queue_idx].dma);
1184 rtlpci->rx_ring[rx_queue_idx].desc = NULL;
1185 }
1186}
1187
1188static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
1189{
1190 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1191 int ret;
1192 int i;
1193
1194 ret = _rtl_pci_init_rx_ring(hw);
1195 if (ret)
1196 return ret;
1197
1198 for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
1199 ret = _rtl_pci_init_tx_ring(hw, i,
1200 rtlpci->txringcount[i]);
1201 if (ret)
1202 goto err_free_rings;
1203 }
1204
1205 return 0;
1206
1207err_free_rings:
1208 _rtl_pci_free_rx_ring(rtlpci);
1209
1210 for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
1211 if (rtlpci->tx_ring[i].desc)
1212 _rtl_pci_free_tx_ring(hw, i);
1213
1214 return 1;
1215}
1216
1217static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
1218{
1219 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1220 u32 i;
1221
1222 /*free rx rings */
1223 _rtl_pci_free_rx_ring(rtlpci);
1224
1225 /*free tx rings */
1226 for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
1227 _rtl_pci_free_tx_ring(hw, i);
1228
1229 return 0;
1230}
1231
1232int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
1233{
1234 struct rtl_priv *rtlpriv = rtl_priv(hw);
1235 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1236 int i, rx_queue_idx;
1237 unsigned long flags;
1238 u8 tmp_one = 1;
1239
1240 /*rx_queue_idx 0:RX_MPDU_QUEUE */
1241 /*rx_queue_idx 1:RX_CMD_QUEUE */
1242 for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
1243 rx_queue_idx++) {
1244 /*
1245 *force the rx_ring[RX_MPDU_QUEUE/
1246 *RX_CMD_QUEUE].idx to the first one
1247 */
1248 if (rtlpci->rx_ring[rx_queue_idx].desc) {
1249 struct rtl_rx_desc *entry = NULL;
1250
1251 for (i = 0; i < rtlpci->rxringcount; i++) {
1252 entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
1253 rtlpriv->cfg->ops->set_desc((u8 *) entry,
1254 false,
1255 HW_DESC_RXOWN,
1256 (u8 *)&tmp_one);
1257 }
1258 rtlpci->rx_ring[rx_queue_idx].idx = 0;
1259 }
1260 }
1261
1262 /*
1263 *after reset, release previous pending packet,
1264 *and force the tx idx to the first one
1265 */
1266 spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
1267 for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
1268 if (rtlpci->tx_ring[i].desc) {
1269 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
1270
1271 while (skb_queue_len(&ring->queue)) {
1272 struct rtl_tx_desc *entry =
1273 &ring->desc[ring->idx];
1274 struct sk_buff *skb =
1275 __skb_dequeue(&ring->queue);
1276
1277 pci_unmap_single(rtlpci->pdev,
Larry Fingerd3bb1422011-04-25 13:23:20 -05001278 rtlpriv->cfg->ops->
Larry Finger0c817332010-12-08 11:12:31 -06001279 get_desc((u8 *)
1280 entry,
1281 true,
Larry Fingerd3bb1422011-04-25 13:23:20 -05001282 HW_DESC_TXBUFF_ADDR),
Larry Finger0c817332010-12-08 11:12:31 -06001283 skb->len, PCI_DMA_TODEVICE);
1284 kfree_skb(skb);
1285 ring->idx = (ring->idx + 1) % ring->entries;
1286 }
1287 ring->idx = 0;
1288 }
1289 }
1290
1291 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1292
1293 return 0;
1294}
1295
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001296static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
1297 struct sk_buff *skb)
Larry Finger0c817332010-12-08 11:12:31 -06001298{
1299 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001300 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001301 struct ieee80211_sta *sta = info->control.sta;
1302 struct rtl_sta_info *sta_entry = NULL;
1303 u8 tid = rtl_get_tid(skb);
1304
1305 if (!sta)
1306 return false;
1307 sta_entry = (struct rtl_sta_info *)sta->drv_priv;
1308
1309 if (!rtlpriv->rtlhal.earlymode_enable)
1310 return false;
1311 if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
1312 return false;
1313 if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
1314 return false;
1315 if (tid > 7)
1316 return false;
1317
1318 /* maybe every tid should be checked */
1319 if (!rtlpriv->link_info.higher_busytxtraffic[tid])
1320 return false;
1321
1322 spin_lock_bh(&rtlpriv->locks.waitq_lock);
1323 skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
1324 spin_unlock_bh(&rtlpriv->locks.waitq_lock);
1325
1326 return true;
1327}
1328
Larry Fingerd3bb1422011-04-25 13:23:20 -05001329static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001330 struct rtl_tcb_desc *ptcb_desc)
1331{
1332 struct rtl_priv *rtlpriv = rtl_priv(hw);
1333 struct rtl_sta_info *sta_entry = NULL;
1334 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1335 struct ieee80211_sta *sta = info->control.sta;
Larry Finger0c817332010-12-08 11:12:31 -06001336 struct rtl8192_tx_ring *ring;
1337 struct rtl_tx_desc *pdesc;
1338 u8 idx;
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001339 u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
Larry Finger0c817332010-12-08 11:12:31 -06001340 unsigned long flags;
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001341 struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
1342 __le16 fc = rtl_get_fc(skb);
Larry Finger0c817332010-12-08 11:12:31 -06001343 u8 *pda_addr = hdr->addr1;
1344 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1345 /*ssn */
Larry Finger0c817332010-12-08 11:12:31 -06001346 u8 tid = 0;
1347 u16 seq_number = 0;
1348 u8 own;
1349 u8 temp_one = 1;
1350
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001351 if (ieee80211_is_auth(fc)) {
1352 RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, ("MAC80211_LINKING\n"));
1353 rtl_ips_nic_on(hw);
1354 }
Larry Finger0c817332010-12-08 11:12:31 -06001355
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001356 if (rtlpriv->psc.sw_ps_enabled) {
1357 if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
1358 !ieee80211_has_pm(fc))
1359 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
1360 }
1361
1362 rtl_action_proc(hw, skb, true);
Larry Finger0c817332010-12-08 11:12:31 -06001363
1364 if (is_multicast_ether_addr(pda_addr))
1365 rtlpriv->stats.txbytesmulticast += skb->len;
1366 else if (is_broadcast_ether_addr(pda_addr))
1367 rtlpriv->stats.txbytesbroadcast += skb->len;
1368 else
1369 rtlpriv->stats.txbytesunicast += skb->len;
1370
1371 spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
Larry Finger0c817332010-12-08 11:12:31 -06001372 ring = &rtlpci->tx_ring[hw_queue];
1373 if (hw_queue != BEACON_QUEUE)
1374 idx = (ring->idx + skb_queue_len(&ring->queue)) %
1375 ring->entries;
1376 else
1377 idx = 0;
1378
1379 pdesc = &ring->desc[idx];
1380 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
1381 true, HW_DESC_OWN);
1382
1383 if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
1384 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1385 ("No more TX desc@%d, ring->idx = %d,"
1386 "idx = %d, skb_queue_len = 0x%d\n",
1387 hw_queue, ring->idx, idx,
1388 skb_queue_len(&ring->queue)));
1389
1390 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1391 return skb->len;
1392 }
1393
Larry Finger0c817332010-12-08 11:12:31 -06001394 if (ieee80211_is_data_qos(fc)) {
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001395 tid = rtl_get_tid(skb);
1396 if (sta) {
1397 sta_entry = (struct rtl_sta_info *)sta->drv_priv;
1398 seq_number = (le16_to_cpu(hdr->seq_ctrl) &
1399 IEEE80211_SCTL_SEQ) >> 4;
1400 seq_number += 1;
Larry Finger0c817332010-12-08 11:12:31 -06001401
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001402 if (!ieee80211_has_morefrags(hdr->frame_control))
1403 sta_entry->tids[tid].seq_number = seq_number;
1404 }
Larry Finger0c817332010-12-08 11:12:31 -06001405 }
1406
1407 if (ieee80211_is_data(fc))
1408 rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
1409
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001410 rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
1411 info, skb, hw_queue, ptcb_desc);
Larry Finger0c817332010-12-08 11:12:31 -06001412
1413 __skb_queue_tail(&ring->queue, skb);
1414
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001415 rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
Larry Finger0c817332010-12-08 11:12:31 -06001416 HW_DESC_OWN, (u8 *)&temp_one);
1417
Larry Finger0c817332010-12-08 11:12:31 -06001418
1419 if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
1420 hw_queue != BEACON_QUEUE) {
1421
1422 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
1423 ("less desc left, stop skb_queue@%d, "
1424 "ring->idx = %d,"
1425 "idx = %d, skb_queue_len = 0x%d\n",
1426 hw_queue, ring->idx, idx,
1427 skb_queue_len(&ring->queue)));
1428
1429 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
1430 }
1431
1432 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1433
1434 rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
1435
1436 return 0;
1437}
1438
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001439static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
1440{
1441 struct rtl_priv *rtlpriv = rtl_priv(hw);
1442 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1443 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1444 u16 i = 0;
1445 int queue_id;
1446 struct rtl8192_tx_ring *ring;
1447
1448 for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
1449 u32 queue_len;
1450 ring = &pcipriv->dev.tx_ring[queue_id];
1451 queue_len = skb_queue_len(&ring->queue);
1452 if (queue_len == 0 || queue_id == BEACON_QUEUE ||
1453 queue_id == TXCMD_QUEUE) {
1454 queue_id--;
1455 continue;
1456 } else {
1457 msleep(20);
1458 i++;
1459 }
1460
1461 /* we just wait 1s for all queues */
1462 if (rtlpriv->psc.rfpwr_state == ERFOFF ||
1463 is_hal_stop(rtlhal) || i >= 200)
1464 return;
1465 }
1466}
1467
Larry Fingerd3bb1422011-04-25 13:23:20 -05001468static void rtl_pci_deinit(struct ieee80211_hw *hw)
Larry Finger0c817332010-12-08 11:12:31 -06001469{
1470 struct rtl_priv *rtlpriv = rtl_priv(hw);
1471 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1472
1473 _rtl_pci_deinit_trx_ring(hw);
1474
1475 synchronize_irq(rtlpci->pdev->irq);
1476 tasklet_kill(&rtlpriv->works.irq_tasklet);
Mike McCormack67fc6052011-05-31 08:49:23 +09001477 tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
Larry Finger0c817332010-12-08 11:12:31 -06001478
1479 flush_workqueue(rtlpriv->works.rtl_wq);
1480 destroy_workqueue(rtlpriv->works.rtl_wq);
1481
1482}
1483
Larry Fingerd3bb1422011-04-25 13:23:20 -05001484static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
Larry Finger0c817332010-12-08 11:12:31 -06001485{
1486 struct rtl_priv *rtlpriv = rtl_priv(hw);
1487 int err;
1488
1489 _rtl_pci_init_struct(hw, pdev);
1490
1491 err = _rtl_pci_init_trx_ring(hw);
1492 if (err) {
1493 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1494 ("tx ring initialization failed"));
1495 return err;
1496 }
1497
1498 return 1;
1499}
1500
Larry Fingerd3bb1422011-04-25 13:23:20 -05001501static int rtl_pci_start(struct ieee80211_hw *hw)
Larry Finger0c817332010-12-08 11:12:31 -06001502{
1503 struct rtl_priv *rtlpriv = rtl_priv(hw);
1504 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1505 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1506 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1507
1508 int err;
1509
1510 rtl_pci_reset_trx_ring(hw);
1511
1512 rtlpci->driver_is_goingto_unload = false;
1513 err = rtlpriv->cfg->ops->hw_init(hw);
1514 if (err) {
1515 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1516 ("Failed to config hardware!\n"));
1517 return err;
1518 }
1519
1520 rtlpriv->cfg->ops->enable_interrupt(hw);
1521 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("enable_interrupt OK\n"));
1522
1523 rtl_init_rx_config(hw);
1524
Vitaliy Ivanovfb914eb2011-06-23 20:01:55 +03001525 /*should be after adapter start and interrupt enable. */
Larry Finger0c817332010-12-08 11:12:31 -06001526 set_hal_start(rtlhal);
1527
1528 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1529
1530 rtlpci->up_first_time = false;
1531
1532 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("OK\n"));
1533 return 0;
1534}
1535
Larry Fingerd3bb1422011-04-25 13:23:20 -05001536static void rtl_pci_stop(struct ieee80211_hw *hw)
Larry Finger0c817332010-12-08 11:12:31 -06001537{
1538 struct rtl_priv *rtlpriv = rtl_priv(hw);
1539 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1540 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1541 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1542 unsigned long flags;
1543 u8 RFInProgressTimeOut = 0;
1544
1545 /*
Vitaliy Ivanovfb914eb2011-06-23 20:01:55 +03001546 *should be before disable interrupt&adapter
Larry Finger0c817332010-12-08 11:12:31 -06001547 *and will do it immediately.
1548 */
1549 set_hal_stop(rtlhal);
1550
1551 rtlpriv->cfg->ops->disable_interrupt(hw);
Mike McCormack67fc6052011-05-31 08:49:23 +09001552 tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
Larry Finger0c817332010-12-08 11:12:31 -06001553
1554 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1555 while (ppsc->rfchange_inprogress) {
1556 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1557 if (RFInProgressTimeOut > 100) {
1558 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1559 break;
1560 }
1561 mdelay(1);
1562 RFInProgressTimeOut++;
1563 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1564 }
1565 ppsc->rfchange_inprogress = true;
1566 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1567
1568 rtlpci->driver_is_goingto_unload = true;
1569 rtlpriv->cfg->ops->hw_disable(hw);
1570 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1571
1572 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1573 ppsc->rfchange_inprogress = false;
1574 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1575
1576 rtl_pci_enable_aspm(hw);
1577}
1578
1579static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
1580 struct ieee80211_hw *hw)
1581{
1582 struct rtl_priv *rtlpriv = rtl_priv(hw);
1583 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1584 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1585 struct pci_dev *bridge_pdev = pdev->bus->self;
1586 u16 venderid;
1587 u16 deviceid;
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001588 u8 revisionid;
Larry Finger0c817332010-12-08 11:12:31 -06001589 u16 irqline;
1590 u8 tmp;
1591
Chaoming Lifc7707a2011-05-06 15:32:02 -05001592 pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
Larry Finger0c817332010-12-08 11:12:31 -06001593 venderid = pdev->vendor;
1594 deviceid = pdev->device;
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001595 pci_read_config_byte(pdev, 0x8, &revisionid);
Larry Finger0c817332010-12-08 11:12:31 -06001596 pci_read_config_word(pdev, 0x3C, &irqline);
1597
Larry Fingerfa7ccfb2011-06-18 22:49:53 -05001598 /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
1599 * r8192e_pci, and RTL8192SE, which uses this driver. If the
1600 * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
1601 * the correct driver is r8192e_pci, thus this routine should
1602 * return false.
1603 */
1604 if (deviceid == RTL_PCI_8192SE_DID &&
1605 revisionid == RTL_PCI_REVISION_ID_8192PCIE)
1606 return false;
1607
Larry Finger0c817332010-12-08 11:12:31 -06001608 if (deviceid == RTL_PCI_8192_DID ||
1609 deviceid == RTL_PCI_0044_DID ||
1610 deviceid == RTL_PCI_0047_DID ||
1611 deviceid == RTL_PCI_8192SE_DID ||
1612 deviceid == RTL_PCI_8174_DID ||
1613 deviceid == RTL_PCI_8173_DID ||
1614 deviceid == RTL_PCI_8172_DID ||
1615 deviceid == RTL_PCI_8171_DID) {
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001616 switch (revisionid) {
Larry Finger0c817332010-12-08 11:12:31 -06001617 case RTL_PCI_REVISION_ID_8192PCIE:
1618 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1619 ("8192 PCI-E is found - "
1620 "vid/did=%x/%x\n", venderid, deviceid));
1621 rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
1622 break;
1623 case RTL_PCI_REVISION_ID_8192SE:
1624 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1625 ("8192SE is found - "
1626 "vid/did=%x/%x\n", venderid, deviceid));
1627 rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
1628 break;
1629 default:
1630 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1631 ("Err: Unknown device - "
1632 "vid/did=%x/%x\n", venderid, deviceid));
1633 rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
1634 break;
1635
1636 }
1637 } else if (deviceid == RTL_PCI_8192CET_DID ||
1638 deviceid == RTL_PCI_8192CE_DID ||
1639 deviceid == RTL_PCI_8191CE_DID ||
1640 deviceid == RTL_PCI_8188CE_DID) {
1641 rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
1642 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1643 ("8192C PCI-E is found - "
1644 "vid/did=%x/%x\n", venderid, deviceid));
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001645 } else if (deviceid == RTL_PCI_8192DE_DID ||
1646 deviceid == RTL_PCI_8192DE_DID2) {
1647 rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
1648 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1649 ("8192D PCI-E is found - "
1650 "vid/did=%x/%x\n", venderid, deviceid));
Larry Finger0c817332010-12-08 11:12:31 -06001651 } else {
1652 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1653 ("Err: Unknown device -"
1654 " vid/did=%x/%x\n", venderid, deviceid));
1655
1656 rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
1657 }
1658
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001659 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
1660 if (revisionid == 0 || revisionid == 1) {
1661 if (revisionid == 0) {
1662 RT_TRACE(rtlpriv, COMP_INIT,
1663 DBG_LOUD, ("Find 92DE MAC0.\n"));
1664 rtlhal->interfaceindex = 0;
1665 } else if (revisionid == 1) {
1666 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1667 ("Find 92DE MAC1.\n"));
1668 rtlhal->interfaceindex = 1;
1669 }
1670 } else {
1671 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1672 ("Unknown device - "
1673 "VendorID/DeviceID=%x/%x, Revision=%x\n",
1674 venderid, deviceid, revisionid));
1675 rtlhal->interfaceindex = 0;
1676 }
1677 }
Larry Finger0c817332010-12-08 11:12:31 -06001678 /*find bus info */
1679 pcipriv->ndis_adapter.busnumber = pdev->bus->number;
1680 pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
1681 pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
1682
Larry Fingerb6b67df2011-07-29 10:53:12 -05001683 if (bridge_pdev) {
1684 /*find bridge info if available */
1685 pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
1686 for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
1687 if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
1688 pcipriv->ndis_adapter.pcibridge_vendor = tmp;
1689 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1690 ("Pci Bridge Vendor is found index:"
1691 " %d\n", tmp));
1692 break;
1693 }
Larry Finger0c817332010-12-08 11:12:31 -06001694 }
1695 }
1696
1697 if (pcipriv->ndis_adapter.pcibridge_vendor !=
1698 PCI_BRIDGE_VENDOR_UNKNOWN) {
1699 pcipriv->ndis_adapter.pcibridge_busnum =
1700 bridge_pdev->bus->number;
1701 pcipriv->ndis_adapter.pcibridge_devnum =
1702 PCI_SLOT(bridge_pdev->devfn);
1703 pcipriv->ndis_adapter.pcibridge_funcnum =
1704 PCI_FUNC(bridge_pdev->devfn);
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001705 pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
1706 pci_pcie_cap(bridge_pdev);
Larry Finger0c817332010-12-08 11:12:31 -06001707 pcipriv->ndis_adapter.num4bytes =
1708 (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
1709
1710 rtl_pci_get_linkcontrol_field(hw);
1711
1712 if (pcipriv->ndis_adapter.pcibridge_vendor ==
1713 PCI_BRIDGE_VENDOR_AMD) {
1714 pcipriv->ndis_adapter.amd_l1_patch =
1715 rtl_pci_get_amd_l1_patch(hw);
1716 }
1717 }
1718
1719 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1720 ("pcidev busnumber:devnumber:funcnumber:"
1721 "vendor:link_ctl %d:%d:%d:%x:%x\n",
1722 pcipriv->ndis_adapter.busnumber,
1723 pcipriv->ndis_adapter.devnumber,
1724 pcipriv->ndis_adapter.funcnumber,
1725 pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg));
1726
1727 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1728 ("pci_bridge busnumber:devnumber:funcnumber:vendor:"
1729 "pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
1730 pcipriv->ndis_adapter.pcibridge_busnum,
1731 pcipriv->ndis_adapter.pcibridge_devnum,
1732 pcipriv->ndis_adapter.pcibridge_funcnum,
1733 pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
1734 pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
1735 pcipriv->ndis_adapter.pcibridge_linkctrlreg,
1736 pcipriv->ndis_adapter.amd_l1_patch));
1737
1738 rtl_pci_parse_configuration(pdev, hw);
1739
1740 return true;
1741}
1742
1743int __devinit rtl_pci_probe(struct pci_dev *pdev,
1744 const struct pci_device_id *id)
1745{
1746 struct ieee80211_hw *hw = NULL;
1747
1748 struct rtl_priv *rtlpriv = NULL;
1749 struct rtl_pci_priv *pcipriv = NULL;
1750 struct rtl_pci *rtlpci;
1751 unsigned long pmem_start, pmem_len, pmem_flags;
1752 int err;
1753
1754 err = pci_enable_device(pdev);
1755 if (err) {
1756 RT_ASSERT(false,
1757 ("%s : Cannot enable new PCI device\n",
1758 pci_name(pdev)));
1759 return err;
1760 }
1761
1762 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
1763 if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
1764 RT_ASSERT(false, ("Unable to obtain 32bit DMA "
1765 "for consistent allocations\n"));
1766 pci_disable_device(pdev);
1767 return -ENOMEM;
1768 }
1769 }
1770
1771 pci_set_master(pdev);
1772
1773 hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
1774 sizeof(struct rtl_priv), &rtl_ops);
1775 if (!hw) {
1776 RT_ASSERT(false,
1777 ("%s : ieee80211 alloc failed\n", pci_name(pdev)));
1778 err = -ENOMEM;
1779 goto fail1;
1780 }
1781
1782 SET_IEEE80211_DEV(hw, &pdev->dev);
1783 pci_set_drvdata(pdev, hw);
1784
1785 rtlpriv = hw->priv;
1786 pcipriv = (void *)rtlpriv->priv;
1787 pcipriv->dev.pdev = pdev;
1788
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001789 /* init cfg & intf_ops */
1790 rtlpriv->rtlhal.interface = INTF_PCI;
1791 rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
1792 rtlpriv->intf_ops = &rtl_pci_ops;
1793
Larry Finger0c817332010-12-08 11:12:31 -06001794 /*
1795 *init dbgp flags before all
1796 *other functions, because we will
1797 *use it in other funtions like
1798 *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
1799 *you can not use these macro
1800 *before this
1801 */
1802 rtl_dbgp_flag_init(hw);
1803
1804 /* MEM map */
1805 err = pci_request_regions(pdev, KBUILD_MODNAME);
1806 if (err) {
1807 RT_ASSERT(false, ("Can't obtain PCI resources\n"));
1808 return err;
1809 }
1810
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001811 pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
1812 pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
1813 pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
Larry Finger0c817332010-12-08 11:12:31 -06001814
1815 /*shared mem start */
1816 rtlpriv->io.pci_mem_start =
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001817 (unsigned long)pci_iomap(pdev,
1818 rtlpriv->cfg->bar_id, pmem_len);
Larry Finger0c817332010-12-08 11:12:31 -06001819 if (rtlpriv->io.pci_mem_start == 0) {
1820 RT_ASSERT(false, ("Can't map PCI mem\n"));
1821 goto fail2;
1822 }
1823
1824 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1825 ("mem mapped space: start: 0x%08lx len:%08lx "
1826 "flags:%08lx, after map:0x%08lx\n",
1827 pmem_start, pmem_len, pmem_flags,
1828 rtlpriv->io.pci_mem_start));
1829
1830 /* Disable Clk Request */
1831 pci_write_config_byte(pdev, 0x81, 0);
1832 /* leave D3 mode */
1833 pci_write_config_byte(pdev, 0x44, 0);
1834 pci_write_config_byte(pdev, 0x04, 0x06);
1835 pci_write_config_byte(pdev, 0x04, 0x07);
1836
Larry Finger0c817332010-12-08 11:12:31 -06001837 /* find adapter */
Larry Fingerfa7ccfb2011-06-18 22:49:53 -05001838 if (!_rtl_pci_find_adapter(pdev, hw))
1839 goto fail3;
Larry Finger0c817332010-12-08 11:12:31 -06001840
1841 /* Init IO handler */
1842 _rtl_pci_io_handler_init(&pdev->dev, hw);
1843
1844 /*like read eeprom and so on */
1845 rtlpriv->cfg->ops->read_eeprom_info(hw);
1846
1847 if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
1848 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1849 ("Can't init_sw_vars.\n"));
1850 goto fail3;
1851 }
1852
1853 rtlpriv->cfg->ops->init_sw_leds(hw);
1854
1855 /*aspm */
1856 rtl_pci_init_aspm(hw);
1857
1858 /* Init mac80211 sw */
1859 err = rtl_init_core(hw);
1860 if (err) {
1861 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1862 ("Can't allocate sw for mac80211.\n"));
1863 goto fail3;
1864 }
1865
1866 /* Init PCI sw */
1867 err = !rtl_pci_init(hw, pdev);
1868 if (err) {
1869 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1870 ("Failed to init PCI.\n"));
1871 goto fail3;
1872 }
1873
1874 err = ieee80211_register_hw(hw);
1875 if (err) {
1876 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1877 ("Can't register mac80211 hw.\n"));
1878 goto fail3;
1879 } else {
1880 rtlpriv->mac80211.mac80211_registered = 1;
1881 }
1882
1883 err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
1884 if (err) {
1885 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1886 ("failed to create sysfs device attributes\n"));
1887 goto fail3;
1888 }
1889
1890 /*init rfkill */
1891 rtl_init_rfkill(hw);
1892
1893 rtlpci = rtl_pcidev(pcipriv);
1894 err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
1895 IRQF_SHARED, KBUILD_MODNAME, hw);
1896 if (err) {
1897 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1898 ("%s: failed to register IRQ handler\n",
1899 wiphy_name(hw->wiphy)));
1900 goto fail3;
1901 } else {
1902 rtlpci->irq_alloc = 1;
1903 }
1904
1905 set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
1906 return 0;
1907
1908fail3:
1909 pci_set_drvdata(pdev, NULL);
1910 rtl_deinit_core(hw);
1911 _rtl_pci_io_handler_release(hw);
1912 ieee80211_free_hw(hw);
1913
1914 if (rtlpriv->io.pci_mem_start != 0)
Larry Finger62e63972011-02-11 14:27:46 -06001915 pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
Larry Finger0c817332010-12-08 11:12:31 -06001916
1917fail2:
1918 pci_release_regions(pdev);
1919
1920fail1:
1921
1922 pci_disable_device(pdev);
1923
1924 return -ENODEV;
1925
1926}
1927EXPORT_SYMBOL(rtl_pci_probe);
1928
1929void rtl_pci_disconnect(struct pci_dev *pdev)
1930{
1931 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
1932 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1933 struct rtl_priv *rtlpriv = rtl_priv(hw);
1934 struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
1935 struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
1936
1937 clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
1938
1939 sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
1940
1941 /*ieee80211_unregister_hw will call ops_stop */
1942 if (rtlmac->mac80211_registered == 1) {
1943 ieee80211_unregister_hw(hw);
1944 rtlmac->mac80211_registered = 0;
1945 } else {
1946 rtl_deinit_deferred_work(hw);
1947 rtlpriv->intf_ops->adapter_stop(hw);
1948 }
1949
1950 /*deinit rfkill */
1951 rtl_deinit_rfkill(hw);
1952
1953 rtl_pci_deinit(hw);
1954 rtl_deinit_core(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001955 _rtl_pci_io_handler_release(hw);
1956 rtlpriv->cfg->ops->deinit_sw_vars(hw);
1957
1958 if (rtlpci->irq_alloc) {
1959 free_irq(rtlpci->pdev->irq, hw);
1960 rtlpci->irq_alloc = 0;
1961 }
1962
1963 if (rtlpriv->io.pci_mem_start != 0) {
Larry Finger62e63972011-02-11 14:27:46 -06001964 pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
Larry Finger0c817332010-12-08 11:12:31 -06001965 pci_release_regions(pdev);
1966 }
1967
1968 pci_disable_device(pdev);
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001969
1970 rtl_pci_disable_aspm(hw);
1971
Larry Finger0c817332010-12-08 11:12:31 -06001972 pci_set_drvdata(pdev, NULL);
1973
1974 ieee80211_free_hw(hw);
1975}
1976EXPORT_SYMBOL(rtl_pci_disconnect);
1977
1978/***************************************
1979kernel pci power state define:
1980PCI_D0 ((pci_power_t __force) 0)
1981PCI_D1 ((pci_power_t __force) 1)
1982PCI_D2 ((pci_power_t __force) 2)
1983PCI_D3hot ((pci_power_t __force) 3)
1984PCI_D3cold ((pci_power_t __force) 4)
1985PCI_UNKNOWN ((pci_power_t __force) 5)
1986
1987This function is called when system
1988goes into suspend state mac80211 will
1989call rtl_mac_stop() from the mac80211
1990suspend function first, So there is
1991no need to call hw_disable here.
1992****************************************/
Larry Finger603be382011-10-11 21:28:47 -05001993int rtl_pci_suspend(struct device *dev)
Larry Finger0c817332010-12-08 11:12:31 -06001994{
Larry Finger603be382011-10-11 21:28:47 -05001995 struct pci_dev *pdev = to_pci_dev(dev);
Chaoming_Lic7cfe382011-04-25 13:23:15 -05001996 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
1997 struct rtl_priv *rtlpriv = rtl_priv(hw);
1998
1999 rtlpriv->cfg->ops->hw_suspend(hw);
2000 rtl_deinit_rfkill(hw);
2001
Larry Finger0c817332010-12-08 11:12:31 -06002002 return 0;
2003}
2004EXPORT_SYMBOL(rtl_pci_suspend);
2005
Larry Finger603be382011-10-11 21:28:47 -05002006int rtl_pci_resume(struct device *dev)
Larry Finger0c817332010-12-08 11:12:31 -06002007{
Larry Finger603be382011-10-11 21:28:47 -05002008 struct pci_dev *pdev = to_pci_dev(dev);
Chaoming_Lic7cfe382011-04-25 13:23:15 -05002009 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
2010 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06002011
Chaoming_Lic7cfe382011-04-25 13:23:15 -05002012 rtlpriv->cfg->ops->hw_resume(hw);
2013 rtl_init_rfkill(hw);
Larry Finger0c817332010-12-08 11:12:31 -06002014 return 0;
2015}
2016EXPORT_SYMBOL(rtl_pci_resume);
2017
2018struct rtl_intf_ops rtl_pci_ops = {
Chaoming_Lic7cfe382011-04-25 13:23:15 -05002019 .read_efuse_byte = read_efuse_byte,
Larry Finger0c817332010-12-08 11:12:31 -06002020 .adapter_start = rtl_pci_start,
2021 .adapter_stop = rtl_pci_stop,
2022 .adapter_tx = rtl_pci_tx,
Chaoming_Lic7cfe382011-04-25 13:23:15 -05002023 .flush = rtl_pci_flush,
Larry Finger0c817332010-12-08 11:12:31 -06002024 .reset_trx_ring = rtl_pci_reset_trx_ring,
Chaoming_Lic7cfe382011-04-25 13:23:15 -05002025 .waitq_insert = rtl_pci_tx_chk_waitq_insert,
Larry Finger0c817332010-12-08 11:12:31 -06002026
2027 .disable_aspm = rtl_pci_disable_aspm,
2028 .enable_aspm = rtl_pci_enable_aspm,
2029};