blob: 277ce5e91e04d2e56eb3ee3834b3be4420b1361e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
Andi Kleena8ab26f2005-04-16 15:25:19 -070015 * This code is released under the GNU General Public License version 2
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * Fixes
18 * Felix Koop : NR_CPUS used properly
19 * Jose Renau : Handle single CPU case.
20 * Alan Cox : By repeated request 8) - Total BogoMIP report.
21 * Greg Wright : Fix for kernel stacks panic.
22 * Erich Boleyn : MP v1.4 and additional changes.
23 * Matthias Sattler : Changes for 2.1 kernel map.
24 * Michel Lespinasse : Changes for 2.1 kernel map.
25 * Michael Chastain : Change trampoline.S to gnu as.
26 * Alan Cox : Dumb bug: 'B' step PPro's are fine
27 * Ingo Molnar : Added APIC timers, based on code
28 * from Jose Renau
29 * Ingo Molnar : various cleanups and rewrites
30 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
31 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
32 * Andi Kleen : Changed for SMP boot into long mode.
Andi Kleena8ab26f2005-04-16 15:25:19 -070033 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
34 * Andi Kleen : Converted to new state machine.
35 * Various cleanups.
36 * Probably mostly hotplug CPU ready now.
Ashok Raj76e4f662005-06-25 14:55:00 -070037 * Ashok Raj : CPU hotplug support
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 */
39
Andi Kleena8ab26f2005-04-16 15:25:19 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/config.h>
42#include <linux/init.h>
43
44#include <linux/mm.h>
45#include <linux/kernel_stat.h>
46#include <linux/smp_lock.h>
47#include <linux/irq.h>
48#include <linux/bootmem.h>
49#include <linux/thread_info.h>
50#include <linux/module.h>
51
52#include <linux/delay.h>
53#include <linux/mc146818rtc.h>
54#include <asm/mtrr.h>
55#include <asm/pgalloc.h>
56#include <asm/desc.h>
57#include <asm/kdebug.h>
58#include <asm/tlbflush.h>
59#include <asm/proto.h>
Andi Kleen75152112005-05-16 21:53:34 -070060#include <asm/nmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62/* Number of siblings per CPU package */
63int smp_num_siblings = 1;
64/* Package ID of each logical CPU */
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070065u8 phys_proc_id[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
66u8 cpu_core_id[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
Linus Torvalds1da177e2005-04-16 15:20:36 -070067EXPORT_SYMBOL(phys_proc_id);
Andi Kleen3dd9d512005-04-16 15:25:15 -070068EXPORT_SYMBOL(cpu_core_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70/* Bitmask of currently online CPUs */
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070071cpumask_t cpu_online_map __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Andi Kleena8ab26f2005-04-16 15:25:19 -070073EXPORT_SYMBOL(cpu_online_map);
74
75/*
76 * Private maps to synchronize booting between AP and BP.
77 * Probably not needed anymore, but it makes for easier debugging. -AK
78 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070079cpumask_t cpu_callin_map;
80cpumask_t cpu_callout_map;
Andi Kleena8ab26f2005-04-16 15:25:19 -070081
82cpumask_t cpu_possible_map;
83EXPORT_SYMBOL(cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85/* Per CPU bogomips and other parameters */
86struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
87
Andi Kleena8ab26f2005-04-16 15:25:19 -070088/* Set when the idlers are all forked */
89int smp_threads_ready;
90
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070091cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
92cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
Andi Kleen2df9fa32005-05-20 14:27:59 -070093EXPORT_SYMBOL(cpu_core_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95/*
96 * Trampoline 80x86 program as an array.
97 */
98
Andi Kleena8ab26f2005-04-16 15:25:19 -070099extern unsigned char trampoline_data[];
100extern unsigned char trampoline_end[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Ashok Raj76e4f662005-06-25 14:55:00 -0700102/* State of each CPU */
103DEFINE_PER_CPU(int, cpu_state) = { 0 };
104
105/*
106 * Store all idle threads, this can be reused instead of creating
107 * a new thread. Also avoids complicated thread destroy functionality
108 * for idle threads.
109 */
110struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
111
112#define get_idle_for_cpu(x) (idle_thread_array[(x)])
113#define set_idle_for_cpu(x,p) (idle_thread_array[(x)] = (p))
114
115/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 * Currently trivial. Write the real->protected mode
117 * bootstrap into the page concerned. The caller
118 * has made sure it's suitably aligned.
119 */
120
Andi Kleena8ab26f2005-04-16 15:25:19 -0700121static unsigned long __cpuinit setup_trampoline(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122{
123 void *tramp = __va(SMP_TRAMPOLINE_BASE);
124 memcpy(tramp, trampoline_data, trampoline_end - trampoline_data);
125 return virt_to_phys(tramp);
126}
127
128/*
129 * The bootstrap kernel entry code has set these up. Save them for
130 * a given CPU
131 */
132
Andi Kleena8ab26f2005-04-16 15:25:19 -0700133static void __cpuinit smp_store_cpu_info(int id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
135 struct cpuinfo_x86 *c = cpu_data + id;
136
137 *c = boot_cpu_data;
138 identify_cpu(c);
Andi Kleendda50e72005-05-16 21:53:25 -0700139 print_cpu_info(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
141
142/*
Andi Kleendda50e72005-05-16 21:53:25 -0700143 * New Funky TSC sync algorithm borrowed from IA64.
144 * Main advantage is that it doesn't reset the TSCs fully and
145 * in general looks more robust and it works better than my earlier
146 * attempts. I believe it was written by David Mosberger. Some minor
147 * adjustments for x86-64 by me -AK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 *
Andi Kleendda50e72005-05-16 21:53:25 -0700149 * Original comment reproduced below.
150 *
151 * Synchronize TSC of the current (slave) CPU with the TSC of the
152 * MASTER CPU (normally the time-keeper CPU). We use a closed loop to
153 * eliminate the possibility of unaccounted-for errors (such as
154 * getting a machine check in the middle of a calibration step). The
155 * basic idea is for the slave to ask the master what itc value it has
156 * and to read its own itc before and after the master responds. Each
157 * iteration gives us three timestamps:
158 *
159 * slave master
160 *
161 * t0 ---\
162 * ---\
163 * --->
164 * tm
165 * /---
166 * /---
167 * t1 <---
168 *
169 *
170 * The goal is to adjust the slave's TSC such that tm falls exactly
171 * half-way between t0 and t1. If we achieve this, the clocks are
172 * synchronized provided the interconnect between the slave and the
173 * master is symmetric. Even if the interconnect were asymmetric, we
174 * would still know that the synchronization error is smaller than the
175 * roundtrip latency (t0 - t1).
176 *
177 * When the interconnect is quiet and symmetric, this lets us
178 * synchronize the TSC to within one or two cycles. However, we can
179 * only *guarantee* that the synchronization is accurate to within a
180 * round-trip time, which is typically in the range of several hundred
181 * cycles (e.g., ~500 cycles). In practice, this means that the TSCs
182 * are usually almost perfectly synchronized, but we shouldn't assume
183 * that the accuracy is much better than half a micro second or so.
184 *
185 * [there are other errors like the latency of RDTSC and of the
186 * WRMSR. These can also account to hundreds of cycles. So it's
187 * probably worse. It claims 153 cycles error on a dual Opteron,
188 * but I suspect the numbers are actually somewhat worse -AK]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 */
190
Andi Kleendda50e72005-05-16 21:53:25 -0700191#define MASTER 0
192#define SLAVE (SMP_CACHE_BYTES/8)
193
194/* Intentionally don't use cpu_relax() while TSC synchronization
195 because we don't want to go into funky power save modi or cause
196 hypervisors to schedule us away. Going to sleep would likely affect
197 latency and low latency is the primary objective here. -AK */
198#define no_cpu_relax() barrier()
199
Andi Kleena8ab26f2005-04-16 15:25:19 -0700200static __cpuinitdata DEFINE_SPINLOCK(tsc_sync_lock);
Andi Kleendda50e72005-05-16 21:53:25 -0700201static volatile __cpuinitdata unsigned long go[SLAVE + 1];
202static int notscsync __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Andi Kleendda50e72005-05-16 21:53:25 -0700204#undef DEBUG_TSC_SYNC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
Andi Kleendda50e72005-05-16 21:53:25 -0700206#define NUM_ROUNDS 64 /* magic value */
207#define NUM_ITERS 5 /* likewise */
208
209/* Callback on boot CPU */
210static __cpuinit void sync_master(void *arg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211{
Andi Kleendda50e72005-05-16 21:53:25 -0700212 unsigned long flags, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
Andi Kleendda50e72005-05-16 21:53:25 -0700214 go[MASTER] = 0;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700215
Andi Kleendda50e72005-05-16 21:53:25 -0700216 local_irq_save(flags);
217 {
218 for (i = 0; i < NUM_ROUNDS*NUM_ITERS; ++i) {
219 while (!go[MASTER])
220 no_cpu_relax();
221 go[MASTER] = 0;
222 rdtscll(go[SLAVE]);
223 }
Andi Kleena8ab26f2005-04-16 15:25:19 -0700224 }
Andi Kleendda50e72005-05-16 21:53:25 -0700225 local_irq_restore(flags);
Andi Kleena8ab26f2005-04-16 15:25:19 -0700226}
227
Andi Kleendda50e72005-05-16 21:53:25 -0700228/*
229 * Return the number of cycles by which our tsc differs from the tsc
230 * on the master (time-keeper) CPU. A positive number indicates our
231 * tsc is ahead of the master, negative that it is behind.
232 */
233static inline long
234get_delta(long *rt, long *master)
235{
236 unsigned long best_t0 = 0, best_t1 = ~0UL, best_tm = 0;
237 unsigned long tcenter, t0, t1, tm;
238 int i;
239
240 for (i = 0; i < NUM_ITERS; ++i) {
241 rdtscll(t0);
242 go[MASTER] = 1;
243 while (!(tm = go[SLAVE]))
244 no_cpu_relax();
245 go[SLAVE] = 0;
246 rdtscll(t1);
247
248 if (t1 - t0 < best_t1 - best_t0)
249 best_t0 = t0, best_t1 = t1, best_tm = tm;
250 }
251
252 *rt = best_t1 - best_t0;
253 *master = best_tm - best_t0;
254
255 /* average best_t0 and best_t1 without overflow: */
256 tcenter = (best_t0/2 + best_t1/2);
257 if (best_t0 % 2 + best_t1 % 2 == 2)
258 ++tcenter;
259 return tcenter - best_tm;
260}
261
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700262static __cpuinit void sync_tsc(unsigned int master)
Andi Kleendda50e72005-05-16 21:53:25 -0700263{
264 int i, done = 0;
265 long delta, adj, adjust_latency = 0;
266 unsigned long flags, rt, master_time_stamp, bound;
Olaf Hering44456d32005-07-27 11:45:17 -0700267#ifdef DEBUG_TSC_SYNC
Andi Kleendda50e72005-05-16 21:53:25 -0700268 static struct syncdebug {
269 long rt; /* roundtrip time */
270 long master; /* master's timestamp */
271 long diff; /* difference between midpoint and master's timestamp */
272 long lat; /* estimate of tsc adjustment latency */
273 } t[NUM_ROUNDS] __cpuinitdata;
274#endif
275
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700276 printk(KERN_INFO "CPU %d: Syncing TSC to CPU %u.\n",
277 smp_processor_id(), master);
278
Andi Kleendda50e72005-05-16 21:53:25 -0700279 go[MASTER] = 1;
280
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700281 /* It is dangerous to broadcast IPI as cpus are coming up,
282 * as they may not be ready to accept them. So since
283 * we only need to send the ipi to the boot cpu direct
284 * the message, and avoid the race.
285 */
286 smp_call_function_single(master, sync_master, NULL, 1, 0);
Andi Kleendda50e72005-05-16 21:53:25 -0700287
288 while (go[MASTER]) /* wait for master to be ready */
289 no_cpu_relax();
290
291 spin_lock_irqsave(&tsc_sync_lock, flags);
292 {
293 for (i = 0; i < NUM_ROUNDS; ++i) {
294 delta = get_delta(&rt, &master_time_stamp);
295 if (delta == 0) {
296 done = 1; /* let's lock on to this... */
297 bound = rt;
298 }
299
300 if (!done) {
301 unsigned long t;
302 if (i > 0) {
303 adjust_latency += -delta;
304 adj = -delta + adjust_latency/4;
305 } else
306 adj = -delta;
307
308 rdtscll(t);
309 wrmsrl(MSR_IA32_TSC, t + adj);
310 }
Olaf Hering44456d32005-07-27 11:45:17 -0700311#ifdef DEBUG_TSC_SYNC
Andi Kleendda50e72005-05-16 21:53:25 -0700312 t[i].rt = rt;
313 t[i].master = master_time_stamp;
314 t[i].diff = delta;
315 t[i].lat = adjust_latency/4;
316#endif
317 }
318 }
319 spin_unlock_irqrestore(&tsc_sync_lock, flags);
320
Olaf Hering44456d32005-07-27 11:45:17 -0700321#ifdef DEBUG_TSC_SYNC
Andi Kleendda50e72005-05-16 21:53:25 -0700322 for (i = 0; i < NUM_ROUNDS; ++i)
323 printk("rt=%5ld master=%5ld diff=%5ld adjlat=%5ld\n",
324 t[i].rt, t[i].master, t[i].diff, t[i].lat);
325#endif
326
327 printk(KERN_INFO
328 "CPU %d: synchronized TSC with CPU %u (last diff %ld cycles, "
329 "maxerr %lu cycles)\n",
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700330 smp_processor_id(), master, delta, rt);
Andi Kleendda50e72005-05-16 21:53:25 -0700331}
332
333static void __cpuinit tsc_sync_wait(void)
334{
335 if (notscsync || !cpu_has_tsc)
336 return;
Eric W. Biederman349188f2005-08-11 22:26:25 -0600337 sync_tsc(0);
Andi Kleendda50e72005-05-16 21:53:25 -0700338}
339
340static __init int notscsync_setup(char *s)
341{
342 notscsync = 1;
343 return 0;
344}
345__setup("notscsync", notscsync_setup);
346
Andi Kleena8ab26f2005-04-16 15:25:19 -0700347static atomic_t init_deasserted __cpuinitdata;
348
349/*
350 * Report back to the Boot Processor.
351 * Running on AP.
352 */
353void __cpuinit smp_callin(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354{
355 int cpuid, phys_id;
356 unsigned long timeout;
357
358 /*
359 * If waken up by an INIT in an 82489DX configuration
360 * we may get here before an INIT-deassert IPI reaches
361 * our local APIC. We have to wait for the IPI or we'll
362 * lock up on an APIC access.
363 */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700364 while (!atomic_read(&init_deasserted))
365 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367 /*
368 * (This works even if the APIC is not enabled.)
369 */
370 phys_id = GET_APIC_ID(apic_read(APIC_ID));
371 cpuid = smp_processor_id();
372 if (cpu_isset(cpuid, cpu_callin_map)) {
373 panic("smp_callin: phys CPU#%d, CPU#%d already present??\n",
374 phys_id, cpuid);
375 }
376 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
377
378 /*
379 * STARTUP IPIs are fragile beasts as they might sometimes
380 * trigger some glue motherboard logic. Complete APIC bus
381 * silence for 1 second, this overestimates the time the
382 * boot CPU is spending to send the up to 2 STARTUP IPIs
383 * by a factor of two. This should be enough.
384 */
385
386 /*
387 * Waiting 2s total for startup (udelay is not yet working)
388 */
389 timeout = jiffies + 2*HZ;
390 while (time_before(jiffies, timeout)) {
391 /*
392 * Has the boot CPU finished it's STARTUP sequence?
393 */
394 if (cpu_isset(cpuid, cpu_callout_map))
395 break;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700396 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 }
398
399 if (!time_before(jiffies, timeout)) {
400 panic("smp_callin: CPU%d started up but did not get a callout!\n",
401 cpuid);
402 }
403
404 /*
405 * the boot CPU has finished the init stage and is spinning
406 * on callin_map until we finish. We are free to set up this
407 * CPU, first the APIC. (this is probably redundant on most
408 * boards)
409 */
410
411 Dprintk("CALLIN, before setup_local_APIC().\n");
412 setup_local_APIC();
413
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 /*
415 * Get our bogomips.
Andi Kleenb4452212005-09-12 18:49:24 +0200416 *
417 * Need to enable IRQs because it can take longer and then
418 * the NMI watchdog might kill us.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 */
Andi Kleenb4452212005-09-12 18:49:24 +0200420 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 calibrate_delay();
Andi Kleenb4452212005-09-12 18:49:24 +0200422 local_irq_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 Dprintk("Stack at about %p\n",&cpuid);
424
425 disable_APIC_timer();
426
427 /*
428 * Save our processor parameters
429 */
430 smp_store_cpu_info(cpuid);
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /*
433 * Allow the master to continue.
434 */
435 cpu_set(cpuid, cpu_callin_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436}
437
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700438static inline void set_cpu_sibling_map(int cpu)
439{
440 int i;
441
442 if (smp_num_siblings > 1) {
443 for_each_cpu(i) {
444 if (cpu_core_id[cpu] == cpu_core_id[i]) {
445 cpu_set(i, cpu_sibling_map[cpu]);
446 cpu_set(cpu, cpu_sibling_map[i]);
447 }
448 }
449 } else {
450 cpu_set(cpu, cpu_sibling_map[cpu]);
451 }
452
453 if (current_cpu_data.x86_num_cores > 1) {
454 for_each_cpu(i) {
455 if (phys_proc_id[cpu] == phys_proc_id[i]) {
456 cpu_set(i, cpu_core_map[cpu]);
457 cpu_set(cpu, cpu_core_map[i]);
458 }
459 }
460 } else {
461 cpu_core_map[cpu] = cpu_sibling_map[cpu];
462 }
463}
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465/*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700466 * Setup code on secondary processor (after comming out of the trampoline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700468void __cpuinit start_secondary(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
470 /*
471 * Dont put anything before smp_callin(), SMP
472 * booting is too fragile that we want to limit the
473 * things done here to the most necessary things.
474 */
475 cpu_init();
476 smp_callin();
477
478 /* otherwise gcc will move up the smp_processor_id before the cpu_init */
479 barrier();
480
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 Dprintk("cpu %d: setting up apic clock\n", smp_processor_id());
482 setup_secondary_APIC_clock();
483
Andi Kleena8ab26f2005-04-16 15:25:19 -0700484 Dprintk("cpu %d: enabling apic timer\n", smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
486 if (nmi_watchdog == NMI_IO_APIC) {
487 disable_8259A_irq(0);
488 enable_NMI_through_LVT0(NULL);
489 enable_8259A_irq(0);
490 }
491
Andi Kleena8ab26f2005-04-16 15:25:19 -0700492 enable_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
494 /*
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700495 * The sibling maps must be set before turing the online map on for
496 * this cpu
497 */
498 set_cpu_sibling_map(smp_processor_id());
499
Andi Kleen1eecd732005-08-19 06:56:40 +0200500 /*
501 * Wait for TSC sync to not schedule things before.
502 * We still process interrupts, which could see an inconsistent
503 * time in that window unfortunately.
504 * Do this here because TSC sync has global unprotected state.
505 */
506 tsc_sync_wait();
507
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700508 /*
Ashok Raj884d9e42005-06-25 14:55:02 -0700509 * We need to hold call_lock, so there is no inconsistency
510 * between the time smp_call_function() determines number of
511 * IPI receipients, and the time when the determination is made
512 * for which cpus receive the IPI in genapic_flat.c. Holding this
513 * lock helps us to not include this cpu in a currently in progress
514 * smp_call_function().
515 */
516 lock_ipi_call_lock();
517
518 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700519 * Allow the master to continue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 cpu_set(smp_processor_id(), cpu_online_map);
Ashok Raj884d9e42005-06-25 14:55:02 -0700522 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
523 unlock_ipi_call_lock();
524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 cpu_idle();
526}
527
Andi Kleena8ab26f2005-04-16 15:25:19 -0700528extern volatile unsigned long init_rsp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529extern void (*initial_code)(void);
530
Olaf Hering44456d32005-07-27 11:45:17 -0700531#ifdef APIC_DEBUG
Andi Kleena8ab26f2005-04-16 15:25:19 -0700532static void inquire_remote_apic(int apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533{
534 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
535 char *names[] = { "ID", "VERSION", "SPIV" };
536 int timeout, status;
537
538 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
539
540 for (i = 0; i < sizeof(regs) / sizeof(*regs); i++) {
541 printk("... APIC #%d %s: ", apicid, names[i]);
542
543 /*
544 * Wait for idle.
545 */
546 apic_wait_icr_idle();
547
Andi Kleenc1507eb2005-09-12 18:49:23 +0200548 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
549 apic_write(APIC_ICR, APIC_DM_REMRD | regs[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
551 timeout = 0;
552 do {
553 udelay(100);
554 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
555 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
556
557 switch (status) {
558 case APIC_ICR_RR_VALID:
559 status = apic_read(APIC_RRR);
560 printk("%08x\n", status);
561 break;
562 default:
563 printk("failed\n");
564 }
565 }
566}
567#endif
568
Andi Kleena8ab26f2005-04-16 15:25:19 -0700569/*
570 * Kick the secondary to wake up.
571 */
572static int __cpuinit wakeup_secondary_via_INIT(int phys_apicid, unsigned int start_rip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573{
574 unsigned long send_status = 0, accept_status = 0;
575 int maxlvt, timeout, num_starts, j;
576
577 Dprintk("Asserting INIT.\n");
578
579 /*
580 * Turn INIT on target chip
581 */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200582 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
584 /*
585 * Send IPI
586 */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200587 apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 | APIC_DM_INIT);
589
590 Dprintk("Waiting for send to finish...\n");
591 timeout = 0;
592 do {
593 Dprintk("+");
594 udelay(100);
595 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
596 } while (send_status && (timeout++ < 1000));
597
598 mdelay(10);
599
600 Dprintk("Deasserting INIT.\n");
601
602 /* Target chip */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200603 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
605 /* Send IPI */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200606 apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
608 Dprintk("Waiting for send to finish...\n");
609 timeout = 0;
610 do {
611 Dprintk("+");
612 udelay(100);
613 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
614 } while (send_status && (timeout++ < 1000));
615
616 atomic_set(&init_deasserted, 1);
617
Andi Kleen5a40b7c2005-09-12 18:49:24 +0200618 num_starts = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
620 /*
621 * Run STARTUP IPI loop.
622 */
623 Dprintk("#startup loops: %d.\n", num_starts);
624
625 maxlvt = get_maxlvt();
626
627 for (j = 1; j <= num_starts; j++) {
628 Dprintk("Sending STARTUP #%d.\n",j);
629 apic_read_around(APIC_SPIV);
630 apic_write(APIC_ESR, 0);
631 apic_read(APIC_ESR);
632 Dprintk("After apic_write.\n");
633
634 /*
635 * STARTUP IPI
636 */
637
638 /* Target chip */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200639 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
641 /* Boot on the stack */
642 /* Kick the second */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200643 apic_write(APIC_ICR, APIC_DM_STARTUP | (start_rip >> 12));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
645 /*
646 * Give the other CPU some time to accept the IPI.
647 */
648 udelay(300);
649
650 Dprintk("Startup point 1.\n");
651
652 Dprintk("Waiting for send to finish...\n");
653 timeout = 0;
654 do {
655 Dprintk("+");
656 udelay(100);
657 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
658 } while (send_status && (timeout++ < 1000));
659
660 /*
661 * Give the other CPU some time to accept the IPI.
662 */
663 udelay(200);
664 /*
665 * Due to the Pentium erratum 3AP.
666 */
667 if (maxlvt > 3) {
668 apic_read_around(APIC_SPIV);
669 apic_write(APIC_ESR, 0);
670 }
671 accept_status = (apic_read(APIC_ESR) & 0xEF);
672 if (send_status || accept_status)
673 break;
674 }
675 Dprintk("After Startup.\n");
676
677 if (send_status)
678 printk(KERN_ERR "APIC never delivered???\n");
679 if (accept_status)
680 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
681
682 return (send_status | accept_status);
683}
684
Ashok Raj76e4f662005-06-25 14:55:00 -0700685struct create_idle {
686 struct task_struct *idle;
687 struct completion done;
688 int cpu;
689};
690
691void do_fork_idle(void *_c_idle)
692{
693 struct create_idle *c_idle = _c_idle;
694
695 c_idle->idle = fork_idle(c_idle->cpu);
696 complete(&c_idle->done);
697}
698
Andi Kleena8ab26f2005-04-16 15:25:19 -0700699/*
700 * Boot one CPU.
701 */
702static int __cpuinit do_boot_cpu(int cpu, int apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 unsigned long boot_error;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700705 int timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 unsigned long start_rip;
Ashok Raj76e4f662005-06-25 14:55:00 -0700707 struct create_idle c_idle = {
708 .cpu = cpu,
709 .done = COMPLETION_INITIALIZER(c_idle.done),
710 };
711 DECLARE_WORK(work, do_fork_idle, &c_idle);
712
713 c_idle.idle = get_idle_for_cpu(cpu);
714
715 if (c_idle.idle) {
716 c_idle.idle->thread.rsp = (unsigned long) (((struct pt_regs *)
717 (THREAD_SIZE + (unsigned long) c_idle.idle->thread_info)) - 1);
718 init_idle(c_idle.idle, cpu);
719 goto do_rest;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700720 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Ashok Raj76e4f662005-06-25 14:55:00 -0700722 /*
723 * During cold boot process, keventd thread is not spun up yet.
724 * When we do cpu hot-add, we create idle threads on the fly, we should
725 * not acquire any attributes from the calling context. Hence the clean
726 * way to create kernel_threads() is to do that from keventd().
727 * We do the current_is_keventd() due to the fact that ACPI notifier
728 * was also queuing to keventd() and when the caller is already running
729 * in context of keventd(), we would end up with locking up the keventd
730 * thread.
731 */
732 if (!keventd_up() || current_is_keventd())
733 work.func(work.data);
734 else {
735 schedule_work(&work);
736 wait_for_completion(&c_idle.done);
737 }
738
739 if (IS_ERR(c_idle.idle)) {
740 printk("failed fork for CPU %d\n", cpu);
741 return PTR_ERR(c_idle.idle);
742 }
743
744 set_idle_for_cpu(cpu, c_idle.idle);
745
746do_rest:
747
748 cpu_pda[cpu].pcurrent = c_idle.idle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
750 start_rip = setup_trampoline();
751
Ashok Raj76e4f662005-06-25 14:55:00 -0700752 init_rsp = c_idle.idle->thread.rsp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 per_cpu(init_tss,cpu).rsp0 = init_rsp;
754 initial_code = start_secondary;
Ashok Raj76e4f662005-06-25 14:55:00 -0700755 clear_ti_thread_flag(c_idle.idle->thread_info, TIF_FORK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
Andi Kleende04f322005-07-28 21:15:29 -0700757 printk(KERN_INFO "Booting processor %d/%d APIC 0x%x\n", cpu,
758 cpus_weight(cpu_present_map),
759 apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
761 /*
762 * This grunge runs the startup process for
763 * the targeted processor.
764 */
765
766 atomic_set(&init_deasserted, 0);
767
768 Dprintk("Setting warm reset code and vector.\n");
769
770 CMOS_WRITE(0xa, 0xf);
771 local_flush_tlb();
772 Dprintk("1.\n");
773 *((volatile unsigned short *) phys_to_virt(0x469)) = start_rip >> 4;
774 Dprintk("2.\n");
775 *((volatile unsigned short *) phys_to_virt(0x467)) = start_rip & 0xf;
776 Dprintk("3.\n");
777
778 /*
779 * Be paranoid about clearing APIC errors.
780 */
781 if (APIC_INTEGRATED(apic_version[apicid])) {
782 apic_read_around(APIC_SPIV);
783 apic_write(APIC_ESR, 0);
784 apic_read(APIC_ESR);
785 }
786
787 /*
788 * Status is now clean
789 */
790 boot_error = 0;
791
792 /*
793 * Starting actual IPI sequence...
794 */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700795 boot_error = wakeup_secondary_via_INIT(apicid, start_rip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
797 if (!boot_error) {
798 /*
799 * allow APs to start initializing.
800 */
801 Dprintk("Before Callout %d.\n", cpu);
802 cpu_set(cpu, cpu_callout_map);
803 Dprintk("After Callout %d.\n", cpu);
804
805 /*
806 * Wait 5s total for a response
807 */
808 for (timeout = 0; timeout < 50000; timeout++) {
809 if (cpu_isset(cpu, cpu_callin_map))
810 break; /* It has booted */
811 udelay(100);
812 }
813
814 if (cpu_isset(cpu, cpu_callin_map)) {
815 /* number CPUs logically, starting from 1 (BSP is 0) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 Dprintk("CPU has booted.\n");
817 } else {
818 boot_error = 1;
819 if (*((volatile unsigned char *)phys_to_virt(SMP_TRAMPOLINE_BASE))
820 == 0xA5)
821 /* trampoline started but...? */
822 printk("Stuck ??\n");
823 else
824 /* trampoline code not run */
825 printk("Not responding.\n");
Olaf Hering44456d32005-07-27 11:45:17 -0700826#ifdef APIC_DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 inquire_remote_apic(apicid);
828#endif
829 }
830 }
831 if (boot_error) {
832 cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
833 clear_bit(cpu, &cpu_initialized); /* was set by cpu_init() */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700834 cpu_clear(cpu, cpu_present_map);
835 cpu_clear(cpu, cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 x86_cpu_to_apicid[cpu] = BAD_APICID;
837 x86_cpu_to_log_apicid[cpu] = BAD_APICID;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700838 return -EIO;
839 }
840
841 return 0;
842}
843
844cycles_t cacheflush_time;
845unsigned long cache_decay_ticks;
846
847/*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700848 * Cleanup possible dangling ends...
849 */
850static __cpuinit void smp_cleanup_boot(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700853 * Paranoid: Set warm reset code and vector here back
854 * to default values.
855 */
856 CMOS_WRITE(0, 0xf);
857
858 /*
859 * Reset trampoline flag
860 */
861 *((volatile int *) phys_to_virt(0x467)) = 0;
862
863#ifndef CONFIG_HOTPLUG_CPU
864 /*
865 * Free pages reserved for SMP bootup.
866 * When you add hotplug CPU support later remove this
867 * Note there is more work to be done for later CPU bootup.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 */
869
Andi Kleena8ab26f2005-04-16 15:25:19 -0700870 free_page((unsigned long) __va(PAGE_SIZE));
871 free_page((unsigned long) __va(SMP_TRAMPOLINE_BASE));
872#endif
873}
874
875/*
876 * Fall back to non SMP mode after errors.
877 *
878 * RED-PEN audit/test this more. I bet there is more state messed up here.
879 */
Ashok Raje6982c62005-06-25 14:54:58 -0700880static __init void disable_smp(void)
Andi Kleena8ab26f2005-04-16 15:25:19 -0700881{
882 cpu_present_map = cpumask_of_cpu(0);
883 cpu_possible_map = cpumask_of_cpu(0);
884 if (smp_found_config)
885 phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id);
886 else
887 phys_cpu_present_map = physid_mask_of_physid(0);
888 cpu_set(0, cpu_sibling_map[0]);
889 cpu_set(0, cpu_core_map[0]);
890}
891
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700892#ifdef CONFIG_HOTPLUG_CPU
893/*
894 * cpu_possible_map should be static, it cannot change as cpu's
895 * are onlined, or offlined. The reason is per-cpu data-structures
896 * are allocated by some modules at init time, and dont expect to
897 * do this dynamically on cpu arrival/departure.
898 * cpu_present_map on the other hand can change dynamically.
899 * In case when cpu_hotplug is not compiled, then we resort to current
900 * behaviour, which is cpu_possible == cpu_present.
901 * If cpu-hotplug is supported, then we need to preallocate for all
902 * those NR_CPUS, hence cpu_possible_map represents entire NR_CPUS range.
903 * - Ashok Raj
904 */
905static void prefill_possible_map(void)
906{
907 int i;
908 for (i = 0; i < NR_CPUS; i++)
909 cpu_set(i, cpu_possible_map);
910}
911#endif
912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913/*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700914 * Various sanity checks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 */
Ashok Raje6982c62005-06-25 14:54:58 -0700916static int __init smp_sanity_check(unsigned max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
919 printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
920 hard_smp_processor_id());
921 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
922 }
923
924 /*
925 * If we couldn't find an SMP configuration at boot time,
926 * get out of here now!
927 */
928 if (!smp_found_config) {
929 printk(KERN_NOTICE "SMP motherboard not detected.\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -0700930 disable_smp();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 if (APIC_init_uniprocessor())
932 printk(KERN_NOTICE "Local APIC not detected."
933 " Using dummy APIC emulation.\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -0700934 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 }
936
937 /*
938 * Should not be necessary because the MP table should list the boot
939 * CPU too, but we do it for the sake of robustness anyway.
940 */
941 if (!physid_isset(boot_cpu_id, phys_cpu_present_map)) {
942 printk(KERN_NOTICE "weird, boot CPU (#%d) not listed by the BIOS.\n",
943 boot_cpu_id);
944 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
945 }
946
947 /*
948 * If we couldn't find a local APIC, then get out of here now!
949 */
950 if (APIC_INTEGRATED(apic_version[boot_cpu_id]) && !cpu_has_apic) {
951 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
952 boot_cpu_id);
953 printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -0700954 nr_ioapics = 0;
955 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 }
957
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 /*
959 * If SMP should be disabled, then really disable it!
960 */
961 if (!max_cpus) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -0700963 nr_ioapics = 0;
964 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 }
966
Andi Kleena8ab26f2005-04-16 15:25:19 -0700967 return 0;
968}
969
970/*
971 * Prepare for SMP bootup. The MP table or ACPI has been read
972 * earlier. Just do some sanity checking here and enable APIC mode.
973 */
Ashok Raje6982c62005-06-25 14:54:58 -0700974void __init smp_prepare_cpus(unsigned int max_cpus)
Andi Kleena8ab26f2005-04-16 15:25:19 -0700975{
Andi Kleena8ab26f2005-04-16 15:25:19 -0700976 nmi_watchdog_default();
977 current_cpu_data = boot_cpu_data;
978 current_thread_info()->cpu = 0; /* needed? */
979
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700980#ifdef CONFIG_HOTPLUG_CPU
981 prefill_possible_map();
982#endif
Andi Kleena8ab26f2005-04-16 15:25:19 -0700983
984 if (smp_sanity_check(max_cpus) < 0) {
985 printk(KERN_INFO "SMP disabled\n");
986 disable_smp();
987 return;
988 }
989
990
991 /*
992 * Switch from PIC to APIC mode.
993 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 connect_bsp_APIC();
995 setup_local_APIC();
996
Andi Kleena8ab26f2005-04-16 15:25:19 -0700997 if (GET_APIC_ID(apic_read(APIC_ID)) != boot_cpu_id) {
998 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
999 GET_APIC_ID(apic_read(APIC_ID)), boot_cpu_id);
1000 /* Or can we switch back to PIC here? */
1001 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
1003 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -07001004 * Now start the IO-APICs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 */
1006 if (!skip_ioapic_setup && nr_ioapics)
1007 setup_IO_APIC();
1008 else
1009 nr_ioapics = 0;
1010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -07001012 * Set up local APIC timer on boot CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
Andi Kleena8ab26f2005-04-16 15:25:19 -07001015 setup_boot_APIC_clock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016}
1017
Andi Kleena8ab26f2005-04-16 15:25:19 -07001018/*
1019 * Early setup to make printk work.
1020 */
1021void __init smp_prepare_boot_cpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022{
Andi Kleena8ab26f2005-04-16 15:25:19 -07001023 int me = smp_processor_id();
1024 cpu_set(me, cpu_online_map);
1025 cpu_set(me, cpu_callout_map);
Ashok Rajcb0cd8d2005-06-25 14:55:01 -07001026 cpu_set(0, cpu_sibling_map[0]);
1027 cpu_set(0, cpu_core_map[0]);
Ashok Raj884d9e42005-06-25 14:55:02 -07001028 per_cpu(cpu_state, me) = CPU_ONLINE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029}
1030
Andi Kleena8ab26f2005-04-16 15:25:19 -07001031/*
1032 * Entry point to boot a CPU.
Andi Kleena8ab26f2005-04-16 15:25:19 -07001033 */
1034int __cpuinit __cpu_up(unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035{
Andi Kleena8ab26f2005-04-16 15:25:19 -07001036 int err;
1037 int apicid = cpu_present_to_apicid(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
Andi Kleena8ab26f2005-04-16 15:25:19 -07001039 WARN_ON(irqs_disabled());
1040
1041 Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
1042
1043 if (apicid == BAD_APICID || apicid == boot_cpu_id ||
1044 !physid_isset(apicid, phys_cpu_present_map)) {
1045 printk("__cpu_up: bad cpu %d\n", cpu);
1046 return -EINVAL;
1047 }
Andi Kleena8ab26f2005-04-16 15:25:19 -07001048
Ashok Raj76e4f662005-06-25 14:55:00 -07001049 /*
1050 * Already booted CPU?
1051 */
1052 if (cpu_isset(cpu, cpu_callin_map)) {
1053 Dprintk("do_boot_cpu %d Already started\n", cpu);
1054 return -ENOSYS;
1055 }
1056
Ashok Raj884d9e42005-06-25 14:55:02 -07001057 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
Andi Kleena8ab26f2005-04-16 15:25:19 -07001058 /* Boot it! */
1059 err = do_boot_cpu(cpu, apicid);
1060 if (err < 0) {
Andi Kleena8ab26f2005-04-16 15:25:19 -07001061 Dprintk("do_boot_cpu failed %d\n", err);
1062 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 }
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 /* Unleash the CPU! */
1066 Dprintk("waiting for cpu %d\n", cpu);
1067
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 while (!cpu_isset(cpu, cpu_online_map))
Andi Kleena8ab26f2005-04-16 15:25:19 -07001069 cpu_relax();
Ashok Raj76e4f662005-06-25 14:55:00 -07001070 err = 0;
1071
1072 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073}
1074
Andi Kleena8ab26f2005-04-16 15:25:19 -07001075/*
1076 * Finish the SMP boot.
1077 */
Ashok Raje6982c62005-06-25 14:54:58 -07001078void __init smp_cpus_done(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079{
Ashok Raj76e4f662005-06-25 14:55:00 -07001080#ifndef CONFIG_HOTPLUG_CPU
Andi Kleena8ab26f2005-04-16 15:25:19 -07001081 zap_low_mappings();
Ashok Raj76e4f662005-06-25 14:55:00 -07001082#endif
Andi Kleena8ab26f2005-04-16 15:25:19 -07001083 smp_cleanup_boot();
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085#ifdef CONFIG_X86_IO_APIC
1086 setup_ioapic_dest();
1087#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088
Andi Kleena8ab26f2005-04-16 15:25:19 -07001089 time_init_gtod();
Andi Kleen75152112005-05-16 21:53:34 -07001090
1091 check_nmi_watchdog();
Andi Kleena8ab26f2005-04-16 15:25:19 -07001092}
Ashok Raj76e4f662005-06-25 14:55:00 -07001093
1094#ifdef CONFIG_HOTPLUG_CPU
1095
Ashok Rajcb0cd8d2005-06-25 14:55:01 -07001096static void remove_siblinginfo(int cpu)
Ashok Raj76e4f662005-06-25 14:55:00 -07001097{
1098 int sibling;
1099
1100 for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
1101 cpu_clear(cpu, cpu_sibling_map[sibling]);
1102 for_each_cpu_mask(sibling, cpu_core_map[cpu])
1103 cpu_clear(cpu, cpu_core_map[sibling]);
1104 cpus_clear(cpu_sibling_map[cpu]);
1105 cpus_clear(cpu_core_map[cpu]);
1106 phys_proc_id[cpu] = BAD_APICID;
1107 cpu_core_id[cpu] = BAD_APICID;
1108}
1109
1110void remove_cpu_from_maps(void)
1111{
1112 int cpu = smp_processor_id();
1113
1114 cpu_clear(cpu, cpu_callout_map);
1115 cpu_clear(cpu, cpu_callin_map);
1116 clear_bit(cpu, &cpu_initialized); /* was set by cpu_init() */
1117}
1118
1119int __cpu_disable(void)
1120{
1121 int cpu = smp_processor_id();
1122
1123 /*
1124 * Perhaps use cpufreq to drop frequency, but that could go
1125 * into generic code.
1126 *
1127 * We won't take down the boot processor on i386 due to some
1128 * interrupts only being able to be serviced by the BSP.
1129 * Especially so if we're not using an IOAPIC -zwane
1130 */
1131 if (cpu == 0)
1132 return -EBUSY;
1133
1134 disable_APIC_timer();
1135
1136 /*
1137 * HACK:
1138 * Allow any queued timer interrupts to get serviced
1139 * This is only a temporary solution until we cleanup
1140 * fixup_irqs as we do for IA64.
1141 */
1142 local_irq_enable();
1143 mdelay(1);
1144
1145 local_irq_disable();
1146 remove_siblinginfo(cpu);
1147
1148 /* It's now safe to remove this processor from the online map */
1149 cpu_clear(cpu, cpu_online_map);
1150 remove_cpu_from_maps();
1151 fixup_irqs(cpu_online_map);
1152 return 0;
1153}
1154
1155void __cpu_die(unsigned int cpu)
1156{
1157 /* We don't do anything here: idle task is faking death itself. */
1158 unsigned int i;
1159
1160 for (i = 0; i < 10; i++) {
1161 /* They ack this in play_dead by setting CPU_DEAD */
Ashok Raj884d9e42005-06-25 14:55:02 -07001162 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1163 printk ("CPU %d is now offline\n", cpu);
Ashok Raj76e4f662005-06-25 14:55:00 -07001164 return;
Ashok Raj884d9e42005-06-25 14:55:02 -07001165 }
Nishanth Aravamudanef6e5252005-07-28 21:15:53 -07001166 msleep(100);
Ashok Raj76e4f662005-06-25 14:55:00 -07001167 }
1168 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1169}
1170
1171#else /* ... !CONFIG_HOTPLUG_CPU */
1172
1173int __cpu_disable(void)
1174{
1175 return -ENOSYS;
1176}
1177
1178void __cpu_die(unsigned int cpu)
1179{
1180 /* We said "no" in __cpu_disable */
1181 BUG();
1182}
1183#endif /* CONFIG_HOTPLUG_CPU */