blob: 95b62531b6d7287de5fd64d1cd2eb5b4b3091e13 [file] [log] [blame]
Jordan Crousef7597bf2012-01-03 08:43:34 -07001/* Copyright (c) 2008-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#ifndef __ADRENO_H
14#define __ADRENO_H
15
16#include "kgsl_device.h"
17#include "adreno_drawctxt.h"
18#include "adreno_ringbuffer.h"
19
20#define DEVICE_3D_NAME "kgsl-3d"
21#define DEVICE_3D0_NAME "kgsl-3d0"
22
23#define ADRENO_DEVICE(device) \
24 KGSL_CONTAINER_OF(device, struct adreno_device, dev)
25
26/* Flags to control command packet settings */
Jordan Crousee0ea7622012-01-24 09:32:04 -070027#define KGSL_CMD_FLAGS_NONE 0x00000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070028#define KGSL_CMD_FLAGS_PMODE 0x00000001
29#define KGSL_CMD_FLAGS_NO_TS_CMP 0x00000002
30#define KGSL_CMD_FLAGS_NOT_KERNEL_CMD 0x00000004
31
32/* Command identifiers */
33#define KGSL_CONTEXT_TO_MEM_IDENTIFIER 0xDEADBEEF
34#define KGSL_CMD_IDENTIFIER 0xFEEDFACE
35
36#ifdef CONFIG_MSM_SCM
37#define ADRENO_DEFAULT_PWRSCALE_POLICY (&kgsl_pwrscale_policy_tz)
38#else
39#define ADRENO_DEFAULT_PWRSCALE_POLICY NULL
40#endif
41
Jeremy Gebbenddf6b572011-09-09 13:39:49 -070042/*
43 * constants for the size of shader instructions
44 */
45#define ADRENO_ISTORE_BYTES 12
46#define ADRENO_ISTORE_WORDS 3
Jordan Crousef587fe52011-12-07 11:19:23 -070047#define ADRENO_ISTORE_START 0x5000
Jeremy Gebbenddf6b572011-09-09 13:39:49 -070048
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049enum adreno_gpurev {
50 ADRENO_REV_UNKNOWN = 0,
51 ADRENO_REV_A200 = 200,
52 ADRENO_REV_A205 = 205,
53 ADRENO_REV_A220 = 220,
54 ADRENO_REV_A225 = 225,
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070055 ADRENO_REV_A320 = 320,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056};
57
Jordan Crousea78c9172011-07-11 13:14:09 -060058struct adreno_gpudev;
59
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060struct adreno_device {
61 struct kgsl_device dev; /* Must be first field in this struct */
62 unsigned int chip_id;
63 enum adreno_gpurev gpurev;
64 struct kgsl_memregion gmemspace;
65 struct adreno_context *drawctxt_active;
Jordan Crouse505df9c2011-07-28 08:37:59 -060066 const char *pfp_fwfile;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070067 unsigned int *pfp_fw;
68 size_t pfp_fw_size;
Jordan Crouse505df9c2011-07-28 08:37:59 -060069 const char *pm4_fwfile;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070 unsigned int *pm4_fw;
71 size_t pm4_fw_size;
72 struct adreno_ringbuffer ringbuffer;
73 unsigned int mharb;
Jordan Crousea78c9172011-07-11 13:14:09 -060074 struct adreno_gpudev *gpudev;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +053075 unsigned int wait_timeout;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -070076 unsigned int istore_size;
77 unsigned int pix_shader_start;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078};
79
Jordan Crousea78c9172011-07-11 13:14:09 -060080struct adreno_gpudev {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070081 /*
82 * These registers are in a different location on A3XX, so define
83 * them in the structure and use them as variables.
84 */
85 unsigned int reg_rbbm_status;
86 unsigned int reg_cp_pfp_ucode_data;
87 unsigned int reg_cp_pfp_ucode_addr;
88
89 /* GPU specific function hooks */
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -070090 int (*ctxt_create)(struct adreno_device *, struct adreno_context *);
Jordan Crousea78c9172011-07-11 13:14:09 -060091 void (*ctxt_save)(struct adreno_device *, struct adreno_context *);
92 void (*ctxt_restore)(struct adreno_device *, struct adreno_context *);
93 irqreturn_t (*irq_handler)(struct adreno_device *);
94 void (*irq_control)(struct adreno_device *, int);
Jordan Crouse156cfbc2012-01-24 09:32:04 -070095 void * (*snapshot)(struct adreno_device *, void *, int *, int);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070096 void (*rb_init)(struct adreno_device *, struct adreno_ringbuffer *);
97 void (*start)(struct adreno_device *);
98 unsigned int (*busy_cycles)(struct adreno_device *);
Jordan Crousea78c9172011-07-11 13:14:09 -060099};
100
101extern struct adreno_gpudev adreno_a2xx_gpudev;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700102extern struct adreno_gpudev adreno_a3xx_gpudev;
Jordan Crousea78c9172011-07-11 13:14:09 -0600103
Jordan Crousef7597bf2012-01-03 08:43:34 -0700104/* A2XX register sets defined in adreno_a2xx.c */
105extern const unsigned int a200_registers[];
106extern const unsigned int a220_registers[];
107extern const unsigned int a200_registers_count;
108extern const unsigned int a220_registers_count;
109
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700110int adreno_idle(struct kgsl_device *device, unsigned int timeout);
111void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
112 unsigned int *value);
113void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
114 unsigned int value);
115
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700116const struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
117 unsigned int pt_base,
118 unsigned int gpuaddr,
119 unsigned int size);
120
121uint8_t *adreno_convertaddr(struct kgsl_device *device,
122 unsigned int pt_base, unsigned int gpuaddr, unsigned int size);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700123
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700124void *adreno_snapshot(struct kgsl_device *device, void *snapshot, int *remain,
125 int hang);
126
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700127static inline int adreno_is_a200(struct adreno_device *adreno_dev)
128{
129 return (adreno_dev->gpurev == ADRENO_REV_A200);
130}
131
132static inline int adreno_is_a205(struct adreno_device *adreno_dev)
133{
134 return (adreno_dev->gpurev == ADRENO_REV_A200);
135}
136
137static inline int adreno_is_a20x(struct adreno_device *adreno_dev)
138{
139 return (adreno_dev->gpurev == ADRENO_REV_A200 ||
140 adreno_dev->gpurev == ADRENO_REV_A205);
141}
142
143static inline int adreno_is_a220(struct adreno_device *adreno_dev)
144{
145 return (adreno_dev->gpurev == ADRENO_REV_A220);
146}
147
148static inline int adreno_is_a225(struct adreno_device *adreno_dev)
149{
150 return (adreno_dev->gpurev == ADRENO_REV_A225);
151}
152
153static inline int adreno_is_a22x(struct adreno_device *adreno_dev)
154{
155 return (adreno_dev->gpurev == ADRENO_REV_A220 ||
156 adreno_dev->gpurev == ADRENO_REV_A225);
157}
158
Jordan Crouse196c45b2011-07-28 08:37:57 -0600159static inline int adreno_is_a2xx(struct adreno_device *adreno_dev)
160{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700161 return (adreno_dev->gpurev <= 299);
162}
163
164static inline int adreno_is_a3xx(struct adreno_device *adreno_dev)
165{
166 return (adreno_dev->gpurev >= 300);
Jordan Crouse196c45b2011-07-28 08:37:57 -0600167}
168
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700169/**
170 * adreno_encode_istore_size - encode istore size in CP format
171 * @adreno_dev - The 3D device.
172 *
173 * Encode the istore size into the format expected that the
174 * CP_SET_SHADER_BASES and CP_ME_INIT commands:
175 * bits 31:29 - istore size as encoded by this function
176 * bits 27:16 - vertex shader start offset in instructions
177 * bits 11:0 - pixel shader start offset in instructions.
178 */
179static inline int adreno_encode_istore_size(struct adreno_device *adreno_dev)
180{
181 unsigned int size;
182 /* in a225 the CP microcode multiplies the encoded
183 * value by 3 while decoding.
184 */
185 if (adreno_is_a225(adreno_dev))
186 size = adreno_dev->istore_size/3;
187 else
188 size = adreno_dev->istore_size;
189
190 return (ilog2(size) - 5) << 29;
191}
Jordan Crouse196c45b2011-07-28 08:37:57 -0600192
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193#endif /*__ADRENO_H */