blob: 1383e55ff8eca95e3997ce3ffea575a1ea3271d0 [file] [log] [blame]
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800usb
23 Abstract: rt2800usb device specific routines.
24 Supported chipsets: RT2800U.
25 */
26
27#include <linux/crc-ccitt.h>
28#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/usb.h>
34
35#include "rt2x00.h"
36#include "rt2x00usb.h"
Bartlomiej Zolnierkiewicz7ef5cc92009-11-04 18:35:32 +010037#include "rt2800lib.h"
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010038#include "rt2800.h"
Ivo van Doornd53d9e62009-04-26 15:47:48 +020039#include "rt2800usb.h"
40
41/*
42 * Allow hardware encryption to be disabled.
43 */
44static int modparam_nohwcrypt = 1;
45module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
46MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
47
48/*
49 * Register access.
50 * All access to the CSR registers will go through the methods
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010051 * rt2800_register_read and rt2800_register_write.
Ivo van Doornd53d9e62009-04-26 15:47:48 +020052 * BBP and RF register require indirect register access,
53 * and use the CSR registers BBPCSR and RFCSR to achieve this.
54 * These indirect registers work with busy bits,
55 * and we will try maximal REGISTER_BUSY_COUNT times to access
56 * the register while taking a REGISTER_BUSY_DELAY us delay
57 * between each attampt. When the busy bit is still set at that time,
58 * the access attempt is considered to have failed,
59 * and we will print an error.
60 * The _lock versions must be used if you already hold the csr_mutex
61 */
62#define WAIT_FOR_BBP(__dev, __reg) \
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +010063 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
Ivo van Doornd53d9e62009-04-26 15:47:48 +020064#define WAIT_FOR_RFCSR(__dev, __reg) \
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +010065 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
Ivo van Doornd53d9e62009-04-26 15:47:48 +020066#define WAIT_FOR_RF(__dev, __reg) \
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +010067 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
Ivo van Doornd53d9e62009-04-26 15:47:48 +020068#define WAIT_FOR_MCU(__dev, __reg) \
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +010069 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
70 H2M_MAILBOX_CSR_OWNER, (__reg))
Ivo van Doornd53d9e62009-04-26 15:47:48 +020071
72static void rt2800usb_bbp_write(struct rt2x00_dev *rt2x00dev,
73 const unsigned int word, const u8 value)
74{
75 u32 reg;
76
77 mutex_lock(&rt2x00dev->csr_mutex);
78
79 /*
80 * Wait until the BBP becomes available, afterwards we
81 * can safely write the new data into the register.
82 */
83 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
84 reg = 0;
85 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
86 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
87 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
88 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
89
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010090 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +020091 }
92
93 mutex_unlock(&rt2x00dev->csr_mutex);
94}
95
96static void rt2800usb_bbp_read(struct rt2x00_dev *rt2x00dev,
97 const unsigned int word, u8 *value)
98{
99 u32 reg;
100
101 mutex_lock(&rt2x00dev->csr_mutex);
102
103 /*
104 * Wait until the BBP becomes available, afterwards we
105 * can safely write the read request into the register.
106 * After the data has been written, we wait until hardware
107 * returns the correct value, if at any time the register
108 * doesn't become available in time, reg will be 0xffffffff
109 * which means we return 0xff to the caller.
110 */
111 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
112 reg = 0;
113 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
114 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
115 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
116
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100117 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200118
119 WAIT_FOR_BBP(rt2x00dev, &reg);
120 }
121
122 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
123
124 mutex_unlock(&rt2x00dev->csr_mutex);
125}
126
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100127static inline void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
128 const unsigned int word, const u8 value)
129{
130 rt2800usb_bbp_write(rt2x00dev, word, value);
131}
132
133static inline void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
134 const unsigned int word, u8 *value)
135{
136 rt2800usb_bbp_read(rt2x00dev, word, value);
137}
138
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200139static void rt2800usb_rfcsr_write(struct rt2x00_dev *rt2x00dev,
140 const unsigned int word, const u8 value)
141{
142 u32 reg;
143
144 mutex_lock(&rt2x00dev->csr_mutex);
145
146 /*
147 * Wait until the RFCSR becomes available, afterwards we
148 * can safely write the new data into the register.
149 */
150 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
151 reg = 0;
152 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
153 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
154 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
155 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
156
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100157 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200158 }
159
160 mutex_unlock(&rt2x00dev->csr_mutex);
161}
162
163static void rt2800usb_rfcsr_read(struct rt2x00_dev *rt2x00dev,
164 const unsigned int word, u8 *value)
165{
166 u32 reg;
167
168 mutex_lock(&rt2x00dev->csr_mutex);
169
170 /*
171 * Wait until the RFCSR becomes available, afterwards we
172 * can safely write the read request into the register.
173 * After the data has been written, we wait until hardware
174 * returns the correct value, if at any time the register
175 * doesn't become available in time, reg will be 0xffffffff
176 * which means we return 0xff to the caller.
177 */
178 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
179 reg = 0;
180 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
181 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
182 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
183
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100184 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200185
186 WAIT_FOR_RFCSR(rt2x00dev, &reg);
187 }
188
189 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
190
191 mutex_unlock(&rt2x00dev->csr_mutex);
192}
193
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100194static inline void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
195 const unsigned int word, const u8 value)
196{
197 rt2800usb_rfcsr_write(rt2x00dev, word, value);
198}
199
200static inline void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
201 const unsigned int word, u8 *value)
202{
203 rt2800usb_rfcsr_read(rt2x00dev, word, value);
204}
205
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200206static void rt2800usb_rf_write(struct rt2x00_dev *rt2x00dev,
207 const unsigned int word, const u32 value)
208{
209 u32 reg;
210
211 mutex_lock(&rt2x00dev->csr_mutex);
212
213 /*
214 * Wait until the RF becomes available, afterwards we
215 * can safely write the new data into the register.
216 */
217 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
218 reg = 0;
219 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
220 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
221 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
222 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
223
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100224 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200225 rt2x00_rf_write(rt2x00dev, word, value);
226 }
227
228 mutex_unlock(&rt2x00dev->csr_mutex);
229}
230
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100231static inline void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
232 const unsigned int word, const u32 value)
233{
234 rt2800usb_rf_write(rt2x00dev, word, value);
235}
236
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200237static void rt2800usb_mcu_request(struct rt2x00_dev *rt2x00dev,
238 const u8 command, const u8 token,
239 const u8 arg0, const u8 arg1)
240{
241 u32 reg;
242
243 mutex_lock(&rt2x00dev->csr_mutex);
244
245 /*
246 * Wait until the MCU becomes available, afterwards we
247 * can safely write the new data into the register.
248 */
249 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
250 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
251 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
252 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
253 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100254 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200255
256 reg = 0;
257 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100258 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200259 }
260
261 mutex_unlock(&rt2x00dev->csr_mutex);
262}
263
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +0100264static inline void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
265 const u8 command, const u8 token,
266 const u8 arg0, const u8 arg1)
267{
268 rt2800usb_mcu_request(rt2x00dev, command, token, arg0, arg1);
269}
270
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200271#ifdef CONFIG_RT2X00_LIB_DEBUGFS
272static const struct rt2x00debug rt2800usb_rt2x00debug = {
273 .owner = THIS_MODULE,
274 .csr = {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100275 .read = rt2800_register_read,
276 .write = rt2800_register_write,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200277 .flags = RT2X00DEBUGFS_OFFSET,
278 .word_base = CSR_REG_BASE,
279 .word_size = sizeof(u32),
280 .word_count = CSR_REG_SIZE / sizeof(u32),
281 },
282 .eeprom = {
283 .read = rt2x00_eeprom_read,
284 .write = rt2x00_eeprom_write,
285 .word_base = EEPROM_BASE,
286 .word_size = sizeof(u16),
287 .word_count = EEPROM_SIZE / sizeof(u16),
288 },
289 .bbp = {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100290 .read = rt2800_bbp_read,
291 .write = rt2800_bbp_write,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200292 .word_base = BBP_BASE,
293 .word_size = sizeof(u8),
294 .word_count = BBP_SIZE / sizeof(u8),
295 },
296 .rf = {
297 .read = rt2x00_rf_read,
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100298 .write = rt2800_rf_write,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200299 .word_base = RF_BASE,
300 .word_size = sizeof(u32),
301 .word_count = RF_SIZE / sizeof(u32),
302 },
303};
304#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
305
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200306static int rt2800usb_rfkill_poll(struct rt2x00_dev *rt2x00dev)
307{
308 u32 reg;
309
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100310 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200311 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
312}
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200313
314#ifdef CONFIG_RT2X00_LIB_LEDS
315static void rt2800usb_brightness_set(struct led_classdev *led_cdev,
316 enum led_brightness brightness)
317{
318 struct rt2x00_led *led =
319 container_of(led_cdev, struct rt2x00_led, led_dev);
320 unsigned int enabled = brightness != LED_OFF;
321 unsigned int bg_mode =
322 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
323 unsigned int polarity =
324 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
325 EEPROM_FREQ_LED_POLARITY);
326 unsigned int ledmode =
327 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
328 EEPROM_FREQ_LED_MODE);
329
330 if (led->type == LED_TYPE_RADIO) {
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +0100331 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200332 enabled ? 0x20 : 0);
333 } else if (led->type == LED_TYPE_ASSOC) {
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +0100334 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200335 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
336 } else if (led->type == LED_TYPE_QUALITY) {
337 /*
338 * The brightness is divided into 6 levels (0 - 5),
339 * The specs tell us the following levels:
340 * 0, 1 ,3, 7, 15, 31
341 * to determine the level in a simple way we can simply
342 * work with bitshifting:
343 * (1 << level) - 1
344 */
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +0100345 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200346 (1 << brightness / (LED_FULL / 6)) - 1,
347 polarity);
348 }
349}
350
351static int rt2800usb_blink_set(struct led_classdev *led_cdev,
352 unsigned long *delay_on,
353 unsigned long *delay_off)
354{
355 struct rt2x00_led *led =
356 container_of(led_cdev, struct rt2x00_led, led_dev);
357 u32 reg;
358
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100359 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200360 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
361 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
362 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
363 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
364 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
365 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
366 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100367 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200368
369 return 0;
370}
371
372static void rt2800usb_init_led(struct rt2x00_dev *rt2x00dev,
373 struct rt2x00_led *led,
374 enum led_type type)
375{
376 led->rt2x00dev = rt2x00dev;
377 led->type = type;
378 led->led_dev.brightness_set = rt2800usb_brightness_set;
379 led->led_dev.blink_set = rt2800usb_blink_set;
380 led->flags = LED_INITIALIZED;
381}
382#endif /* CONFIG_RT2X00_LIB_LEDS */
383
384/*
385 * Configuration handlers.
386 */
387static void rt2800usb_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
388 struct rt2x00lib_crypto *crypto,
389 struct ieee80211_key_conf *key)
390{
391 struct mac_wcid_entry wcid_entry;
392 struct mac_iveiv_entry iveiv_entry;
393 u32 offset;
394 u32 reg;
395
396 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
397
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100398 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200399 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
400 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
401 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
402 (crypto->cmd == SET_KEY) * crypto->cipher);
403 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
404 (crypto->cmd == SET_KEY) * crypto->bssidx);
405 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100406 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200407
408 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
409
410 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
411 if ((crypto->cipher == CIPHER_TKIP) ||
412 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
413 (crypto->cipher == CIPHER_AES))
414 iveiv_entry.iv[3] |= 0x20;
415 iveiv_entry.iv[3] |= key->keyidx << 6;
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100416 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200417 &iveiv_entry, sizeof(iveiv_entry));
418
419 offset = MAC_WCID_ENTRY(key->hw_key_idx);
420
421 memset(&wcid_entry, 0, sizeof(wcid_entry));
422 if (crypto->cmd == SET_KEY)
423 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100424 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200425 &wcid_entry, sizeof(wcid_entry));
426}
427
428static int rt2800usb_config_shared_key(struct rt2x00_dev *rt2x00dev,
429 struct rt2x00lib_crypto *crypto,
430 struct ieee80211_key_conf *key)
431{
432 struct hw_key_entry key_entry;
433 struct rt2x00_field32 field;
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200434 u32 offset;
435 u32 reg;
436
437 if (crypto->cmd == SET_KEY) {
438 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
439
440 memcpy(key_entry.key, crypto->key,
441 sizeof(key_entry.key));
442 memcpy(key_entry.tx_mic, crypto->tx_mic,
443 sizeof(key_entry.tx_mic));
444 memcpy(key_entry.rx_mic, crypto->rx_mic,
445 sizeof(key_entry.rx_mic));
446
447 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100448 rt2800_register_multiwrite(rt2x00dev, offset,
Bartlomiej Zolnierkiewicz3306ef62009-11-04 18:32:58 +0100449 &key_entry, sizeof(key_entry));
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200450 }
451
452 /*
453 * The cipher types are stored over multiple registers
454 * starting with SHARED_KEY_MODE_BASE each word will have
455 * 32 bits and contains the cipher types for 2 bssidx each.
456 * Using the correct defines correctly will cause overhead,
457 * so just calculate the correct offset.
458 */
459 field.bit_offset = 4 * (key->hw_key_idx % 8);
460 field.bit_mask = 0x7 << field.bit_offset;
461
462 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
463
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100464 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200465 rt2x00_set_field32(&reg, field,
466 (crypto->cmd == SET_KEY) * crypto->cipher);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100467 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200468
469 /*
470 * Update WCID information
471 */
472 rt2800usb_config_wcid_attr(rt2x00dev, crypto, key);
473
474 return 0;
475}
476
477static int rt2800usb_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
478 struct rt2x00lib_crypto *crypto,
479 struct ieee80211_key_conf *key)
480{
481 struct hw_key_entry key_entry;
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200482 u32 offset;
483
484 if (crypto->cmd == SET_KEY) {
485 /*
486 * 1 pairwise key is possible per AID, this means that the AID
487 * equals our hw_key_idx. Make sure the WCID starts _after_ the
488 * last possible shared key entry.
489 */
490 if (crypto->aid > (256 - 32))
491 return -ENOSPC;
492
493 key->hw_key_idx = 32 + crypto->aid;
494
495 memcpy(key_entry.key, crypto->key,
496 sizeof(key_entry.key));
497 memcpy(key_entry.tx_mic, crypto->tx_mic,
498 sizeof(key_entry.tx_mic));
499 memcpy(key_entry.rx_mic, crypto->rx_mic,
500 sizeof(key_entry.rx_mic));
501
502 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100503 rt2800_register_multiwrite(rt2x00dev, offset,
Bartlomiej Zolnierkiewicz3306ef62009-11-04 18:32:58 +0100504 &key_entry, sizeof(key_entry));
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200505 }
506
507 /*
508 * Update WCID information
509 */
510 rt2800usb_config_wcid_attr(rt2x00dev, crypto, key);
511
512 return 0;
513}
514
515static void rt2800usb_config_filter(struct rt2x00_dev *rt2x00dev,
516 const unsigned int filter_flags)
517{
518 u32 reg;
519
520 /*
521 * Start configuration steps.
522 * Note that the version error will always be dropped
523 * and broadcast frames will always be accepted since
524 * there is no filter for it at this time.
525 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100526 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200527 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
528 !(filter_flags & FIF_FCSFAIL));
529 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
530 !(filter_flags & FIF_PLCPFAIL));
531 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
532 !(filter_flags & FIF_PROMISC_IN_BSS));
533 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
534 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
535 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
536 !(filter_flags & FIF_ALLMULTI));
537 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
538 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
539 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
540 !(filter_flags & FIF_CONTROL));
541 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
542 !(filter_flags & FIF_CONTROL));
543 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
544 !(filter_flags & FIF_CONTROL));
545 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
546 !(filter_flags & FIF_CONTROL));
547 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
548 !(filter_flags & FIF_CONTROL));
549 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
Igor Perminov1afcfd542009-08-08 23:55:55 +0200550 !(filter_flags & FIF_PSPOLL));
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200551 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
552 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
553 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
554 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100555 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200556}
557
558static void rt2800usb_config_intf(struct rt2x00_dev *rt2x00dev,
559 struct rt2x00_intf *intf,
560 struct rt2x00intf_conf *conf,
561 const unsigned int flags)
562{
563 unsigned int beacon_base;
564 u32 reg;
565
566 if (flags & CONFIG_UPDATE_TYPE) {
567 /*
568 * Clear current synchronisation setup.
569 * For the Beacon base registers we only need to clear
570 * the first byte since that byte contains the VALID and OWNER
571 * bits which (when set to 0) will invalidate the entire beacon.
572 */
573 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100574 rt2800_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200575
576 /*
577 * Enable synchronisation.
578 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100579 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200580 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
581 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
582 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100583 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200584 }
585
586 if (flags & CONFIG_UPDATE_MAC) {
587 reg = le32_to_cpu(conf->mac[1]);
588 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
589 conf->mac[1] = cpu_to_le32(reg);
590
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100591 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200592 conf->mac, sizeof(conf->mac));
593 }
594
595 if (flags & CONFIG_UPDATE_BSSID) {
596 reg = le32_to_cpu(conf->bssid[1]);
597 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
598 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
599 conf->bssid[1] = cpu_to_le32(reg);
600
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100601 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200602 conf->bssid, sizeof(conf->bssid));
603 }
604}
605
606static void rt2800usb_config_erp(struct rt2x00_dev *rt2x00dev,
607 struct rt2x00lib_erp *erp)
608{
609 u32 reg;
610
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100611 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorn47896662009-09-06 15:14:23 +0200612 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100613 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200614
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100615 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200616 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
617 !!erp->short_preamble);
618 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
619 !!erp->short_preamble);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100620 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200621
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100622 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200623 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
624 erp->cts_protection ? 2 : 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100625 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200626
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100627 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200628 erp->basic_rates);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100629 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200630
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100631 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200632 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
633 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100634 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200635
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100636 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200637 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
638 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
639 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
640 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
641 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100642 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200643
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100644 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200645 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
646 erp->beacon_int * 16);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100647 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200648}
649
650static void rt2800usb_config_ant(struct rt2x00_dev *rt2x00dev,
651 struct antenna_setup *ant)
652{
653 u8 r1;
654 u8 r3;
655
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100656 rt2800_bbp_read(rt2x00dev, 1, &r1);
657 rt2800_bbp_read(rt2x00dev, 3, &r3);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200658
659 /*
660 * Configure the TX antenna.
661 */
662 switch ((int)ant->tx) {
663 case 1:
664 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
665 break;
666 case 2:
667 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
668 break;
669 case 3:
670 /* Do nothing */
671 break;
672 }
673
674 /*
675 * Configure the RX antenna.
676 */
677 switch ((int)ant->rx) {
678 case 1:
679 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
680 break;
681 case 2:
682 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
683 break;
684 case 3:
685 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
686 break;
687 }
688
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100689 rt2800_bbp_write(rt2x00dev, 3, r3);
690 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200691}
692
693static void rt2800usb_config_lna_gain(struct rt2x00_dev *rt2x00dev,
694 struct rt2x00lib_conf *libconf)
695{
696 u16 eeprom;
697 short lna_gain;
698
699 if (libconf->rf.channel <= 14) {
700 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
701 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
702 } else if (libconf->rf.channel <= 64) {
703 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
704 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
705 } else if (libconf->rf.channel <= 128) {
706 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
707 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
708 } else {
709 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
710 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
711 }
712
713 rt2x00dev->lna_gain = lna_gain;
714}
715
716static void rt2800usb_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
717 struct ieee80211_conf *conf,
718 struct rf_channel *rf,
719 struct channel_info *info)
720{
721 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
722
723 if (rt2x00dev->default_ant.tx == 1)
724 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
725
726 if (rt2x00dev->default_ant.rx == 1) {
727 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
728 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
729 } else if (rt2x00dev->default_ant.rx == 2)
730 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
731
732 if (rf->channel > 14) {
733 /*
734 * When TX power is below 0, we should increase it by 7 to
735 * make it a positive value (Minumum value is -7).
736 * However this means that values between 0 and 7 have
737 * double meaning, and we should set a 7DBm boost flag.
738 */
739 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
740 (info->tx_power1 >= 0));
741
742 if (info->tx_power1 < 0)
743 info->tx_power1 += 7;
744
745 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
746 TXPOWER_A_TO_DEV(info->tx_power1));
747
748 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
749 (info->tx_power2 >= 0));
750
751 if (info->tx_power2 < 0)
752 info->tx_power2 += 7;
753
754 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
755 TXPOWER_A_TO_DEV(info->tx_power2));
756 } else {
757 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
758 TXPOWER_G_TO_DEV(info->tx_power1));
759 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
760 TXPOWER_G_TO_DEV(info->tx_power2));
761 }
762
763 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
764
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100765 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
766 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
767 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
768 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200769
770 udelay(200);
771
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100772 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
773 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
774 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
775 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200776
777 udelay(200);
778
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100779 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
780 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
781 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
782 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200783}
784
785static void rt2800usb_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
786 struct ieee80211_conf *conf,
787 struct rf_channel *rf,
788 struct channel_info *info)
789{
790 u8 rfcsr;
791
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100792 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
793 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf3);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200794
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100795 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200796 rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100797 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200798
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100799 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200800 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
801 TXPOWER_G_TO_DEV(info->tx_power1));
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100802 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200803
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100804 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200805 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100806 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200807
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100808 rt2800_rfcsr_write(rt2x00dev, 24,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200809 rt2x00dev->calibration[conf_is_ht40(conf)]);
810
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100811 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200812 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100813 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200814}
815
816static void rt2800usb_config_channel(struct rt2x00_dev *rt2x00dev,
817 struct ieee80211_conf *conf,
818 struct rf_channel *rf,
819 struct channel_info *info)
820{
821 u32 reg;
822 unsigned int tx_pin;
823 u8 bbp;
824
825 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
826 rt2800usb_config_channel_rt2x(rt2x00dev, conf, rf, info);
827 else
828 rt2800usb_config_channel_rt3x(rt2x00dev, conf, rf, info);
829
830 /*
831 * Change BBP settings
832 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100833 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
834 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
835 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
836 rt2800_bbp_write(rt2x00dev, 86, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200837
838 if (rf->channel <= 14) {
839 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100840 rt2800_bbp_write(rt2x00dev, 82, 0x62);
841 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200842 } else {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100843 rt2800_bbp_write(rt2x00dev, 82, 0x84);
844 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200845 }
846 } else {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100847 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200848
849 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100850 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200851 else
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100852 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200853 }
854
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100855 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200856 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
857 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
858 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100859 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200860
861 tx_pin = 0;
862
863 /* Turn on unused PA or LNA when not using 1T or 1R */
864 if (rt2x00dev->default_ant.tx != 1) {
865 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
866 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
867 }
868
869 /* Turn on unused PA or LNA when not using 1T or 1R */
870 if (rt2x00dev->default_ant.rx != 1) {
871 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
872 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
873 }
874
875 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
876 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
877 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
878 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
879 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
880 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
881
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100882 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200883
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100884 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200885 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100886 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200887
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100888 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200889 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100890 rt2800_bbp_write(rt2x00dev, 3, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200891
892 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
893 if (conf_is_ht40(conf)) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100894 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
895 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
896 rt2800_bbp_write(rt2x00dev, 73, 0x16);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200897 } else {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100898 rt2800_bbp_write(rt2x00dev, 69, 0x16);
899 rt2800_bbp_write(rt2x00dev, 70, 0x08);
900 rt2800_bbp_write(rt2x00dev, 73, 0x11);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200901 }
902 }
903
904 msleep(1);
905}
906
907static void rt2800usb_config_txpower(struct rt2x00_dev *rt2x00dev,
908 const int txpower)
909{
910 u32 reg;
911 u32 value = TXPOWER_G_TO_DEV(txpower);
912 u8 r1;
913
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100914 rt2800_bbp_read(rt2x00dev, 1, &r1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200915 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100916 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200917
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100918 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200919 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
920 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
921 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
922 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
923 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
924 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
925 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
926 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100927 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200928
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100929 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200930 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
931 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
932 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
933 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
934 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
935 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
936 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
937 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100938 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200939
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100940 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200941 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
942 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
943 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
944 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
945 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
946 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
947 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
948 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100949 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200950
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100951 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200952 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
953 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
954 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
955 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
956 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
957 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
958 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
959 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100960 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200961
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100962 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200963 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
964 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
965 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
966 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100967 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200968}
969
970static void rt2800usb_config_retry_limit(struct rt2x00_dev *rt2x00dev,
971 struct rt2x00lib_conf *libconf)
972{
973 u32 reg;
974
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100975 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200976 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
977 libconf->conf->short_frame_max_tx_count);
978 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
979 libconf->conf->long_frame_max_tx_count);
980 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
981 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
982 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
983 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100984 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200985}
986
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200987static void rt2800usb_config_ps(struct rt2x00_dev *rt2x00dev,
988 struct rt2x00lib_conf *libconf)
989{
990 enum dev_state state =
991 (libconf->conf->flags & IEEE80211_CONF_PS) ?
992 STATE_SLEEP : STATE_AWAKE;
993 u32 reg;
994
995 if (state == STATE_SLEEP) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100996 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200997
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100998 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200999 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1000 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1001 libconf->conf->listen_interval - 1);
1002 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001003 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001004
Ivo van Doorn15e46922009-04-28 20:14:58 +02001005 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001006 } else {
Ivo van Doorn15e46922009-04-28 20:14:58 +02001007 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001008
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001009 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001010 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1011 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1012 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001013 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001014 }
1015}
1016
1017static void rt2800usb_config(struct rt2x00_dev *rt2x00dev,
1018 struct rt2x00lib_conf *libconf,
1019 const unsigned int flags)
1020{
1021 /* Always recalculate LNA gain before changing configuration */
1022 rt2800usb_config_lna_gain(rt2x00dev, libconf);
1023
1024 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1025 rt2800usb_config_channel(rt2x00dev, libconf->conf,
1026 &libconf->rf, &libconf->channel);
1027 if (flags & IEEE80211_CONF_CHANGE_POWER)
1028 rt2800usb_config_txpower(rt2x00dev, libconf->conf->power_level);
1029 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1030 rt2800usb_config_retry_limit(rt2x00dev, libconf);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001031 if (flags & IEEE80211_CONF_CHANGE_PS)
1032 rt2800usb_config_ps(rt2x00dev, libconf);
1033}
1034
1035/*
1036 * Link tuning
1037 */
1038static void rt2800usb_link_stats(struct rt2x00_dev *rt2x00dev,
1039 struct link_qual *qual)
1040{
1041 u32 reg;
1042
1043 /*
1044 * Update FCS error count from register.
1045 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001046 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001047 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1048}
1049
1050static u8 rt2800usb_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1051{
1052 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
1053 if (rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION)
1054 return 0x1c + (2 * rt2x00dev->lna_gain);
1055 else
1056 return 0x2e + rt2x00dev->lna_gain;
1057 }
1058
1059 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1060 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1061 else
1062 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1063}
1064
1065static inline void rt2800usb_set_vgc(struct rt2x00_dev *rt2x00dev,
1066 struct link_qual *qual, u8 vgc_level)
1067{
1068 if (qual->vgc_level != vgc_level) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001069 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001070 qual->vgc_level = vgc_level;
1071 qual->vgc_level_reg = vgc_level;
1072 }
1073}
1074
1075static void rt2800usb_reset_tuner(struct rt2x00_dev *rt2x00dev,
1076 struct link_qual *qual)
1077{
1078 rt2800usb_set_vgc(rt2x00dev, qual,
1079 rt2800usb_get_default_vgc(rt2x00dev));
1080}
1081
1082static void rt2800usb_link_tuner(struct rt2x00_dev *rt2x00dev,
1083 struct link_qual *qual, const u32 count)
1084{
1085 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
1086 return;
1087
1088 /*
1089 * When RSSI is better then -80 increase VGC level with 0x10
1090 */
1091 rt2800usb_set_vgc(rt2x00dev, qual,
1092 rt2800usb_get_default_vgc(rt2x00dev) +
1093 ((qual->rssi > -80) * 0x10));
1094}
1095
1096/*
1097 * Firmware functions
1098 */
1099static char *rt2800usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1100{
1101 return FIRMWARE_RT2870;
1102}
1103
1104static bool rt2800usb_check_crc(const u8 *data, const size_t len)
1105{
1106 u16 fw_crc;
1107 u16 crc;
1108
1109 /*
1110 * The last 2 bytes in the firmware array are the crc checksum itself,
1111 * this means that we should never pass those 2 bytes to the crc
1112 * algorithm.
1113 */
1114 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1115
1116 /*
1117 * Use the crc ccitt algorithm.
1118 * This will return the same value as the legacy driver which
1119 * used bit ordering reversion on the both the firmware bytes
1120 * before input input as well as on the final output.
1121 * Obviously using crc ccitt directly is much more efficient.
1122 */
1123 crc = crc_ccitt(~0, data, len - 2);
1124
1125 /*
1126 * There is a small difference between the crc-itu-t + bitrev and
1127 * the crc-ccitt crc calculation. In the latter method the 2 bytes
1128 * will be swapped, use swab16 to convert the crc to the correct
1129 * value.
1130 */
1131 crc = swab16(crc);
1132
1133 return fw_crc == crc;
1134}
1135
1136static int rt2800usb_check_firmware(struct rt2x00_dev *rt2x00dev,
1137 const u8 *data, const size_t len)
1138{
1139 u16 chipset = (rt2x00_rev(&rt2x00dev->chip) >> 16) & 0xffff;
1140 size_t offset = 0;
1141
1142 /*
1143 * Firmware files:
1144 * There are 2 variations of the rt2870 firmware.
1145 * a) size: 4kb
1146 * b) size: 8kb
1147 * Note that (b) contains 2 seperate firmware blobs of 4k
1148 * within the file. The first blob is the same firmware as (a),
1149 * but the second blob is for the additional chipsets.
1150 */
1151 if (len != 4096 && len != 8192)
1152 return FW_BAD_LENGTH;
1153
1154 /*
1155 * Check if we need the upper 4kb firmware data or not.
1156 */
1157 if ((len == 4096) &&
1158 (chipset != 0x2860) &&
1159 (chipset != 0x2872) &&
1160 (chipset != 0x3070))
1161 return FW_BAD_VERSION;
1162
1163 /*
1164 * 8kb firmware files must be checked as if it were
1165 * 2 seperate firmware files.
1166 */
1167 while (offset < len) {
1168 if (!rt2800usb_check_crc(data + offset, 4096))
1169 return FW_BAD_CRC;
1170
1171 offset += 4096;
1172 }
1173
1174 return FW_OK;
1175}
1176
1177static int rt2800usb_load_firmware(struct rt2x00_dev *rt2x00dev,
1178 const u8 *data, const size_t len)
1179{
1180 unsigned int i;
1181 int status;
1182 u32 reg;
1183 u32 offset;
1184 u32 length;
1185 u16 chipset = (rt2x00_rev(&rt2x00dev->chip) >> 16) & 0xffff;
1186
1187 /*
1188 * Check which section of the firmware we need.
1189 */
Ivo van Doorn15e46922009-04-28 20:14:58 +02001190 if ((chipset == 0x2860) ||
1191 (chipset == 0x2872) ||
1192 (chipset == 0x3070)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001193 offset = 0;
1194 length = 4096;
1195 } else {
1196 offset = 4096;
1197 length = 4096;
1198 }
1199
1200 /*
1201 * Wait for stable hardware.
1202 */
1203 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001204 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001205 if (reg && reg != ~0)
1206 break;
1207 msleep(1);
1208 }
1209
1210 if (i == REGISTER_BUSY_COUNT) {
1211 ERROR(rt2x00dev, "Unstable hardware.\n");
1212 return -EBUSY;
1213 }
1214
1215 /*
1216 * Write firmware to device.
1217 */
1218 rt2x00usb_vendor_request_large_buff(rt2x00dev, USB_MULTI_WRITE,
1219 USB_VENDOR_REQUEST_OUT,
1220 FIRMWARE_IMAGE_BASE,
1221 data + offset, length,
1222 REGISTER_TIMEOUT32(length));
1223
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001224 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
1225 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001226
1227 /*
1228 * Send firmware request to device to load firmware,
1229 * we need to specify a long timeout time.
1230 */
1231 status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
1232 0, USB_MODE_FIRMWARE,
1233 REGISTER_TIMEOUT_FIRMWARE);
1234 if (status < 0) {
1235 ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
1236 return status;
1237 }
1238
Ivo van Doorn15e46922009-04-28 20:14:58 +02001239 msleep(10);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001240 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001241
1242 /*
1243 * Send signal to firmware during boot time.
1244 */
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001245 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0xff, 0, 0);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001246
1247 if ((chipset == 0x3070) ||
1248 (chipset == 0x3071) ||
1249 (chipset == 0x3572)) {
1250 udelay(200);
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001251 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001252 udelay(10);
1253 }
1254
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001255 /*
1256 * Wait for device to stabilize.
1257 */
1258 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001259 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001260 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
1261 break;
1262 msleep(1);
1263 }
1264
1265 if (i == REGISTER_BUSY_COUNT) {
1266 ERROR(rt2x00dev, "PBF system register not ready.\n");
1267 return -EBUSY;
1268 }
1269
1270 /*
1271 * Initialize firmware.
1272 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001273 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1274 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001275 msleep(1);
1276
1277 return 0;
1278}
1279
1280/*
1281 * Initialization functions.
1282 */
1283static int rt2800usb_init_registers(struct rt2x00_dev *rt2x00dev)
1284{
1285 u32 reg;
1286 unsigned int i;
1287
1288 /*
1289 * Wait untill BBP and RF are ready.
1290 */
1291 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001292 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001293 if (reg && reg != ~0)
1294 break;
1295 msleep(1);
1296 }
1297
1298 if (i == REGISTER_BUSY_COUNT) {
1299 ERROR(rt2x00dev, "Unstable hardware.\n");
1300 return -EBUSY;
1301 }
1302
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001303 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
1304 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg & ~0x00002000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001305
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001306 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001307 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1308 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001309 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001310
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001311 rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001312
1313 rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
1314 USB_MODE_RESET, REGISTER_TIMEOUT);
1315
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001316 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001317
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001318 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001319 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1320 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1321 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1322 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001323 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001324
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001325 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001326 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1327 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1328 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1329 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001330 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001331
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001332 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1333 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001334
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001335 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001336
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001337 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001338 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1339 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1340 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1341 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1342 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1343 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001344 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001345
1346 if (rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001347 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1348 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1349 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001350 } else {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001351 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1352 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001353 }
1354
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001355 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001356 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1357 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1358 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1359 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1360 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1361 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1362 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1363 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001364 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001365
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001366 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001367 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
1368 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001369 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001370
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001371 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001372 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
1373 if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
1374 rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
1375 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1376 else
1377 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1378 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1379 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001380 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001381
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001382 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001383
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001384 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001385 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
1386 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1387 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
1388 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1389 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001390 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001391
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001392 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001393 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
1394 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1395 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1396 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1397 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1398 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1399 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1400 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1401 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001402 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001403
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001404 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001405 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
1406 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1407 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1408 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1409 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1410 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1411 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1412 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1413 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001414 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001415
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001416 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001417 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1418 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1419 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1420 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1421 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1422 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1423 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1424 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1425 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001426 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001427
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001428 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001429 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
1430 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
1431 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1432 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1433 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1434 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1435 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1436 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1437 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001438 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001439
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001440 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001441 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1442 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1443 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1444 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1445 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1446 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1447 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1448 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1449 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001450 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001451
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001452 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001453 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1454 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1455 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1456 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1457 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1458 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1459 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1460 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1461 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001462 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001463
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001464 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001465
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001466 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001467 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1468 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1469 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1470 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1471 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1472 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1473 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1474 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1475 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001476 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001477
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001478 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1479 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001480
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001481 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001482 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1483 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1484 IEEE80211_MAX_RTS_THRESHOLD);
1485 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001486 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001487
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001488 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
1489 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001490
1491 /*
1492 * ASIC will keep garbage value after boot, clear encryption keys.
1493 */
Ivo van Doorn1738c9e2009-08-17 18:53:57 +02001494 for (i = 0; i < 4; i++)
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001495 rt2800_register_write(rt2x00dev,
Ivo van Doorn1738c9e2009-08-17 18:53:57 +02001496 SHARED_KEY_MODE_ENTRY(i), 0);
1497
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001498 for (i = 0; i < 256; i++) {
1499 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +01001500 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001501 wcid, sizeof(wcid));
1502
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001503 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1504 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001505 }
1506
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001507 /*
1508 * Clear all beacons
1509 * For the Beacon base registers we only need to clear
1510 * the first byte since that byte contains the VALID and OWNER
1511 * bits which (when set to 0) will invalidate the entire beacon.
1512 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001513 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1514 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1515 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1516 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1517 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1518 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1519 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1520 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001521
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001522 rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001523 rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001524 rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001525
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001526 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001527 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1528 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1529 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1530 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1531 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1532 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1533 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1534 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001535 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001536
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001537 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001538 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1539 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1540 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1541 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1542 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1543 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1544 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1545 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001546 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001547
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001548 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001549 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1550 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
Ivo van Doorncd80b682009-08-17 18:55:40 +02001551 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001552 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1553 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1554 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1555 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1556 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001557 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001558
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001559 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001560 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1561 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1562 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1563 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001564 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001565
1566 /*
1567 * We must clear the error counters.
1568 * These registers are cleared on read,
1569 * so we may pass a useless variable to store the value.
1570 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001571 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1572 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1573 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1574 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1575 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1576 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001577
1578 return 0;
1579}
1580
1581static int rt2800usb_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1582{
1583 unsigned int i;
1584 u32 reg;
1585
1586 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001587 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001588 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1589 return 0;
1590
1591 udelay(REGISTER_BUSY_DELAY);
1592 }
1593
1594 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1595 return -EACCES;
1596}
1597
1598static int rt2800usb_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1599{
1600 unsigned int i;
1601 u8 value;
1602
Ivo van Doorn15e46922009-04-28 20:14:58 +02001603 /*
1604 * BBP was enabled after firmware was loaded,
1605 * but we need to reactivate it now.
1606 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001607 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1608 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001609 msleep(1);
1610
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001611 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001612 rt2800_bbp_read(rt2x00dev, 0, &value);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001613 if ((value != 0xff) && (value != 0x00))
1614 return 0;
1615 udelay(REGISTER_BUSY_DELAY);
1616 }
1617
1618 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1619 return -EACCES;
1620}
1621
1622static int rt2800usb_init_bbp(struct rt2x00_dev *rt2x00dev)
1623{
1624 unsigned int i;
1625 u16 eeprom;
1626 u8 reg_id;
1627 u8 value;
1628
1629 if (unlikely(rt2800usb_wait_bbp_rf_ready(rt2x00dev) ||
1630 rt2800usb_wait_bbp_ready(rt2x00dev)))
1631 return -EACCES;
1632
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001633 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1634 rt2800_bbp_write(rt2x00dev, 66, 0x38);
1635 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1636 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1637 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1638 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1639 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1640 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
1641 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1642 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1643 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1644 rt2800_bbp_write(rt2x00dev, 92, 0x00);
1645 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1646 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001647
1648 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001649 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1650 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001651 }
1652
1653 if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001654 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001655 }
1656
1657 if (rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001658 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1659 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1660 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001661 }
1662
1663 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1664 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1665
1666 if (eeprom != 0xffff && eeprom != 0x0000) {
1667 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1668 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001669 rt2800_bbp_write(rt2x00dev, reg_id, value);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001670 }
1671 }
1672
1673 return 0;
1674}
1675
1676static u8 rt2800usb_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1677 bool bw40, u8 rfcsr24, u8 filter_target)
1678{
1679 unsigned int i;
1680 u8 bbp;
1681 u8 rfcsr;
1682 u8 passband;
1683 u8 stopband;
1684 u8 overtuned = 0;
1685
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001686 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001687
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001688 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001689 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001690 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001691
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001692 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001693 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001694 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001695
1696 /*
1697 * Set power & frequency of passband test tone
1698 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001699 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001700
1701 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001702 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001703 msleep(1);
1704
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001705 rt2800_bbp_read(rt2x00dev, 55, &passband);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001706 if (passband)
1707 break;
1708 }
1709
1710 /*
1711 * Set power & frequency of stopband test tone
1712 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001713 rt2800_bbp_write(rt2x00dev, 24, 0x06);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001714
1715 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001716 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001717 msleep(1);
1718
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001719 rt2800_bbp_read(rt2x00dev, 55, &stopband);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001720
1721 if ((passband - stopband) <= filter_target) {
1722 rfcsr24++;
1723 overtuned += ((passband - stopband) == filter_target);
1724 } else
1725 break;
1726
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001727 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001728 }
1729
1730 rfcsr24 -= !!overtuned;
1731
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001732 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001733 return rfcsr24;
1734}
1735
1736static int rt2800usb_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1737{
1738 u8 rfcsr;
1739 u8 bbp;
1740
1741 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
1742 return 0;
1743
1744 /*
1745 * Init RF calibration.
1746 */
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001747 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001748 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001749 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001750 msleep(1);
1751 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001752 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001753
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001754 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1755 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1756 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1757 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
1758 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1759 rt2800_rfcsr_write(rt2x00dev, 10, 0x71);
1760 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1761 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
1762 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1763 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1764 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1765 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1766 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1767 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1768 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1769 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1770 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
1771 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1772 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
1773 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001774
1775 /*
1776 * Set RX Filter calibration for 20MHz and 40MHz
1777 */
1778 rt2x00dev->calibration[0] =
1779 rt2800usb_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1780 rt2x00dev->calibration[1] =
1781 rt2800usb_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
1782
1783 /*
1784 * Set back to initial state
1785 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001786 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001787
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001788 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001789 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001790 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001791
1792 /*
1793 * set BBP back to BW20
1794 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001795 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001796 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001797 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001798
1799 return 0;
1800}
1801
1802/*
1803 * Device state switch handlers.
1804 */
1805static void rt2800usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
1806 enum dev_state state)
1807{
1808 u32 reg;
1809
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001810 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001811 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
1812 (state == STATE_RADIO_RX_ON) ||
1813 (state == STATE_RADIO_RX_ON_LINK));
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001814 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001815}
1816
1817static int rt2800usb_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
1818{
1819 unsigned int i;
1820 u32 reg;
1821
1822 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001823 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001824 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
1825 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
1826 return 0;
1827
1828 msleep(1);
1829 }
1830
1831 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
1832 return -EACCES;
1833}
1834
1835static int rt2800usb_enable_radio(struct rt2x00_dev *rt2x00dev)
1836{
1837 u32 reg;
1838 u16 word;
1839
1840 /*
1841 * Initialize all registers.
1842 */
1843 if (unlikely(rt2800usb_wait_wpdma_ready(rt2x00dev) ||
1844 rt2800usb_init_registers(rt2x00dev) ||
1845 rt2800usb_init_bbp(rt2x00dev) ||
1846 rt2800usb_init_rfcsr(rt2x00dev)))
1847 return -EIO;
1848
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001849 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001850 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001851 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001852
1853 udelay(50);
1854
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001855 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001856 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1857 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
1858 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001859 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001860
1861
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001862 rt2800_register_read(rt2x00dev, USB_DMA_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001863 rt2x00_set_field32(&reg, USB_DMA_CFG_PHY_CLEAR, 0);
1864 /* Don't use bulk in aggregation when working with USB 1.1 */
1865 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_AGG_EN,
1866 (rt2x00dev->rx->usb_maxpacket == 512));
1867 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_AGG_TIMEOUT, 128);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001868 /*
1869 * Total room for RX frames in kilobytes, PBF might still exceed
1870 * this limit so reduce the number to prevent errors.
1871 */
1872 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_AGG_LIMIT,
1873 ((RX_ENTRIES * DATA_FRAME_SIZE) / 1024) - 3);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001874 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_EN, 1);
1875 rt2x00_set_field32(&reg, USB_DMA_CFG_TX_BULK_EN, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001876 rt2800_register_write(rt2x00dev, USB_DMA_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001877
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001878 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001879 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
1880 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001881 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001882
1883 /*
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001884 * Initialize LED control
1885 */
1886 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001887 rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001888 word & 0xff, (word >> 8) & 0xff);
1889
1890 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001891 rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001892 word & 0xff, (word >> 8) & 0xff);
1893
1894 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001895 rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001896 word & 0xff, (word >> 8) & 0xff);
1897
1898 return 0;
1899}
1900
1901static void rt2800usb_disable_radio(struct rt2x00_dev *rt2x00dev)
1902{
1903 u32 reg;
1904
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001905 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001906 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1907 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001908 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001909
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001910 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
1911 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
1912 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001913
1914 /* Wait for DMA, ignore error */
1915 rt2800usb_wait_wpdma_ready(rt2x00dev);
1916
1917 rt2x00usb_disable_radio(rt2x00dev);
1918}
1919
1920static int rt2800usb_set_state(struct rt2x00_dev *rt2x00dev,
1921 enum dev_state state)
1922{
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001923 if (state == STATE_AWAKE)
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001924 rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, 0xff, 0, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001925 else
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001926 rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001927
1928 return 0;
1929}
1930
1931static int rt2800usb_set_device_state(struct rt2x00_dev *rt2x00dev,
1932 enum dev_state state)
1933{
1934 int retval = 0;
1935
1936 switch (state) {
1937 case STATE_RADIO_ON:
1938 /*
1939 * Before the radio can be enabled, the device first has
1940 * to be woken up. After that it needs a bit of time
Luis Correia49513482009-07-17 21:39:19 +02001941 * to be fully awake and then the radio can be enabled.
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001942 */
1943 rt2800usb_set_state(rt2x00dev, STATE_AWAKE);
1944 msleep(1);
1945 retval = rt2800usb_enable_radio(rt2x00dev);
1946 break;
1947 case STATE_RADIO_OFF:
1948 /*
Luis Correia49513482009-07-17 21:39:19 +02001949 * After the radio has been disabled, the device should
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001950 * be put to sleep for powersaving.
1951 */
1952 rt2800usb_disable_radio(rt2x00dev);
1953 rt2800usb_set_state(rt2x00dev, STATE_SLEEP);
1954 break;
1955 case STATE_RADIO_RX_ON:
1956 case STATE_RADIO_RX_ON_LINK:
1957 case STATE_RADIO_RX_OFF:
1958 case STATE_RADIO_RX_OFF_LINK:
1959 rt2800usb_toggle_rx(rt2x00dev, state);
1960 break;
1961 case STATE_RADIO_IRQ_ON:
1962 case STATE_RADIO_IRQ_OFF:
1963 /* No support, but no error either */
1964 break;
1965 case STATE_DEEP_SLEEP:
1966 case STATE_SLEEP:
1967 case STATE_STANDBY:
1968 case STATE_AWAKE:
1969 retval = rt2800usb_set_state(rt2x00dev, state);
1970 break;
1971 default:
1972 retval = -ENOTSUPP;
1973 break;
1974 }
1975
1976 if (unlikely(retval))
1977 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
1978 state, retval);
1979
1980 return retval;
1981}
1982
1983/*
1984 * TX descriptor initialization
1985 */
1986static void rt2800usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
1987 struct sk_buff *skb,
1988 struct txentry_desc *txdesc)
1989{
1990 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
1991 __le32 *txi = skbdesc->desc;
1992 __le32 *txwi = &txi[TXINFO_DESC_SIZE / sizeof(__le32)];
1993 u32 word;
1994
1995 /*
1996 * Initialize TX Info descriptor
1997 */
1998 rt2x00_desc_read(txwi, 0, &word);
1999 rt2x00_set_field32(&word, TXWI_W0_FRAG,
2000 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2001 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
2002 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
2003 rt2x00_set_field32(&word, TXWI_W0_TS,
2004 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
2005 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
2006 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
2007 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
2008 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->ifs);
2009 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
2010 rt2x00_set_field32(&word, TXWI_W0_BW,
2011 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
2012 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
2013 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
2014 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
2015 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
2016 rt2x00_desc_write(txwi, 0, word);
2017
2018 rt2x00_desc_read(txwi, 1, &word);
2019 rt2x00_set_field32(&word, TXWI_W1_ACK,
2020 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
2021 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
2022 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
2023 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
2024 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
2025 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Benoit PAPILLAULT17616312009-10-15 21:17:09 +02002026 txdesc->key_idx : 0xff);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002027 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
2028 skb->len - txdesc->l2pad);
2029 rt2x00_set_field32(&word, TXWI_W1_PACKETID,
Ivo van Doorn534aff02009-08-17 18:55:15 +02002030 skbdesc->entry->queue->qid + 1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002031 rt2x00_desc_write(txwi, 1, word);
2032
2033 /*
2034 * Always write 0 to IV/EIV fields, hardware will insert the IV
2035 * from the IVEIV register when TXINFO_W0_WIV is set to 0.
2036 * When TXINFO_W0_WIV is set to 1 it will use the IV data
2037 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
2038 * crypto entry in the registers should be used to encrypt the frame.
2039 */
2040 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
2041 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
2042
2043 /*
2044 * Initialize TX descriptor
2045 */
2046 rt2x00_desc_read(txi, 0, &word);
2047 rt2x00_set_field32(&word, TXINFO_W0_USB_DMA_TX_PKT_LEN,
2048 skb->len + TXWI_DESC_SIZE);
2049 rt2x00_set_field32(&word, TXINFO_W0_WIV,
2050 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
2051 rt2x00_set_field32(&word, TXINFO_W0_QSEL, 2);
2052 rt2x00_set_field32(&word, TXINFO_W0_SW_USE_LAST_ROUND, 0);
2053 rt2x00_set_field32(&word, TXINFO_W0_USB_DMA_NEXT_VALID, 0);
2054 rt2x00_set_field32(&word, TXINFO_W0_USB_DMA_TX_BURST,
2055 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
2056 rt2x00_desc_write(txi, 0, word);
2057}
2058
2059/*
2060 * TX data initialization
2061 */
2062static void rt2800usb_write_beacon(struct queue_entry *entry)
2063{
2064 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2065 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2066 unsigned int beacon_base;
2067 u32 reg;
2068
2069 /*
2070 * Add the descriptor in front of the skb.
2071 */
2072 skb_push(entry->skb, entry->queue->desc_size);
2073 memcpy(entry->skb->data, skbdesc->desc, skbdesc->desc_len);
2074 skbdesc->desc = entry->skb->data;
2075
2076 /*
2077 * Disable beaconing while we are reloading the beacon data,
2078 * otherwise we might be sending out invalid data.
2079 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002080 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002081 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002082 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002083
2084 /*
2085 * Write entire beacon with descriptor to register.
2086 */
2087 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
2088 rt2x00usb_vendor_request_large_buff(rt2x00dev, USB_MULTI_WRITE,
2089 USB_VENDOR_REQUEST_OUT, beacon_base,
2090 entry->skb->data, entry->skb->len,
2091 REGISTER_TIMEOUT32(entry->skb->len));
2092
2093 /*
2094 * Clean up the beacon skb.
2095 */
2096 dev_kfree_skb(entry->skb);
2097 entry->skb = NULL;
2098}
2099
2100static int rt2800usb_get_tx_data_len(struct queue_entry *entry)
2101{
2102 int length;
2103
2104 /*
2105 * The length _must_ include 4 bytes padding,
2106 * it should always be multiple of 4,
2107 * but it must _not_ be a multiple of the USB packet size.
2108 */
2109 length = roundup(entry->skb->len + 4, 4);
2110 length += (4 * !(length % entry->queue->usb_maxpacket));
2111
2112 return length;
2113}
2114
2115static void rt2800usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
2116 const enum data_queue_qid queue)
2117{
2118 u32 reg;
2119
2120 if (queue != QID_BEACON) {
2121 rt2x00usb_kick_tx_queue(rt2x00dev, queue);
2122 return;
2123 }
2124
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002125 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002126 if (!rt2x00_get_field32(reg, BCN_TIME_CFG_BEACON_GEN)) {
2127 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
2128 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
2129 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002130 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002131 }
2132}
2133
2134/*
2135 * RX control handlers
2136 */
2137static void rt2800usb_fill_rxdone(struct queue_entry *entry,
2138 struct rxdone_entry_desc *rxdesc)
2139{
2140 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2141 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2142 __le32 *rxd = (__le32 *)entry->skb->data;
2143 __le32 *rxwi;
2144 u32 rxd0;
2145 u32 rxwi0;
2146 u32 rxwi1;
2147 u32 rxwi2;
2148 u32 rxwi3;
2149
2150 /*
2151 * Copy descriptor to the skbdesc->desc buffer, making it safe from
2152 * moving of frame data in rt2x00usb.
2153 */
2154 memcpy(skbdesc->desc, rxd, skbdesc->desc_len);
2155 rxd = (__le32 *)skbdesc->desc;
Bartlomiej Zolnierkiewiczd42c8d82009-11-04 18:35:47 +01002156 rxwi = &rxd[RXINFO_DESC_SIZE / sizeof(__le32)];
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002157
2158 /*
2159 * It is now safe to read the descriptor on all architectures.
2160 */
2161 rt2x00_desc_read(rxd, 0, &rxd0);
2162 rt2x00_desc_read(rxwi, 0, &rxwi0);
2163 rt2x00_desc_read(rxwi, 1, &rxwi1);
2164 rt2x00_desc_read(rxwi, 2, &rxwi2);
2165 rt2x00_desc_read(rxwi, 3, &rxwi3);
2166
2167 if (rt2x00_get_field32(rxd0, RXD_W0_CRC_ERROR))
2168 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
2169
2170 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
2171 rxdesc->cipher = rt2x00_get_field32(rxwi0, RXWI_W0_UDF);
2172 rxdesc->cipher_status =
2173 rt2x00_get_field32(rxd0, RXD_W0_CIPHER_ERROR);
2174 }
2175
2176 if (rt2x00_get_field32(rxd0, RXD_W0_DECRYPTED)) {
2177 /*
2178 * Hardware has stripped IV/EIV data from 802.11 frame during
2179 * decryption. Unfortunately the descriptor doesn't contain
2180 * any fields with the EIV/IV data either, so they can't
2181 * be restored by rt2x00lib.
2182 */
2183 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
2184
2185 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
2186 rxdesc->flags |= RX_FLAG_DECRYPTED;
2187 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
2188 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
2189 }
2190
2191 if (rt2x00_get_field32(rxd0, RXD_W0_MY_BSS))
2192 rxdesc->dev_flags |= RXDONE_MY_BSS;
2193
Ivo van Doorn0fefe0f2009-08-17 18:54:50 +02002194 if (rt2x00_get_field32(rxd0, RXD_W0_L2PAD)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002195 rxdesc->dev_flags |= RXDONE_L2PAD;
Ivo van Doorn0fefe0f2009-08-17 18:54:50 +02002196 skbdesc->flags |= SKBDESC_L2_PADDED;
2197 }
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002198
2199 if (rt2x00_get_field32(rxwi1, RXWI_W1_SHORT_GI))
2200 rxdesc->flags |= RX_FLAG_SHORT_GI;
2201
2202 if (rt2x00_get_field32(rxwi1, RXWI_W1_BW))
2203 rxdesc->flags |= RX_FLAG_40MHZ;
2204
2205 /*
2206 * Detect RX rate, always use MCS as signal type.
2207 */
2208 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
2209 rxdesc->rate_mode = rt2x00_get_field32(rxwi1, RXWI_W1_PHYMODE);
2210 rxdesc->signal = rt2x00_get_field32(rxwi1, RXWI_W1_MCS);
2211
2212 /*
2213 * Mask of 0x8 bit to remove the short preamble flag.
2214 */
2215 if (rxdesc->rate_mode == RATE_MODE_CCK)
2216 rxdesc->signal &= ~0x8;
2217
2218 rxdesc->rssi =
2219 (rt2x00_get_field32(rxwi2, RXWI_W2_RSSI0) +
2220 rt2x00_get_field32(rxwi2, RXWI_W2_RSSI1)) / 2;
2221
2222 rxdesc->noise =
2223 (rt2x00_get_field32(rxwi3, RXWI_W3_SNR0) +
2224 rt2x00_get_field32(rxwi3, RXWI_W3_SNR1)) / 2;
2225
2226 rxdesc->size = rt2x00_get_field32(rxwi0, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
2227
2228 /*
2229 * Remove RXWI descriptor from start of buffer.
2230 */
2231 skb_pull(entry->skb, skbdesc->desc_len);
2232 skb_trim(entry->skb, rxdesc->size);
2233}
2234
2235/*
2236 * Device probe functions.
2237 */
2238static int rt2800usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2239{
2240 u16 word;
2241 u8 *mac;
2242 u8 default_lna_gain;
2243
2244 rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
2245
2246 /*
2247 * Start validation of the data that has been read.
2248 */
2249 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2250 if (!is_valid_ether_addr(mac)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002251 random_ether_addr(mac);
Johannes Berge91d8332009-07-15 17:21:41 +02002252 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002253 }
2254
2255 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2256 if (word == 0xffff) {
2257 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2258 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2259 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2260 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2261 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
2262 } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
2263 /*
2264 * There is a max of 2 RX streams for RT2870 series
2265 */
2266 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2267 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2268 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2269 }
2270
2271 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2272 if (word == 0xffff) {
2273 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2274 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2275 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2276 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2277 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2278 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2279 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2280 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2281 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2282 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2283 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2284 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2285 }
2286
2287 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2288 if ((word & 0x00ff) == 0x00ff) {
2289 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2290 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2291 LED_MODE_TXRX_ACTIVITY);
2292 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2293 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2294 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2295 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2296 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2297 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2298 }
2299
2300 /*
2301 * During the LNA validation we are going to use
2302 * lna0 as correct value. Note that EEPROM_LNA
2303 * is never validated.
2304 */
2305 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2306 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2307
2308 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2309 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2310 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2311 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2312 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2313 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2314
2315 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2316 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2317 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2318 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2319 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2320 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2321 default_lna_gain);
2322 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2323
2324 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2325 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2326 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2327 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2328 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2329 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2330
2331 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2332 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2333 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2334 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2335 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2336 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2337 default_lna_gain);
2338 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2339
2340 return 0;
2341}
2342
2343static int rt2800usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
2344{
2345 u32 reg;
2346 u16 value;
2347 u16 eeprom;
2348
2349 /*
2350 * Read EEPROM word for configuration.
2351 */
2352 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2353
2354 /*
2355 * Identify RF chipset.
2356 */
2357 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002358 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002359 rt2x00_set_chip(rt2x00dev, RT2870, value, reg);
2360
2361 /*
2362 * The check for rt2860 is not a typo, some rt2870 hardware
2363 * identifies itself as rt2860 in the CSR register.
2364 */
Ivo van Doorn358623c2009-05-05 19:46:08 +02002365 if (!rt2x00_check_rev(&rt2x00dev->chip, 0xfff00000, 0x28600000) &&
2366 !rt2x00_check_rev(&rt2x00dev->chip, 0xfff00000, 0x28700000) &&
2367 !rt2x00_check_rev(&rt2x00dev->chip, 0xfff00000, 0x28800000) &&
2368 !rt2x00_check_rev(&rt2x00dev->chip, 0xffff0000, 0x30700000)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002369 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2370 return -ENODEV;
2371 }
2372
2373 if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
2374 !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
2375 !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
2376 !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
2377 !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
2378 !rt2x00_rf(&rt2x00dev->chip, RF2020)) {
2379 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2380 return -ENODEV;
2381 }
2382
2383 /*
2384 * Identify default antenna configuration.
2385 */
2386 rt2x00dev->default_ant.tx =
2387 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2388 rt2x00dev->default_ant.rx =
2389 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2390
2391 /*
2392 * Read frequency offset and RF programming sequence.
2393 */
2394 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2395 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2396
2397 /*
2398 * Read external LNA informations.
2399 */
2400 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2401
2402 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2403 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2404 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2405 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2406
2407 /*
2408 * Detect if this device has an hardware controlled radio.
2409 */
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002410 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2411 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002412
2413 /*
2414 * Store led settings, for correct led behaviour.
2415 */
2416#ifdef CONFIG_RT2X00_LIB_LEDS
2417 rt2800usb_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2418 rt2800usb_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2419 rt2800usb_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2420
2421 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ,
2422 &rt2x00dev->led_mcu_reg);
2423#endif /* CONFIG_RT2X00_LIB_LEDS */
2424
2425 return 0;
2426}
2427
2428/*
2429 * RF value list for rt2870
2430 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2431 */
2432static const struct rf_channel rf_vals[] = {
2433 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2434 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2435 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2436 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2437 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2438 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2439 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2440 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2441 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2442 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2443 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2444 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2445 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2446 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2447
2448 /* 802.11 UNI / HyperLan 2 */
2449 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2450 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2451 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2452 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2453 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2454 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2455 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2456 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2457 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2458 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2459 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2460 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2461
2462 /* 802.11 HyperLan 2 */
2463 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2464 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2465 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2466 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2467 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2468 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2469 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2470 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2471 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2472 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2473 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2474 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2475 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2476 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2477 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2478 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2479
2480 /* 802.11 UNII */
2481 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2482 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2483 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2484 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2485 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2486 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2487 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2488 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
2489 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
2490 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
2491 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
2492
2493 /* 802.11 Japan */
2494 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2495 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2496 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2497 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2498 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2499 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2500 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2501};
2502
2503/*
2504 * RF value list for rt3070
2505 * Supports: 2.4 GHz
2506 */
2507static const struct rf_channel rf_vals_3070[] = {
2508 {1, 241, 2, 2 },
2509 {2, 241, 2, 7 },
2510 {3, 242, 2, 2 },
2511 {4, 242, 2, 7 },
2512 {5, 243, 2, 2 },
2513 {6, 243, 2, 7 },
2514 {7, 244, 2, 2 },
2515 {8, 244, 2, 7 },
2516 {9, 245, 2, 2 },
2517 {10, 245, 2, 7 },
2518 {11, 246, 2, 2 },
2519 {12, 246, 2, 7 },
2520 {13, 247, 2, 2 },
2521 {14, 248, 2, 4 },
2522};
2523
2524static int rt2800usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2525{
2526 struct hw_mode_spec *spec = &rt2x00dev->spec;
2527 struct channel_info *info;
2528 char *tx_power1;
2529 char *tx_power2;
2530 unsigned int i;
2531 u16 eeprom;
2532
2533 /*
2534 * Initialize all hw fields.
2535 */
2536 rt2x00dev->hw->flags =
2537 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2538 IEEE80211_HW_SIGNAL_DBM |
2539 IEEE80211_HW_SUPPORTS_PS |
2540 IEEE80211_HW_PS_NULLFUNC_STACK;
2541 rt2x00dev->hw->extra_tx_headroom = TXINFO_DESC_SIZE + TXWI_DESC_SIZE;
2542
2543 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2544 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2545 rt2x00_eeprom_addr(rt2x00dev,
2546 EEPROM_MAC_ADDR_0));
2547
2548 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2549
2550 /*
2551 * Initialize HT information.
2552 */
2553 spec->ht.ht_supported = true;
2554 spec->ht.cap =
2555 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
2556 IEEE80211_HT_CAP_GRN_FLD |
2557 IEEE80211_HT_CAP_SGI_20 |
2558 IEEE80211_HT_CAP_SGI_40 |
2559 IEEE80211_HT_CAP_TX_STBC |
2560 IEEE80211_HT_CAP_RX_STBC |
2561 IEEE80211_HT_CAP_PSMP_SUPPORT;
2562 spec->ht.ampdu_factor = 3;
2563 spec->ht.ampdu_density = 4;
2564 spec->ht.mcs.tx_params =
2565 IEEE80211_HT_MCS_TX_DEFINED |
2566 IEEE80211_HT_MCS_TX_RX_DIFF |
2567 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2568 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2569
2570 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2571 case 3:
2572 spec->ht.mcs.rx_mask[2] = 0xff;
2573 case 2:
2574 spec->ht.mcs.rx_mask[1] = 0xff;
2575 case 1:
2576 spec->ht.mcs.rx_mask[0] = 0xff;
2577 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2578 break;
2579 }
2580
2581 /*
2582 * Initialize hw_mode information.
2583 */
2584 spec->supported_bands = SUPPORT_BAND_2GHZ;
2585 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2586
2587 if (rt2x00_rf(&rt2x00dev->chip, RF2820) ||
2588 rt2x00_rf(&rt2x00dev->chip, RF2720)) {
2589 spec->num_channels = 14;
2590 spec->channels = rf_vals;
2591 } else if (rt2x00_rf(&rt2x00dev->chip, RF2850) ||
2592 rt2x00_rf(&rt2x00dev->chip, RF2750)) {
2593 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2594 spec->num_channels = ARRAY_SIZE(rf_vals);
2595 spec->channels = rf_vals;
2596 } else if (rt2x00_rf(&rt2x00dev->chip, RF3020) ||
2597 rt2x00_rf(&rt2x00dev->chip, RF2020)) {
2598 spec->num_channels = ARRAY_SIZE(rf_vals_3070);
2599 spec->channels = rf_vals_3070;
2600 }
2601
2602 /*
2603 * Create channel information array
2604 */
2605 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2606 if (!info)
2607 return -ENOMEM;
2608
2609 spec->channels_info = info;
2610
2611 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2612 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2613
2614 for (i = 0; i < 14; i++) {
2615 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2616 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2617 }
2618
2619 if (spec->num_channels > 14) {
2620 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2621 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2622
2623 for (i = 14; i < spec->num_channels; i++) {
2624 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2625 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2626 }
2627 }
2628
2629 return 0;
2630}
2631
Bartlomiej Zolnierkiewicz7a345d3d2009-11-04 18:34:53 +01002632static const struct rt2800_ops rt2800usb_rt2800_ops = {
2633 .register_read = rt2x00usb_register_read,
2634 .register_write = rt2x00usb_register_write,
2635 .register_write_lock = rt2x00usb_register_write_lock,
2636
2637 .register_multiread = rt2x00usb_register_multiread,
2638 .register_multiwrite = rt2x00usb_register_multiwrite,
2639
2640 .regbusy_read = rt2x00usb_regbusy_read,
2641};
2642
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002643static int rt2800usb_probe_hw(struct rt2x00_dev *rt2x00dev)
2644{
2645 int retval;
2646
Bartlomiej Zolnierkiewicz7a345d3d2009-11-04 18:34:53 +01002647 rt2x00dev->priv = (void *)&rt2800usb_rt2800_ops;
2648
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002649 /*
2650 * Allocate eeprom data.
2651 */
2652 retval = rt2800usb_validate_eeprom(rt2x00dev);
2653 if (retval)
2654 return retval;
2655
2656 retval = rt2800usb_init_eeprom(rt2x00dev);
2657 if (retval)
2658 return retval;
2659
2660 /*
2661 * Initialize hw specifications.
2662 */
2663 retval = rt2800usb_probe_hw_mode(rt2x00dev);
2664 if (retval)
2665 return retval;
2666
2667 /*
Igor Perminov1afcfd542009-08-08 23:55:55 +02002668 * This device has multiple filters for control frames
2669 * and has a separate filter for PS Poll frames.
2670 */
2671 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
2672 __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
2673
2674 /*
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002675 * This device requires firmware.
2676 */
2677 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002678 __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
2679 if (!modparam_nohwcrypt)
2680 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
2681
2682 /*
2683 * Set the rssi offset.
2684 */
2685 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2686
2687 return 0;
2688}
2689
2690/*
2691 * IEEE80211 stack callback functions.
2692 */
2693static void rt2800usb_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
2694 u32 *iv32, u16 *iv16)
2695{
2696 struct rt2x00_dev *rt2x00dev = hw->priv;
2697 struct mac_iveiv_entry iveiv_entry;
2698 u32 offset;
2699
2700 offset = MAC_IVEIV_ENTRY(hw_key_idx);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +01002701 rt2800_register_multiread(rt2x00dev, offset,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002702 &iveiv_entry, sizeof(iveiv_entry));
2703
2704 memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
2705 memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
2706}
2707
2708static int rt2800usb_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
2709{
2710 struct rt2x00_dev *rt2x00dev = hw->priv;
2711 u32 reg;
2712 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2713
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002714 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002715 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002716 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002717
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002718 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002719 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002720 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002721
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002722 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002723 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002724 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002725
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002726 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002727 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002728 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002729
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002730 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002731 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002732 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002733
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002734 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002735 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002736 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002737
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002738 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002739 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002740 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002741
2742 return 0;
2743}
2744
2745static int rt2800usb_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2746 const struct ieee80211_tx_queue_params *params)
2747{
2748 struct rt2x00_dev *rt2x00dev = hw->priv;
2749 struct data_queue *queue;
2750 struct rt2x00_field32 field;
2751 int retval;
2752 u32 reg;
2753 u32 offset;
2754
2755 /*
2756 * First pass the configuration through rt2x00lib, that will
2757 * update the queue settings and validate the input. After that
2758 * we are free to update the registers based on the value
2759 * in the queue parameter.
2760 */
2761 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2762 if (retval)
2763 return retval;
2764
2765 /*
2766 * We only need to perform additional register initialization
2767 * for WMM queues/
2768 */
2769 if (queue_idx >= 4)
2770 return 0;
2771
2772 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2773
2774 /* Update WMM TXOP register */
2775 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2776 field.bit_offset = (queue_idx & 1) * 16;
2777 field.bit_mask = 0xffff << field.bit_offset;
2778
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002779 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002780 rt2x00_set_field32(&reg, field, queue->txop);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002781 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002782
2783 /* Update WMM registers */
2784 field.bit_offset = queue_idx * 4;
2785 field.bit_mask = 0xf << field.bit_offset;
2786
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002787 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002788 rt2x00_set_field32(&reg, field, queue->aifs);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002789 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002790
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002791 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002792 rt2x00_set_field32(&reg, field, queue->cw_min);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002793 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002794
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002795 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002796 rt2x00_set_field32(&reg, field, queue->cw_max);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002797 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002798
2799 /* Update EDCA registers */
2800 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
2801
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002802 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002803 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
2804 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
2805 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
2806 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002807 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002808
2809 return 0;
2810}
2811
2812static u64 rt2800usb_get_tsf(struct ieee80211_hw *hw)
2813{
2814 struct rt2x00_dev *rt2x00dev = hw->priv;
2815 u64 tsf;
2816 u32 reg;
2817
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002818 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002819 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002820 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002821 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
2822
2823 return tsf;
2824}
2825
2826static const struct ieee80211_ops rt2800usb_mac80211_ops = {
2827 .tx = rt2x00mac_tx,
2828 .start = rt2x00mac_start,
2829 .stop = rt2x00mac_stop,
2830 .add_interface = rt2x00mac_add_interface,
2831 .remove_interface = rt2x00mac_remove_interface,
2832 .config = rt2x00mac_config,
2833 .configure_filter = rt2x00mac_configure_filter,
Stefan Steuerwald930c06f2009-07-10 20:42:55 +02002834 .set_tim = rt2x00mac_set_tim,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002835 .set_key = rt2x00mac_set_key,
2836 .get_stats = rt2x00mac_get_stats,
2837 .get_tkip_seq = rt2800usb_get_tkip_seq,
2838 .set_rts_threshold = rt2800usb_set_rts_threshold,
2839 .bss_info_changed = rt2x00mac_bss_info_changed,
2840 .conf_tx = rt2800usb_conf_tx,
2841 .get_tx_stats = rt2x00mac_get_tx_stats,
2842 .get_tsf = rt2800usb_get_tsf,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02002843 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002844};
2845
2846static const struct rt2x00lib_ops rt2800usb_rt2x00_ops = {
2847 .probe_hw = rt2800usb_probe_hw,
2848 .get_firmware_name = rt2800usb_get_firmware_name,
2849 .check_firmware = rt2800usb_check_firmware,
2850 .load_firmware = rt2800usb_load_firmware,
2851 .initialize = rt2x00usb_initialize,
2852 .uninitialize = rt2x00usb_uninitialize,
2853 .clear_entry = rt2x00usb_clear_entry,
2854 .set_device_state = rt2800usb_set_device_state,
2855 .rfkill_poll = rt2800usb_rfkill_poll,
2856 .link_stats = rt2800usb_link_stats,
2857 .reset_tuner = rt2800usb_reset_tuner,
2858 .link_tuner = rt2800usb_link_tuner,
2859 .write_tx_desc = rt2800usb_write_tx_desc,
2860 .write_tx_data = rt2x00usb_write_tx_data,
2861 .write_beacon = rt2800usb_write_beacon,
2862 .get_tx_data_len = rt2800usb_get_tx_data_len,
2863 .kick_tx_queue = rt2800usb_kick_tx_queue,
2864 .kill_tx_queue = rt2x00usb_kill_tx_queue,
2865 .fill_rxdone = rt2800usb_fill_rxdone,
2866 .config_shared_key = rt2800usb_config_shared_key,
2867 .config_pairwise_key = rt2800usb_config_pairwise_key,
2868 .config_filter = rt2800usb_config_filter,
2869 .config_intf = rt2800usb_config_intf,
2870 .config_erp = rt2800usb_config_erp,
2871 .config_ant = rt2800usb_config_ant,
2872 .config = rt2800usb_config,
2873};
2874
2875static const struct data_queue_desc rt2800usb_queue_rx = {
2876 .entry_num = RX_ENTRIES,
2877 .data_size = AGGREGATION_SIZE,
Bartlomiej Zolnierkiewiczd42c8d82009-11-04 18:35:47 +01002878 .desc_size = RXINFO_DESC_SIZE + RXWI_DESC_SIZE,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002879 .priv_size = sizeof(struct queue_entry_priv_usb),
2880};
2881
2882static const struct data_queue_desc rt2800usb_queue_tx = {
2883 .entry_num = TX_ENTRIES,
2884 .data_size = AGGREGATION_SIZE,
2885 .desc_size = TXINFO_DESC_SIZE + TXWI_DESC_SIZE,
2886 .priv_size = sizeof(struct queue_entry_priv_usb),
2887};
2888
2889static const struct data_queue_desc rt2800usb_queue_bcn = {
2890 .entry_num = 8 * BEACON_ENTRIES,
2891 .data_size = MGMT_FRAME_SIZE,
2892 .desc_size = TXINFO_DESC_SIZE + TXWI_DESC_SIZE,
2893 .priv_size = sizeof(struct queue_entry_priv_usb),
2894};
2895
2896static const struct rt2x00_ops rt2800usb_ops = {
2897 .name = KBUILD_MODNAME,
2898 .max_sta_intf = 1,
2899 .max_ap_intf = 8,
2900 .eeprom_size = EEPROM_SIZE,
2901 .rf_size = RF_SIZE,
2902 .tx_queues = NUM_TX_QUEUES,
2903 .rx = &rt2800usb_queue_rx,
2904 .tx = &rt2800usb_queue_tx,
2905 .bcn = &rt2800usb_queue_bcn,
2906 .lib = &rt2800usb_rt2x00_ops,
2907 .hw = &rt2800usb_mac80211_ops,
2908#ifdef CONFIG_RT2X00_LIB_DEBUGFS
2909 .debugfs = &rt2800usb_rt2x00debug,
2910#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2911};
2912
2913/*
2914 * rt2800usb module information.
2915 */
2916static struct usb_device_id rt2800usb_device_table[] = {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002917 /* Abocom */
2918 { USB_DEVICE(0x07b8, 0x2870), USB_DEVICE_DATA(&rt2800usb_ops) },
2919 { USB_DEVICE(0x07b8, 0x2770), USB_DEVICE_DATA(&rt2800usb_ops) },
2920 { USB_DEVICE(0x07b8, 0x3070), USB_DEVICE_DATA(&rt2800usb_ops) },
2921 { USB_DEVICE(0x07b8, 0x3071), USB_DEVICE_DATA(&rt2800usb_ops) },
2922 { USB_DEVICE(0x07b8, 0x3072), USB_DEVICE_DATA(&rt2800usb_ops) },
2923 { USB_DEVICE(0x1482, 0x3c09), USB_DEVICE_DATA(&rt2800usb_ops) },
2924 /* AirTies */
2925 { USB_DEVICE(0x1eda, 0x2310), USB_DEVICE_DATA(&rt2800usb_ops) },
2926 /* Amigo */
2927 { USB_DEVICE(0x0e0b, 0x9031), USB_DEVICE_DATA(&rt2800usb_ops) },
2928 { USB_DEVICE(0x0e0b, 0x9041), USB_DEVICE_DATA(&rt2800usb_ops) },
2929 /* Amit */
2930 { USB_DEVICE(0x15c5, 0x0008), USB_DEVICE_DATA(&rt2800usb_ops) },
2931 /* ASUS */
2932 { USB_DEVICE(0x0b05, 0x1731), USB_DEVICE_DATA(&rt2800usb_ops) },
2933 { USB_DEVICE(0x0b05, 0x1732), USB_DEVICE_DATA(&rt2800usb_ops) },
2934 { USB_DEVICE(0x0b05, 0x1742), USB_DEVICE_DATA(&rt2800usb_ops) },
2935 { USB_DEVICE(0x0b05, 0x1760), USB_DEVICE_DATA(&rt2800usb_ops) },
2936 { USB_DEVICE(0x0b05, 0x1761), USB_DEVICE_DATA(&rt2800usb_ops) },
2937 /* AzureWave */
2938 { USB_DEVICE(0x13d3, 0x3247), USB_DEVICE_DATA(&rt2800usb_ops) },
2939 { USB_DEVICE(0x13d3, 0x3262), USB_DEVICE_DATA(&rt2800usb_ops) },
2940 { USB_DEVICE(0x13d3, 0x3273), USB_DEVICE_DATA(&rt2800usb_ops) },
2941 { USB_DEVICE(0x13d3, 0x3284), USB_DEVICE_DATA(&rt2800usb_ops) },
2942 /* Belkin */
2943 { USB_DEVICE(0x050d, 0x8053), USB_DEVICE_DATA(&rt2800usb_ops) },
2944 { USB_DEVICE(0x050d, 0x805c), USB_DEVICE_DATA(&rt2800usb_ops) },
2945 { USB_DEVICE(0x050d, 0x815c), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doorn2c617b02009-05-19 07:26:04 +02002946 { USB_DEVICE(0x050d, 0x825a), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002947 /* Buffalo */
2948 { USB_DEVICE(0x0411, 0x00e8), USB_DEVICE_DATA(&rt2800usb_ops) },
2949 { USB_DEVICE(0x0411, 0x012e), USB_DEVICE_DATA(&rt2800usb_ops) },
2950 /* Conceptronic */
2951 { USB_DEVICE(0x14b2, 0x3c06), USB_DEVICE_DATA(&rt2800usb_ops) },
2952 { USB_DEVICE(0x14b2, 0x3c07), USB_DEVICE_DATA(&rt2800usb_ops) },
2953 { USB_DEVICE(0x14b2, 0x3c08), USB_DEVICE_DATA(&rt2800usb_ops) },
2954 { USB_DEVICE(0x14b2, 0x3c09), USB_DEVICE_DATA(&rt2800usb_ops) },
2955 { USB_DEVICE(0x14b2, 0x3c11), USB_DEVICE_DATA(&rt2800usb_ops) },
2956 { USB_DEVICE(0x14b2, 0x3c12), USB_DEVICE_DATA(&rt2800usb_ops) },
2957 { USB_DEVICE(0x14b2, 0x3c23), USB_DEVICE_DATA(&rt2800usb_ops) },
2958 { USB_DEVICE(0x14b2, 0x3c25), USB_DEVICE_DATA(&rt2800usb_ops) },
2959 { USB_DEVICE(0x14b2, 0x3c27), USB_DEVICE_DATA(&rt2800usb_ops) },
2960 { USB_DEVICE(0x14b2, 0x3c28), USB_DEVICE_DATA(&rt2800usb_ops) },
2961 /* Corega */
2962 { USB_DEVICE(0x07aa, 0x002f), USB_DEVICE_DATA(&rt2800usb_ops) },
2963 { USB_DEVICE(0x07aa, 0x003c), USB_DEVICE_DATA(&rt2800usb_ops) },
2964 { USB_DEVICE(0x07aa, 0x003f), USB_DEVICE_DATA(&rt2800usb_ops) },
2965 { USB_DEVICE(0x18c5, 0x0008), USB_DEVICE_DATA(&rt2800usb_ops) },
2966 { USB_DEVICE(0x18c5, 0x0012), USB_DEVICE_DATA(&rt2800usb_ops) },
2967 /* D-Link */
2968 { USB_DEVICE(0x07d1, 0x3c09), USB_DEVICE_DATA(&rt2800usb_ops) },
2969 { USB_DEVICE(0x07d1, 0x3c0a), USB_DEVICE_DATA(&rt2800usb_ops) },
2970 { USB_DEVICE(0x07d1, 0x3c0b), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002971 { USB_DEVICE(0x07d1, 0x3c0d), USB_DEVICE_DATA(&rt2800usb_ops) },
2972 { USB_DEVICE(0x07d1, 0x3c0e), USB_DEVICE_DATA(&rt2800usb_ops) },
2973 { USB_DEVICE(0x07d1, 0x3c0f), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002974 { USB_DEVICE(0x07d1, 0x3c11), USB_DEVICE_DATA(&rt2800usb_ops) },
2975 { USB_DEVICE(0x07d1, 0x3c13), USB_DEVICE_DATA(&rt2800usb_ops) },
2976 /* Edimax */
2977 { USB_DEVICE(0x7392, 0x7711), USB_DEVICE_DATA(&rt2800usb_ops) },
2978 { USB_DEVICE(0x7392, 0x7717), USB_DEVICE_DATA(&rt2800usb_ops) },
2979 { USB_DEVICE(0x7392, 0x7718), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002980 /* Encore */
2981 { USB_DEVICE(0x203d, 0x1480), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002982 /* EnGenius */
2983 { USB_DEVICE(0X1740, 0x9701), USB_DEVICE_DATA(&rt2800usb_ops) },
2984 { USB_DEVICE(0x1740, 0x9702), USB_DEVICE_DATA(&rt2800usb_ops) },
2985 { USB_DEVICE(0x1740, 0x9703), USB_DEVICE_DATA(&rt2800usb_ops) },
2986 { USB_DEVICE(0x1740, 0x9705), USB_DEVICE_DATA(&rt2800usb_ops) },
2987 { USB_DEVICE(0x1740, 0x9706), USB_DEVICE_DATA(&rt2800usb_ops) },
2988 { USB_DEVICE(0x1740, 0x9801), USB_DEVICE_DATA(&rt2800usb_ops) },
2989 /* Gemtek */
2990 { USB_DEVICE(0x15a9, 0x0010), USB_DEVICE_DATA(&rt2800usb_ops) },
2991 /* Gigabyte */
2992 { USB_DEVICE(0x1044, 0x800b), USB_DEVICE_DATA(&rt2800usb_ops) },
2993 { USB_DEVICE(0x1044, 0x800c), USB_DEVICE_DATA(&rt2800usb_ops) },
2994 { USB_DEVICE(0x1044, 0x800d), USB_DEVICE_DATA(&rt2800usb_ops) },
2995 /* Hawking */
2996 { USB_DEVICE(0x0e66, 0x0001), USB_DEVICE_DATA(&rt2800usb_ops) },
2997 { USB_DEVICE(0x0e66, 0x0003), USB_DEVICE_DATA(&rt2800usb_ops) },
2998 { USB_DEVICE(0x0e66, 0x0009), USB_DEVICE_DATA(&rt2800usb_ops) },
2999 { USB_DEVICE(0x0e66, 0x000b), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02003000 /* I-O DATA */
3001 { USB_DEVICE(0x04bb, 0x0945), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003002 /* LevelOne */
3003 { USB_DEVICE(0x1740, 0x0605), USB_DEVICE_DATA(&rt2800usb_ops) },
3004 { USB_DEVICE(0x1740, 0x0615), USB_DEVICE_DATA(&rt2800usb_ops) },
3005 /* Linksys */
3006 { USB_DEVICE(0x1737, 0x0070), USB_DEVICE_DATA(&rt2800usb_ops) },
3007 { USB_DEVICE(0x1737, 0x0071), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doorne430d602009-04-27 23:58:31 +02003008 { USB_DEVICE(0x1737, 0x0077), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003009 /* Logitec */
3010 { USB_DEVICE(0x0789, 0x0162), USB_DEVICE_DATA(&rt2800usb_ops) },
3011 { USB_DEVICE(0x0789, 0x0163), USB_DEVICE_DATA(&rt2800usb_ops) },
3012 { USB_DEVICE(0x0789, 0x0164), USB_DEVICE_DATA(&rt2800usb_ops) },
3013 /* Motorola */
3014 { USB_DEVICE(0x100d, 0x9031), USB_DEVICE_DATA(&rt2800usb_ops) },
3015 { USB_DEVICE(0x100d, 0x9032), USB_DEVICE_DATA(&rt2800usb_ops) },
3016 /* Ovislink */
3017 { USB_DEVICE(0x1b75, 0x3072), USB_DEVICE_DATA(&rt2800usb_ops) },
3018 /* Pegatron */
3019 { USB_DEVICE(0x1d4d, 0x0002), USB_DEVICE_DATA(&rt2800usb_ops) },
3020 { USB_DEVICE(0x1d4d, 0x000c), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02003021 { USB_DEVICE(0x1d4d, 0x000e), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003022 /* Philips */
3023 { USB_DEVICE(0x0471, 0x200f), USB_DEVICE_DATA(&rt2800usb_ops) },
3024 /* Planex */
3025 { USB_DEVICE(0x2019, 0xed06), USB_DEVICE_DATA(&rt2800usb_ops) },
3026 { USB_DEVICE(0x2019, 0xab24), USB_DEVICE_DATA(&rt2800usb_ops) },
3027 { USB_DEVICE(0x2019, 0xab25), USB_DEVICE_DATA(&rt2800usb_ops) },
3028 /* Qcom */
3029 { USB_DEVICE(0x18e8, 0x6259), USB_DEVICE_DATA(&rt2800usb_ops) },
3030 /* Quanta */
3031 { USB_DEVICE(0x1a32, 0x0304), USB_DEVICE_DATA(&rt2800usb_ops) },
3032 /* Ralink */
Ivo van Doornce2ebc92009-05-22 21:33:21 +02003033 { USB_DEVICE(0x0db0, 0x3820), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003034 { USB_DEVICE(0x0db0, 0x6899), USB_DEVICE_DATA(&rt2800usb_ops) },
3035 { USB_DEVICE(0x148f, 0x2070), USB_DEVICE_DATA(&rt2800usb_ops) },
3036 { USB_DEVICE(0x148f, 0x2770), USB_DEVICE_DATA(&rt2800usb_ops) },
3037 { USB_DEVICE(0x148f, 0x2870), USB_DEVICE_DATA(&rt2800usb_ops) },
3038 { USB_DEVICE(0x148f, 0x3070), USB_DEVICE_DATA(&rt2800usb_ops) },
3039 { USB_DEVICE(0x148f, 0x3071), USB_DEVICE_DATA(&rt2800usb_ops) },
3040 { USB_DEVICE(0x148f, 0x3072), USB_DEVICE_DATA(&rt2800usb_ops) },
3041 { USB_DEVICE(0x148f, 0x3572), USB_DEVICE_DATA(&rt2800usb_ops) },
3042 /* Samsung */
3043 { USB_DEVICE(0x04e8, 0x2018), USB_DEVICE_DATA(&rt2800usb_ops) },
3044 /* Siemens */
3045 { USB_DEVICE(0x129b, 0x1828), USB_DEVICE_DATA(&rt2800usb_ops) },
3046 /* Sitecom */
3047 { USB_DEVICE(0x0df6, 0x0017), USB_DEVICE_DATA(&rt2800usb_ops) },
3048 { USB_DEVICE(0x0df6, 0x002b), USB_DEVICE_DATA(&rt2800usb_ops) },
3049 { USB_DEVICE(0x0df6, 0x002c), USB_DEVICE_DATA(&rt2800usb_ops) },
3050 { USB_DEVICE(0x0df6, 0x002d), USB_DEVICE_DATA(&rt2800usb_ops) },
3051 { USB_DEVICE(0x0df6, 0x0039), USB_DEVICE_DATA(&rt2800usb_ops) },
3052 { USB_DEVICE(0x0df6, 0x003b), USB_DEVICE_DATA(&rt2800usb_ops) },
3053 { USB_DEVICE(0x0df6, 0x003c), USB_DEVICE_DATA(&rt2800usb_ops) },
3054 { USB_DEVICE(0x0df6, 0x003d), USB_DEVICE_DATA(&rt2800usb_ops) },
3055 { USB_DEVICE(0x0df6, 0x003e), USB_DEVICE_DATA(&rt2800usb_ops) },
3056 { USB_DEVICE(0x0df6, 0x003f), USB_DEVICE_DATA(&rt2800usb_ops) },
3057 { USB_DEVICE(0x0df6, 0x0040), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02003058 { USB_DEVICE(0x0df6, 0x0042), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003059 /* SMC */
3060 { USB_DEVICE(0x083a, 0x6618), USB_DEVICE_DATA(&rt2800usb_ops) },
3061 { USB_DEVICE(0x083a, 0x7511), USB_DEVICE_DATA(&rt2800usb_ops) },
3062 { USB_DEVICE(0x083a, 0x7512), USB_DEVICE_DATA(&rt2800usb_ops) },
3063 { USB_DEVICE(0x083a, 0x7522), USB_DEVICE_DATA(&rt2800usb_ops) },
3064 { USB_DEVICE(0x083a, 0x8522), USB_DEVICE_DATA(&rt2800usb_ops) },
3065 { USB_DEVICE(0x083a, 0xa512), USB_DEVICE_DATA(&rt2800usb_ops) },
3066 { USB_DEVICE(0x083a, 0xa618), USB_DEVICE_DATA(&rt2800usb_ops) },
3067 { USB_DEVICE(0x083a, 0xb522), USB_DEVICE_DATA(&rt2800usb_ops) },
3068 { USB_DEVICE(0x083a, 0xc522), USB_DEVICE_DATA(&rt2800usb_ops) },
3069 /* Sparklan */
3070 { USB_DEVICE(0x15a9, 0x0006), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doorn3b91c362009-05-21 19:16:14 +02003071 /* Sweex */
3072 { USB_DEVICE(0x177f, 0x0153), USB_DEVICE_DATA(&rt2800usb_ops) },
3073 { USB_DEVICE(0x177f, 0x0302), USB_DEVICE_DATA(&rt2800usb_ops) },
3074 { USB_DEVICE(0x177f, 0x0313), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003075 /* U-Media*/
3076 { USB_DEVICE(0x157e, 0x300e), USB_DEVICE_DATA(&rt2800usb_ops) },
3077 /* ZCOM */
3078 { USB_DEVICE(0x0cde, 0x0022), USB_DEVICE_DATA(&rt2800usb_ops) },
3079 { USB_DEVICE(0x0cde, 0x0025), USB_DEVICE_DATA(&rt2800usb_ops) },
3080 /* Zinwell */
3081 { USB_DEVICE(0x5a57, 0x0280), USB_DEVICE_DATA(&rt2800usb_ops) },
3082 { USB_DEVICE(0x5a57, 0x0282), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02003083 { USB_DEVICE(0x5a57, 0x0283), USB_DEVICE_DATA(&rt2800usb_ops) },
3084 { USB_DEVICE(0x5a57, 0x5257), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003085 /* Zyxel */
3086 { USB_DEVICE(0x0586, 0x3416), USB_DEVICE_DATA(&rt2800usb_ops) },
3087 { USB_DEVICE(0x0586, 0x341a), USB_DEVICE_DATA(&rt2800usb_ops) },
3088 { 0, }
3089};
3090
3091MODULE_AUTHOR(DRV_PROJECT);
3092MODULE_VERSION(DRV_VERSION);
3093MODULE_DESCRIPTION("Ralink RT2800 USB Wireless LAN driver.");
3094MODULE_SUPPORTED_DEVICE("Ralink RT2870 USB chipset based cards");
3095MODULE_DEVICE_TABLE(usb, rt2800usb_device_table);
3096MODULE_FIRMWARE(FIRMWARE_RT2870);
3097MODULE_LICENSE("GPL");
3098
3099static struct usb_driver rt2800usb_driver = {
3100 .name = KBUILD_MODNAME,
3101 .id_table = rt2800usb_device_table,
3102 .probe = rt2x00usb_probe,
3103 .disconnect = rt2x00usb_disconnect,
3104 .suspend = rt2x00usb_suspend,
3105 .resume = rt2x00usb_resume,
3106};
3107
3108static int __init rt2800usb_init(void)
3109{
3110 return usb_register(&rt2800usb_driver);
3111}
3112
3113static void __exit rt2800usb_exit(void)
3114{
3115 usb_deregister(&rt2800usb_driver);
3116}
3117
3118module_init(rt2800usb_init);
3119module_exit(rt2800usb_exit);