blob: ba0c00e8ee7faf6c086480580a26ae20c7a7ea8d [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090031
32#define DRV_NAME "sata_sil24"
Tejun Heo3454dc62007-09-23 13:19:54 +090033#define DRV_VERSION "1.1"
Tejun Heoedb33662005-07-28 10:36:22 +090034
Tejun Heoedb33662005-07-28 10:36:22 +090035/*
36 * Port request block (PRB) 32 bytes
37 */
38struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040039 __le16 ctrl;
40 __le16 prot;
41 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090042 u8 fis[6 * 4];
43};
44
45/*
46 * Scatter gather entry (SGE) 16 bytes
47 */
48struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040049 __le64 addr;
50 __le32 cnt;
51 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090052};
53
54/*
55 * Port multiplier
56 */
57struct sil24_port_multiplier {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040058 __le32 diag;
59 __le32 sactive;
Tejun Heoedb33662005-07-28 10:36:22 +090060};
61
62enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090063 SIL24_HOST_BAR = 0,
64 SIL24_PORT_BAR = 2,
65
Tejun Heo93e26182007-11-22 18:46:57 +090066 /* sil24 fetches in chunks of 64bytes. The first block
67 * contains the PRB and two SGEs. From the second block, it's
68 * consisted of four SGEs and called SGT. Calculate the
69 * number of SGTs that fit into one page.
70 */
71 SIL24_PRB_SZ = sizeof(struct sil24_prb)
72 + 2 * sizeof(struct sil24_sge),
73 SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
74 / (4 * sizeof(struct sil24_sge)),
75
76 /* This will give us one unused SGEs for ATA. This extra SGE
77 * will be used to store CDB for ATAPI devices.
78 */
79 SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
80
Tejun Heoedb33662005-07-28 10:36:22 +090081 /*
82 * Global controller registers (128 bytes @ BAR0)
83 */
84 /* 32 bit regs */
85 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
86 HOST_CTRL = 0x40,
87 HOST_IRQ_STAT = 0x44,
88 HOST_PHY_CFG = 0x48,
89 HOST_BIST_CTRL = 0x50,
90 HOST_BIST_PTRN = 0x54,
91 HOST_BIST_STAT = 0x58,
92 HOST_MEM_BIST_STAT = 0x5c,
93 HOST_FLASH_CMD = 0x70,
94 /* 8 bit regs */
95 HOST_FLASH_DATA = 0x74,
96 HOST_TRANSITION_DETECT = 0x75,
97 HOST_GPIO_CTRL = 0x76,
98 HOST_I2C_ADDR = 0x78, /* 32 bit */
99 HOST_I2C_DATA = 0x7c,
100 HOST_I2C_XFER_CNT = 0x7e,
101 HOST_I2C_CTRL = 0x7f,
102
103 /* HOST_SLOT_STAT bits */
104 HOST_SSTAT_ATTN = (1 << 31),
105
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900106 /* HOST_CTRL bits */
107 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
108 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
109 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
110 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
111 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +0900112 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900113
Tejun Heoedb33662005-07-28 10:36:22 +0900114 /*
115 * Port registers
116 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
117 */
118 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900119
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900120 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900121 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900122
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900123 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900124 PORT_PMP_STATUS = 0x0000, /* port device status offset */
125 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
126 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
127
Tejun Heoedb33662005-07-28 10:36:22 +0900128 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900129 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
130 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
131 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
132 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
133 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900134 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900135 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
136 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900137 PORT_FIS_CFG = 0x1028,
138 PORT_FIFO_THRES = 0x102c,
139 /* 16 bit regs */
140 PORT_DECODE_ERR_CNT = 0x1040,
141 PORT_DECODE_ERR_THRESH = 0x1042,
142 PORT_CRC_ERR_CNT = 0x1044,
143 PORT_CRC_ERR_THRESH = 0x1046,
144 PORT_HSHK_ERR_CNT = 0x1048,
145 PORT_HSHK_ERR_THRESH = 0x104a,
146 /* 32 bit regs */
147 PORT_PHY_CFG = 0x1050,
148 PORT_SLOT_STAT = 0x1800,
149 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900150 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900151 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
152 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
153 PORT_SCONTROL = 0x1f00,
154 PORT_SSTATUS = 0x1f04,
155 PORT_SERROR = 0x1f08,
156 PORT_SACTIVE = 0x1f0c,
157
158 /* PORT_CTRL_STAT bits */
159 PORT_CS_PORT_RST = (1 << 0), /* port reset */
160 PORT_CS_DEV_RST = (1 << 1), /* device reset */
161 PORT_CS_INIT = (1 << 2), /* port initialize */
162 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900163 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900164 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900165 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900166 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900167 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900168
169 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
170 /* bits[11:0] are masked */
171 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
172 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
173 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
174 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
175 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
176 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900177 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
178 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
179 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
180 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
181 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900182 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900183
Tejun Heo88ce7552006-05-15 20:58:32 +0900184 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900185 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900186 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900187
Tejun Heoedb33662005-07-28 10:36:22 +0900188 /* bits[27:16] are unmasked (raw) */
189 PORT_IRQ_RAW_SHIFT = 16,
190 PORT_IRQ_MASKED_MASK = 0x7ff,
191 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
192
193 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
194 PORT_IRQ_STEER_SHIFT = 30,
195 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
196
197 /* PORT_CMD_ERR constants */
198 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
199 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
200 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
201 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
202 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
203 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
204 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
205 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
206 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
207 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
208 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
209 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
210 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
211 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
212 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
213 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
214 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
215 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
216 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900217 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900218 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900219 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900220
Tejun Heod10cb352005-11-16 16:56:49 +0900221 /* bits of PRB control field */
222 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
223 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
224 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
225 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
226 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
227
228 /* PRB protocol field */
229 PRB_PROT_PACKET = (1 << 0),
230 PRB_PROT_TCQ = (1 << 1),
231 PRB_PROT_NCQ = (1 << 2),
232 PRB_PROT_READ = (1 << 3),
233 PRB_PROT_WRITE = (1 << 4),
234 PRB_PROT_TRANSPARENT = (1 << 5),
235
Tejun Heoedb33662005-07-28 10:36:22 +0900236 /*
237 * Other constants
238 */
239 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900240 SGE_LNK = (1 << 30), /* linked list
241 Points to SGT, not SGE */
242 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
243 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900244
Tejun Heoaee10a02006-05-15 21:03:56 +0900245 SIL24_MAX_CMDS = 31,
246
Tejun Heoedb33662005-07-28 10:36:22 +0900247 /* board id */
248 BID_SIL3124 = 0,
249 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400250 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900251
Tejun Heo9466d852006-04-11 22:32:18 +0900252 /* host flags */
253 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900254 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900255 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
Tejun Heo3454dc62007-09-23 13:19:54 +0900256 ATA_FLAG_AN | ATA_FLAG_PMP,
Tejun Heo37024e82006-04-11 22:32:19 +0900257 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900258
Tejun Heoedb33662005-07-28 10:36:22 +0900259 IRQ_STAT_4PORTS = 0xf,
260};
261
Tejun Heo69ad1852005-11-18 14:16:45 +0900262struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900263 struct sil24_prb prb;
Tejun Heo93e26182007-11-22 18:46:57 +0900264 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heoedb33662005-07-28 10:36:22 +0900265};
266
Tejun Heo69ad1852005-11-18 14:16:45 +0900267struct sil24_atapi_block {
268 struct sil24_prb prb;
269 u8 cdb[16];
Tejun Heo93e26182007-11-22 18:46:57 +0900270 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heo69ad1852005-11-18 14:16:45 +0900271};
272
273union sil24_cmd_block {
274 struct sil24_ata_block ata;
275 struct sil24_atapi_block atapi;
276};
277
Tejun Heo88ce7552006-05-15 20:58:32 +0900278static struct sil24_cerr_info {
279 unsigned int err_mask, action;
280 const char *desc;
281} sil24_cerr_db[] = {
Tejun Heof90f0822007-10-26 16:12:41 +0900282 [0] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900283 "device error" },
Tejun Heof90f0822007-10-26 16:12:41 +0900284 [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900285 "device error via D2H FIS" },
Tejun Heof90f0822007-10-26 16:12:41 +0900286 [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900287 "device error via SDB FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900288 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900289 "error in data FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900290 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900291 "failed to transmit command FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900292 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900293 "protocol mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900294 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900295 "data directon mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900296 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900297 "ran out of SGEs while writing" },
Tejun Heocf480622008-01-24 00:05:14 +0900298 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900299 "ran out of SGEs while reading" },
Tejun Heocf480622008-01-24 00:05:14 +0900300 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900301 "invalid data directon for ATAPI CDB" },
Tejun Heocf480622008-01-24 00:05:14 +0900302 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo7293fa82008-01-13 13:49:22 +0900303 "SGT not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900304 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900305 "PCI target abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900306 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900307 "PCI master abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900308 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900309 "PCI parity error while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900310 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900311 "PRB not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900312 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900313 "PCI target abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900314 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900315 "PCI master abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900316 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900317 "PCI parity error while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900318 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900319 "undefined error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900320 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900321 "PCI target abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900322 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900323 "PCI master abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900324 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900325 "PCI parity error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900326 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900327 "FIS received while sending service FIS" },
328};
329
Tejun Heoedb33662005-07-28 10:36:22 +0900330/*
331 * ap->private_data
332 *
333 * The preview driver always returned 0 for status. We emulate it
334 * here from the previous interrupt.
335 */
336struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900337 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900338 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo6a575fa2005-10-06 11:43:39 +0900339 struct ata_taskfile tf; /* Cached taskfile registers */
Tejun Heo23818032007-09-23 13:19:54 +0900340 int do_port_rst;
Tejun Heoedb33662005-07-28 10:36:22 +0900341};
342
Alancd0d3bb2007-03-02 00:56:15 +0000343static void sil24_dev_config(struct ata_device *dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900344static u8 sil24_check_status(struct ata_port *ap);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900345static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
346static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo7f726d12005-10-07 01:43:19 +0900347static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heo3454dc62007-09-23 13:19:54 +0900348static int sil24_qc_defer(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900349static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900350static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900351static void sil24_irq_clear(struct ata_port *ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900352static void sil24_pmp_attach(struct ata_port *ap);
353static void sil24_pmp_detach(struct ata_port *ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900354static void sil24_freeze(struct ata_port *ap);
355static void sil24_thaw(struct ata_port *ap);
356static void sil24_error_handler(struct ata_port *ap);
357static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900358static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900359static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700360#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900361static int sil24_pci_device_resume(struct pci_dev *pdev);
Tejun Heo3454dc62007-09-23 13:19:54 +0900362static int sil24_port_resume(struct ata_port *ap);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700363#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900364
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500365static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400366 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
367 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
368 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800369 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400370 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
371 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
372
Tejun Heo1fcce832005-10-09 09:31:33 -0400373 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900374};
375
376static struct pci_driver sil24_pci_driver = {
377 .name = DRV_NAME,
378 .id_table = sil24_pci_tbl,
379 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900380 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700381#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900382 .suspend = ata_pci_device_suspend,
383 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700384#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900385};
386
Jeff Garzik193515d2005-11-07 00:59:37 -0500387static struct scsi_host_template sil24_sht = {
Tejun Heoedb33662005-07-28 10:36:22 +0900388 .module = THIS_MODULE,
389 .name = DRV_NAME,
390 .ioctl = ata_scsi_ioctl,
391 .queuecommand = ata_scsi_queuecmd,
Tejun Heoaee10a02006-05-15 21:03:56 +0900392 .change_queue_depth = ata_scsi_change_queue_depth,
393 .can_queue = SIL24_MAX_CMDS,
Tejun Heoedb33662005-07-28 10:36:22 +0900394 .this_id = ATA_SHT_THIS_ID,
Tejun Heo93e26182007-11-22 18:46:57 +0900395 .sg_tablesize = SIL24_MAX_SGE,
Tejun Heoedb33662005-07-28 10:36:22 +0900396 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
397 .emulated = ATA_SHT_EMULATED,
398 .use_clustering = ATA_SHT_USE_CLUSTERING,
399 .proc_name = DRV_NAME,
400 .dma_boundary = ATA_DMA_BOUNDARY,
401 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900402 .slave_destroy = ata_scsi_slave_destroy,
Tejun Heoedb33662005-07-28 10:36:22 +0900403 .bios_param = ata_std_bios_param,
Tejun Heoedb33662005-07-28 10:36:22 +0900404};
405
Jeff Garzik057ace52005-10-22 14:27:05 -0400406static const struct ata_port_operations sil24_ops = {
Tejun Heo69ad1852005-11-18 14:16:45 +0900407 .dev_config = sil24_dev_config,
408
Tejun Heoedb33662005-07-28 10:36:22 +0900409 .check_status = sil24_check_status,
410 .check_altstatus = sil24_check_status,
Tejun Heoedb33662005-07-28 10:36:22 +0900411 .dev_select = ata_noop_dev_select,
412
Tejun Heo7f726d12005-10-07 01:43:19 +0900413 .tf_read = sil24_tf_read,
414
Tejun Heo3454dc62007-09-23 13:19:54 +0900415 .qc_defer = sil24_qc_defer,
Tejun Heoedb33662005-07-28 10:36:22 +0900416 .qc_prep = sil24_qc_prep,
417 .qc_issue = sil24_qc_issue,
418
Tejun Heoedb33662005-07-28 10:36:22 +0900419 .irq_clear = sil24_irq_clear,
420
421 .scr_read = sil24_scr_read,
422 .scr_write = sil24_scr_write,
423
Tejun Heo3454dc62007-09-23 13:19:54 +0900424 .pmp_attach = sil24_pmp_attach,
425 .pmp_detach = sil24_pmp_detach,
Tejun Heo3454dc62007-09-23 13:19:54 +0900426
Tejun Heo88ce7552006-05-15 20:58:32 +0900427 .freeze = sil24_freeze,
428 .thaw = sil24_thaw,
429 .error_handler = sil24_error_handler,
430 .post_internal_cmd = sil24_post_internal_cmd,
431
Tejun Heoedb33662005-07-28 10:36:22 +0900432 .port_start = sil24_port_start,
Tejun Heo3454dc62007-09-23 13:19:54 +0900433
434#ifdef CONFIG_PM
435 .port_resume = sil24_port_resume,
436#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900437};
438
Tejun Heo042c21f2005-10-09 09:35:46 -0400439/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400440 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400441 * Current maxium is 4.
442 */
443#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
444#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
445
Tejun Heo4447d352007-04-17 23:44:08 +0900446static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900447 /* sil_3124 */
448 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400449 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900450 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heoedb33662005-07-28 10:36:22 +0900451 .pio_mask = 0x1f, /* pio0-4 */
452 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400453 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900454 .port_ops = &sil24_ops,
455 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500456 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900457 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400458 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo042c21f2005-10-09 09:35:46 -0400459 .pio_mask = 0x1f, /* pio0-4 */
460 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400461 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heo042c21f2005-10-09 09:35:46 -0400462 .port_ops = &sil24_ops,
463 },
464 /* sil_3131/sil_3531 */
465 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400466 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heoedb33662005-07-28 10:36:22 +0900467 .pio_mask = 0x1f, /* pio0-4 */
468 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400469 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900470 .port_ops = &sil24_ops,
471 },
472};
473
Tejun Heoaee10a02006-05-15 21:03:56 +0900474static int sil24_tag(int tag)
475{
476 if (unlikely(ata_tag_internal(tag)))
477 return 0;
478 return tag;
479}
480
Alancd0d3bb2007-03-02 00:56:15 +0000481static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900482{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900483 void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
Tejun Heo69ad1852005-11-18 14:16:45 +0900484
Tejun Heo6e7846e2006-02-12 23:32:58 +0900485 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900486 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
487 else
488 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
489}
490
Tejun Heoe59f0da2007-07-16 14:29:39 +0900491static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900492{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900493 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900494 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100495 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900496
Tejun Heoe59f0da2007-07-16 14:29:39 +0900497 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
498 memcpy_fromio(fis, prb->fis, sizeof(fis));
499 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900500}
501
Tejun Heoedb33662005-07-28 10:36:22 +0900502static u8 sil24_check_status(struct ata_port *ap)
503{
Tejun Heo6a575fa2005-10-06 11:43:39 +0900504 struct sil24_port_priv *pp = ap->private_data;
505 return pp->tf.command;
Tejun Heoedb33662005-07-28 10:36:22 +0900506}
507
Tejun Heoedb33662005-07-28 10:36:22 +0900508static int sil24_scr_map[] = {
509 [SCR_CONTROL] = 0,
510 [SCR_STATUS] = 1,
511 [SCR_ERROR] = 2,
512 [SCR_ACTIVE] = 3,
513};
514
Tejun Heoda3dbb12007-07-16 14:29:40 +0900515static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900516{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900517 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900518
Tejun Heoedb33662005-07-28 10:36:22 +0900519 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100520 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900521 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900522 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
523 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900524 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900525 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900526}
527
Tejun Heoda3dbb12007-07-16 14:29:40 +0900528static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900529{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900530 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900531
Tejun Heoedb33662005-07-28 10:36:22 +0900532 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100533 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900534 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
535 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900536 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900537 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900538 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900539}
540
Tejun Heo7f726d12005-10-07 01:43:19 +0900541static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
542{
543 struct sil24_port_priv *pp = ap->private_data;
544 *tf = pp->tf;
545}
546
Tejun Heo23818032007-09-23 13:19:54 +0900547static void sil24_config_port(struct ata_port *ap)
548{
549 void __iomem *port = ap->ioaddr.cmd_addr;
550
551 /* configure IRQ WoC */
552 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
553 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
554 else
555 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
556
557 /* zero error counters. */
558 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
559 writel(0x8000, port + PORT_CRC_ERR_THRESH);
560 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
561 writel(0x0000, port + PORT_DECODE_ERR_CNT);
562 writel(0x0000, port + PORT_CRC_ERR_CNT);
563 writel(0x0000, port + PORT_HSHK_ERR_CNT);
564
565 /* always use 64bit activation */
566 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
567
568 /* clear port multiplier enable and resume bits */
569 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
570}
571
Tejun Heo3454dc62007-09-23 13:19:54 +0900572static void sil24_config_pmp(struct ata_port *ap, int attached)
573{
574 void __iomem *port = ap->ioaddr.cmd_addr;
575
576 if (attached)
577 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
578 else
579 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
580}
581
582static void sil24_clear_pmp(struct ata_port *ap)
583{
584 void __iomem *port = ap->ioaddr.cmd_addr;
585 int i;
586
587 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
588
589 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
590 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
591
592 writel(0, pmp_base + PORT_PMP_STATUS);
593 writel(0, pmp_base + PORT_PMP_QACTIVE);
594 }
595}
596
Tejun Heob5bc4212006-04-11 22:32:19 +0900597static int sil24_init_port(struct ata_port *ap)
598{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900599 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo23818032007-09-23 13:19:54 +0900600 struct sil24_port_priv *pp = ap->private_data;
Tejun Heob5bc4212006-04-11 22:32:19 +0900601 u32 tmp;
602
Tejun Heo3454dc62007-09-23 13:19:54 +0900603 /* clear PMP error status */
604 if (ap->nr_pmp_links)
605 sil24_clear_pmp(ap);
606
Tejun Heob5bc4212006-04-11 22:32:19 +0900607 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
608 ata_wait_register(port + PORT_CTRL_STAT,
609 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
610 tmp = ata_wait_register(port + PORT_CTRL_STAT,
611 PORT_CS_RDY, 0, 10, 100);
612
Tejun Heo23818032007-09-23 13:19:54 +0900613 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
614 pp->do_port_rst = 1;
Tejun Heocf480622008-01-24 00:05:14 +0900615 ap->link.eh_context.i.action |= ATA_EH_RESET;
Tejun Heob5bc4212006-04-11 22:32:19 +0900616 return -EIO;
Tejun Heo23818032007-09-23 13:19:54 +0900617 }
618
Tejun Heob5bc4212006-04-11 22:32:19 +0900619 return 0;
620}
621
Tejun Heo37b99cb2007-07-16 14:29:39 +0900622static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
623 const struct ata_taskfile *tf,
624 int is_cmd, u32 ctrl,
625 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900626{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900627 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoca451602005-11-18 14:14:01 +0900628 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900629 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900630 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900631 u32 irq_enabled, irq_mask, irq_stat;
632 int rc;
633
634 prb->ctrl = cpu_to_le16(ctrl);
635 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
636
637 /* temporarily plug completion and error interrupts */
638 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
639 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
640
641 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
642 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
643
644 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
645 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
646 10, timeout_msec);
647
648 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
649 irq_stat >>= PORT_IRQ_RAW_SHIFT;
650
651 if (irq_stat & PORT_IRQ_COMPLETE)
652 rc = 0;
653 else {
654 /* force port into known state */
655 sil24_init_port(ap);
656
657 if (irq_stat & PORT_IRQ_ERROR)
658 rc = -EIO;
659 else
660 rc = -EBUSY;
661 }
662
663 /* restore IRQ enabled */
664 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
665
666 return rc;
667}
668
Tejun Heocc0680a2007-08-06 18:36:23 +0900669static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900670 int pmp, unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900671{
Tejun Heocc0680a2007-08-06 18:36:23 +0900672 struct ata_port *ap = link->ap;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900673 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900674 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900675 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900676 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900677
Tejun Heo07b73472006-02-10 23:58:48 +0900678 DPRINTK("ENTER\n");
679
Tejun Heocc0680a2007-08-06 18:36:23 +0900680 if (ata_link_offline(link)) {
Tejun Heo10d996a2006-03-11 11:42:34 +0900681 DPRINTK("PHY reports no device\n");
682 *class = ATA_DEV_NONE;
683 goto out;
684 }
685
Tejun Heo2555d6c2006-04-11 22:32:19 +0900686 /* put the port into known state */
687 if (sil24_init_port(ap)) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400688 reason = "port not ready";
Tejun Heo2555d6c2006-04-11 22:32:19 +0900689 goto err;
690 }
691
Tejun Heo0eaa6052006-04-11 22:32:19 +0900692 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900693 if (time_after(deadline, jiffies))
694 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900695
Tejun Heocc0680a2007-08-06 18:36:23 +0900696 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900697 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
698 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900699 if (rc == -EBUSY) {
700 reason = "timeout";
701 goto err;
702 } else if (rc) {
703 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900704 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900705 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900706
Tejun Heoe59f0da2007-07-16 14:29:39 +0900707 sil24_read_tf(ap, 0, &tf);
708 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900709
Tejun Heo07b73472006-02-10 23:58:48 +0900710 if (*class == ATA_DEV_UNKNOWN)
711 *class = ATA_DEV_NONE;
712
Tejun Heo10d996a2006-03-11 11:42:34 +0900713 out:
Tejun Heo07b73472006-02-10 23:58:48 +0900714 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900715 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900716
717 err:
Tejun Heocc0680a2007-08-06 18:36:23 +0900718 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900719 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900720}
721
Tejun Heocc0680a2007-08-06 18:36:23 +0900722static int sil24_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900723 unsigned long deadline)
724{
Tejun Heo3454dc62007-09-23 13:19:54 +0900725 return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
Tejun Heo975530e2007-07-16 14:29:39 +0900726}
727
Tejun Heocc0680a2007-08-06 18:36:23 +0900728static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900729 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900730{
Tejun Heocc0680a2007-08-06 18:36:23 +0900731 struct ata_port *ap = link->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900732 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo23818032007-09-23 13:19:54 +0900733 struct sil24_port_priv *pp = ap->private_data;
734 int did_port_rst = 0;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900735 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900736 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900737 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900738
Tejun Heo23818032007-09-23 13:19:54 +0900739 retry:
740 /* Sometimes, DEV_RST is not enough to recover the controller.
741 * This happens often after PM DMA CS errata.
742 */
743 if (pp->do_port_rst) {
744 ata_port_printk(ap, KERN_WARNING, "controller in dubious "
745 "state, performing PORT_RST\n");
746
747 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
748 msleep(10);
749 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
750 ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
751 10, 5000);
752
753 /* restore port configuration */
754 sil24_config_port(ap);
755 sil24_config_pmp(ap, ap->nr_pmp_links);
756
757 pp->do_port_rst = 0;
758 did_port_rst = 1;
759 }
760
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900761 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900762 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900763
764 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900765 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900766 tout_msec = 5000;
767
768 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
769 tmp = ata_wait_register(port + PORT_CTRL_STAT,
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400770 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
771 tout_msec);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900772
Tejun Heoe8e008e2006-05-31 18:27:59 +0900773 /* SStatus oscillates between zero and valid status after
774 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900775 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900776 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900777 if (rc) {
778 reason = "PHY debouncing failed";
779 goto err;
780 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900781
782 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900783 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900784 return 0;
785 reason = "link not ready";
786 goto err;
787 }
788
Tejun Heoe8e008e2006-05-31 18:27:59 +0900789 /* Sil24 doesn't store signature FIS after hardreset, so we
790 * can't wait for BSY to clear. Some devices take a long time
791 * to get ready and those devices will choke if we don't wait
792 * for BSY clearance here. Tell libata to perform follow-up
793 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900794 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900795 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900796
797 err:
Tejun Heo23818032007-09-23 13:19:54 +0900798 if (!did_port_rst) {
799 pp->do_port_rst = 1;
800 goto retry;
801 }
802
Tejun Heocc0680a2007-08-06 18:36:23 +0900803 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900804 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900805}
806
Tejun Heoedb33662005-07-28 10:36:22 +0900807static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900808 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900809{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400810 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400811 struct sil24_sge *last_sge = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900812 unsigned int si;
Tejun Heoedb33662005-07-28 10:36:22 +0900813
Tejun Heoff2aeb12007-12-05 16:43:11 +0900814 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Tejun Heoedb33662005-07-28 10:36:22 +0900815 sge->addr = cpu_to_le64(sg_dma_address(sg));
816 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400817 sge->flags = 0;
818
819 last_sge = sge;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400820 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900821 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400822
Tejun Heoff2aeb12007-12-05 16:43:11 +0900823 last_sge->flags = cpu_to_le32(SGE_TRM);
Tejun Heoedb33662005-07-28 10:36:22 +0900824}
825
Tejun Heo3454dc62007-09-23 13:19:54 +0900826static int sil24_qc_defer(struct ata_queued_cmd *qc)
827{
828 struct ata_link *link = qc->dev->link;
829 struct ata_port *ap = link->ap;
830 u8 prot = qc->tf.protocol;
Tejun Heo3454dc62007-09-23 13:19:54 +0900831
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900832 /*
833 * There is a bug in the chip:
834 * Port LRAM Causes the PRB/SGT Data to be Corrupted
835 * If the host issues a read request for LRAM and SActive registers
836 * while active commands are available in the port, PRB/SGT data in
837 * the LRAM can become corrupted. This issue applies only when
838 * reading from, but not writing to, the LRAM.
839 *
840 * Therefore, reading LRAM when there is no particular error [and
841 * other commands may be outstanding] is prohibited.
842 *
843 * To avoid this bug there are two situations where a command must run
844 * exclusive of any other commands on the port:
845 *
846 * - ATAPI commands which check the sense data
847 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
848 * set.
849 *
850 */
Tejun Heo405e66b2007-11-27 19:28:53 +0900851 int is_excl = (ata_is_atapi(prot) ||
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900852 (qc->flags & ATA_QCFLAG_RESULT_TF));
853
Tejun Heo3454dc62007-09-23 13:19:54 +0900854 if (unlikely(ap->excl_link)) {
855 if (link == ap->excl_link) {
856 if (ap->nr_active_links)
857 return ATA_DEFER_PORT;
858 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
859 } else
860 return ATA_DEFER_PORT;
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900861 } else if (unlikely(is_excl)) {
Tejun Heo3454dc62007-09-23 13:19:54 +0900862 ap->excl_link = link;
863 if (ap->nr_active_links)
864 return ATA_DEFER_PORT;
865 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
866 }
867
868 return ata_std_qc_defer(qc);
869}
870
Tejun Heoedb33662005-07-28 10:36:22 +0900871static void sil24_qc_prep(struct ata_queued_cmd *qc)
872{
873 struct ata_port *ap = qc->ap;
874 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900875 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900876 struct sil24_prb *prb;
877 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900878 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900879
Tejun Heoaee10a02006-05-15 21:03:56 +0900880 cb = &pp->cmd_block[sil24_tag(qc->tag)];
881
Tejun Heo405e66b2007-11-27 19:28:53 +0900882 if (!ata_is_atapi(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900883 prb = &cb->ata.prb;
884 sge = cb->ata.sge;
Tejun Heo405e66b2007-11-27 19:28:53 +0900885 } else {
Tejun Heo69ad1852005-11-18 14:16:45 +0900886 prb = &cb->atapi.prb;
887 sge = cb->atapi.sge;
888 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900889 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900890
Tejun Heo405e66b2007-11-27 19:28:53 +0900891 if (ata_is_data(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900892 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900893 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900894 else
Tejun Heobad28a32006-04-11 22:32:19 +0900895 ctrl = PRB_CTRL_PACKET_READ;
896 }
Tejun Heoedb33662005-07-28 10:36:22 +0900897 }
898
Tejun Heobad28a32006-04-11 22:32:19 +0900899 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo3454dc62007-09-23 13:19:54 +0900900 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900901
902 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900903 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900904}
905
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900906static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900907{
908 struct ata_port *ap = qc->ap;
909 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900910 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900911 unsigned int tag = sil24_tag(qc->tag);
912 dma_addr_t paddr;
913 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900914
Tejun Heoaee10a02006-05-15 21:03:56 +0900915 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
916 activate = port + PORT_CMD_ACTIVATE + tag * 8;
917
918 writel((u32)paddr, activate);
919 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900920
Tejun Heoedb33662005-07-28 10:36:22 +0900921 return 0;
922}
923
924static void sil24_irq_clear(struct ata_port *ap)
925{
926 /* unused */
927}
928
Tejun Heo3454dc62007-09-23 13:19:54 +0900929static void sil24_pmp_attach(struct ata_port *ap)
930{
931 sil24_config_pmp(ap, 1);
932 sil24_init_port(ap);
933}
934
935static void sil24_pmp_detach(struct ata_port *ap)
936{
937 sil24_init_port(ap);
938 sil24_config_pmp(ap, 0);
939}
940
Tejun Heo3454dc62007-09-23 13:19:54 +0900941static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
942 unsigned long deadline)
943{
944 return sil24_do_softreset(link, class, link->pmp, deadline);
945}
946
947static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
948 unsigned long deadline)
949{
950 int rc;
951
952 rc = sil24_init_port(link->ap);
953 if (rc) {
954 ata_link_printk(link, KERN_ERR,
955 "hardreset failed (port not ready)\n");
956 return rc;
957 }
958
959 return sata_pmp_std_hardreset(link, class, deadline);
960}
961
Tejun Heo88ce7552006-05-15 20:58:32 +0900962static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900963{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900964 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo87466182005-08-17 13:08:57 +0900965
Tejun Heo88ce7552006-05-15 20:58:32 +0900966 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
967 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900968 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900969 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
970}
Tejun Heo87466182005-08-17 13:08:57 +0900971
Tejun Heo88ce7552006-05-15 20:58:32 +0900972static void sil24_thaw(struct ata_port *ap)
973{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900974 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo88ce7552006-05-15 20:58:32 +0900975 u32 tmp;
976
977 /* clear IRQ */
978 tmp = readl(port + PORT_IRQ_STAT);
979 writel(tmp, port + PORT_IRQ_STAT);
980
981 /* turn IRQ back on */
982 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
983}
984
985static void sil24_error_intr(struct ata_port *ap)
986{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900987 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900988 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo3454dc62007-09-23 13:19:54 +0900989 struct ata_queued_cmd *qc = NULL;
990 struct ata_link *link;
991 struct ata_eh_info *ehi;
992 int abort = 0, freeze = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +0900993 u32 irq_stat;
994
995 /* on error, we need to clear IRQ explicitly */
996 irq_stat = readl(port + PORT_IRQ_STAT);
997 writel(irq_stat, port + PORT_IRQ_STAT);
998
999 /* first, analyze and record host port events */
Tejun Heo3454dc62007-09-23 13:19:54 +09001000 link = &ap->link;
1001 ehi = &link->eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +09001002 ata_ehi_clear_desc(ehi);
1003
1004 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
1005
Tejun Heo854c73a2007-09-23 13:14:11 +09001006 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
Tejun Heo854c73a2007-09-23 13:14:11 +09001007 ata_ehi_push_desc(ehi, "SDB notify");
Tejun Heo7d77b242007-09-23 13:14:13 +09001008 sata_async_notification(ap);
Tejun Heo854c73a2007-09-23 13:14:11 +09001009 }
1010
Tejun Heo05429252006-05-31 18:28:20 +09001011 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1012 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001013 ata_ehi_push_desc(ehi, "%s",
1014 irq_stat & PORT_IRQ_PHYRDY_CHG ?
1015 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +09001016 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +09001017 }
1018
Tejun Heo88ce7552006-05-15 20:58:32 +09001019 if (irq_stat & PORT_IRQ_UNK_FIS) {
1020 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001021 ehi->action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001022 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +09001023 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +08001024 }
Tejun Heo88ce7552006-05-15 20:58:32 +09001025
1026 /* deal with command error */
1027 if (irq_stat & PORT_IRQ_ERROR) {
1028 struct sil24_cerr_info *ci = NULL;
1029 unsigned int err_mask = 0, action = 0;
Tejun Heo3454dc62007-09-23 13:19:54 +09001030 u32 context, cerr;
1031 int pmp;
1032
1033 abort = 1;
1034
1035 /* DMA Context Switch Failure in Port Multiplier Mode
1036 * errata. If we have active commands to 3 or more
1037 * devices, any error condition on active devices can
1038 * corrupt DMA context switching.
1039 */
1040 if (ap->nr_active_links >= 3) {
1041 ehi->err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001042 ehi->action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001043 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
Tejun Heo23818032007-09-23 13:19:54 +09001044 pp->do_port_rst = 1;
Tejun Heo3454dc62007-09-23 13:19:54 +09001045 freeze = 1;
1046 }
1047
1048 /* find out the offending link and qc */
1049 if (ap->nr_pmp_links) {
1050 context = readl(port + PORT_CONTEXT);
1051 pmp = (context >> 5) & 0xf;
1052
1053 if (pmp < ap->nr_pmp_links) {
1054 link = &ap->pmp_link[pmp];
1055 ehi = &link->eh_info;
1056 qc = ata_qc_from_tag(ap, link->active_tag);
1057
1058 ata_ehi_clear_desc(ehi);
1059 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1060 irq_stat);
1061 } else {
1062 err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001063 action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001064 freeze = 1;
1065 }
1066 } else
1067 qc = ata_qc_from_tag(ap, link->active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +09001068
1069 /* analyze CMD_ERR */
1070 cerr = readl(port + PORT_CMD_ERR);
1071 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1072 ci = &sil24_cerr_db[cerr];
1073
1074 if (ci && ci->desc) {
1075 err_mask |= ci->err_mask;
1076 action |= ci->action;
Tejun Heocf480622008-01-24 00:05:14 +09001077 if (action & ATA_EH_RESET)
Tejun Heoc2e14f12008-01-13 14:04:16 +09001078 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001079 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +09001080 } else {
1081 err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001082 action |= ATA_EH_RESET;
Tejun Heoc2e14f12008-01-13 14:04:16 +09001083 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001084 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +09001085 cerr);
1086 }
1087
1088 /* record error info */
Tejun Heo88ce7552006-05-15 20:58:32 +09001089 if (qc) {
Tejun Heoe59f0da2007-07-16 14:29:39 +09001090 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heo88ce7552006-05-15 20:58:32 +09001091 qc->err_mask |= err_mask;
1092 } else
1093 ehi->err_mask |= err_mask;
1094
1095 ehi->action |= action;
Tejun Heo3454dc62007-09-23 13:19:54 +09001096
1097 /* if PMP, resume */
1098 if (ap->nr_pmp_links)
1099 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
Tejun Heo88ce7552006-05-15 20:58:32 +09001100 }
1101
1102 /* freeze or abort */
1103 if (freeze)
1104 ata_port_freeze(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +09001105 else if (abort) {
1106 if (qc)
1107 ata_link_abort(qc->dev->link);
1108 else
1109 ata_port_abort(ap);
1110 }
Tejun Heo87466182005-08-17 13:08:57 +09001111}
1112
Tejun Heoaee10a02006-05-15 21:03:56 +09001113static void sil24_finish_qc(struct ata_queued_cmd *qc)
1114{
Tejun Heoe59f0da2007-07-16 14:29:39 +09001115 struct ata_port *ap = qc->ap;
1116 struct sil24_port_priv *pp = ap->private_data;
1117
Tejun Heoaee10a02006-05-15 21:03:56 +09001118 if (qc->flags & ATA_QCFLAG_RESULT_TF)
Tejun Heoe59f0da2007-07-16 14:29:39 +09001119 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heoaee10a02006-05-15 21:03:56 +09001120}
1121
Tejun Heoedb33662005-07-28 10:36:22 +09001122static inline void sil24_host_intr(struct ata_port *ap)
1123{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001124 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +09001125 u32 slot_stat, qc_active;
1126 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001127
Tejun Heo228f47b2007-09-23 12:37:05 +09001128 /* If PCIX_IRQ_WOC, there's an inherent race window between
1129 * clearing IRQ pending status and reading PORT_SLOT_STAT
1130 * which may cause spurious interrupts afterwards. This is
1131 * unavoidable and much better than losing interrupts which
1132 * happens if IRQ pending is cleared after reading
1133 * PORT_SLOT_STAT.
1134 */
1135 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1136 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1137
Tejun Heoedb33662005-07-28 10:36:22 +09001138 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +09001139
Tejun Heo88ce7552006-05-15 20:58:32 +09001140 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1141 sil24_error_intr(ap);
1142 return;
1143 }
Tejun Heo37024e82006-04-11 22:32:19 +09001144
Tejun Heoaee10a02006-05-15 21:03:56 +09001145 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
1146 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
1147 if (rc > 0)
1148 return;
1149 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001150 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +09001151 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001152 ehi->action |= ATA_EH_RESET;
Tejun Heoaee10a02006-05-15 21:03:56 +09001153 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001154 return;
1155 }
1156
Tejun Heo228f47b2007-09-23 12:37:05 +09001157 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1158 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Tejun Heo88ce7552006-05-15 20:58:32 +09001159 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +09001160 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001161 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +09001162}
1163
David Howells7d12e782006-10-05 14:55:46 +01001164static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +09001165{
Jeff Garzikcca39742006-08-24 03:19:22 -04001166 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001167 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +09001168 unsigned handled = 0;
1169 u32 status;
1170 int i;
1171
Tejun Heo0d5ff562007-02-01 15:06:36 +09001172 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +09001173
Tejun Heo06460ae2005-08-17 13:08:52 +09001174 if (status == 0xffffffff) {
1175 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1176 "PCI fault or device removal?\n");
1177 goto out;
1178 }
1179
Tejun Heoedb33662005-07-28 10:36:22 +09001180 if (!(status & IRQ_STAT_4PORTS))
1181 goto out;
1182
Jeff Garzikcca39742006-08-24 03:19:22 -04001183 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001184
Jeff Garzikcca39742006-08-24 03:19:22 -04001185 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +09001186 if (status & (1 << i)) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001187 struct ata_port *ap = host->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +09001188 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Mikael Pettersson825cd6d2007-07-03 01:10:25 +02001189 sil24_host_intr(ap);
Tejun Heo3cc45712005-08-17 13:08:47 +09001190 handled++;
1191 } else
1192 printk(KERN_ERR DRV_NAME
1193 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +09001194 }
1195
Jeff Garzikcca39742006-08-24 03:19:22 -04001196 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001197 out:
1198 return IRQ_RETVAL(handled);
1199}
1200
Tejun Heo88ce7552006-05-15 20:58:32 +09001201static void sil24_error_handler(struct ata_port *ap)
1202{
Tejun Heo23818032007-09-23 13:19:54 +09001203 struct sil24_port_priv *pp = ap->private_data;
1204
Tejun Heo3454dc62007-09-23 13:19:54 +09001205 if (sil24_init_port(ap))
Tejun Heo88ce7552006-05-15 20:58:32 +09001206 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001207
1208 /* perform recovery */
Tejun Heo3454dc62007-09-23 13:19:54 +09001209 sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
1210 ata_std_postreset, sata_pmp_std_prereset,
1211 sil24_pmp_softreset, sil24_pmp_hardreset,
1212 sata_pmp_std_postreset);
Tejun Heo23818032007-09-23 13:19:54 +09001213
1214 pp->do_port_rst = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +09001215}
1216
1217static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1218{
1219 struct ata_port *ap = qc->ap;
1220
Tejun Heo88ce7552006-05-15 20:58:32 +09001221 /* make DMA engine forget about the failed command */
Tejun Heo3454dc62007-09-23 13:19:54 +09001222 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1223 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001224}
1225
Tejun Heoedb33662005-07-28 10:36:22 +09001226static int sil24_port_start(struct ata_port *ap)
1227{
Jeff Garzikcca39742006-08-24 03:19:22 -04001228 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001229 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +09001230 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001231 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001232 dma_addr_t cb_dma;
1233
Tejun Heo24dc5f32007-01-20 16:00:28 +09001234 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001235 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001236 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001237
Tejun Heo6a575fa2005-10-06 11:43:39 +09001238 pp->tf.command = ATA_DRDY;
1239
Tejun Heo24dc5f32007-01-20 16:00:28 +09001240 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001241 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001242 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001243 memset(cb, 0, cb_size);
1244
Tejun Heoedb33662005-07-28 10:36:22 +09001245 pp->cmd_block = cb;
1246 pp->cmd_block_dma = cb_dma;
1247
1248 ap->private_data = pp;
1249
1250 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001251}
1252
Tejun Heo4447d352007-04-17 23:44:08 +09001253static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001254{
Tejun Heo4447d352007-04-17 23:44:08 +09001255 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001256 u32 tmp;
1257 int i;
1258
1259 /* GPIO off */
1260 writel(0, host_base + HOST_FLASH_CMD);
1261
1262 /* clear global reset & mask interrupts during initialization */
1263 writel(0, host_base + HOST_CTRL);
1264
1265 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001266 for (i = 0; i < host->n_ports; i++) {
Tejun Heo23818032007-09-23 13:19:54 +09001267 struct ata_port *ap = host->ports[i];
1268 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo2a41a612006-07-03 16:07:27 +09001269
1270 /* Initial PHY setting */
1271 writel(0x20c, port + PORT_PHY_CFG);
1272
1273 /* Clear port RST */
1274 tmp = readl(port + PORT_CTRL_STAT);
1275 if (tmp & PORT_CS_PORT_RST) {
1276 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1277 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1278 PORT_CS_PORT_RST,
1279 PORT_CS_PORT_RST, 10, 100);
1280 if (tmp & PORT_CS_PORT_RST)
Tejun Heo4447d352007-04-17 23:44:08 +09001281 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001282 "failed to clear port RST\n");
Tejun Heo2a41a612006-07-03 16:07:27 +09001283 }
1284
Tejun Heo23818032007-09-23 13:19:54 +09001285 /* configure port */
1286 sil24_config_port(ap);
Tejun Heo2a41a612006-07-03 16:07:27 +09001287 }
1288
1289 /* Turn on interrupts */
1290 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1291}
1292
Tejun Heoedb33662005-07-28 10:36:22 +09001293static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1294{
Tejun Heo93e26182007-11-22 18:46:57 +09001295 extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001296 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001297 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1298 const struct ata_port_info *ppi[] = { &pi, NULL };
1299 void __iomem * const *iomap;
1300 struct ata_host *host;
Tejun Heoedb33662005-07-28 10:36:22 +09001301 int i, rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001302 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001303
Tejun Heo93e26182007-11-22 18:46:57 +09001304 /* cause link error if sil24_cmd_block is sized wrongly */
1305 if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1306 __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1307
Tejun Heoedb33662005-07-28 10:36:22 +09001308 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001309 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001310
Tejun Heo4447d352007-04-17 23:44:08 +09001311 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001312 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001313 if (rc)
1314 return rc;
1315
Tejun Heo0d5ff562007-02-01 15:06:36 +09001316 rc = pcim_iomap_regions(pdev,
1317 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1318 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001319 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001320 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001321 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001322
Tejun Heo4447d352007-04-17 23:44:08 +09001323 /* apply workaround for completion IRQ loss on PCI-X errata */
1324 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1325 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1326 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1327 dev_printk(KERN_INFO, &pdev->dev,
1328 "Applying completion IRQ loss on PCI-X "
1329 "errata fix\n");
1330 else
1331 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1332 }
1333
1334 /* allocate and fill host */
1335 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1336 SIL24_FLAG2NPORTS(ppi[0]->flags));
1337 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001338 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001339 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001340
Tejun Heo4447d352007-04-17 23:44:08 +09001341 for (i = 0; i < host->n_ports; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09001342 struct ata_port *ap = host->ports[i];
1343 size_t offset = ap->port_no * PORT_REGS_SIZE;
1344 void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
Tejun Heoedb33662005-07-28 10:36:22 +09001345
Tejun Heo4447d352007-04-17 23:44:08 +09001346 host->ports[i]->ioaddr.cmd_addr = port;
1347 host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
Tejun Heoedb33662005-07-28 10:36:22 +09001348
Tejun Heocbcdd872007-08-18 13:14:55 +09001349 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1350 ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
Tejun Heo4447d352007-04-17 23:44:08 +09001351 }
Tejun Heoedb33662005-07-28 10:36:22 +09001352
Tejun Heo4447d352007-04-17 23:44:08 +09001353 /* configure and activate the device */
Tejun Heo26ec6342006-04-11 22:32:19 +09001354 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1355 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1356 if (rc) {
1357 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1358 if (rc) {
1359 dev_printk(KERN_ERR, &pdev->dev,
1360 "64-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001361 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001362 }
1363 }
1364 } else {
1365 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1366 if (rc) {
1367 dev_printk(KERN_ERR, &pdev->dev,
1368 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001369 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001370 }
1371 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1372 if (rc) {
1373 dev_printk(KERN_ERR, &pdev->dev,
1374 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001375 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001376 }
Tejun Heoedb33662005-07-28 10:36:22 +09001377 }
1378
Tejun Heo4447d352007-04-17 23:44:08 +09001379 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001380
1381 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001382 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1383 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001384}
1385
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001386#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +09001387static int sil24_pci_device_resume(struct pci_dev *pdev)
1388{
Jeff Garzikcca39742006-08-24 03:19:22 -04001389 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001390 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001391 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001392
Tejun Heo553c4aa2006-12-26 19:39:50 +09001393 rc = ata_pci_device_do_resume(pdev);
1394 if (rc)
1395 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001396
1397 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001398 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001399
Tejun Heo4447d352007-04-17 23:44:08 +09001400 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001401
Jeff Garzikcca39742006-08-24 03:19:22 -04001402 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001403
1404 return 0;
1405}
Tejun Heo3454dc62007-09-23 13:19:54 +09001406
1407static int sil24_port_resume(struct ata_port *ap)
1408{
1409 sil24_config_pmp(ap, ap->nr_pmp_links);
1410 return 0;
1411}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001412#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001413
Tejun Heoedb33662005-07-28 10:36:22 +09001414static int __init sil24_init(void)
1415{
Pavel Roskinb7887192006-08-10 18:13:18 +09001416 return pci_register_driver(&sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001417}
1418
1419static void __exit sil24_exit(void)
1420{
1421 pci_unregister_driver(&sil24_pci_driver);
1422}
1423
1424MODULE_AUTHOR("Tejun Heo");
1425MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1426MODULE_LICENSE("GPL");
1427MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1428
1429module_init(sil24_init);
1430module_exit(sil24_exit);