blob: f597a1aa5e69c981794262fab68959eea6420ca1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a682009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Yuji Shimada32a9a682009-03-16 17:13:39 +090025#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090026#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Alan Stern00240c32009-04-27 13:33:16 -040028const char *pci_power_names[] = {
29 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
30};
31EXPORT_SYMBOL_GPL(pci_power_names);
32
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010033int isa_dma_bridge_buggy;
34EXPORT_SYMBOL(isa_dma_bridge_buggy);
35
36int pci_pci_problems;
37EXPORT_SYMBOL(pci_pci_problems);
38
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010039unsigned int pci_pm_d3_delay;
40
Matthew Garrettdf17e622010-10-04 14:22:29 -040041static void pci_pme_list_scan(struct work_struct *work);
42
43static LIST_HEAD(pci_pme_list);
44static DEFINE_MUTEX(pci_pme_list_mutex);
45static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
46
47struct pci_pme_device {
48 struct list_head list;
49 struct pci_dev *dev;
50};
51
52#define PME_TIMEOUT 1000 /* How long between PME checks */
53
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010054static void pci_dev_d3_sleep(struct pci_dev *dev)
55{
56 unsigned int delay = dev->d3_delay;
57
58 if (delay < pci_pm_d3_delay)
59 delay = pci_pm_d3_delay;
60
61 msleep(delay);
62}
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Jeff Garzik32a2eea2007-10-11 16:57:27 -040064#ifdef CONFIG_PCI_DOMAINS
65int pci_domains_supported = 1;
66#endif
67
Atsushi Nemoto4516a612007-02-05 16:36:06 -080068#define DEFAULT_CARDBUS_IO_SIZE (256)
69#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
70/* pci=cbmemsize=nnM,cbiosize=nn can override this */
71unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
72unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
73
Eric W. Biederman28760482009-09-09 14:09:24 -070074#define DEFAULT_HOTPLUG_IO_SIZE (256)
75#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
76/* pci=hpmemsize=nnM,hpiosize=nn can override this */
77unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
78unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
79
Jon Mason5f39e672011-10-03 09:50:20 -050080enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050081
Jesse Barnesac1aa472009-10-26 13:20:44 -070082/*
83 * The default CLS is used if arch didn't set CLS explicitly and not
84 * all pci devices agree on the same value. Arch can override either
85 * the dfl or actual value as it sees fit. Don't forget this is
86 * measured in 32-bit words, not bytes.
87 */
Tejun Heo98e724c2009-10-08 18:59:53 +090088u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070089u8 pci_cache_line_size;
90
Myron Stowe96c55902011-10-28 15:48:38 -060091/*
92 * If we set up a device for bus mastering, we need to check the latency
93 * timer as certain BIOSes forget to set it properly.
94 */
95unsigned int pcibios_max_latency = 255;
96
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010097/* If set, the PCIe ARI capability will not be used. */
98static bool pcie_ari_disabled;
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100/**
101 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
102 * @bus: pointer to PCI bus structure to search
103 *
104 * Given a PCI bus, returns the highest PCI bus number present in the set
105 * including the given PCI bus and its list of child PCI buses.
106 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800107unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108{
109 struct list_head *tmp;
110 unsigned char max, n;
111
Kristen Accardib82db5c2006-01-17 16:56:56 -0800112 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 list_for_each(tmp, &bus->children) {
114 n = pci_bus_max_busnr(pci_bus_b(tmp));
115 if(n > max)
116 max = n;
117 }
118 return max;
119}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800120EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Andrew Morton1684f5d2008-12-01 14:30:30 -0800122#ifdef CONFIG_HAS_IOMEM
123void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
124{
125 /*
126 * Make sure the BAR is actually a memory resource, not an IO resource
127 */
128 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
129 WARN_ON(1);
130 return NULL;
131 }
132 return ioremap_nocache(pci_resource_start(pdev, bar),
133 pci_resource_len(pdev, bar));
134}
135EXPORT_SYMBOL_GPL(pci_ioremap_bar);
136#endif
137
Kristen Accardib82db5c2006-01-17 16:56:56 -0800138#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139/**
140 * pci_max_busnr - returns maximum PCI bus number
141 *
142 * Returns the highest PCI bus number present in the system global list of
143 * PCI buses.
144 */
145unsigned char __devinit
146pci_max_busnr(void)
147{
148 struct pci_bus *bus = NULL;
149 unsigned char max, n;
150
151 max = 0;
152 while ((bus = pci_find_next_bus(bus)) != NULL) {
153 n = pci_bus_max_busnr(bus);
154 if(n > max)
155 max = n;
156 }
157 return max;
158}
159
Adrian Bunk54c762f2005-12-22 01:08:52 +0100160#endif /* 0 */
161
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100162#define PCI_FIND_CAP_TTL 48
163
164static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
165 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700166{
167 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700168
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100169 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700170 pci_bus_read_config_byte(bus, devfn, pos, &pos);
171 if (pos < 0x40)
172 break;
173 pos &= ~3;
174 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
175 &id);
176 if (id == 0xff)
177 break;
178 if (id == cap)
179 return pos;
180 pos += PCI_CAP_LIST_NEXT;
181 }
182 return 0;
183}
184
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100185static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
186 u8 pos, int cap)
187{
188 int ttl = PCI_FIND_CAP_TTL;
189
190 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
191}
192
Roland Dreier24a4e372005-10-28 17:35:34 -0700193int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
194{
195 return __pci_find_next_cap(dev->bus, dev->devfn,
196 pos + PCI_CAP_LIST_NEXT, cap);
197}
198EXPORT_SYMBOL_GPL(pci_find_next_capability);
199
Michael Ellermand3bac1182006-11-22 18:26:16 +1100200static int __pci_bus_find_cap_start(struct pci_bus *bus,
201 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
203 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
206 if (!(status & PCI_STATUS_CAP_LIST))
207 return 0;
208
209 switch (hdr_type) {
210 case PCI_HEADER_TYPE_NORMAL:
211 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac1182006-11-22 18:26:16 +1100212 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac1182006-11-22 18:26:16 +1100214 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 default:
216 return 0;
217 }
Michael Ellermand3bac1182006-11-22 18:26:16 +1100218
219 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220}
221
222/**
223 * pci_find_capability - query for devices' capabilities
224 * @dev: PCI device to query
225 * @cap: capability code
226 *
227 * Tell if a device supports a given PCI capability.
228 * Returns the address of the requested capability structure within the
229 * device's PCI configuration space or 0 in case the device does not
230 * support it. Possible values for @cap:
231 *
232 * %PCI_CAP_ID_PM Power Management
233 * %PCI_CAP_ID_AGP Accelerated Graphics Port
234 * %PCI_CAP_ID_VPD Vital Product Data
235 * %PCI_CAP_ID_SLOTID Slot Identification
236 * %PCI_CAP_ID_MSI Message Signalled Interrupts
237 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
238 * %PCI_CAP_ID_PCIX PCI-X
239 * %PCI_CAP_ID_EXP PCI Express
240 */
241int pci_find_capability(struct pci_dev *dev, int cap)
242{
Michael Ellermand3bac1182006-11-22 18:26:16 +1100243 int pos;
244
245 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
246 if (pos)
247 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
248
249 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250}
251
252/**
253 * pci_bus_find_capability - query for devices' capabilities
254 * @bus: the PCI bus to query
255 * @devfn: PCI device to query
256 * @cap: capability code
257 *
258 * Like pci_find_capability() but works for pci devices that do not have a
259 * pci_dev structure set up yet.
260 *
261 * Returns the address of the requested capability structure within the
262 * device's PCI configuration space or 0 in case the device does not
263 * support it.
264 */
265int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
266{
Michael Ellermand3bac1182006-11-22 18:26:16 +1100267 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 u8 hdr_type;
269
270 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
271
Michael Ellermand3bac1182006-11-22 18:26:16 +1100272 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
273 if (pos)
274 pos = __pci_find_next_cap(bus, devfn, pos, cap);
275
276 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277}
278
279/**
280 * pci_find_ext_capability - Find an extended capability
281 * @dev: PCI device to query
282 * @cap: capability code
283 *
284 * Returns the address of the requested extended capability structure
285 * within the device's PCI configuration space or 0 if the device does
286 * not support it. Possible values for @cap:
287 *
288 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
289 * %PCI_EXT_CAP_ID_VC Virtual Channel
290 * %PCI_EXT_CAP_ID_DSN Device Serial Number
291 * %PCI_EXT_CAP_ID_PWR Power Budgeting
292 */
293int pci_find_ext_capability(struct pci_dev *dev, int cap)
294{
295 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800296 int ttl;
297 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Zhao, Yu557848c2008-10-13 19:18:07 +0800299 /* minimum 8 bytes per capability */
300 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
301
302 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 return 0;
304
305 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
306 return 0;
307
308 /*
309 * If we have no capabilities, this is indicated by cap ID,
310 * cap version and next pointer all being 0.
311 */
312 if (header == 0)
313 return 0;
314
315 while (ttl-- > 0) {
316 if (PCI_EXT_CAP_ID(header) == cap)
317 return pos;
318
319 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800320 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 break;
322
323 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
324 break;
325 }
326
327 return 0;
328}
Brice Goglin3a720d72006-05-23 06:10:01 -0400329EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Jesse Barnescf4c43d2009-07-15 13:13:00 -0700331/**
332 * pci_bus_find_ext_capability - find an extended capability
333 * @bus: the PCI bus to query
334 * @devfn: PCI device to query
335 * @cap: capability code
336 *
337 * Like pci_find_ext_capability() but works for pci devices that do not have a
338 * pci_dev structure set up yet.
339 *
340 * Returns the address of the requested capability structure within the
341 * device's PCI configuration space or 0 in case the device does not
342 * support it.
343 */
344int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
345 int cap)
346{
347 u32 header;
348 int ttl;
349 int pos = PCI_CFG_SPACE_SIZE;
350
351 /* minimum 8 bytes per capability */
352 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
353
354 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
355 return 0;
356 if (header == 0xffffffff || header == 0)
357 return 0;
358
359 while (ttl-- > 0) {
360 if (PCI_EXT_CAP_ID(header) == cap)
361 return pos;
362
363 pos = PCI_EXT_CAP_NEXT(header);
364 if (pos < PCI_CFG_SPACE_SIZE)
365 break;
366
367 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
368 break;
369 }
370
371 return 0;
372}
373
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100374static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
375{
376 int rc, ttl = PCI_FIND_CAP_TTL;
377 u8 cap, mask;
378
379 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
380 mask = HT_3BIT_CAP_MASK;
381 else
382 mask = HT_5BIT_CAP_MASK;
383
384 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
385 PCI_CAP_ID_HT, &ttl);
386 while (pos) {
387 rc = pci_read_config_byte(dev, pos + 3, &cap);
388 if (rc != PCIBIOS_SUCCESSFUL)
389 return 0;
390
391 if ((cap & mask) == ht_cap)
392 return pos;
393
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800394 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
395 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100396 PCI_CAP_ID_HT, &ttl);
397 }
398
399 return 0;
400}
401/**
402 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
403 * @dev: PCI device to query
404 * @pos: Position from which to continue searching
405 * @ht_cap: Hypertransport capability code
406 *
407 * To be used in conjunction with pci_find_ht_capability() to search for
408 * all capabilities matching @ht_cap. @pos should always be a value returned
409 * from pci_find_ht_capability().
410 *
411 * NB. To be 100% safe against broken PCI devices, the caller should take
412 * steps to avoid an infinite loop.
413 */
414int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
415{
416 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
417}
418EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
419
420/**
421 * pci_find_ht_capability - query a device's Hypertransport capabilities
422 * @dev: PCI device to query
423 * @ht_cap: Hypertransport capability code
424 *
425 * Tell if a device supports a given Hypertransport capability.
426 * Returns an address within the device's PCI configuration space
427 * or 0 in case the device does not support the request capability.
428 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
429 * which has a Hypertransport capability matching @ht_cap.
430 */
431int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
432{
433 int pos;
434
435 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
436 if (pos)
437 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
438
439 return pos;
440}
441EXPORT_SYMBOL_GPL(pci_find_ht_capability);
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443/**
444 * pci_find_parent_resource - return resource region of parent bus of given region
445 * @dev: PCI device structure contains resources to be searched
446 * @res: child resource record for which parent is sought
447 *
448 * For given resource region of given device, return the resource
449 * region of parent bus the given region is contained in or where
450 * it should be allocated from.
451 */
452struct resource *
453pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
454{
455 const struct pci_bus *bus = dev->bus;
456 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700457 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700459 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 if (!r)
461 continue;
462 if (res->start && !(res->start >= r->start && res->end <= r->end))
463 continue; /* Not contained */
464 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
465 continue; /* Wrong type */
466 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
467 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800468 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
469 if (r->flags & IORESOURCE_PREFETCH)
470 continue;
471 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
472 if (!best)
473 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 }
475 return best;
476}
477
478/**
John W. Linville064b53d2005-07-27 10:19:44 -0400479 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
480 * @dev: PCI device to have its BARs restored
481 *
482 * Restore the BAR values for a given device, so as to make it
483 * accessible by its driver.
484 */
Adrian Bunkad668592007-10-27 03:06:22 +0200485static void
John W. Linville064b53d2005-07-27 10:19:44 -0400486pci_restore_bars(struct pci_dev *dev)
487{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800488 int i;
John W. Linville064b53d2005-07-27 10:19:44 -0400489
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800490 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800491 pci_update_resource(dev, i);
John W. Linville064b53d2005-07-27 10:19:44 -0400492}
493
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200494static struct pci_platform_pm_ops *pci_platform_pm;
495
496int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
497{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200498 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
499 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200500 return -EINVAL;
501 pci_platform_pm = ops;
502 return 0;
503}
504
505static inline bool platform_pci_power_manageable(struct pci_dev *dev)
506{
507 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
508}
509
510static inline int platform_pci_set_power_state(struct pci_dev *dev,
511 pci_power_t t)
512{
513 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
514}
515
516static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
517{
518 return pci_platform_pm ?
519 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
520}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700521
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200522static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
523{
524 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
525}
526
527static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
528{
529 return pci_platform_pm ?
530 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
531}
532
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100533static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
534{
535 return pci_platform_pm ?
536 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
537}
538
John W. Linville064b53d2005-07-27 10:19:44 -0400539/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200540 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
541 * given PCI device
542 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200543 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200545 * RETURN VALUE:
546 * -EINVAL if the requested state is invalid.
547 * -EIO if device does not support PCI PM or its PM capabilities register has a
548 * wrong version, or device doesn't support the requested state.
549 * 0 if device already is in the requested state.
550 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100552static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200554 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200555 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100557 /* Check if we're already there */
558 if (dev->current_state == state)
559 return 0;
560
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200561 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700562 return -EIO;
563
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200564 if (state < PCI_D0 || state > PCI_D3hot)
565 return -EINVAL;
566
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 /* Validate current state:
568 * Can enter D0 from any state, but if we can only go deeper
569 * to sleep if we're already in a low power state
570 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100571 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200572 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600573 dev_err(&dev->dev, "invalid power transition "
574 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200576 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200579 if ((state == PCI_D1 && !dev->d1_support)
580 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700581 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200583 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53d2005-07-27 10:19:44 -0400584
John W. Linville32a36582005-09-14 09:52:42 -0400585 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 * This doesn't affect PME_Status, disables PME_En, and
587 * sets PowerState to 0.
588 */
John W. Linville32a36582005-09-14 09:52:42 -0400589 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400590 case PCI_D0:
591 case PCI_D1:
592 case PCI_D2:
593 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
594 pmcsr |= state;
595 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200596 case PCI_D3hot:
597 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400598 case PCI_UNKNOWN: /* Boot-up */
599 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100600 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200601 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400602 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400603 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400604 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400605 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 }
607
608 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200609 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
611 /* Mandatory power management transition delays */
612 /* see PCI PM 1.1 5.6.1 table 18 */
613 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100614 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100616 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200618 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
619 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
620 if (dev->current_state != state && printk_ratelimit())
621 dev_info(&dev->dev, "Refused to change power state, "
622 "currently in D%d\n", dev->current_state);
John W. Linville064b53d2005-07-27 10:19:44 -0400623
624 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
625 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
626 * from D3hot to D0 _may_ perform an internal reset, thereby
627 * going to "D0 Uninitialized" rather than "D0 Initialized".
628 * For example, at least some versions of the 3c905B and the
629 * 3c556B exhibit this behaviour.
630 *
631 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
632 * devices in a D3hot state at boot. Consequently, we need to
633 * restore at least the BARs so that the device will be
634 * accessible to its driver.
635 */
636 if (need_restore)
637 pci_restore_bars(dev);
638
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100639 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800640 pcie_aspm_pm_state_change(dev->bus->self);
641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return 0;
643}
644
645/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200646 * pci_update_current_state - Read PCI power state of given device from its
647 * PCI PM registers and cache it
648 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100649 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200650 */
Rafael J. Wysocki73410422009-01-07 13:07:15 +0100651void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200652{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200653 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200654 u16 pmcsr;
655
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200656 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200657 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100658 } else {
659 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200660 }
661}
662
663/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100664 * pci_platform_power_transition - Use platform to change device power state
665 * @dev: PCI device to handle.
666 * @state: State to put the device into.
667 */
668static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
669{
670 int error;
671
672 if (platform_pci_power_manageable(dev)) {
673 error = platform_pci_set_power_state(dev, state);
674 if (!error)
675 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530676 /* Fall back to PCI_D0 if native PM is not supported */
677 if (!dev->pm_cap)
678 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100679 } else {
680 error = -ENODEV;
681 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200682 if (!dev->pm_cap)
683 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100684 }
685
686 return error;
687}
688
689/**
690 * __pci_start_power_transition - Start power transition of a PCI device
691 * @dev: PCI device to handle.
692 * @state: State to put the device into.
693 */
694static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
695{
696 if (state == PCI_D0)
697 pci_platform_power_transition(dev, PCI_D0);
698}
699
700/**
701 * __pci_complete_power_transition - Complete power transition of a PCI device
702 * @dev: PCI device to handle.
703 * @state: State to put the device into.
704 *
705 * This function should not be called directly by device drivers.
706 */
707int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
708{
Matthew Garrettcc2893b2010-04-22 09:30:51 -0400709 return state >= PCI_D0 ?
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100710 pci_platform_power_transition(dev, state) : -EINVAL;
711}
712EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
713
714/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200715 * pci_set_power_state - Set the power state of a PCI device
716 * @dev: PCI device to handle.
717 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
718 *
Nick Andrew877d0312009-01-26 11:06:57 +0100719 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200720 * the device's PCI PM registers.
721 *
722 * RETURN VALUE:
723 * -EINVAL if the requested state is invalid.
724 * -EIO if device does not support PCI PM or its PM capabilities register has a
725 * wrong version, or device doesn't support the requested state.
726 * 0 if device already is in the requested state.
727 * 0 if device's power state has been successfully changed.
728 */
729int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
730{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200731 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200732
733 /* bound the state we're entering */
734 if (state > PCI_D3hot)
735 state = PCI_D3hot;
736 else if (state < PCI_D0)
737 state = PCI_D0;
738 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
739 /*
740 * If the device or the parent bridge do not support PCI PM,
741 * ignore the request if we're doing anything other than putting
742 * it into D0 (which would only happen on boot).
743 */
744 return 0;
745
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100746 __pci_start_power_transition(dev, state);
747
Alan Cox979b1792008-07-24 17:18:38 +0100748 /* This device is quirked not to be put into D3, so
749 don't put it in D3 */
750 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
751 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200752
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100753 error = pci_raw_set_power_state(dev, state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200754
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100755 if (!__pci_complete_power_transition(dev, state))
756 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000757 /*
758 * When aspm_policy is "powersave" this call ensures
759 * that ASPM is configured.
760 */
761 if (!error && dev->bus->self)
762 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200763
764 return error;
765}
766
767/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 * pci_choose_state - Choose the power state of a PCI device
769 * @dev: PCI device to be suspended
770 * @state: target sleep state for the whole system. This is the value
771 * that is passed to suspend() function.
772 *
773 * Returns PCI power state suitable for given device and given system
774 * message.
775 */
776
777pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
778{
Shaohua Liab826ca2007-07-20 10:03:22 +0800779 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500780
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
782 return PCI_D0;
783
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200784 ret = platform_pci_choose_state(dev);
785 if (ret != PCI_POWER_ERROR)
786 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700787
788 switch (state.event) {
789 case PM_EVENT_ON:
790 return PCI_D0;
791 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700792 case PM_EVENT_PRETHAW:
793 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700794 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100795 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700796 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600798 dev_info(&dev->dev, "unrecognized suspend event %d\n",
799 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 BUG();
801 }
802 return PCI_D0;
803}
804
805EXPORT_SYMBOL(pci_choose_state);
806
Yu Zhao89858512009-02-16 02:55:47 +0800807#define PCI_EXP_SAVE_REGS 7
808
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800809#define pcie_cap_has_devctl(type, flags) 1
810#define pcie_cap_has_lnkctl(type, flags) \
811 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
812 (type == PCI_EXP_TYPE_ROOT_PORT || \
813 type == PCI_EXP_TYPE_ENDPOINT || \
814 type == PCI_EXP_TYPE_LEG_END))
815#define pcie_cap_has_sltctl(type, flags) \
816 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
817 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
818 (type == PCI_EXP_TYPE_DOWNSTREAM && \
819 (flags & PCI_EXP_FLAGS_SLOT))))
820#define pcie_cap_has_rtctl(type, flags) \
821 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
822 (type == PCI_EXP_TYPE_ROOT_PORT || \
823 type == PCI_EXP_TYPE_RC_EC))
824#define pcie_cap_has_devctl2(type, flags) \
825 ((flags & PCI_EXP_FLAGS_VERS) > 1)
826#define pcie_cap_has_lnkctl2(type, flags) \
827 ((flags & PCI_EXP_FLAGS_VERS) > 1)
828#define pcie_cap_has_sltctl2(type, flags) \
829 ((flags & PCI_EXP_FLAGS_VERS) > 1)
830
Yinghai Lu34a48762012-02-11 00:18:41 -0800831static struct pci_cap_saved_state *pci_find_saved_cap(
832 struct pci_dev *pci_dev, char cap)
833{
834 struct pci_cap_saved_state *tmp;
835 struct hlist_node *pos;
836
837 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
838 if (tmp->cap.cap_nr == cap)
839 return tmp;
840 }
841 return NULL;
842}
843
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300844static int pci_save_pcie_state(struct pci_dev *dev)
845{
846 int pos, i = 0;
847 struct pci_cap_saved_state *save_state;
848 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800849 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300850
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900851 pos = pci_pcie_cap(dev);
852 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300853 return 0;
854
Eric W. Biederman9f355752007-03-08 13:06:13 -0700855 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300856 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800857 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300858 return -ENOMEM;
859 }
Alex Williamson24a47422011-05-10 10:02:11 -0600860 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300861
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800862 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
863
864 if (pcie_cap_has_devctl(dev->pcie_type, flags))
865 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
866 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
867 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
868 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
869 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
870 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
871 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
872 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
873 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
874 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
875 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
876 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
877 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100878
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300879 return 0;
880}
881
882static void pci_restore_pcie_state(struct pci_dev *dev)
883{
884 int i = 0, pos;
885 struct pci_cap_saved_state *save_state;
886 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800887 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300888
889 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
890 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
891 if (!save_state || pos <= 0)
892 return;
Alex Williamson24a47422011-05-10 10:02:11 -0600893 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300894
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800895 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
896
897 if (pcie_cap_has_devctl(dev->pcie_type, flags))
898 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
899 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
900 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
901 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
902 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
903 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
904 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
905 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
906 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
907 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
908 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
909 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
910 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300911}
912
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800913
914static int pci_save_pcix_state(struct pci_dev *dev)
915{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100916 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800917 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800918
919 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
920 if (pos <= 0)
921 return 0;
922
Shaohua Lif34303d2007-12-18 09:56:47 +0800923 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800924 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800925 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800926 return -ENOMEM;
927 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800928
Alex Williamson24a47422011-05-10 10:02:11 -0600929 pci_read_config_word(dev, pos + PCI_X_CMD,
930 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100931
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800932 return 0;
933}
934
935static void pci_restore_pcix_state(struct pci_dev *dev)
936{
937 int i = 0, pos;
938 struct pci_cap_saved_state *save_state;
939 u16 *cap;
940
941 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
942 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
943 if (!save_state || pos <= 0)
944 return;
Alex Williamson24a47422011-05-10 10:02:11 -0600945 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800946
947 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800948}
949
950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951/**
952 * pci_save_state - save the PCI configuration space of a device before suspending
953 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 */
955int
956pci_save_state(struct pci_dev *dev)
957{
958 int i;
959 /* XXX: 100% dword access ok here? */
960 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200961 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100962 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300963 if ((i = pci_save_pcie_state(dev)) != 0)
964 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800965 if ((i = pci_save_pcix_state(dev)) != 0)
966 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 return 0;
968}
969
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200970static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
971 u32 saved_val, int retry)
972{
973 u32 val;
974
975 pci_read_config_dword(pdev, offset, &val);
976 if (val == saved_val)
977 return;
978
979 for (;;) {
980 dev_dbg(&pdev->dev, "restoring config space at offset "
981 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
982 pci_write_config_dword(pdev, offset, saved_val);
983 if (retry-- <= 0)
984 return;
985
986 pci_read_config_dword(pdev, offset, &val);
987 if (val == saved_val)
988 return;
989
990 mdelay(1);
991 }
992}
993
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200994static void pci_restore_config_space_range(struct pci_dev *pdev,
995 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200996{
997 int index;
998
999 for (index = end; index >= start; index--)
1000 pci_restore_config_dword(pdev, 4 * index,
1001 pdev->saved_config_space[index],
1002 retry);
1003}
1004
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001005static void pci_restore_config_space(struct pci_dev *pdev)
1006{
1007 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1008 pci_restore_config_space_range(pdev, 10, 15, 0);
1009 /* Restore BARs before the command register. */
1010 pci_restore_config_space_range(pdev, 4, 9, 10);
1011 pci_restore_config_space_range(pdev, 0, 3, 0);
1012 } else {
1013 pci_restore_config_space_range(pdev, 0, 15, 0);
1014 }
1015}
1016
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017/**
1018 * pci_restore_state - Restore the saved state of a PCI device
1019 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001021void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022{
Alek Duc82f63e2009-08-08 08:46:19 +08001023 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001024 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001025
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001026 /* PCI Express register must be restored first */
1027 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001028 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001029
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001030 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001031
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001032 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001033 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001034 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001035
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001036 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037}
1038
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001039struct pci_saved_state {
1040 u32 config_space[16];
1041 struct pci_cap_saved_data cap[0];
1042};
1043
1044/**
1045 * pci_store_saved_state - Allocate and return an opaque struct containing
1046 * the device saved state.
1047 * @dev: PCI device that we're dealing with
1048 *
1049 * Rerturn NULL if no state or error.
1050 */
1051struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1052{
1053 struct pci_saved_state *state;
1054 struct pci_cap_saved_state *tmp;
1055 struct pci_cap_saved_data *cap;
1056 struct hlist_node *pos;
1057 size_t size;
1058
1059 if (!dev->state_saved)
1060 return NULL;
1061
1062 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1063
1064 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1065 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1066
1067 state = kzalloc(size, GFP_KERNEL);
1068 if (!state)
1069 return NULL;
1070
1071 memcpy(state->config_space, dev->saved_config_space,
1072 sizeof(state->config_space));
1073
1074 cap = state->cap;
1075 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1076 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1077 memcpy(cap, &tmp->cap, len);
1078 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1079 }
1080 /* Empty cap_save terminates list */
1081
1082 return state;
1083}
1084EXPORT_SYMBOL_GPL(pci_store_saved_state);
1085
1086/**
1087 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1088 * @dev: PCI device that we're dealing with
1089 * @state: Saved state returned from pci_store_saved_state()
1090 */
1091int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1092{
1093 struct pci_cap_saved_data *cap;
1094
1095 dev->state_saved = false;
1096
1097 if (!state)
1098 return 0;
1099
1100 memcpy(dev->saved_config_space, state->config_space,
1101 sizeof(state->config_space));
1102
1103 cap = state->cap;
1104 while (cap->size) {
1105 struct pci_cap_saved_state *tmp;
1106
1107 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1108 if (!tmp || tmp->cap.size != cap->size)
1109 return -EINVAL;
1110
1111 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1112 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1113 sizeof(struct pci_cap_saved_data) + cap->size);
1114 }
1115
1116 dev->state_saved = true;
1117 return 0;
1118}
1119EXPORT_SYMBOL_GPL(pci_load_saved_state);
1120
1121/**
1122 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1123 * and free the memory allocated for it.
1124 * @dev: PCI device that we're dealing with
1125 * @state: Pointer to saved state returned from pci_store_saved_state()
1126 */
1127int pci_load_and_free_saved_state(struct pci_dev *dev,
1128 struct pci_saved_state **state)
1129{
1130 int ret = pci_load_saved_state(dev, *state);
1131 kfree(*state);
1132 *state = NULL;
1133 return ret;
1134}
1135EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1136
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001137static int do_pci_enable_device(struct pci_dev *dev, int bars)
1138{
1139 int err;
1140
1141 err = pci_set_power_state(dev, PCI_D0);
1142 if (err < 0 && err != -EIO)
1143 return err;
1144 err = pcibios_enable_device(dev, bars);
1145 if (err < 0)
1146 return err;
1147 pci_fixup_device(pci_fixup_enable, dev);
1148
1149 return 0;
1150}
1151
1152/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001153 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001154 * @dev: PCI device to be resumed
1155 *
1156 * Note this function is a backend of pci_default_resume and is not supposed
1157 * to be called by normal code, write proper resume handler and use it instead.
1158 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001159int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001160{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001161 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001162 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1163 return 0;
1164}
1165
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001166static int __pci_enable_device_flags(struct pci_dev *dev,
1167 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168{
1169 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001170 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
Jesse Barnes97c145f2010-11-05 15:16:36 -04001172 /*
1173 * Power state could be unknown at this point, either due to a fresh
1174 * boot or a device removal call. So get the current power state
1175 * so that things like MSI message writing will behave as expected
1176 * (e.g. if the device really is in D0 at enable time).
1177 */
1178 if (dev->pm_cap) {
1179 u16 pmcsr;
1180 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1181 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1182 }
1183
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001184 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1185 return 0; /* already enabled */
1186
Yinghai Lu497f16f2011-12-17 18:33:37 -08001187 /* only skip sriov related */
1188 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1189 if (dev->resource[i].flags & flags)
1190 bars |= (1 << i);
1191 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001192 if (dev->resource[i].flags & flags)
1193 bars |= (1 << i);
1194
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001195 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001196 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001197 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001198 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199}
1200
1201/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001202 * pci_enable_device_io - Initialize a device for use with IO space
1203 * @dev: PCI device to be initialized
1204 *
1205 * Initialize device before it's used by a driver. Ask low-level code
1206 * to enable I/O resources. Wake up the device if it was suspended.
1207 * Beware, this function can fail.
1208 */
1209int pci_enable_device_io(struct pci_dev *dev)
1210{
1211 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1212}
1213
1214/**
1215 * pci_enable_device_mem - Initialize a device for use with Memory space
1216 * @dev: PCI device to be initialized
1217 *
1218 * Initialize device before it's used by a driver. Ask low-level code
1219 * to enable Memory resources. Wake up the device if it was suspended.
1220 * Beware, this function can fail.
1221 */
1222int pci_enable_device_mem(struct pci_dev *dev)
1223{
1224 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1225}
1226
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227/**
1228 * pci_enable_device - Initialize device before it's used by a driver.
1229 * @dev: PCI device to be initialized
1230 *
1231 * Initialize device before it's used by a driver. Ask low-level code
1232 * to enable I/O and memory. Wake up the device if it was suspended.
1233 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001234 *
1235 * Note we don't actually enable the device many times if we call
1236 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001238int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001240 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241}
1242
Tejun Heo9ac78492007-01-20 16:00:26 +09001243/*
1244 * Managed PCI resources. This manages device on/off, intx/msi/msix
1245 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1246 * there's no need to track it separately. pci_devres is initialized
1247 * when a device is enabled using managed PCI device enable interface.
1248 */
1249struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001250 unsigned int enabled:1;
1251 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001252 unsigned int orig_intx:1;
1253 unsigned int restore_intx:1;
1254 u32 region_mask;
1255};
1256
1257static void pcim_release(struct device *gendev, void *res)
1258{
1259 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1260 struct pci_devres *this = res;
1261 int i;
1262
1263 if (dev->msi_enabled)
1264 pci_disable_msi(dev);
1265 if (dev->msix_enabled)
1266 pci_disable_msix(dev);
1267
1268 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1269 if (this->region_mask & (1 << i))
1270 pci_release_region(dev, i);
1271
1272 if (this->restore_intx)
1273 pci_intx(dev, this->orig_intx);
1274
Tejun Heo7f375f32007-02-25 04:36:01 -08001275 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001276 pci_disable_device(dev);
1277}
1278
1279static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1280{
1281 struct pci_devres *dr, *new_dr;
1282
1283 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1284 if (dr)
1285 return dr;
1286
1287 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1288 if (!new_dr)
1289 return NULL;
1290 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1291}
1292
1293static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1294{
1295 if (pci_is_managed(pdev))
1296 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1297 return NULL;
1298}
1299
1300/**
1301 * pcim_enable_device - Managed pci_enable_device()
1302 * @pdev: PCI device to be initialized
1303 *
1304 * Managed pci_enable_device().
1305 */
1306int pcim_enable_device(struct pci_dev *pdev)
1307{
1308 struct pci_devres *dr;
1309 int rc;
1310
1311 dr = get_pci_dr(pdev);
1312 if (unlikely(!dr))
1313 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001314 if (dr->enabled)
1315 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001316
1317 rc = pci_enable_device(pdev);
1318 if (!rc) {
1319 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001320 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001321 }
1322 return rc;
1323}
1324
1325/**
1326 * pcim_pin_device - Pin managed PCI device
1327 * @pdev: PCI device to pin
1328 *
1329 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1330 * driver detach. @pdev must have been enabled with
1331 * pcim_enable_device().
1332 */
1333void pcim_pin_device(struct pci_dev *pdev)
1334{
1335 struct pci_devres *dr;
1336
1337 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001338 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001339 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001340 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001341}
1342
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343/**
1344 * pcibios_disable_device - disable arch specific PCI resources for device dev
1345 * @dev: the PCI device to disable
1346 *
1347 * Disables architecture specific PCI resources for the device. This
1348 * is the default implementation. Architecture implementations can
1349 * override this.
1350 */
1351void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1352
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001353static void do_pci_disable_device(struct pci_dev *dev)
1354{
1355 u16 pci_command;
1356
1357 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1358 if (pci_command & PCI_COMMAND_MASTER) {
1359 pci_command &= ~PCI_COMMAND_MASTER;
1360 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1361 }
1362
1363 pcibios_disable_device(dev);
1364}
1365
1366/**
1367 * pci_disable_enabled_device - Disable device without updating enable_cnt
1368 * @dev: PCI device to disable
1369 *
1370 * NOTE: This function is a backend of PCI power management routines and is
1371 * not supposed to be called drivers.
1372 */
1373void pci_disable_enabled_device(struct pci_dev *dev)
1374{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001375 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001376 do_pci_disable_device(dev);
1377}
1378
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379/**
1380 * pci_disable_device - Disable PCI device after use
1381 * @dev: PCI device to be disabled
1382 *
1383 * Signal to the system that the PCI device is not in use by the system
1384 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001385 *
1386 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001387 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 */
1389void
1390pci_disable_device(struct pci_dev *dev)
1391{
Tejun Heo9ac78492007-01-20 16:00:26 +09001392 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001393
Tejun Heo9ac78492007-01-20 16:00:26 +09001394 dr = find_pci_dr(dev);
1395 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001396 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001397
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001398 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1399 return;
1400
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001401 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001403 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404}
1405
1406/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001407 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001408 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001409 * @state: Reset state to enter into
1410 *
1411 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001412 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001413 * implementation. Architecture implementations can override this.
1414 */
1415int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1416 enum pcie_reset_state state)
1417{
1418 return -EINVAL;
1419}
1420
1421/**
1422 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001423 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001424 * @state: Reset state to enter into
1425 *
1426 *
1427 * Sets the PCI reset state for the device.
1428 */
1429int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1430{
1431 return pcibios_set_pcie_reset_state(dev, state);
1432}
1433
1434/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001435 * pci_check_pme_status - Check if given device has generated PME.
1436 * @dev: Device to check.
1437 *
1438 * Check the PME status of the device and if set, clear it and clear PME enable
1439 * (if set). Return 'true' if PME status and PME enable were both set or
1440 * 'false' otherwise.
1441 */
1442bool pci_check_pme_status(struct pci_dev *dev)
1443{
1444 int pmcsr_pos;
1445 u16 pmcsr;
1446 bool ret = false;
1447
1448 if (!dev->pm_cap)
1449 return false;
1450
1451 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1452 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1453 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1454 return false;
1455
1456 /* Clear PME status. */
1457 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1458 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1459 /* Disable PME to avoid interrupt flood. */
1460 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1461 ret = true;
1462 }
1463
1464 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1465
1466 return ret;
1467}
1468
1469/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001470 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1471 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001472 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001473 *
1474 * Check if @dev has generated PME and queue a resume request for it in that
1475 * case.
1476 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001477static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001478{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001479 if (pme_poll_reset && dev->pme_poll)
1480 dev->pme_poll = false;
1481
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001482 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001483 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001484 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001485 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001486 return 0;
1487}
1488
1489/**
1490 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1491 * @bus: Top bus of the subtree to walk.
1492 */
1493void pci_pme_wakeup_bus(struct pci_bus *bus)
1494{
1495 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001496 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001497}
1498
1499/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001500 * pci_pme_capable - check the capability of PCI device to generate PME#
1501 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001502 * @state: PCI state from which device will issue PME#.
1503 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001504bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001505{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001506 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001507 return false;
1508
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001509 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001510}
1511
Matthew Garrettdf17e622010-10-04 14:22:29 -04001512static void pci_pme_list_scan(struct work_struct *work)
1513{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001514 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001515
1516 mutex_lock(&pci_pme_list_mutex);
1517 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001518 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1519 if (pme_dev->dev->pme_poll) {
1520 pci_pme_wakeup(pme_dev->dev, NULL);
1521 } else {
1522 list_del(&pme_dev->list);
1523 kfree(pme_dev);
1524 }
1525 }
1526 if (!list_empty(&pci_pme_list))
1527 schedule_delayed_work(&pci_pme_work,
1528 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001529 }
1530 mutex_unlock(&pci_pme_list_mutex);
1531}
1532
1533/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001534 * pci_pme_active - enable or disable PCI device's PME# function
1535 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001536 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1537 *
1538 * The caller must verify that the device is capable of generating PME# before
1539 * calling this function with @enable equal to 'true'.
1540 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001541void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001542{
1543 u16 pmcsr;
1544
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001545 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001546 return;
1547
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001548 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001549 /* Clear PME_Status by writing 1 to it and enable PME# */
1550 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1551 if (!enable)
1552 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1553
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001554 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001555
Matthew Garrettdf17e622010-10-04 14:22:29 -04001556 /* PCI (as opposed to PCIe) PME requires that the device have
1557 its PME# line hooked up correctly. Not all hardware vendors
1558 do this, so the PME never gets delivered and the device
1559 remains asleep. The easiest way around this is to
1560 periodically walk the list of suspended devices and check
1561 whether any have their PME flag set. The assumption is that
1562 we'll wake up often enough anyway that this won't be a huge
1563 hit, and the power savings from the devices will still be a
1564 win. */
1565
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001566 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001567 struct pci_pme_device *pme_dev;
1568 if (enable) {
1569 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1570 GFP_KERNEL);
1571 if (!pme_dev)
1572 goto out;
1573 pme_dev->dev = dev;
1574 mutex_lock(&pci_pme_list_mutex);
1575 list_add(&pme_dev->list, &pci_pme_list);
1576 if (list_is_singular(&pci_pme_list))
1577 schedule_delayed_work(&pci_pme_work,
1578 msecs_to_jiffies(PME_TIMEOUT));
1579 mutex_unlock(&pci_pme_list_mutex);
1580 } else {
1581 mutex_lock(&pci_pme_list_mutex);
1582 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1583 if (pme_dev->dev == dev) {
1584 list_del(&pme_dev->list);
1585 kfree(pme_dev);
1586 break;
1587 }
1588 }
1589 mutex_unlock(&pci_pme_list_mutex);
1590 }
1591 }
1592
1593out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001594 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001595}
1596
1597/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001598 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001599 * @dev: PCI device affected
1600 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001601 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001602 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 *
David Brownell075c1772007-04-26 00:12:06 -07001604 * This enables the device as a wakeup event source, or disables it.
1605 * When such events involves platform-specific hooks, those hooks are
1606 * called automatically by this routine.
1607 *
1608 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001609 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001610 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001611 * RETURN VALUE:
1612 * 0 is returned on success
1613 * -EINVAL is returned if device is not supposed to wake up the system
1614 * Error code depending on the platform is returned if both the platform and
1615 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001617int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1618 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001620 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001622 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001623 return -EINVAL;
1624
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001625 /* Don't do the same thing twice in a row for one device. */
1626 if (!!enable == !!dev->wakeup_prepared)
1627 return 0;
1628
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001629 /*
1630 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1631 * Anderson we should be doing PME# wake enable followed by ACPI wake
1632 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001633 */
1634
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001635 if (enable) {
1636 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001637
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001638 if (pci_pme_capable(dev, state))
1639 pci_pme_active(dev, true);
1640 else
1641 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001642 error = runtime ? platform_pci_run_wake(dev, true) :
1643 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001644 if (ret)
1645 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001646 if (!ret)
1647 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001648 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001649 if (runtime)
1650 platform_pci_run_wake(dev, false);
1651 else
1652 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001653 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001654 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001655 }
1656
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001657 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001658}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001659EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001660
1661/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001662 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1663 * @dev: PCI device to prepare
1664 * @enable: True to enable wake-up event generation; false to disable
1665 *
1666 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1667 * and this function allows them to set that up cleanly - pci_enable_wake()
1668 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1669 * ordering constraints.
1670 *
1671 * This function only returns error code if the device is not capable of
1672 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1673 * enable wake-up power for it.
1674 */
1675int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1676{
1677 return pci_pme_capable(dev, PCI_D3cold) ?
1678 pci_enable_wake(dev, PCI_D3cold, enable) :
1679 pci_enable_wake(dev, PCI_D3hot, enable);
1680}
1681
1682/**
Jesse Barnes37139072008-07-28 11:49:26 -07001683 * pci_target_state - find an appropriate low power state for a given PCI dev
1684 * @dev: PCI device
1685 *
1686 * Use underlying platform code to find a supported low power state for @dev.
1687 * If the platform can't manage @dev, return the deepest state from which it
1688 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001689 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001690pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001691{
1692 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001693
1694 if (platform_pci_power_manageable(dev)) {
1695 /*
1696 * Call the platform to choose the target state of the device
1697 * and enable wake-up from this state if supported.
1698 */
1699 pci_power_t state = platform_pci_choose_state(dev);
1700
1701 switch (state) {
1702 case PCI_POWER_ERROR:
1703 case PCI_UNKNOWN:
1704 break;
1705 case PCI_D1:
1706 case PCI_D2:
1707 if (pci_no_d1d2(dev))
1708 break;
1709 default:
1710 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001711 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001712 } else if (!dev->pm_cap) {
1713 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001714 } else if (device_may_wakeup(&dev->dev)) {
1715 /*
1716 * Find the deepest state from which the device can generate
1717 * wake-up events, make it the target state and enable device
1718 * to generate PME#.
1719 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001720 if (dev->pme_support) {
1721 while (target_state
1722 && !(dev->pme_support & (1 << target_state)))
1723 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001724 }
1725 }
1726
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001727 return target_state;
1728}
1729
1730/**
1731 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1732 * @dev: Device to handle.
1733 *
1734 * Choose the power state appropriate for the device depending on whether
1735 * it can wake up the system and/or is power manageable by the platform
1736 * (PCI_D3hot is the default) and put the device into that state.
1737 */
1738int pci_prepare_to_sleep(struct pci_dev *dev)
1739{
1740 pci_power_t target_state = pci_target_state(dev);
1741 int error;
1742
1743 if (target_state == PCI_POWER_ERROR)
1744 return -EIO;
1745
Alan Stern12ad7412012-06-13 11:20:19 -04001746 /* Some devices mustn't be in D3 during system sleep */
1747 if (target_state == PCI_D3hot &&
1748 (dev->dev_flags & PCI_DEV_FLAGS_NO_D3_DURING_SLEEP))
1749 return 0;
1750
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001751 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001752
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001753 error = pci_set_power_state(dev, target_state);
1754
1755 if (error)
1756 pci_enable_wake(dev, target_state, false);
1757
1758 return error;
1759}
1760
1761/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001762 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001763 * @dev: Device to handle.
1764 *
Thomas Weber88393162010-03-16 11:47:56 +01001765 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001766 */
1767int pci_back_from_sleep(struct pci_dev *dev)
1768{
1769 pci_enable_wake(dev, PCI_D0, false);
1770 return pci_set_power_state(dev, PCI_D0);
1771}
1772
1773/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001774 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1775 * @dev: PCI device being suspended.
1776 *
1777 * Prepare @dev to generate wake-up events at run time and put it into a low
1778 * power state.
1779 */
1780int pci_finish_runtime_suspend(struct pci_dev *dev)
1781{
1782 pci_power_t target_state = pci_target_state(dev);
1783 int error;
1784
1785 if (target_state == PCI_POWER_ERROR)
1786 return -EIO;
1787
1788 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1789
1790 error = pci_set_power_state(dev, target_state);
1791
1792 if (error)
1793 __pci_enable_wake(dev, target_state, true, false);
1794
1795 return error;
1796}
1797
1798/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001799 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1800 * @dev: Device to check.
1801 *
1802 * Return true if the device itself is cabable of generating wake-up events
1803 * (through the platform or using the native PCIe PME) or if the device supports
1804 * PME and one of its upstream bridges can generate wake-up events.
1805 */
1806bool pci_dev_run_wake(struct pci_dev *dev)
1807{
1808 struct pci_bus *bus = dev->bus;
1809
1810 if (device_run_wake(&dev->dev))
1811 return true;
1812
1813 if (!dev->pme_support)
1814 return false;
1815
1816 while (bus->parent) {
1817 struct pci_dev *bridge = bus->self;
1818
1819 if (device_run_wake(&bridge->dev))
1820 return true;
1821
1822 bus = bus->parent;
1823 }
1824
1825 /* We have reached the root bus. */
1826 if (bus->bridge)
1827 return device_run_wake(bus->bridge);
1828
1829 return false;
1830}
1831EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1832
1833/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001834 * pci_pm_init - Initialize PM functions of given PCI device
1835 * @dev: PCI device to handle.
1836 */
1837void pci_pm_init(struct pci_dev *dev)
1838{
1839 int pm;
1840 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001841
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001842 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001843 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001844 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001845
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001846 dev->pm_cap = 0;
1847
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 /* find PCI PM capability in list */
1849 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001850 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001851 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001853 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001855 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1856 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1857 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001858 return;
David Brownell075c1772007-04-26 00:12:06 -07001859 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001861 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001862 dev->d3_delay = PCI_PM_D3_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001863
1864 dev->d1_support = false;
1865 dev->d2_support = false;
1866 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001867 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001868 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001869 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001870 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001871
1872 if (dev->d1_support || dev->d2_support)
1873 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001874 dev->d1_support ? " D1" : "",
1875 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001876 }
1877
1878 pmc &= PCI_PM_CAP_PME_MASK;
1879 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001880 dev_printk(KERN_DEBUG, &dev->dev,
1881 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001882 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1883 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1884 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1885 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1886 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001887 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001888 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001889 /*
1890 * Make device's PM flags reflect the wake-up capability, but
1891 * let the user space enable it to wake up the system as needed.
1892 */
1893 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001894 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001895 pci_pme_active(dev, false);
1896 } else {
1897 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001898 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899}
1900
Yu Zhao58c3a722008-10-14 14:02:53 +08001901/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001902 * platform_pci_wakeup_init - init platform wakeup if present
1903 * @dev: PCI device
1904 *
1905 * Some devices don't have PCI PM caps but can still generate wakeup
1906 * events through platform methods (like ACPI events). If @dev supports
1907 * platform wakeup events, set the device flag to indicate as much. This
1908 * may be redundant if the device also supports PCI PM caps, but double
1909 * initialization should be safe in that case.
1910 */
1911void platform_pci_wakeup_init(struct pci_dev *dev)
1912{
1913 if (!platform_pci_can_wakeup(dev))
1914 return;
1915
1916 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001917 platform_pci_sleep_wake(dev, false);
1918}
1919
Yinghai Lu34a48762012-02-11 00:18:41 -08001920static void pci_add_saved_cap(struct pci_dev *pci_dev,
1921 struct pci_cap_saved_state *new_cap)
1922{
1923 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
1924}
1925
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001926/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001927 * pci_add_save_buffer - allocate buffer for saving given capability registers
1928 * @dev: the PCI device
1929 * @cap: the capability to allocate the buffer for
1930 * @size: requested size of the buffer
1931 */
1932static int pci_add_cap_save_buffer(
1933 struct pci_dev *dev, char cap, unsigned int size)
1934{
1935 int pos;
1936 struct pci_cap_saved_state *save_state;
1937
1938 pos = pci_find_capability(dev, cap);
1939 if (pos <= 0)
1940 return 0;
1941
1942 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1943 if (!save_state)
1944 return -ENOMEM;
1945
Alex Williamson24a47422011-05-10 10:02:11 -06001946 save_state->cap.cap_nr = cap;
1947 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001948 pci_add_saved_cap(dev, save_state);
1949
1950 return 0;
1951}
1952
1953/**
1954 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1955 * @dev: the PCI device
1956 */
1957void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1958{
1959 int error;
1960
Yu Zhao89858512009-02-16 02:55:47 +08001961 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1962 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001963 if (error)
1964 dev_err(&dev->dev,
1965 "unable to preallocate PCI Express save buffer\n");
1966
1967 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1968 if (error)
1969 dev_err(&dev->dev,
1970 "unable to preallocate PCI-X save buffer\n");
1971}
1972
Yinghai Luf7968412012-02-11 00:18:30 -08001973void pci_free_cap_save_buffers(struct pci_dev *dev)
1974{
1975 struct pci_cap_saved_state *tmp;
1976 struct hlist_node *pos, *n;
1977
1978 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
1979 kfree(tmp);
1980}
1981
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001982/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001983 * pci_enable_ari - enable ARI forwarding if hardware support it
1984 * @dev: the PCI device
1985 */
1986void pci_enable_ari(struct pci_dev *dev)
1987{
1988 int pos;
1989 u32 cap;
Chris Wright864d2962011-07-13 10:14:33 -07001990 u16 flags, ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08001991 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001992
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01001993 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08001994 return;
1995
Zhao, Yu81135872008-10-23 13:15:39 +08001996 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08001997 if (!pos)
1998 return;
1999
Zhao, Yu81135872008-10-23 13:15:39 +08002000 bridge = dev->bus->self;
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002001 if (!bridge || !pci_is_pcie(bridge))
Zhao, Yu81135872008-10-23 13:15:39 +08002002 return;
2003
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002004 pos = pci_pcie_cap(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08002005 if (!pos)
2006 return;
2007
Chris Wright864d2962011-07-13 10:14:33 -07002008 /* ARI is a PCIe v2 feature */
2009 pci_read_config_word(bridge, pos + PCI_EXP_FLAGS, &flags);
2010 if ((flags & PCI_EXP_FLAGS_VERS) < 2)
2011 return;
2012
Zhao, Yu81135872008-10-23 13:15:39 +08002013 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002014 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2015 return;
2016
Zhao, Yu81135872008-10-23 13:15:39 +08002017 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08002018 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08002019 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08002020
Zhao, Yu81135872008-10-23 13:15:39 +08002021 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08002022}
2023
Jesse Barnesb48d4422010-10-19 13:07:57 -07002024/**
2025 * pci_enable_ido - enable ID-based ordering on a device
2026 * @dev: the PCI device
2027 * @type: which types of IDO to enable
2028 *
2029 * Enable ID-based ordering on @dev. @type can contain the bits
2030 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
2031 * which types of transactions are allowed to be re-ordered.
2032 */
2033void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2034{
2035 int pos;
2036 u16 ctrl;
2037
2038 pos = pci_pcie_cap(dev);
2039 if (!pos)
2040 return;
2041
2042 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2043 if (type & PCI_EXP_IDO_REQUEST)
2044 ctrl |= PCI_EXP_IDO_REQ_EN;
2045 if (type & PCI_EXP_IDO_COMPLETION)
2046 ctrl |= PCI_EXP_IDO_CMP_EN;
2047 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2048}
2049EXPORT_SYMBOL(pci_enable_ido);
2050
2051/**
2052 * pci_disable_ido - disable ID-based ordering on a device
2053 * @dev: the PCI device
2054 * @type: which types of IDO to disable
2055 */
2056void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2057{
2058 int pos;
2059 u16 ctrl;
2060
2061 if (!pci_is_pcie(dev))
2062 return;
2063
2064 pos = pci_pcie_cap(dev);
2065 if (!pos)
2066 return;
2067
2068 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2069 if (type & PCI_EXP_IDO_REQUEST)
2070 ctrl &= ~PCI_EXP_IDO_REQ_EN;
2071 if (type & PCI_EXP_IDO_COMPLETION)
2072 ctrl &= ~PCI_EXP_IDO_CMP_EN;
2073 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2074}
2075EXPORT_SYMBOL(pci_disable_ido);
2076
Jesse Barnes48a92a82011-01-10 12:46:36 -08002077/**
2078 * pci_enable_obff - enable optimized buffer flush/fill
2079 * @dev: PCI device
2080 * @type: type of signaling to use
2081 *
2082 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2083 * signaling if possible, falling back to message signaling only if
2084 * WAKE# isn't supported. @type should indicate whether the PCIe link
2085 * be brought out of L0s or L1 to send the message. It should be either
2086 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2087 *
2088 * If your device can benefit from receiving all messages, even at the
2089 * power cost of bringing the link back up from a low power state, use
2090 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2091 * preferred type).
2092 *
2093 * RETURNS:
2094 * Zero on success, appropriate error number on failure.
2095 */
2096int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2097{
2098 int pos;
2099 u32 cap;
2100 u16 ctrl;
2101 int ret;
2102
2103 if (!pci_is_pcie(dev))
2104 return -ENOTSUPP;
2105
2106 pos = pci_pcie_cap(dev);
2107 if (!pos)
2108 return -ENOTSUPP;
2109
2110 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2111 if (!(cap & PCI_EXP_OBFF_MASK))
2112 return -ENOTSUPP; /* no OBFF support at all */
2113
2114 /* Make sure the topology supports OBFF as well */
2115 if (dev->bus) {
2116 ret = pci_enable_obff(dev->bus->self, type);
2117 if (ret)
2118 return ret;
2119 }
2120
2121 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2122 if (cap & PCI_EXP_OBFF_WAKE)
2123 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2124 else {
2125 switch (type) {
2126 case PCI_EXP_OBFF_SIGNAL_L0:
2127 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2128 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2129 break;
2130 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2131 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2132 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2133 break;
2134 default:
2135 WARN(1, "bad OBFF signal type\n");
2136 return -ENOTSUPP;
2137 }
2138 }
2139 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2140
2141 return 0;
2142}
2143EXPORT_SYMBOL(pci_enable_obff);
2144
2145/**
2146 * pci_disable_obff - disable optimized buffer flush/fill
2147 * @dev: PCI device
2148 *
2149 * Disable OBFF on @dev.
2150 */
2151void pci_disable_obff(struct pci_dev *dev)
2152{
2153 int pos;
2154 u16 ctrl;
2155
2156 if (!pci_is_pcie(dev))
2157 return;
2158
2159 pos = pci_pcie_cap(dev);
2160 if (!pos)
2161 return;
2162
2163 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2164 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2165 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2166}
2167EXPORT_SYMBOL(pci_disable_obff);
2168
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002169/**
2170 * pci_ltr_supported - check whether a device supports LTR
2171 * @dev: PCI device
2172 *
2173 * RETURNS:
2174 * True if @dev supports latency tolerance reporting, false otherwise.
2175 */
2176bool pci_ltr_supported(struct pci_dev *dev)
2177{
2178 int pos;
2179 u32 cap;
2180
2181 if (!pci_is_pcie(dev))
2182 return false;
2183
2184 pos = pci_pcie_cap(dev);
2185 if (!pos)
2186 return false;
2187
2188 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2189
2190 return cap & PCI_EXP_DEVCAP2_LTR;
2191}
2192EXPORT_SYMBOL(pci_ltr_supported);
2193
2194/**
2195 * pci_enable_ltr - enable latency tolerance reporting
2196 * @dev: PCI device
2197 *
2198 * Enable LTR on @dev if possible, which means enabling it first on
2199 * upstream ports.
2200 *
2201 * RETURNS:
2202 * Zero on success, errno on failure.
2203 */
2204int pci_enable_ltr(struct pci_dev *dev)
2205{
2206 int pos;
2207 u16 ctrl;
2208 int ret;
2209
2210 if (!pci_ltr_supported(dev))
2211 return -ENOTSUPP;
2212
2213 pos = pci_pcie_cap(dev);
2214 if (!pos)
2215 return -ENOTSUPP;
2216
2217 /* Only primary function can enable/disable LTR */
2218 if (PCI_FUNC(dev->devfn) != 0)
2219 return -EINVAL;
2220
2221 /* Enable upstream ports first */
2222 if (dev->bus) {
2223 ret = pci_enable_ltr(dev->bus->self);
2224 if (ret)
2225 return ret;
2226 }
2227
2228 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2229 ctrl |= PCI_EXP_LTR_EN;
2230 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2231
2232 return 0;
2233}
2234EXPORT_SYMBOL(pci_enable_ltr);
2235
2236/**
2237 * pci_disable_ltr - disable latency tolerance reporting
2238 * @dev: PCI device
2239 */
2240void pci_disable_ltr(struct pci_dev *dev)
2241{
2242 int pos;
2243 u16 ctrl;
2244
2245 if (!pci_ltr_supported(dev))
2246 return;
2247
2248 pos = pci_pcie_cap(dev);
2249 if (!pos)
2250 return;
2251
2252 /* Only primary function can enable/disable LTR */
2253 if (PCI_FUNC(dev->devfn) != 0)
2254 return;
2255
2256 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2257 ctrl &= ~PCI_EXP_LTR_EN;
2258 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2259}
2260EXPORT_SYMBOL(pci_disable_ltr);
2261
2262static int __pci_ltr_scale(int *val)
2263{
2264 int scale = 0;
2265
2266 while (*val > 1023) {
2267 *val = (*val + 31) / 32;
2268 scale++;
2269 }
2270 return scale;
2271}
2272
2273/**
2274 * pci_set_ltr - set LTR latency values
2275 * @dev: PCI device
2276 * @snoop_lat_ns: snoop latency in nanoseconds
2277 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2278 *
2279 * Figure out the scale and set the LTR values accordingly.
2280 */
2281int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2282{
2283 int pos, ret, snoop_scale, nosnoop_scale;
2284 u16 val;
2285
2286 if (!pci_ltr_supported(dev))
2287 return -ENOTSUPP;
2288
2289 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2290 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2291
2292 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2293 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2294 return -EINVAL;
2295
2296 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2297 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2298 return -EINVAL;
2299
2300 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2301 if (!pos)
2302 return -ENOTSUPP;
2303
2304 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2305 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2306 if (ret != 4)
2307 return -EIO;
2308
2309 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2310 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2311 if (ret != 4)
2312 return -EIO;
2313
2314 return 0;
2315}
2316EXPORT_SYMBOL(pci_set_ltr);
2317
Chris Wright5d990b62009-12-04 12:15:21 -08002318static int pci_acs_enable;
2319
2320/**
2321 * pci_request_acs - ask for ACS to be enabled if supported
2322 */
2323void pci_request_acs(void)
2324{
2325 pci_acs_enable = 1;
2326}
2327
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002328/**
Allen Kayae21ee62009-10-07 10:27:17 -07002329 * pci_enable_acs - enable ACS if hardware support it
2330 * @dev: the PCI device
2331 */
2332void pci_enable_acs(struct pci_dev *dev)
2333{
2334 int pos;
2335 u16 cap;
2336 u16 ctrl;
2337
Chris Wright5d990b62009-12-04 12:15:21 -08002338 if (!pci_acs_enable)
2339 return;
2340
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002341 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07002342 return;
2343
2344 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2345 if (!pos)
2346 return;
2347
2348 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2349 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2350
2351 /* Source Validation */
2352 ctrl |= (cap & PCI_ACS_SV);
2353
2354 /* P2P Request Redirect */
2355 ctrl |= (cap & PCI_ACS_RR);
2356
2357 /* P2P Completion Redirect */
2358 ctrl |= (cap & PCI_ACS_CR);
2359
2360 /* Upstream Forwarding */
2361 ctrl |= (cap & PCI_ACS_UF);
2362
2363 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2364}
2365
2366/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002367 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2368 * @dev: the PCI device
2369 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2370 *
2371 * Perform INTx swizzling for a device behind one level of bridge. This is
2372 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002373 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2374 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2375 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002376 */
2377u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
2378{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002379 int slot;
2380
2381 if (pci_ari_enabled(dev->bus))
2382 slot = 0;
2383 else
2384 slot = PCI_SLOT(dev->devfn);
2385
2386 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002387}
2388
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389int
2390pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2391{
2392 u8 pin;
2393
Kristen Accardi514d2072005-11-02 16:24:39 -08002394 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 if (!pin)
2396 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002397
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002398 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002399 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 dev = dev->bus->self;
2401 }
2402 *bridge = dev;
2403 return pin;
2404}
2405
2406/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002407 * pci_common_swizzle - swizzle INTx all the way to root bridge
2408 * @dev: the PCI device
2409 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2410 *
2411 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2412 * bridges all the way up to a PCI root bus.
2413 */
2414u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2415{
2416 u8 pin = *pinp;
2417
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002418 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002419 pin = pci_swizzle_interrupt_pin(dev, pin);
2420 dev = dev->bus->self;
2421 }
2422 *pinp = pin;
2423 return PCI_SLOT(dev->devfn);
2424}
2425
2426/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 * pci_release_region - Release a PCI bar
2428 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2429 * @bar: BAR to release
2430 *
2431 * Releases the PCI I/O and memory resources previously reserved by a
2432 * successful call to pci_request_region. Call this function only
2433 * after all use of the PCI regions has ceased.
2434 */
2435void pci_release_region(struct pci_dev *pdev, int bar)
2436{
Tejun Heo9ac78492007-01-20 16:00:26 +09002437 struct pci_devres *dr;
2438
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439 if (pci_resource_len(pdev, bar) == 0)
2440 return;
2441 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2442 release_region(pci_resource_start(pdev, bar),
2443 pci_resource_len(pdev, bar));
2444 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2445 release_mem_region(pci_resource_start(pdev, bar),
2446 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002447
2448 dr = find_pci_dr(pdev);
2449 if (dr)
2450 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451}
2452
2453/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002454 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 * @pdev: PCI device whose resources are to be reserved
2456 * @bar: BAR to be reserved
2457 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002458 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 *
2460 * Mark the PCI region associated with PCI device @pdev BR @bar as
2461 * being reserved by owner @res_name. Do not access any
2462 * address inside the PCI regions unless this call returns
2463 * successfully.
2464 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002465 * If @exclusive is set, then the region is marked so that userspace
2466 * is explicitly not allowed to map the resource via /dev/mem or
2467 * sysfs MMIO access.
2468 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469 * Returns 0 on success, or %EBUSY on error. A warning
2470 * message is also printed on failure.
2471 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002472static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2473 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474{
Tejun Heo9ac78492007-01-20 16:00:26 +09002475 struct pci_devres *dr;
2476
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 if (pci_resource_len(pdev, bar) == 0)
2478 return 0;
2479
2480 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2481 if (!request_region(pci_resource_start(pdev, bar),
2482 pci_resource_len(pdev, bar), res_name))
2483 goto err_out;
2484 }
2485 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002486 if (!__request_mem_region(pci_resource_start(pdev, bar),
2487 pci_resource_len(pdev, bar), res_name,
2488 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 goto err_out;
2490 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002491
2492 dr = find_pci_dr(pdev);
2493 if (dr)
2494 dr->region_mask |= 1 << bar;
2495
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496 return 0;
2497
2498err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002499 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002500 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501 return -EBUSY;
2502}
2503
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002504/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002505 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002506 * @pdev: PCI device whose resources are to be reserved
2507 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002508 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002509 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002510 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002511 * being reserved by owner @res_name. Do not access any
2512 * address inside the PCI regions unless this call returns
2513 * successfully.
2514 *
2515 * Returns 0 on success, or %EBUSY on error. A warning
2516 * message is also printed on failure.
2517 */
2518int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2519{
2520 return __pci_request_region(pdev, bar, res_name, 0);
2521}
2522
2523/**
2524 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2525 * @pdev: PCI device whose resources are to be reserved
2526 * @bar: BAR to be reserved
2527 * @res_name: Name to be associated with resource.
2528 *
2529 * Mark the PCI region associated with PCI device @pdev BR @bar as
2530 * being reserved by owner @res_name. Do not access any
2531 * address inside the PCI regions unless this call returns
2532 * successfully.
2533 *
2534 * Returns 0 on success, or %EBUSY on error. A warning
2535 * message is also printed on failure.
2536 *
2537 * The key difference that _exclusive makes it that userspace is
2538 * explicitly not allowed to map the resource via /dev/mem or
2539 * sysfs.
2540 */
2541int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2542{
2543 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2544}
2545/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002546 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2547 * @pdev: PCI device whose resources were previously reserved
2548 * @bars: Bitmask of BARs to be released
2549 *
2550 * Release selected PCI I/O and memory resources previously reserved.
2551 * Call this function only after all use of the PCI regions has ceased.
2552 */
2553void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2554{
2555 int i;
2556
2557 for (i = 0; i < 6; i++)
2558 if (bars & (1 << i))
2559 pci_release_region(pdev, i);
2560}
2561
Arjan van de Vene8de1482008-10-22 19:55:31 -07002562int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2563 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002564{
2565 int i;
2566
2567 for (i = 0; i < 6; i++)
2568 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002569 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002570 goto err_out;
2571 return 0;
2572
2573err_out:
2574 while(--i >= 0)
2575 if (bars & (1 << i))
2576 pci_release_region(pdev, i);
2577
2578 return -EBUSY;
2579}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580
Arjan van de Vene8de1482008-10-22 19:55:31 -07002581
2582/**
2583 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2584 * @pdev: PCI device whose resources are to be reserved
2585 * @bars: Bitmask of BARs to be requested
2586 * @res_name: Name to be associated with resource
2587 */
2588int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2589 const char *res_name)
2590{
2591 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2592}
2593
2594int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2595 int bars, const char *res_name)
2596{
2597 return __pci_request_selected_regions(pdev, bars, res_name,
2598 IORESOURCE_EXCLUSIVE);
2599}
2600
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601/**
2602 * pci_release_regions - Release reserved PCI I/O and memory resources
2603 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2604 *
2605 * Releases all PCI I/O and memory resources previously reserved by a
2606 * successful call to pci_request_regions. Call this function only
2607 * after all use of the PCI regions has ceased.
2608 */
2609
2610void pci_release_regions(struct pci_dev *pdev)
2611{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002612 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613}
2614
2615/**
2616 * pci_request_regions - Reserved PCI I/O and memory resources
2617 * @pdev: PCI device whose resources are to be reserved
2618 * @res_name: Name to be associated with resource.
2619 *
2620 * Mark all PCI regions associated with PCI device @pdev as
2621 * being reserved by owner @res_name. Do not access any
2622 * address inside the PCI regions unless this call returns
2623 * successfully.
2624 *
2625 * Returns 0 on success, or %EBUSY on error. A warning
2626 * message is also printed on failure.
2627 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002628int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002630 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631}
2632
2633/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002634 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2635 * @pdev: PCI device whose resources are to be reserved
2636 * @res_name: Name to be associated with resource.
2637 *
2638 * Mark all PCI regions associated with PCI device @pdev as
2639 * being reserved by owner @res_name. Do not access any
2640 * address inside the PCI regions unless this call returns
2641 * successfully.
2642 *
2643 * pci_request_regions_exclusive() will mark the region so that
2644 * /dev/mem and the sysfs MMIO access will not be allowed.
2645 *
2646 * Returns 0 on success, or %EBUSY on error. A warning
2647 * message is also printed on failure.
2648 */
2649int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2650{
2651 return pci_request_selected_regions_exclusive(pdev,
2652 ((1 << 6) - 1), res_name);
2653}
2654
Ben Hutchings6a479072008-12-23 03:08:29 +00002655static void __pci_set_master(struct pci_dev *dev, bool enable)
2656{
2657 u16 old_cmd, cmd;
2658
2659 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2660 if (enable)
2661 cmd = old_cmd | PCI_COMMAND_MASTER;
2662 else
2663 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2664 if (cmd != old_cmd) {
2665 dev_dbg(&dev->dev, "%s bus mastering\n",
2666 enable ? "enabling" : "disabling");
2667 pci_write_config_word(dev, PCI_COMMAND, cmd);
2668 }
2669 dev->is_busmaster = enable;
2670}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002671
2672/**
Myron Stowe96c55902011-10-28 15:48:38 -06002673 * pcibios_set_master - enable PCI bus-mastering for device dev
2674 * @dev: the PCI device to enable
2675 *
2676 * Enables PCI bus-mastering for the device. This is the default
2677 * implementation. Architecture specific implementations can override
2678 * this if necessary.
2679 */
2680void __weak pcibios_set_master(struct pci_dev *dev)
2681{
2682 u8 lat;
2683
Myron Stowef6766782011-10-28 15:49:20 -06002684 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2685 if (pci_is_pcie(dev))
2686 return;
2687
Myron Stowe96c55902011-10-28 15:48:38 -06002688 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2689 if (lat < 16)
2690 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2691 else if (lat > pcibios_max_latency)
2692 lat = pcibios_max_latency;
2693 else
2694 return;
2695 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2696 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2697}
2698
2699/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700 * pci_set_master - enables bus-mastering for device dev
2701 * @dev: the PCI device to enable
2702 *
2703 * Enables bus-mastering on the device and calls pcibios_set_master()
2704 * to do the needed arch specific settings.
2705 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002706void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707{
Ben Hutchings6a479072008-12-23 03:08:29 +00002708 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709 pcibios_set_master(dev);
2710}
2711
Ben Hutchings6a479072008-12-23 03:08:29 +00002712/**
2713 * pci_clear_master - disables bus-mastering for device dev
2714 * @dev: the PCI device to disable
2715 */
2716void pci_clear_master(struct pci_dev *dev)
2717{
2718 __pci_set_master(dev, false);
2719}
2720
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002722 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2723 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002725 * Helper function for pci_set_mwi.
2726 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2728 *
2729 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2730 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002731int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732{
2733 u8 cacheline_size;
2734
2735 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002736 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737
2738 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2739 equal to or multiple of the right value. */
2740 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2741 if (cacheline_size >= pci_cache_line_size &&
2742 (cacheline_size % pci_cache_line_size) == 0)
2743 return 0;
2744
2745 /* Write the correct value. */
2746 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2747 /* Read it back. */
2748 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2749 if (cacheline_size == pci_cache_line_size)
2750 return 0;
2751
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002752 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2753 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754
2755 return -EINVAL;
2756}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002757EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2758
2759#ifdef PCI_DISABLE_MWI
2760int pci_set_mwi(struct pci_dev *dev)
2761{
2762 return 0;
2763}
2764
2765int pci_try_set_mwi(struct pci_dev *dev)
2766{
2767 return 0;
2768}
2769
2770void pci_clear_mwi(struct pci_dev *dev)
2771{
2772}
2773
2774#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775
2776/**
2777 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2778 * @dev: the PCI device for which MWI is enabled
2779 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002780 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781 *
2782 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2783 */
2784int
2785pci_set_mwi(struct pci_dev *dev)
2786{
2787 int rc;
2788 u16 cmd;
2789
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002790 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791 if (rc)
2792 return rc;
2793
2794 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2795 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002796 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797 cmd |= PCI_COMMAND_INVALIDATE;
2798 pci_write_config_word(dev, PCI_COMMAND, cmd);
2799 }
2800
2801 return 0;
2802}
2803
2804/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002805 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2806 * @dev: the PCI device for which MWI is enabled
2807 *
2808 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2809 * Callers are not required to check the return value.
2810 *
2811 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2812 */
2813int pci_try_set_mwi(struct pci_dev *dev)
2814{
2815 int rc = pci_set_mwi(dev);
2816 return rc;
2817}
2818
2819/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2821 * @dev: the PCI device to disable
2822 *
2823 * Disables PCI Memory-Write-Invalidate transaction on the device
2824 */
2825void
2826pci_clear_mwi(struct pci_dev *dev)
2827{
2828 u16 cmd;
2829
2830 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2831 if (cmd & PCI_COMMAND_INVALIDATE) {
2832 cmd &= ~PCI_COMMAND_INVALIDATE;
2833 pci_write_config_word(dev, PCI_COMMAND, cmd);
2834 }
2835}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002836#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002837
Brett M Russa04ce0f2005-08-15 15:23:41 -04002838/**
2839 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002840 * @pdev: the PCI device to operate on
2841 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002842 *
2843 * Enables/disables PCI INTx for device dev
2844 */
2845void
2846pci_intx(struct pci_dev *pdev, int enable)
2847{
2848 u16 pci_command, new;
2849
2850 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2851
2852 if (enable) {
2853 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2854 } else {
2855 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2856 }
2857
2858 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002859 struct pci_devres *dr;
2860
Brett M Russ2fd9d742005-09-09 10:02:22 -07002861 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002862
2863 dr = find_pci_dr(pdev);
2864 if (dr && !dr->restore_intx) {
2865 dr->restore_intx = 1;
2866 dr->orig_intx = !enable;
2867 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002868 }
2869}
2870
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002871/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002872 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002873 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002874 *
2875 * Check if the device dev support INTx masking via the config space
2876 * command word.
2877 */
2878bool pci_intx_mask_supported(struct pci_dev *dev)
2879{
2880 bool mask_supported = false;
2881 u16 orig, new;
2882
2883 pci_cfg_access_lock(dev);
2884
2885 pci_read_config_word(dev, PCI_COMMAND, &orig);
2886 pci_write_config_word(dev, PCI_COMMAND,
2887 orig ^ PCI_COMMAND_INTX_DISABLE);
2888 pci_read_config_word(dev, PCI_COMMAND, &new);
2889
2890 /*
2891 * There's no way to protect against hardware bugs or detect them
2892 * reliably, but as long as we know what the value should be, let's
2893 * go ahead and check it.
2894 */
2895 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2896 dev_err(&dev->dev, "Command register changed from "
2897 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2898 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2899 mask_supported = true;
2900 pci_write_config_word(dev, PCI_COMMAND, orig);
2901 }
2902
2903 pci_cfg_access_unlock(dev);
2904 return mask_supported;
2905}
2906EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2907
2908static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2909{
2910 struct pci_bus *bus = dev->bus;
2911 bool mask_updated = true;
2912 u32 cmd_status_dword;
2913 u16 origcmd, newcmd;
2914 unsigned long flags;
2915 bool irq_pending;
2916
2917 /*
2918 * We do a single dword read to retrieve both command and status.
2919 * Document assumptions that make this possible.
2920 */
2921 BUILD_BUG_ON(PCI_COMMAND % 4);
2922 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2923
2924 raw_spin_lock_irqsave(&pci_lock, flags);
2925
2926 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2927
2928 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2929
2930 /*
2931 * Check interrupt status register to see whether our device
2932 * triggered the interrupt (when masking) or the next IRQ is
2933 * already pending (when unmasking).
2934 */
2935 if (mask != irq_pending) {
2936 mask_updated = false;
2937 goto done;
2938 }
2939
2940 origcmd = cmd_status_dword;
2941 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
2942 if (mask)
2943 newcmd |= PCI_COMMAND_INTX_DISABLE;
2944 if (newcmd != origcmd)
2945 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
2946
2947done:
2948 raw_spin_unlock_irqrestore(&pci_lock, flags);
2949
2950 return mask_updated;
2951}
2952
2953/**
2954 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002955 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002956 *
2957 * Check if the device dev has its INTx line asserted, mask it and
2958 * return true in that case. False is returned if not interrupt was
2959 * pending.
2960 */
2961bool pci_check_and_mask_intx(struct pci_dev *dev)
2962{
2963 return pci_check_and_set_intx_mask(dev, true);
2964}
2965EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
2966
2967/**
2968 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002969 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002970 *
2971 * Check if the device dev has its INTx line asserted, unmask it if not
2972 * and return true. False is returned and the mask remains active if
2973 * there was still an interrupt pending.
2974 */
2975bool pci_check_and_unmask_intx(struct pci_dev *dev)
2976{
2977 return pci_check_and_set_intx_mask(dev, false);
2978}
2979EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
2980
2981/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002982 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002983 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002984 *
2985 * If you want to use msi see pci_enable_msi and friends.
2986 * This is a lower level primitive that allows us to disable
2987 * msi operation at the device level.
2988 */
2989void pci_msi_off(struct pci_dev *dev)
2990{
2991 int pos;
2992 u16 control;
2993
2994 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2995 if (pos) {
2996 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2997 control &= ~PCI_MSI_FLAGS_ENABLE;
2998 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2999 }
3000 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3001 if (pos) {
3002 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3003 control &= ~PCI_MSIX_FLAGS_ENABLE;
3004 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3005 }
3006}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003007EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003008
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003009int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3010{
3011 return dma_set_max_seg_size(&dev->dev, size);
3012}
3013EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003014
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003015int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3016{
3017 return dma_set_seg_boundary(&dev->dev, mask);
3018}
3019EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003020
Yu Zhao8c1c6992009-06-13 15:52:13 +08003021static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003022{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003023 int i;
3024 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003025 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003026 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003027
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003028 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003029 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003030 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003031
3032 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003033 if (!(cap & PCI_EXP_DEVCAP_FLR))
3034 return -ENOTTY;
3035
Sheng Yangd91cdc72008-11-11 17:17:47 +08003036 if (probe)
3037 return 0;
3038
Sheng Yang8dd7f802008-10-21 17:38:25 +08003039 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003040 for (i = 0; i < 4; i++) {
3041 if (i)
3042 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003043
Yu Zhao8c1c6992009-06-13 15:52:13 +08003044 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
3045 if (!(status & PCI_EXP_DEVSTA_TRPND))
3046 goto clear;
3047 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003048
Yu Zhao8c1c6992009-06-13 15:52:13 +08003049 dev_err(&dev->dev, "transaction is not cleared; "
3050 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08003051
Yu Zhao8c1c6992009-06-13 15:52:13 +08003052clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003053 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
3054 control |= PCI_EXP_DEVCTL_BCR_FLR;
3055 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
3056
Yu Zhao8c1c6992009-06-13 15:52:13 +08003057 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003058
Sheng Yang8dd7f802008-10-21 17:38:25 +08003059 return 0;
3060}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003061
Yu Zhao8c1c6992009-06-13 15:52:13 +08003062static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003063{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003064 int i;
3065 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003066 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003067 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003068
Yu Zhao8c1c6992009-06-13 15:52:13 +08003069 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3070 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003071 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003072
3073 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003074 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3075 return -ENOTTY;
3076
3077 if (probe)
3078 return 0;
3079
Sheng Yang1ca88792008-11-11 17:17:48 +08003080 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003081 for (i = 0; i < 4; i++) {
3082 if (i)
3083 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003084
Yu Zhao8c1c6992009-06-13 15:52:13 +08003085 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3086 if (!(status & PCI_AF_STATUS_TP))
3087 goto clear;
3088 }
3089
3090 dev_err(&dev->dev, "transaction is not cleared; "
3091 "proceeding with reset anyway\n");
3092
3093clear:
3094 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003095 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003096
Sheng Yang1ca88792008-11-11 17:17:48 +08003097 return 0;
3098}
3099
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003100/**
3101 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3102 * @dev: Device to reset.
3103 * @probe: If set, only check if the device can be reset this way.
3104 *
3105 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3106 * unset, it will be reinitialized internally when going from PCI_D3hot to
3107 * PCI_D0. If that's the case and the device is not in a low-power state
3108 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3109 *
3110 * NOTE: This causes the caller to sleep for twice the device power transition
3111 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3112 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3113 * Moreover, only devices in D0 can be reset by this function.
3114 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003115static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003116{
Yu Zhaof85876b2009-06-13 15:52:14 +08003117 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003118
Yu Zhaof85876b2009-06-13 15:52:14 +08003119 if (!dev->pm_cap)
3120 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003121
Yu Zhaof85876b2009-06-13 15:52:14 +08003122 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3123 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3124 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003125
Yu Zhaof85876b2009-06-13 15:52:14 +08003126 if (probe)
3127 return 0;
3128
3129 if (dev->current_state != PCI_D0)
3130 return -EINVAL;
3131
3132 csr &= ~PCI_PM_CTRL_STATE_MASK;
3133 csr |= PCI_D3hot;
3134 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003135 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003136
3137 csr &= ~PCI_PM_CTRL_STATE_MASK;
3138 csr |= PCI_D0;
3139 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003140 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003141
3142 return 0;
3143}
3144
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003145static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3146{
3147 u16 ctrl;
3148 struct pci_dev *pdev;
3149
Yu Zhao654b75e2009-06-26 14:04:46 +08003150 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003151 return -ENOTTY;
3152
3153 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3154 if (pdev != dev)
3155 return -ENOTTY;
3156
3157 if (probe)
3158 return 0;
3159
3160 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3161 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3162 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3163 msleep(100);
3164
3165 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3166 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3167 msleep(100);
3168
3169 return 0;
3170}
3171
Yu Zhao8c1c6992009-06-13 15:52:13 +08003172static int pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003173{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003174 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003175
Yu Zhao8c1c6992009-06-13 15:52:13 +08003176 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003177
Yu Zhao8c1c6992009-06-13 15:52:13 +08003178 if (!probe) {
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003179 pci_cfg_access_lock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003180 /* block PM suspend, driver probe, etc. */
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003181 device_lock(&dev->dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003182 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003183
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003184 rc = pci_dev_specific_reset(dev, probe);
3185 if (rc != -ENOTTY)
3186 goto done;
3187
Yu Zhao8c1c6992009-06-13 15:52:13 +08003188 rc = pcie_flr(dev, probe);
3189 if (rc != -ENOTTY)
3190 goto done;
3191
3192 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003193 if (rc != -ENOTTY)
3194 goto done;
3195
3196 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003197 if (rc != -ENOTTY)
3198 goto done;
3199
3200 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003201done:
3202 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003203 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003204 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003205 }
3206
3207 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003208}
3209
3210/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003211 * __pci_reset_function - reset a PCI device function
3212 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003213 *
3214 * Some devices allow an individual function to be reset without affecting
3215 * other functions in the same device. The PCI device must be responsive
3216 * to PCI config space in order to use this function.
3217 *
3218 * The device function is presumed to be unused when this function is called.
3219 * Resetting the device will make the contents of PCI configuration space
3220 * random, so any caller of this must be prepared to reinitialise the
3221 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3222 * etc.
3223 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003224 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003225 * device doesn't support resetting a single function.
3226 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003227int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003228{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003229 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003230}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003231EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003232
3233/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003234 * __pci_reset_function_locked - reset a PCI device function while holding
3235 * the @dev mutex lock.
3236 * @dev: PCI device to reset
3237 *
3238 * Some devices allow an individual function to be reset without affecting
3239 * other functions in the same device. The PCI device must be responsive
3240 * to PCI config space in order to use this function.
3241 *
3242 * The device function is presumed to be unused and the caller is holding
3243 * the device mutex lock when this function is called.
3244 * Resetting the device will make the contents of PCI configuration space
3245 * random, so any caller of this must be prepared to reinitialise the
3246 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3247 * etc.
3248 *
3249 * Returns 0 if the device function was successfully reset or negative if the
3250 * device doesn't support resetting a single function.
3251 */
3252int __pci_reset_function_locked(struct pci_dev *dev)
3253{
3254 return pci_dev_reset(dev, 1);
3255}
3256EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3257
3258/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003259 * pci_probe_reset_function - check whether the device can be safely reset
3260 * @dev: PCI device to reset
3261 *
3262 * Some devices allow an individual function to be reset without affecting
3263 * other functions in the same device. The PCI device must be responsive
3264 * to PCI config space in order to use this function.
3265 *
3266 * Returns 0 if the device function can be reset or negative if the
3267 * device doesn't support resetting a single function.
3268 */
3269int pci_probe_reset_function(struct pci_dev *dev)
3270{
3271 return pci_dev_reset(dev, 1);
3272}
3273
3274/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003275 * pci_reset_function - quiesce and reset a PCI device function
3276 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003277 *
3278 * Some devices allow an individual function to be reset without affecting
3279 * other functions in the same device. The PCI device must be responsive
3280 * to PCI config space in order to use this function.
3281 *
3282 * This function does not just reset the PCI portion of a device, but
3283 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003284 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003285 * over the reset.
3286 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003287 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003288 * device doesn't support resetting a single function.
3289 */
3290int pci_reset_function(struct pci_dev *dev)
3291{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003292 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003293
Yu Zhao8c1c6992009-06-13 15:52:13 +08003294 rc = pci_dev_reset(dev, 1);
3295 if (rc)
3296 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003297
Sheng Yang8dd7f802008-10-21 17:38:25 +08003298 pci_save_state(dev);
3299
Yu Zhao8c1c6992009-06-13 15:52:13 +08003300 /*
3301 * both INTx and MSI are disabled after the Interrupt Disable bit
3302 * is set and the Bus Master bit is cleared.
3303 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003304 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3305
Yu Zhao8c1c6992009-06-13 15:52:13 +08003306 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003307
3308 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003309
Yu Zhao8c1c6992009-06-13 15:52:13 +08003310 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003311}
3312EXPORT_SYMBOL_GPL(pci_reset_function);
3313
3314/**
Peter Orubad556ad42007-05-15 13:59:13 +02003315 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3316 * @dev: PCI device to query
3317 *
3318 * Returns mmrbc: maximum designed memory read count in bytes
3319 * or appropriate error value.
3320 */
3321int pcix_get_max_mmrbc(struct pci_dev *dev)
3322{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003323 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003324 u32 stat;
3325
3326 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3327 if (!cap)
3328 return -EINVAL;
3329
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003330 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003331 return -EINVAL;
3332
Dean Nelson25daeb52010-03-09 22:26:40 -05003333 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003334}
3335EXPORT_SYMBOL(pcix_get_max_mmrbc);
3336
3337/**
3338 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3339 * @dev: PCI device to query
3340 *
3341 * Returns mmrbc: maximum memory read count in bytes
3342 * or appropriate error value.
3343 */
3344int pcix_get_mmrbc(struct pci_dev *dev)
3345{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003346 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003347 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003348
3349 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3350 if (!cap)
3351 return -EINVAL;
3352
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003353 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3354 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003355
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003356 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003357}
3358EXPORT_SYMBOL(pcix_get_mmrbc);
3359
3360/**
3361 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3362 * @dev: PCI device to query
3363 * @mmrbc: maximum memory read count in bytes
3364 * valid values are 512, 1024, 2048, 4096
3365 *
3366 * If possible sets maximum memory read byte count, some bridges have erratas
3367 * that prevent this.
3368 */
3369int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3370{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003371 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003372 u32 stat, v, o;
3373 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003374
vignesh babu229f5af2007-08-13 18:23:14 +05303375 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003376 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003377
3378 v = ffs(mmrbc) - 10;
3379
3380 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3381 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003382 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003383
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003384 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3385 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003386
3387 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3388 return -E2BIG;
3389
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003390 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3391 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003392
3393 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3394 if (o != v) {
3395 if (v > o && dev->bus &&
3396 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
3397 return -EIO;
3398
3399 cmd &= ~PCI_X_CMD_MAX_READ;
3400 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003401 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3402 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003403 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003404 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003405}
3406EXPORT_SYMBOL(pcix_set_mmrbc);
3407
3408/**
3409 * pcie_get_readrq - get PCI Express read request size
3410 * @dev: PCI device to query
3411 *
3412 * Returns maximum memory read request in bytes
3413 * or appropriate error value.
3414 */
3415int pcie_get_readrq(struct pci_dev *dev)
3416{
3417 int ret, cap;
3418 u16 ctl;
3419
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003420 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003421 if (!cap)
3422 return -EINVAL;
3423
3424 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3425 if (!ret)
Julia Lawall93e75fa2010-08-05 22:23:16 +02003426 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003427
3428 return ret;
3429}
3430EXPORT_SYMBOL(pcie_get_readrq);
3431
3432/**
3433 * pcie_set_readrq - set PCI Express maximum memory read request
3434 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003435 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003436 * valid values are 128, 256, 512, 1024, 2048, 4096
3437 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003438 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003439 */
3440int pcie_set_readrq(struct pci_dev *dev, int rq)
3441{
3442 int cap, err = -EINVAL;
3443 u16 ctl, v;
3444
vignesh babu229f5af2007-08-13 18:23:14 +05303445 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02003446 goto out;
3447
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003448 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003449 if (!cap)
3450 goto out;
3451
3452 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3453 if (err)
3454 goto out;
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003455 /*
3456 * If using the "performance" PCIe config, we clamp the
3457 * read rq size to the max packet size to prevent the
3458 * host bridge generating requests larger than we can
3459 * cope with
3460 */
3461 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3462 int mps = pcie_get_mps(dev);
3463
3464 if (mps < 0)
3465 return mps;
3466 if (mps < rq)
3467 rq = mps;
3468 }
3469
3470 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003471
3472 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
3473 ctl &= ~PCI_EXP_DEVCTL_READRQ;
3474 ctl |= v;
Jon Masonc9b378c2011-06-28 18:26:25 -05003475 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003476 }
3477
3478out:
3479 return err;
3480}
3481EXPORT_SYMBOL(pcie_set_readrq);
3482
3483/**
Jon Masonb03e7492011-07-20 15:20:54 -05003484 * pcie_get_mps - get PCI Express maximum payload size
3485 * @dev: PCI device to query
3486 *
3487 * Returns maximum payload size in bytes
3488 * or appropriate error value.
3489 */
3490int pcie_get_mps(struct pci_dev *dev)
3491{
3492 int ret, cap;
3493 u16 ctl;
3494
3495 cap = pci_pcie_cap(dev);
3496 if (!cap)
3497 return -EINVAL;
3498
3499 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3500 if (!ret)
3501 ret = 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3502
3503 return ret;
3504}
3505
3506/**
3507 * pcie_set_mps - set PCI Express maximum payload size
3508 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003509 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003510 * valid values are 128, 256, 512, 1024, 2048, 4096
3511 *
3512 * If possible sets maximum payload size
3513 */
3514int pcie_set_mps(struct pci_dev *dev, int mps)
3515{
3516 int cap, err = -EINVAL;
3517 u16 ctl, v;
3518
3519 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
3520 goto out;
3521
3522 v = ffs(mps) - 8;
3523 if (v > dev->pcie_mpss)
3524 goto out;
3525 v <<= 5;
3526
3527 cap = pci_pcie_cap(dev);
3528 if (!cap)
3529 goto out;
3530
3531 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3532 if (err)
3533 goto out;
3534
3535 if ((ctl & PCI_EXP_DEVCTL_PAYLOAD) != v) {
3536 ctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
3537 ctl |= v;
3538 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
3539 }
3540out:
3541 return err;
3542}
3543
3544/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003545 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003546 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003547 * @flags: resource type mask to be selected
3548 *
3549 * This helper routine makes bar mask from the type of resource.
3550 */
3551int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3552{
3553 int i, bars = 0;
3554 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3555 if (pci_resource_flags(dev, i) & flags)
3556 bars |= (1 << i);
3557 return bars;
3558}
3559
Yu Zhao613e7ed2008-11-22 02:41:27 +08003560/**
3561 * pci_resource_bar - get position of the BAR associated with a resource
3562 * @dev: the PCI device
3563 * @resno: the resource number
3564 * @type: the BAR type to be filled in
3565 *
3566 * Returns BAR position in config space, or 0 if the BAR is invalid.
3567 */
3568int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3569{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003570 int reg;
3571
Yu Zhao613e7ed2008-11-22 02:41:27 +08003572 if (resno < PCI_ROM_RESOURCE) {
3573 *type = pci_bar_unknown;
3574 return PCI_BASE_ADDRESS_0 + 4 * resno;
3575 } else if (resno == PCI_ROM_RESOURCE) {
3576 *type = pci_bar_mem32;
3577 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003578 } else if (resno < PCI_BRIDGE_RESOURCES) {
3579 /* device specific resource */
3580 reg = pci_iov_resource_bar(dev, resno, type);
3581 if (reg)
3582 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003583 }
3584
Bjorn Helgaas865df572009-11-04 10:32:57 -07003585 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003586 return 0;
3587}
3588
Mike Travis95a8b6e2010-02-02 14:38:13 -08003589/* Some architectures require additional programming to enable VGA */
3590static arch_set_vga_state_t arch_set_vga_state;
3591
3592void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3593{
3594 arch_set_vga_state = func; /* NULL disables */
3595}
3596
3597static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003598 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003599{
3600 if (arch_set_vga_state)
3601 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003602 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003603 return 0;
3604}
3605
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003606/**
3607 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003608 * @dev: the PCI device
3609 * @decode: true = enable decoding, false = disable decoding
3610 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003611 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003612 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003613 */
3614int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003615 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003616{
3617 struct pci_bus *bus;
3618 struct pci_dev *bridge;
3619 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003620 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003621
Dave Airlie3448a192010-06-01 15:32:24 +10003622 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003623
Mike Travis95a8b6e2010-02-02 14:38:13 -08003624 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003625 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003626 if (rc)
3627 return rc;
3628
Dave Airlie3448a192010-06-01 15:32:24 +10003629 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3630 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3631 if (decode == true)
3632 cmd |= command_bits;
3633 else
3634 cmd &= ~command_bits;
3635 pci_write_config_word(dev, PCI_COMMAND, cmd);
3636 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003637
Dave Airlie3448a192010-06-01 15:32:24 +10003638 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003639 return 0;
3640
3641 bus = dev->bus;
3642 while (bus) {
3643 bridge = bus->self;
3644 if (bridge) {
3645 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3646 &cmd);
3647 if (decode == true)
3648 cmd |= PCI_BRIDGE_CTL_VGA;
3649 else
3650 cmd &= ~PCI_BRIDGE_CTL_VGA;
3651 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3652 cmd);
3653 }
3654 bus = bus->parent;
3655 }
3656 return 0;
3657}
3658
Yuji Shimada32a9a682009-03-16 17:13:39 +09003659#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3660static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003661static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a682009-03-16 17:13:39 +09003662
3663/**
3664 * pci_specified_resource_alignment - get resource alignment specified by user.
3665 * @dev: the PCI device to get
3666 *
3667 * RETURNS: Resource alignment if it is specified.
3668 * Zero if it is not specified.
3669 */
3670resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3671{
3672 int seg, bus, slot, func, align_order, count;
3673 resource_size_t align = 0;
3674 char *p;
3675
3676 spin_lock(&resource_alignment_lock);
3677 p = resource_alignment_param;
3678 while (*p) {
3679 count = 0;
3680 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3681 p[count] == '@') {
3682 p += count + 1;
3683 } else {
3684 align_order = -1;
3685 }
3686 if (sscanf(p, "%x:%x:%x.%x%n",
3687 &seg, &bus, &slot, &func, &count) != 4) {
3688 seg = 0;
3689 if (sscanf(p, "%x:%x.%x%n",
3690 &bus, &slot, &func, &count) != 3) {
3691 /* Invalid format */
3692 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3693 p);
3694 break;
3695 }
3696 }
3697 p += count;
3698 if (seg == pci_domain_nr(dev->bus) &&
3699 bus == dev->bus->number &&
3700 slot == PCI_SLOT(dev->devfn) &&
3701 func == PCI_FUNC(dev->devfn)) {
3702 if (align_order == -1) {
3703 align = PAGE_SIZE;
3704 } else {
3705 align = 1 << align_order;
3706 }
3707 /* Found */
3708 break;
3709 }
3710 if (*p != ';' && *p != ',') {
3711 /* End of param or invalid format */
3712 break;
3713 }
3714 p++;
3715 }
3716 spin_unlock(&resource_alignment_lock);
3717 return align;
3718}
3719
3720/**
3721 * pci_is_reassigndev - check if specified PCI is target device to reassign
3722 * @dev: the PCI device to check
3723 *
3724 * RETURNS: non-zero for PCI device is a target device to reassign,
3725 * or zero is not.
3726 */
3727int pci_is_reassigndev(struct pci_dev *dev)
3728{
3729 return (pci_specified_resource_alignment(dev) != 0);
3730}
3731
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003732/*
3733 * This function disables memory decoding and releases memory resources
3734 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3735 * It also rounds up size to specified alignment.
3736 * Later on, the kernel will assign page-aligned memory resource back
3737 * to the device.
3738 */
3739void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3740{
3741 int i;
3742 struct resource *r;
3743 resource_size_t align, size;
3744 u16 command;
3745
3746 if (!pci_is_reassigndev(dev))
3747 return;
3748
3749 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3750 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3751 dev_warn(&dev->dev,
3752 "Can't reassign resources to host bridge.\n");
3753 return;
3754 }
3755
3756 dev_info(&dev->dev,
3757 "Disabling memory decoding and releasing memory resources.\n");
3758 pci_read_config_word(dev, PCI_COMMAND, &command);
3759 command &= ~PCI_COMMAND_MEMORY;
3760 pci_write_config_word(dev, PCI_COMMAND, command);
3761
3762 align = pci_specified_resource_alignment(dev);
3763 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3764 r = &dev->resource[i];
3765 if (!(r->flags & IORESOURCE_MEM))
3766 continue;
3767 size = resource_size(r);
3768 if (size < align) {
3769 size = align;
3770 dev_info(&dev->dev,
3771 "Rounding up size of resource #%d to %#llx.\n",
3772 i, (unsigned long long)size);
3773 }
3774 r->end = size - 1;
3775 r->start = 0;
3776 }
3777 /* Need to disable bridge's resource window,
3778 * to enable the kernel to reassign new resource
3779 * window later on.
3780 */
3781 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3782 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3783 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3784 r = &dev->resource[i];
3785 if (!(r->flags & IORESOURCE_MEM))
3786 continue;
3787 r->end = resource_size(r) - 1;
3788 r->start = 0;
3789 }
3790 pci_disable_bridge_window(dev);
3791 }
3792}
3793
Yuji Shimada32a9a682009-03-16 17:13:39 +09003794ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3795{
3796 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3797 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3798 spin_lock(&resource_alignment_lock);
3799 strncpy(resource_alignment_param, buf, count);
3800 resource_alignment_param[count] = '\0';
3801 spin_unlock(&resource_alignment_lock);
3802 return count;
3803}
3804
3805ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3806{
3807 size_t count;
3808 spin_lock(&resource_alignment_lock);
3809 count = snprintf(buf, size, "%s", resource_alignment_param);
3810 spin_unlock(&resource_alignment_lock);
3811 return count;
3812}
3813
3814static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3815{
3816 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3817}
3818
3819static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3820 const char *buf, size_t count)
3821{
3822 return pci_set_resource_alignment_param(buf, count);
3823}
3824
3825BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3826 pci_resource_alignment_store);
3827
3828static int __init pci_resource_alignment_sysfs_init(void)
3829{
3830 return bus_create_file(&pci_bus_type,
3831 &bus_attr_resource_alignment);
3832}
3833
3834late_initcall(pci_resource_alignment_sysfs_init);
3835
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003836static void __devinit pci_no_domains(void)
3837{
3838#ifdef CONFIG_PCI_DOMAINS
3839 pci_domains_supported = 0;
3840#endif
3841}
3842
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003843/**
3844 * pci_ext_cfg_enabled - can we access extended PCI config space?
3845 * @dev: The PCI device of the root bridge.
3846 *
3847 * Returns 1 if we can access PCI extended config space (offsets
3848 * greater than 0xff). This is the default implementation. Architecture
3849 * implementations can override this.
3850 */
3851int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
3852{
3853 return 1;
3854}
3855
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003856void __weak pci_fixup_cardbus(struct pci_bus *bus)
3857{
3858}
3859EXPORT_SYMBOL(pci_fixup_cardbus);
3860
Al Viroad04d312008-11-22 17:37:14 +00003861static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003862{
3863 while (str) {
3864 char *k = strchr(str, ',');
3865 if (k)
3866 *k++ = 0;
3867 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003868 if (!strcmp(str, "nomsi")) {
3869 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003870 } else if (!strcmp(str, "noaer")) {
3871 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08003872 } else if (!strncmp(str, "realloc=", 8)) {
3873 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07003874 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08003875 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003876 } else if (!strcmp(str, "nodomains")) {
3877 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003878 } else if (!strncmp(str, "noari", 5)) {
3879 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003880 } else if (!strncmp(str, "cbiosize=", 9)) {
3881 pci_cardbus_io_size = memparse(str + 9, &str);
3882 } else if (!strncmp(str, "cbmemsize=", 10)) {
3883 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a682009-03-16 17:13:39 +09003884 } else if (!strncmp(str, "resource_alignment=", 19)) {
3885 pci_set_resource_alignment_param(str + 19,
3886 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003887 } else if (!strncmp(str, "ecrc=", 5)) {
3888 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003889 } else if (!strncmp(str, "hpiosize=", 9)) {
3890 pci_hotplug_io_size = memparse(str + 9, &str);
3891 } else if (!strncmp(str, "hpmemsize=", 10)) {
3892 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003893 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3894 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003895 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3896 pcie_bus_config = PCIE_BUS_SAFE;
3897 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3898 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003899 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3900 pcie_bus_config = PCIE_BUS_PEER2PEER;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003901 } else {
3902 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3903 str);
3904 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003905 }
3906 str = k;
3907 }
Andi Kleen0637a702006-09-26 10:52:41 +02003908 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003909}
Andi Kleen0637a702006-09-26 10:52:41 +02003910early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003911
Tejun Heo0b62e132007-07-27 14:43:35 +09003912EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003913EXPORT_SYMBOL(pci_enable_device_io);
3914EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003915EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003916EXPORT_SYMBOL(pcim_enable_device);
3917EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003918EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003919EXPORT_SYMBOL(pci_find_capability);
3920EXPORT_SYMBOL(pci_bus_find_capability);
3921EXPORT_SYMBOL(pci_release_regions);
3922EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003923EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003924EXPORT_SYMBOL(pci_release_region);
3925EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003926EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003927EXPORT_SYMBOL(pci_release_selected_regions);
3928EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003929EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003930EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003931EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003932EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003933EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003934EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003935EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003936EXPORT_SYMBOL(pci_assign_resource);
3937EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003938EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003939
3940EXPORT_SYMBOL(pci_set_power_state);
3941EXPORT_SYMBOL(pci_save_state);
3942EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003943EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003944EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003945EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003946EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003947EXPORT_SYMBOL(pci_prepare_to_sleep);
3948EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003949EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);