blob: 136563606fb15a0e0a5e74c7d96dd1323bee4d93 [file] [log] [blame]
Mac Michaelsd8667cb2005-07-07 17:58:29 -07001/*
Mac Michaelsd8667cb2005-07-07 17:58:29 -07002 * Support for LGDT3302 (DViCO FustionHDTV 3 Gold) - VSB/QAM
3 *
4 * Copyright (C) 2005 Wilson Michaels <wilsonmichaels@earthlink.net>
5 *
6 * Based on code from Kirk Lapray <kirk_lapray@bigfoot.com>
7 * Copyright (C) 2005
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 *
23 */
24
25/*
26 * NOTES ABOUT THIS DRIVER
27 *
28 * This driver supports DViCO FusionHDTV 3 Gold under Linux.
29 *
30 * TODO:
31 * BER and signal strength always return 0.
32 *
33 */
34
Mac Michaelsd8667cb2005-07-07 17:58:29 -070035#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/moduleparam.h>
38#include <linux/init.h>
39#include <linux/delay.h>
40#include <asm/byteorder.h>
41
42#include "dvb_frontend.h"
43#include "dvb-pll.h"
44#include "lgdt3302_priv.h"
45#include "lgdt3302.h"
46
47static int debug = 0;
48module_param(debug, int, 0644);
49MODULE_PARM_DESC(debug,"Turn on/off lgdt3302 frontend debugging (default:off).");
50#define dprintk(args...) \
51do { \
52if (debug) printk(KERN_DEBUG "lgdt3302: " args); \
53} while (0)
54
55struct lgdt3302_state
56{
57 struct i2c_adapter* i2c;
58 struct dvb_frontend_ops ops;
59
60 /* Configuration settings */
61 const struct lgdt3302_config* config;
62
63 struct dvb_frontend frontend;
64
65 /* Demodulator private data */
66 fe_modulation_t current_modulation;
67
68 /* Tuner private data */
69 u32 current_frequency;
70};
71
72static int i2c_writebytes (struct lgdt3302_state* state,
73 u8 addr, /* demod_address or pll_address */
74 u8 *buf, /* data bytes to send */
75 int len /* number of bytes to send */ )
76{
Michael Krufkyb6aef072005-07-27 11:45:54 -070077 u8 tmp[] = { buf[0], buf[1] };
78 struct i2c_msg msg =
79 { .addr = addr, .flags = 0, .buf = tmp, .len = 2 };
80 int err;
81 int i;
Mac Michaelsd8667cb2005-07-07 17:58:29 -070082
Michael Krufkyb6aef072005-07-27 11:45:54 -070083 for (i=1; i<len; i++) {
84 tmp[1] = buf[i];
Mac Michaelsd8667cb2005-07-07 17:58:29 -070085 if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
86 printk(KERN_WARNING "lgdt3302: %s error (addr %02x <- %02x, err == %i)\n", __FUNCTION__, addr, buf[0], err);
Michael Krufky58ba0062005-07-12 13:58:37 -070087 if (err < 0)
88 return err;
89 else
90 return -EREMOTEIO;
Mac Michaelsd8667cb2005-07-07 17:58:29 -070091 }
Michael Krufkyb6aef072005-07-27 11:45:54 -070092 tmp[0]++;
Mac Michaelsd8667cb2005-07-07 17:58:29 -070093 }
94 return 0;
95}
Michael Krufkyb6aef072005-07-27 11:45:54 -070096
Mac Michaelsd8667cb2005-07-07 17:58:29 -070097static int i2c_readbytes (struct lgdt3302_state* state,
98 u8 addr, /* demod_address or pll_address */
99 u8 *buf, /* holds data bytes read */
100 int len /* number of bytes to read */ )
101{
102 struct i2c_msg msg =
103 { .addr = addr, .flags = I2C_M_RD, .buf = buf, .len = len };
104 int err;
105
106 if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
107 printk(KERN_WARNING "lgdt3302: %s error (addr %02x, err == %i)\n", __FUNCTION__, addr, err);
108 return -EREMOTEIO;
109 }
110 return 0;
111}
112
113/*
114 * This routine writes the register (reg) to the demod bus
115 * then reads the data returned for (len) bytes.
116 */
117
118static u8 i2c_selectreadbytes (struct lgdt3302_state* state,
119 enum I2C_REG reg, u8* buf, int len)
120{
121 u8 wr [] = { reg };
122 struct i2c_msg msg [] = {
123 { .addr = state->config->demod_address,
124 .flags = 0, .buf = wr, .len = 1 },
125 { .addr = state->config->demod_address,
126 .flags = I2C_M_RD, .buf = buf, .len = len },
127 };
128 int ret;
129 ret = i2c_transfer(state->i2c, msg, 2);
130 if (ret != 2) {
131 printk(KERN_WARNING "lgdt3302: %s: addr 0x%02x select 0x%02x error (ret == %i)\n", __FUNCTION__, state->config->demod_address, reg, ret);
132 } else {
133 ret = 0;
134 }
135 return ret;
136}
137
138/* Software reset */
139int lgdt3302_SwReset(struct lgdt3302_state* state)
140{
141 u8 ret;
142 u8 reset[] = {
143 IRQ_MASK,
144 0x00 /* bit 6 is active low software reset
145 * bits 5-0 are 1 to mask interrupts */
146 };
147
148 ret = i2c_writebytes(state,
149 state->config->demod_address,
150 reset, sizeof(reset));
151 if (ret == 0) {
152 /* spec says reset takes 100 ns why wait */
153 /* mdelay(100); */ /* keep low for 100mS */
154 reset[1] = 0x7f; /* force reset high (inactive)
155 * and unmask interrupts */
156 ret = i2c_writebytes(state,
157 state->config->demod_address,
158 reset, sizeof(reset));
159 }
160 /* Spec does not indicate a need for this either */
161 /*mdelay(5); */ /* wait 5 msec before doing more */
162 return ret;
163}
164
165static int lgdt3302_init(struct dvb_frontend* fe)
166{
167 /* Hardware reset is done using gpio[0] of cx23880x chip.
168 * I'd like to do it here, but don't know how to find chip address.
169 * cx88-cards.c arranges for the reset bit to be inactive (high).
170 * Maybe there needs to be a callable function in cx88-core or
171 * the caller of this function needs to do it. */
172
173 dprintk("%s entered\n", __FUNCTION__);
174 return lgdt3302_SwReset((struct lgdt3302_state*) fe->demodulator_priv);
175}
176
177static int lgdt3302_read_ber(struct dvb_frontend* fe, u32* ber)
178{
179 *ber = 0; /* Dummy out for now */
180 return 0;
181}
182
183static int lgdt3302_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
184{
185 struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
186 u8 buf[2];
187
188 i2c_selectreadbytes(state, PACKET_ERR_COUNTER1, buf, sizeof(buf));
189
190 *ucblocks = (buf[0] << 8) | buf[1];
191 return 0;
192}
193
194static int lgdt3302_set_parameters(struct dvb_frontend* fe,
195 struct dvb_frontend_parameters *param)
196{
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700197 struct lgdt3302_state* state =
198 (struct lgdt3302_state*) fe->demodulator_priv;
199
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700200 /* Use 50MHz parameter values from spec sheet since xtal is 50 */
201 static u8 top_ctrl_cfg[] = { TOP_CONTROL, 0x03 };
202 static u8 vsb_freq_cfg[] = { VSB_CARRIER_FREQ0, 0x00, 0x87, 0x8e, 0x01 };
203 static u8 demux_ctrl_cfg[] = { DEMUX_CONTROL, 0xfb };
204 static u8 agc_rf_cfg[] = { AGC_RF_BANDWIDTH0, 0x40, 0x93, 0x00 };
205 static u8 agc_ctrl_cfg[] = { AGC_FUNC_CTRL2, 0xc6, 0x40 };
Michael Krufky3952db62005-07-14 00:33:33 -0700206 static u8 agc_delay_cfg[] = { AGC_DELAY0, 0x07, 0x00, 0xfe };
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700207 static u8 agc_loop_cfg[] = { AGC_LOOP_BANDWIDTH0, 0x08, 0x9a };
208
209 /* Change only if we are actually changing the modulation */
210 if (state->current_modulation != param->u.vsb.modulation) {
211 switch(param->u.vsb.modulation) {
212 case VSB_8:
213 dprintk("%s: VSB_8 MODE\n", __FUNCTION__);
214
215 /* Select VSB mode and serial MPEG interface */
216 top_ctrl_cfg[1] = 0x07;
217 break;
218
219 case QAM_64:
220 dprintk("%s: QAM_64 MODE\n", __FUNCTION__);
221
222 /* Select QAM_64 mode and serial MPEG interface */
223 top_ctrl_cfg[1] = 0x04;
224 break;
225
226 case QAM_256:
227 dprintk("%s: QAM_256 MODE\n", __FUNCTION__);
228
229 /* Select QAM_256 mode and serial MPEG interface */
230 top_ctrl_cfg[1] = 0x05;
231 break;
232 default:
233 printk(KERN_WARNING "lgdt3302: %s: Modulation type(%d) UNSUPPORTED\n", __FUNCTION__, param->u.vsb.modulation);
234 return -1;
235 }
236 /* Initializations common to all modes */
237
238 /* Select the requested mode */
239 i2c_writebytes(state, state->config->demod_address,
240 top_ctrl_cfg, sizeof(top_ctrl_cfg));
241
242 /* Change the value of IFBW[11:0]
243 of AGC IF/RF loop filter bandwidth register */
244 i2c_writebytes(state, state->config->demod_address,
245 agc_rf_cfg, sizeof(agc_rf_cfg));
246
247 /* Change the value of bit 6, 'nINAGCBY' and
248 'NSSEL[1:0] of ACG function control register 2 */
249 /* Change the value of bit 6 'RFFIX'
250 of AGC function control register 3 */
251 i2c_writebytes(state, state->config->demod_address,
252 agc_ctrl_cfg, sizeof(agc_ctrl_cfg));
253
254 /* Change the TPCLK pin polarity
255 data is valid on falling clock */
256 i2c_writebytes(state, state->config->demod_address,
257 demux_ctrl_cfg, sizeof(demux_ctrl_cfg));
258
Michael Krufky58ba0062005-07-12 13:58:37 -0700259 /* Change the value of NCOCTFV[25:0] of carrier
260 recovery center frequency register */
261 i2c_writebytes(state, state->config->demod_address,
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700262 vsb_freq_cfg, sizeof(vsb_freq_cfg));
Michael Krufky3952db62005-07-14 00:33:33 -0700263
264 /* Set the value of 'INLVTHD' register 0x2a/0x2c to 0x7fe */
Michael Krufky58ba0062005-07-12 13:58:37 -0700265 i2c_writebytes(state, state->config->demod_address,
266 agc_delay_cfg, sizeof(agc_delay_cfg));
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700267
Michael Krufky58ba0062005-07-12 13:58:37 -0700268 /* Change the value of IAGCBW[15:8]
269 of inner AGC loop filter bandwith */
270 i2c_writebytes(state, state->config->demod_address,
271 agc_loop_cfg, sizeof(agc_loop_cfg));
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700272
273 state->config->set_ts_params(fe, 0);
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700274 state->current_modulation = param->u.vsb.modulation;
275 }
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700276
277 /* Change only if we are actually changing the channel */
278 if (state->current_frequency != param->frequency) {
Michael Krufkyb6aef072005-07-27 11:45:54 -0700279 u8 buf[5];
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700280
Michael Krufkyb6aef072005-07-27 11:45:54 -0700281 /* This must be done before the initialized msg is declared */
282 state->config->pll_set(fe, param, buf);
283
284 struct i2c_msg msg =
285 { .addr = buf[0], .flags = 0, .buf = &buf[1], .len = 4 };
286 int err;
287
288 dprintk("%s: tuner at 0x%02x bytes: 0x%02x 0x%02x "
289 "0x%02x 0x%02x\n", __FUNCTION__,
290 buf[0],buf[1],buf[2],buf[3],buf[4]);
291 if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
292 printk(KERN_WARNING "lgdt3302: %s error (addr %02x <- %02x, err = %i)\n", __FUNCTION__, buf[0], buf[1], err);
293 if (err < 0)
294 return err;
295 else
296 return -EREMOTEIO;
297 }
298#if 0
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700299 /* Check the status of the tuner pll */
Michael Krufkyb6aef072005-07-27 11:45:54 -0700300 i2c_readbytes(state, buf[0], &buf[1], 1);
301 dprintk("%s: tuner status byte = 0x%02x\n", __FUNCTION__, buf[1]);
302#endif
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700303 /* Update current frequency */
304 state->current_frequency = param->frequency;
305 }
Michael Krufky58ba0062005-07-12 13:58:37 -0700306 lgdt3302_SwReset(state);
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700307 return 0;
308}
309
310static int lgdt3302_get_frontend(struct dvb_frontend* fe,
311 struct dvb_frontend_parameters* param)
312{
313 struct lgdt3302_state *state = fe->demodulator_priv;
314 param->frequency = state->current_frequency;
315 return 0;
316}
317
318static int lgdt3302_read_status(struct dvb_frontend* fe, fe_status_t* status)
319{
320 struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
321 u8 buf[3];
322
323 *status = 0; /* Reset status result */
324
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700325 /*
326 * You must set the Mask bits to 1 in the IRQ_MASK in order
327 * to see that status bit in the IRQ_STATUS register.
328 * This is done in SwReset();
329 */
330
Michael Krufky08d80522005-07-07 17:58:43 -0700331 /* AGC status register */
332 i2c_selectreadbytes(state, AGC_STATUS, buf, 1);
333 dprintk("%s: AGC_STATUS = 0x%02x\n", __FUNCTION__, buf[0]);
334 if ((buf[0] & 0x0c) == 0x8){
335 /* Test signal does not exist flag */
336 /* as well as the AGC lock flag. */
337 *status |= FE_HAS_SIGNAL;
338 } else {
339 /* Without a signal all other status bits are meaningless */
340 return 0;
341 }
342
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700343 /* signal status */
344 i2c_selectreadbytes(state, TOP_CONTROL, buf, sizeof(buf));
345 dprintk("%s: TOP_CONTROL = 0x%02x, IRO_MASK = 0x%02x, IRQ_STATUS = 0x%02x\n", __FUNCTION__, buf[0], buf[1], buf[2]);
Michael Krufky08d80522005-07-07 17:58:43 -0700346
347#if 0
348 /* Alternative method to check for a signal */
349 /* using the SNR good/bad interrupts. */
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700350 if ((buf[2] & 0x30) == 0x10)
351 *status |= FE_HAS_SIGNAL;
Michael Krufky08d80522005-07-07 17:58:43 -0700352#endif
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700353
354 /* sync status */
355 if ((buf[2] & 0x03) == 0x01) {
356 *status |= FE_HAS_SYNC;
357 }
358
359 /* FEC error status */
360 if ((buf[2] & 0x0c) == 0x08) {
361 *status |= FE_HAS_LOCK;
362 *status |= FE_HAS_VITERBI;
363 }
364
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700365 /* Carrier Recovery Lock Status Register */
366 i2c_selectreadbytes(state, CARRIER_LOCK, buf, 1);
367 dprintk("%s: CARRIER_LOCK = 0x%02x\n", __FUNCTION__, buf[0]);
368 switch (state->current_modulation) {
369 case QAM_256:
370 case QAM_64:
371 /* Need to undestand why there are 3 lock levels here */
372 if ((buf[0] & 0x07) == 0x07)
373 *status |= FE_HAS_CARRIER;
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700374 break;
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700375 case VSB_8:
376 if ((buf[0] & 0x80) == 0x80)
377 *status |= FE_HAS_CARRIER;
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700378 break;
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700379 default:
380 printk("KERN_WARNING lgdt3302: %s: Modulation set to unsupported value\n", __FUNCTION__);
381 }
Mac Michaelsd8667cb2005-07-07 17:58:29 -0700382
383 return 0;
384}
385
386static int lgdt3302_read_signal_strength(struct dvb_frontend* fe, u16* strength)
387{
388 /* not directly available. */
389 return 0;
390}
391
392static int lgdt3302_read_snr(struct dvb_frontend* fe, u16* snr)
393{
394#ifdef SNR_IN_DB
395 /*
396 * Spec sheet shows formula for SNR_EQ = 10 log10(25 * 24**2 / noise)
397 * and SNR_PH = 10 log10(25 * 32**2 / noise) for equalizer and phase tracker
398 * respectively. The following tables are built on these formulas.
399 * The usual definition is SNR = 20 log10(signal/noise)
400 * If the specification is wrong the value retuned is 1/2 the actual SNR in db.
401 *
402 * This table is a an ordered list of noise values computed by the
403 * formula from the spec sheet such that the index into the table
404 * starting at 43 or 45 is the SNR value in db. There are duplicate noise
405 * value entries at the beginning because the SNR varies more than
406 * 1 db for a change of 1 digit in noise at very small values of noise.
407 *
408 * Examples from SNR_EQ table:
409 * noise SNR
410 * 0 43
411 * 1 42
412 * 2 39
413 * 3 37
414 * 4 36
415 * 5 35
416 * 6 34
417 * 7 33
418 * 8 33
419 * 9 32
420 * 10 32
421 * 11 31
422 * 12 31
423 * 13 30
424 */
425
426 static const u32 SNR_EQ[] =
427 { 1, 2, 2, 2, 3, 3, 4, 4, 5, 7,
428 9, 11, 13, 17, 21, 26, 33, 41, 52, 65,
429 81, 102, 129, 162, 204, 257, 323, 406, 511, 644,
430 810, 1020, 1284, 1616, 2035, 2561, 3224, 4059, 5110, 6433,
431 8098, 10195, 12835, 16158, 20341, 25608, 32238, 40585, 51094, 64323,
432 80978, 101945, 128341, 161571, 203406, 256073, 0x40000
433 };
434
435 static const u32 SNR_PH[] =
436 { 1, 2, 2, 2, 3, 3, 4, 5, 6, 8,
437 10, 12, 15, 19, 23, 29, 37, 46, 58, 73,
438 91, 115, 144, 182, 229, 288, 362, 456, 574, 722,
439 909, 1144, 1440, 1813, 2282, 2873, 3617, 4553, 5732, 7216,
440 9084, 11436, 14396, 18124, 22817, 28724, 36161, 45524, 57312, 72151,
441 90833, 114351, 143960, 181235, 228161, 0x040000
442 };
443
444 static u8 buf[5];/* read data buffer */
445 static u32 noise; /* noise value */
446 static u32 snr_db; /* index into SNR_EQ[] */
447 struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
448
449 /* read both equalizer and pase tracker noise data */
450 i2c_selectreadbytes(state, EQPH_ERR0, buf, sizeof(buf));
451
452 if (state->current_modulation == VSB_8) {
453 /* Equalizer Mean-Square Error Register for VSB */
454 noise = ((buf[0] & 7) << 16) | (buf[1] << 8) | buf[2];
455
456 /*
457 * Look up noise value in table.
458 * A better search algorithm could be used...
459 * watch out there are duplicate entries.
460 */
461 for (snr_db = 0; snr_db < sizeof(SNR_EQ); snr_db++) {
462 if (noise < SNR_EQ[snr_db]) {
463 *snr = 43 - snr_db;
464 break;
465 }
466 }
467 } else {
468 /* Phase Tracker Mean-Square Error Register for QAM */
469 noise = ((buf[0] & 7<<3) << 13) | (buf[3] << 8) | buf[4];
470
471 /* Look up noise value in table. */
472 for (snr_db = 0; snr_db < sizeof(SNR_PH); snr_db++) {
473 if (noise < SNR_PH[snr_db]) {
474 *snr = 45 - snr_db;
475 break;
476 }
477 }
478 }
479#else
480 /* Return the raw noise value */
481 static u8 buf[5];/* read data buffer */
482 static u32 noise; /* noise value */
483 struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
484
485 /* read both equalizer and pase tracker noise data */
486 i2c_selectreadbytes(state, EQPH_ERR0, buf, sizeof(buf));
487
488 if (state->current_modulation == VSB_8) {
489 /* Equalizer Mean-Square Error Register for VSB */
490 noise = ((buf[0] & 7) << 16) | (buf[1] << 8) | buf[2];
491 } else {
492 /* Phase Tracker Mean-Square Error Register for QAM */
493 noise = ((buf[0] & 7<<3) << 13) | (buf[3] << 8) | buf[4];
494 }
495
496 /* Small values for noise mean signal is better so invert noise */
497 /* Noise is 19 bit value so discard 3 LSB*/
498 *snr = ~noise>>3;
499#endif
500
501 dprintk("%s: noise = 0x%05x, snr = %idb\n",__FUNCTION__, noise, *snr);
502
503 return 0;
504}
505
506static int lgdt3302_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings* fe_tune_settings)
507{
508 /* I have no idea about this - it may not be needed */
509 fe_tune_settings->min_delay_ms = 500;
510 fe_tune_settings->step_size = 0;
511 fe_tune_settings->max_drift = 0;
512 return 0;
513}
514
515static void lgdt3302_release(struct dvb_frontend* fe)
516{
517 struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
518 kfree(state);
519}
520
521static struct dvb_frontend_ops lgdt3302_ops;
522
523struct dvb_frontend* lgdt3302_attach(const struct lgdt3302_config* config,
524 struct i2c_adapter* i2c)
525{
526 struct lgdt3302_state* state = NULL;
527 u8 buf[1];
528
529 /* Allocate memory for the internal state */
530 state = (struct lgdt3302_state*) kmalloc(sizeof(struct lgdt3302_state), GFP_KERNEL);
531 if (state == NULL)
532 goto error;
533 memset(state,0,sizeof(*state));
534
535 /* Setup the state */
536 state->config = config;
537 state->i2c = i2c;
538 memcpy(&state->ops, &lgdt3302_ops, sizeof(struct dvb_frontend_ops));
539 /* Verify communication with demod chip */
540 if (i2c_selectreadbytes(state, 2, buf, 1))
541 goto error;
542
543 state->current_frequency = -1;
544 state->current_modulation = -1;
545
546 /* Create dvb_frontend */
547 state->frontend.ops = &state->ops;
548 state->frontend.demodulator_priv = state;
549 return &state->frontend;
550
551error:
552 if (state)
553 kfree(state);
554 dprintk("%s: ERROR\n",__FUNCTION__);
555 return NULL;
556}
557
558static struct dvb_frontend_ops lgdt3302_ops = {
559 .info = {
560 .name= "LG Electronics LGDT3302 VSB/QAM Frontend",
561 .type = FE_ATSC,
562 .frequency_min= 54000000,
563 .frequency_max= 858000000,
564 .frequency_stepsize= 62500,
565 /* Symbol rate is for all VSB modes need to check QAM */
566 .symbol_rate_min = 10762000,
567 .symbol_rate_max = 10762000,
568 .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
569 },
570 .init = lgdt3302_init,
571 .set_frontend = lgdt3302_set_parameters,
572 .get_frontend = lgdt3302_get_frontend,
573 .get_tune_settings = lgdt3302_get_tune_settings,
574 .read_status = lgdt3302_read_status,
575 .read_ber = lgdt3302_read_ber,
576 .read_signal_strength = lgdt3302_read_signal_strength,
577 .read_snr = lgdt3302_read_snr,
578 .read_ucblocks = lgdt3302_read_ucblocks,
579 .release = lgdt3302_release,
580};
581
582MODULE_DESCRIPTION("LGDT3302 [DViCO FusionHDTV 3 Gold] (ATSC 8VSB & ITU-T J.83 AnnexB 64/256 QAM) Demodulator Driver");
583MODULE_AUTHOR("Wilson Michaels");
584MODULE_LICENSE("GPL");
585
586EXPORT_SYMBOL(lgdt3302_attach);
587
588/*
589 * Local variables:
590 * c-basic-offset: 8
591 * compile-command: "make DVB=1"
592 * End:
593 */